blob: f881b8fea59748a619cca320ab27744d69603684 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000319}
Evan Chenga8e29892007-01-19 07:51:42 +0000320
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000322def uncondbrtarget : Operand<OtherVT> {
323 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000325}
326
Jason W Kim685c3502011-02-04 19:47:15 +0000327// Branch target for ARM. Handles conditional/unconditional
328def br_target : Operand<OtherVT> {
329 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000331}
332
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000333// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000335def bltarget : Operand<i32> {
336 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000337 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000338 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000339}
340
Jason W Kim685c3502011-02-04 19:47:15 +0000341// Call target for ARM. Handles conditional/unconditional
342// FIXME: rename bl_target to t2_bltarget?
343def bl_target : Operand<i32> {
344 // Encoded the same as branch targets.
345 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Owen Andersonfd9085d2011-08-10 17:38:05 +0000347 let DecoderMethod = "DecodeBLTargetOperand";
Jason W Kim685c3502011-02-04 19:47:15 +0000348}
349
350
Evan Chenga8e29892007-01-19 07:51:42 +0000351// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000352def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000353def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000355 let ParserMatchClass = RegListAsmOperand;
356 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000358}
359
Jim Grosbach1610a702011-07-25 20:06:30 +0000360def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000361def dpr_reglist : Operand<i32> {
362 let EncoderMethod = "getRegisterListOpValue";
363 let ParserMatchClass = DPRRegListAsmOperand;
364 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000366}
367
Jim Grosbach1610a702011-07-25 20:06:30 +0000368def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000369def spr_reglist : Operand<i32> {
370 let EncoderMethod = "getRegisterListOpValue";
371 let ParserMatchClass = SPRRegListAsmOperand;
372 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000373 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000394}
395
Jim Grosbachb35ad412010-10-13 19:56:10 +0000396// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000397def rot_imm_XFORM: SDNodeXForm<imm, [{
398 switch (N->getZExtValue()){
399 default: assert(0);
400 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
401 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
402 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
403 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
404 }
405}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000406def RotImmAsmOperand : AsmOperandClass {
407 let Name = "RotImm";
408 let ParserMethod = "parseRotImm";
409}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000410def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
411 int32_t v = N->getZExtValue();
412 return v == 8 || v == 16 || v == 24; }],
413 rot_imm_XFORM> {
414 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000415 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000416}
417
Bob Wilson22f5dc72010-08-16 18:27:34 +0000418// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000419// (asr or lsl). The 6-bit immediate encodes as:
420// {5} 0 ==> lsl
421// 1 asr
422// {4-0} imm5 shift amount.
423// asr #32 encoded as imm5 == 0.
424def ShifterImmAsmOperand : AsmOperandClass {
425 let Name = "ShifterImm";
426 let ParserMethod = "parseShifterImm";
427}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428def shift_imm : Operand<i32> {
429 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000431}
432
Owen Anderson92a20222011-07-21 18:54:16 +0000433// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000434def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000435def so_reg_reg : Operand<i32>, // reg reg imm
436 ComplexPattern<i32, 3, "SelectRegShifterOperand",
437 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000438 let EncoderMethod = "getSORegRegOpValue";
439 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000440 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000441 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000442 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000443}
Owen Anderson92a20222011-07-21 18:54:16 +0000444
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000447 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegImmOpValue";
450 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000452 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000453 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000454}
455
456// FIXME: Does this need to be distinct from so_reg?
457def shift_so_reg_reg : Operand<i32>, // reg reg imm
458 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
459 [shl,srl,sra,rotr]> {
460 let EncoderMethod = "getSORegRegOpValue";
461 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000464}
465
Jim Grosbache8606dc2011-07-13 17:50:29 +0000466// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000467def shift_so_reg_imm : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000469 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegImmOpValue";
471 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000473 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000474}
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Owen Anderson152d4a42011-07-21 23:38:37 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000478// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000479def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000480def so_imm : Operand<i32>, ImmLeaf<i32, [{
481 return ARM_AM::getSOImmVal(Imm) != -1;
482 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000484 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000485 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000486}
487
Evan Chengc70d1842007-03-20 08:11:30 +0000488// Break so_imm's up into two pieces. This handles immediates with up to 16
489// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
490// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000491def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000492 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000493}]>;
494
495/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
496///
497def arm_i32imm : PatLeaf<(imm), [{
498 if (Subtarget->hasV6T2Ops())
499 return true;
500 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
501}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000502
Jim Grosbachb2756af2011-08-01 21:55:12 +0000503/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000504def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
505def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 8;
507}]> {
508 let ParserMatchClass = Imm0_7AsmOperand;
509}
510
Jim Grosbachb2756af2011-08-01 21:55:12 +0000511/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000512def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
513def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
514 return Imm >= 0 && Imm < 16;
515}]> {
516 let ParserMatchClass = Imm0_15AsmOperand;
517}
518
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000519/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000520def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000521def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
522 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000523}]> {
524 let ParserMatchClass = Imm0_31AsmOperand;
525}
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Jim Grosbach02c84602011-08-01 22:02:20 +0000527/// imm0_255 predicate - Immediate in the range [0,255].
528def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
529def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
530 let ParserMatchClass = Imm0_255AsmOperand;
531}
532
Jim Grosbachffa32252011-07-19 19:13:28 +0000533// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
534// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000535//
Jim Grosbachffa32252011-07-19 19:13:28 +0000536// FIXME: This really needs a Thumb version separate from the ARM version.
537// While the range is the same, and can thus use the same match class,
538// the encoding is different so it should have a different encoder method.
539def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
540def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000541 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000542 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000543}
544
Jim Grosbached838482011-07-26 16:24:27 +0000545/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
546def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
547def imm24b : Operand<i32>, ImmLeaf<i32, [{
548 return Imm >= 0 && Imm <= 0xffffff;
549}]> {
550 let ParserMatchClass = Imm24bitAsmOperand;
551}
552
553
Evan Chenga9688c42010-12-11 04:11:38 +0000554/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
555/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000556def BitfieldAsmOperand : AsmOperandClass {
557 let Name = "Bitfield";
558 let ParserMethod = "parseBitfield";
559}
Evan Chenga9688c42010-12-11 04:11:38 +0000560def bf_inv_mask_imm : Operand<i32>,
561 PatLeaf<(imm), [{
562 return ARM::isBitFieldInvertedMask(N->getZExtValue());
563}] > {
564 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
565 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000566 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000568}
569
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000570/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000571def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
572 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000573}]>;
574
575/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000576def width_imm : Operand<i32>, ImmLeaf<i32, [{
577 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000578}] > {
579 let EncoderMethod = "getMsbOpValue";
580}
581
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000582def imm1_32_XFORM: SDNodeXForm<imm, [{
583 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
584}]>;
585def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000586def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
587 uint64_t Imm = N->getZExtValue();
588 return Imm > 0 && Imm <= 32;
589 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000590 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000591 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000592 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000593}
594
Jim Grosbachf4943352011-07-25 23:09:14 +0000595def imm1_16_XFORM: SDNodeXForm<imm, [{
596 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
597}]>;
598def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
599def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
600 imm1_16_XFORM> {
601 let PrintMethod = "printImmPlusOneOperand";
602 let ParserMatchClass = Imm1_16AsmOperand;
603}
604
Evan Chenga8e29892007-01-19 07:51:42 +0000605// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000606// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000607//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000608def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000609def addrmode_imm12 : Operand<i32>,
610 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000611 // 12-bit immediate operand. Note that instructions using this encode
612 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
613 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000614
Chris Lattner2ac19022010-11-15 05:19:05 +0000615 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000616 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000617 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000618 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000619 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000620}
Jim Grosbach3e556122010-10-26 22:37:02 +0000621// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000622//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000623def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000624def ldst_so_reg : Operand<i32>,
625 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000626 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000627 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000628 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000629 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000630 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000631 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000632}
633
Jim Grosbach7ce05792011-08-03 23:50:40 +0000634// postidx_imm8 := +/- [0,255]
635//
636// 9 bit value:
637// {8} 1 is imm8 is non-negative. 0 otherwise.
638// {7-0} [0,255] imm8 value.
639def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
640def postidx_imm8 : Operand<i32> {
641 let PrintMethod = "printPostIdxImm8Operand";
642 let ParserMatchClass = PostIdxImm8AsmOperand;
643 let MIOperandInfo = (ops i32imm);
644}
645
Owen Anderson154c41d2011-08-04 18:24:14 +0000646// postidx_imm8s4 := +/- [0,1020]
647//
648// 9 bit value:
649// {8} 1 is imm8 is non-negative. 0 otherwise.
650// {7-0} [0,255] imm8 value, scaled by 4.
651def postidx_imm8s4 : Operand<i32> {
652 let PrintMethod = "printPostIdxImm8s4Operand";
653 let MIOperandInfo = (ops i32imm);
654}
655
656
Jim Grosbach7ce05792011-08-03 23:50:40 +0000657// postidx_reg := +/- reg
658//
659def PostIdxRegAsmOperand : AsmOperandClass {
660 let Name = "PostIdxReg";
661 let ParserMethod = "parsePostIdxReg";
662}
663def postidx_reg : Operand<i32> {
664 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000665 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000666 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000667 let ParserMatchClass = PostIdxRegAsmOperand;
668 let MIOperandInfo = (ops GPR, i32imm);
669}
670
671
Jim Grosbach3e556122010-10-26 22:37:02 +0000672// addrmode2 := reg +/- imm12
673// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000674//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000675// FIXME: addrmode2 should be refactored the rest of the way to always
676// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
677def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000678def addrmode2 : Operand<i32>,
679 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000680 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000681 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000682 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000683 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
684}
685
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000686def PostIdxRegShiftedAsmOperand : AsmOperandClass {
687 let Name = "PostIdxRegShifted";
688 let ParserMethod = "parsePostIdxReg";
689}
Owen Anderson793e7962011-07-26 20:54:26 +0000690def am2offset_reg : Operand<i32>,
691 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000692 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000693 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000694 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000695 // When using this for assembly, it's always as a post-index offset.
696 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000697 let MIOperandInfo = (ops GPR, i32imm);
698}
699
Jim Grosbach039c2e12011-08-04 23:01:30 +0000700// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
701// the GPR is purely vestigal at this point.
702def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000703def am2offset_imm : Operand<i32>,
704 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
705 [], [SDNPWantRoot]> {
706 let EncoderMethod = "getAddrMode2OffsetOpValue";
707 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000708 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000709 let MIOperandInfo = (ops GPR, i32imm);
710}
711
712
Evan Chenga8e29892007-01-19 07:51:42 +0000713// addrmode3 := reg +/- reg
714// addrmode3 := reg +/- imm8
715//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000716// FIXME: split into imm vs. reg versions.
717def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000718def addrmode3 : Operand<i32>,
719 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000720 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000721 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000722 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000723 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
724}
725
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000726// FIXME: split into imm vs. reg versions.
727// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000728def AM3OffsetAsmOperand : AsmOperandClass {
729 let Name = "AM3Offset";
730 let ParserMethod = "parseAM3Offset";
731}
Evan Chenga8e29892007-01-19 07:51:42 +0000732def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000733 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
734 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000735 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000736 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000737 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000738 let MIOperandInfo = (ops GPR, i32imm);
739}
740
Jim Grosbache6913602010-11-03 01:01:43 +0000741// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000742//
Jim Grosbache6913602010-11-03 01:01:43 +0000743def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000744 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000745 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000746}
747
748// addrmode5 := reg +/- imm8*4
749//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000750def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000751def addrmode5 : Operand<i32>,
752 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
753 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000754 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000755 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000756 let ParserMatchClass = AddrMode5AsmOperand;
757 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000758}
759
Bob Wilsond3a07652011-02-07 17:43:09 +0000760// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000761//
762def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000763 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000764 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000765 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000766 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000767 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000768}
769
Bob Wilsonda525062011-02-25 06:42:42 +0000770def am6offset : Operand<i32>,
771 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
772 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000773 let PrintMethod = "printAddrMode6OffsetOperand";
774 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000775 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000776 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000777}
778
Mon P Wang183c6272011-05-09 17:47:27 +0000779// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
780// (single element from one lane) for size 32.
781def addrmode6oneL32 : Operand<i32>,
782 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
783 let PrintMethod = "printAddrMode6Operand";
784 let MIOperandInfo = (ops GPR:$addr, i32imm);
785 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
786}
787
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000788// Special version of addrmode6 to handle alignment encoding for VLD-dup
789// instructions, specifically VLD4-dup.
790def addrmode6dup : Operand<i32>,
791 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
792 let PrintMethod = "printAddrMode6Operand";
793 let MIOperandInfo = (ops GPR:$addr, i32imm);
794 let EncoderMethod = "getAddrMode6DupAddressOpValue";
795}
796
Evan Chenga8e29892007-01-19 07:51:42 +0000797// addrmodepc := pc + reg
798//
799def addrmodepc : Operand<i32>,
800 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
801 let PrintMethod = "printAddrModePCOperand";
802 let MIOperandInfo = (ops GPR, i32imm);
803}
804
Jim Grosbache39389a2011-08-02 18:07:32 +0000805// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000806//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000807def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000808def addr_offset_none : Operand<i32>,
809 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000810 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000811 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000812 let ParserMatchClass = MemNoOffsetAsmOperand;
813 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000814}
815
Bob Wilson4f38b382009-08-21 21:58:55 +0000816def nohash_imm : Operand<i32> {
817 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000818}
819
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000820def CoprocNumAsmOperand : AsmOperandClass {
821 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000822 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000823}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000824def p_imm : Operand<i32> {
825 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000826 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000828}
829
Jim Grosbach1610a702011-07-25 20:06:30 +0000830def CoprocRegAsmOperand : AsmOperandClass {
831 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000832 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000833}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000834def c_imm : Operand<i32> {
835 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000836 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000837}
838
Evan Chenga8e29892007-01-19 07:51:42 +0000839//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000840
Evan Cheng37f25d92008-08-28 23:39:26 +0000841include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000842
843//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000844// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000845//
846
Evan Cheng3924f782008-08-29 07:36:24 +0000847/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000848/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000849multiclass AsI1_bin_irs<bits<4> opcod, string opc,
850 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000851 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000852 // The register-immediate version is re-materializable. This is useful
853 // in particular for taking the address of a local.
854 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000855 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
856 iii, opc, "\t$Rd, $Rn, $imm",
857 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
858 bits<4> Rd;
859 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000860 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000861 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000862 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000863 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000864 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000865 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000866 }
Jim Grosbach62547262010-10-11 18:51:51 +0000867 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
868 iir, opc, "\t$Rd, $Rn, $Rm",
869 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000870 bits<4> Rd;
871 bits<4> Rn;
872 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000873 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000874 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000875 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000876 let Inst{15-12} = Rd;
877 let Inst{11-4} = 0b00000000;
878 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000879 }
Owen Anderson92a20222011-07-21 18:54:16 +0000880
881 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000882 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000883 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000884 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000885 bits<4> Rd;
886 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000887 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000888 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000889 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000890 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000891 let Inst{11-5} = shift{11-5};
892 let Inst{4} = 0;
893 let Inst{3-0} = shift{3-0};
894 }
895
896 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000897 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000898 iis, opc, "\t$Rd, $Rn, $shift",
899 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
900 bits<4> Rd;
901 bits<4> Rn;
902 bits<12> shift;
903 let Inst{25} = 0;
904 let Inst{19-16} = Rn;
905 let Inst{15-12} = Rd;
906 let Inst{11-8} = shift{11-8};
907 let Inst{7} = 0;
908 let Inst{6-5} = shift{6-5};
909 let Inst{4} = 1;
910 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000911 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000912
913 // Assembly aliases for optional destination operand when it's the same
914 // as the source operand.
915 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
916 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
917 so_imm:$imm, pred:$p,
918 cc_out:$s)>,
919 Requires<[IsARM]>;
920 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
921 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
922 GPR:$Rm, pred:$p,
923 cc_out:$s)>,
924 Requires<[IsARM]>;
925 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000926 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
927 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000928 cc_out:$s)>,
929 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000930 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
931 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
932 so_reg_reg:$shift, pred:$p,
933 cc_out:$s)>,
934 Requires<[IsARM]>;
935
Evan Chenga8e29892007-01-19 07:51:42 +0000936}
937
Evan Cheng1e249e32009-06-25 20:59:23 +0000938/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000939/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000940let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000941multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
942 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
943 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000944 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
945 iii, opc, "\t$Rd, $Rn, $imm",
946 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
947 bits<4> Rd;
948 bits<4> Rn;
949 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000950 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000951 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000952 let Inst{19-16} = Rn;
953 let Inst{15-12} = Rd;
954 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000955 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000956 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
957 iir, opc, "\t$Rd, $Rn, $Rm",
958 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
959 bits<4> Rd;
960 bits<4> Rn;
961 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000962 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000963 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000964 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000965 let Inst{19-16} = Rn;
966 let Inst{15-12} = Rd;
967 let Inst{11-4} = 0b00000000;
968 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000969 }
Owen Anderson92a20222011-07-21 18:54:16 +0000970 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000971 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000972 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000973 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000974 bits<4> Rd;
975 bits<4> Rn;
976 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000977 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000978 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000979 let Inst{19-16} = Rn;
980 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000981 let Inst{11-5} = shift{11-5};
982 let Inst{4} = 0;
983 let Inst{3-0} = shift{3-0};
984 }
985
986 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000987 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000988 iis, opc, "\t$Rd, $Rn, $shift",
989 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
990 bits<4> Rd;
991 bits<4> Rn;
992 bits<12> shift;
993 let Inst{25} = 0;
994 let Inst{20} = 1;
995 let Inst{19-16} = Rn;
996 let Inst{15-12} = Rd;
997 let Inst{11-8} = shift{11-8};
998 let Inst{7} = 0;
999 let Inst{6-5} = shift{6-5};
1000 let Inst{4} = 1;
1001 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001002 }
Evan Cheng071a2792007-09-11 19:55:27 +00001003}
Evan Chengc85e8322007-07-05 07:13:32 +00001004}
1005
1006/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001007/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001008/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001009let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001010multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1011 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1012 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001013 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1014 opc, "\t$Rn, $imm",
1015 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001016 bits<4> Rn;
1017 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001018 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001019 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001020 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001021 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001022 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001023 }
1024 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1025 opc, "\t$Rn, $Rm",
1026 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001027 bits<4> Rn;
1028 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001029 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001030 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001031 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001032 let Inst{19-16} = Rn;
1033 let Inst{15-12} = 0b0000;
1034 let Inst{11-4} = 0b00000000;
1035 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001036 }
Owen Anderson92a20222011-07-21 18:54:16 +00001037 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001038 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001039 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001040 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001041 bits<4> Rn;
1042 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001043 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001044 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001045 let Inst{19-16} = Rn;
1046 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001047 let Inst{11-5} = shift{11-5};
1048 let Inst{4} = 0;
1049 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001050 }
Owen Anderson92a20222011-07-21 18:54:16 +00001051 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001052 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001053 opc, "\t$Rn, $shift",
1054 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1055 bits<4> Rn;
1056 bits<12> shift;
1057 let Inst{25} = 0;
1058 let Inst{20} = 1;
1059 let Inst{19-16} = Rn;
1060 let Inst{15-12} = 0b0000;
1061 let Inst{11-8} = shift{11-8};
1062 let Inst{7} = 0;
1063 let Inst{6-5} = shift{6-5};
1064 let Inst{4} = 1;
1065 let Inst{3-0} = shift{3-0};
1066 }
1067
Evan Cheng071a2792007-09-11 19:55:27 +00001068}
Evan Chenga8e29892007-01-19 07:51:42 +00001069}
1070
Evan Cheng576a3962010-09-25 00:49:35 +00001071/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001072/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001073/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001074class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001075 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001076 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001077 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001078 Requires<[IsARM, HasV6]> {
1079 bits<4> Rd;
1080 bits<4> Rm;
1081 bits<2> rot;
1082 let Inst{19-16} = 0b1111;
1083 let Inst{15-12} = Rd;
1084 let Inst{11-10} = rot;
1085 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001086}
1087
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001088class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001089 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001090 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1091 Requires<[IsARM, HasV6]> {
1092 bits<2> rot;
1093 let Inst{19-16} = 0b1111;
1094 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001095}
1096
Evan Cheng576a3962010-09-25 00:49:35 +00001097/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001098/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001099class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001100 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001101 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001102 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1103 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001104 Requires<[IsARM, HasV6]> {
1105 bits<4> Rd;
1106 bits<4> Rm;
1107 bits<4> Rn;
1108 bits<2> rot;
1109 let Inst{19-16} = Rn;
1110 let Inst{15-12} = Rd;
1111 let Inst{11-10} = rot;
1112 let Inst{9-4} = 0b000111;
1113 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001114}
1115
Jim Grosbach70327412011-07-27 17:48:13 +00001116class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001117 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001118 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1119 Requires<[IsARM, HasV6]> {
1120 bits<4> Rn;
1121 bits<2> rot;
1122 let Inst{19-16} = Rn;
1123 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001124}
1125
Evan Cheng62674222009-06-25 23:34:10 +00001126/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001127multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001128 string baseOpc, bit Commutable = 0> {
1129 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001130 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1131 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1132 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001133 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001134 bits<4> Rd;
1135 bits<4> Rn;
1136 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001137 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001138 let Inst{15-12} = Rd;
1139 let Inst{19-16} = Rn;
1140 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001141 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001142 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1143 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1144 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001145 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001146 bits<4> Rd;
1147 bits<4> Rn;
1148 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001149 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001150 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001151 let isCommutable = Commutable;
1152 let Inst{3-0} = Rm;
1153 let Inst{15-12} = Rd;
1154 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001155 }
Owen Anderson92a20222011-07-21 18:54:16 +00001156 def rsi : AsI1<opcod, (outs GPR:$Rd),
1157 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001158 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001159 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001160 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001161 bits<4> Rd;
1162 bits<4> Rn;
1163 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001164 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001165 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001166 let Inst{15-12} = Rd;
1167 let Inst{11-5} = shift{11-5};
1168 let Inst{4} = 0;
1169 let Inst{3-0} = shift{3-0};
1170 }
1171 def rsr : AsI1<opcod, (outs GPR:$Rd),
1172 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001173 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001174 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1175 Requires<[IsARM]> {
1176 bits<4> Rd;
1177 bits<4> Rn;
1178 bits<12> shift;
1179 let Inst{25} = 0;
1180 let Inst{19-16} = Rn;
1181 let Inst{15-12} = Rd;
1182 let Inst{11-8} = shift{11-8};
1183 let Inst{7} = 0;
1184 let Inst{6-5} = shift{6-5};
1185 let Inst{4} = 1;
1186 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001187 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001188 }
1189 // Assembly aliases for optional destination operand when it's the same
1190 // as the source operand.
1191 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1192 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1193 so_imm:$imm, pred:$p,
1194 cc_out:$s)>,
1195 Requires<[IsARM]>;
1196 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1197 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1198 GPR:$Rm, pred:$p,
1199 cc_out:$s)>,
1200 Requires<[IsARM]>;
1201 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001202 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1203 so_reg_imm:$shift, pred:$p,
1204 cc_out:$s)>,
1205 Requires<[IsARM]>;
1206 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1207 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1208 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001209 cc_out:$s)>,
1210 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001211}
1212
Jim Grosbache5165492009-11-09 00:11:35 +00001213// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001214// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1215let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001216multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001217 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001218 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001219 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001220 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001221 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001222 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1223 let isCommutable = Commutable;
1224 }
Owen Anderson92a20222011-07-21 18:54:16 +00001225 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001226 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001227 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1228 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1229 4, IIC_iALUsr,
1230 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001231}
Evan Chengc85e8322007-07-05 07:13:32 +00001232}
1233
Jim Grosbach3e556122010-10-26 22:37:02 +00001234let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001235multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001236 InstrItinClass iir, PatFrag opnode> {
1237 // Note: We use the complex addrmode_imm12 rather than just an input
1238 // GPR and a constrained immediate so that we can use this to match
1239 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001240 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001241 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1242 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001243 bits<4> Rt;
1244 bits<17> addr;
1245 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1246 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001247 let Inst{15-12} = Rt;
1248 let Inst{11-0} = addr{11-0}; // imm12
1249 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001250 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001251 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1252 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001253 bits<4> Rt;
1254 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001255 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001256 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1257 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001258 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001259 let Inst{11-0} = shift{11-0};
1260 }
1261}
1262}
1263
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001264let canFoldAsLoad = 1, isReMaterializable = 1 in {
1265multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1266 InstrItinClass iir, PatFrag opnode> {
1267 // Note: We use the complex addrmode_imm12 rather than just an input
1268 // GPR and a constrained immediate so that we can use this to match
1269 // frame index references and avoid matching constant pool references.
1270 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1271 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1272 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1273 bits<4> Rt;
1274 bits<17> addr;
1275 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1276 let Inst{19-16} = addr{16-13}; // Rn
1277 let Inst{15-12} = Rt;
1278 let Inst{11-0} = addr{11-0}; // imm12
1279 }
1280 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1281 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1282 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1283 bits<4> Rt;
1284 bits<17> shift;
1285 let shift{4} = 0; // Inst{4} = 0
1286 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1287 let Inst{19-16} = shift{16-13}; // Rn
1288 let Inst{15-12} = Rt;
1289 let Inst{11-0} = shift{11-0};
1290 }
1291}
1292}
1293
1294
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001295multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001296 InstrItinClass iir, PatFrag opnode> {
1297 // Note: We use the complex addrmode_imm12 rather than just an input
1298 // GPR and a constrained immediate so that we can use this to match
1299 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001300 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001301 (ins GPR:$Rt, addrmode_imm12:$addr),
1302 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1303 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1304 bits<4> Rt;
1305 bits<17> addr;
1306 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1307 let Inst{19-16} = addr{16-13}; // Rn
1308 let Inst{15-12} = Rt;
1309 let Inst{11-0} = addr{11-0}; // imm12
1310 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001311 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001312 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1313 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1314 bits<4> Rt;
1315 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001316 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001317 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1318 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001319 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001320 let Inst{11-0} = shift{11-0};
1321 }
1322}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001323
1324multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1325 InstrItinClass iir, PatFrag opnode> {
1326 // Note: We use the complex addrmode_imm12 rather than just an input
1327 // GPR and a constrained immediate so that we can use this to match
1328 // frame index references and avoid matching constant pool references.
1329 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1330 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1331 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1332 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1333 bits<4> Rt;
1334 bits<17> addr;
1335 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1336 let Inst{19-16} = addr{16-13}; // Rn
1337 let Inst{15-12} = Rt;
1338 let Inst{11-0} = addr{11-0}; // imm12
1339 }
1340 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1341 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1342 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1343 bits<4> Rt;
1344 bits<17> shift;
1345 let shift{4} = 0; // Inst{4} = 0
1346 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1347 let Inst{19-16} = shift{16-13}; // Rn
1348 let Inst{15-12} = Rt;
1349 let Inst{11-0} = shift{11-0};
1350 }
1351}
1352
1353
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001354//===----------------------------------------------------------------------===//
1355// Instructions
1356//===----------------------------------------------------------------------===//
1357
Evan Chenga8e29892007-01-19 07:51:42 +00001358//===----------------------------------------------------------------------===//
1359// Miscellaneous Instructions.
1360//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001361
Evan Chenga8e29892007-01-19 07:51:42 +00001362/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1363/// the function. The first operand is the ID# for this instruction, the second
1364/// is the index into the MachineConstantPool that this is, the third is the
1365/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001366let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001367def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001368PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001369 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001370
Jim Grosbach4642ad32010-02-22 23:10:38 +00001371// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1372// from removing one half of the matched pairs. That breaks PEI, which assumes
1373// these will always be in pairs, and asserts if it finds otherwise. Better way?
1374let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001375def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001376PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001377 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001378
Jim Grosbach64171712010-02-16 21:07:46 +00001379def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001380PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001381 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001382}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001383
Jim Grosbachd30970f2011-08-11 22:30:30 +00001384def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001385 Requires<[IsARM, HasV6T2]> {
1386 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001387 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001388 let Inst{7-0} = 0b00000000;
1389}
1390
Jim Grosbachd30970f2011-08-11 22:30:30 +00001391def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001392 Requires<[IsARM, HasV6T2]> {
1393 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001394 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001395 let Inst{7-0} = 0b00000001;
1396}
1397
Jim Grosbachd30970f2011-08-11 22:30:30 +00001398def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001399 Requires<[IsARM, HasV6T2]> {
1400 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001401 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001402 let Inst{7-0} = 0b00000010;
1403}
1404
Jim Grosbachd30970f2011-08-11 22:30:30 +00001405def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001406 Requires<[IsARM, HasV6T2]> {
1407 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001408 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001409 let Inst{7-0} = 0b00000011;
1410}
1411
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001412def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1413 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001414 bits<4> Rd;
1415 bits<4> Rn;
1416 bits<4> Rm;
1417 let Inst{3-0} = Rm;
1418 let Inst{15-12} = Rd;
1419 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001420 let Inst{27-20} = 0b01101000;
1421 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001422 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001423}
1424
Johnny Chenf4d81052010-02-12 22:53:19 +00001425def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001426 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001427 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001428 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001429 let Inst{7-0} = 0b00000100;
1430}
1431
Johnny Chenc6f7b272010-02-11 18:12:29 +00001432// The i32imm operand $val can be used by a debugger to store more information
1433// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001434def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1435 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001436 bits<16> val;
1437 let Inst{3-0} = val{3-0};
1438 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001439 let Inst{27-20} = 0b00010010;
1440 let Inst{7-4} = 0b0111;
1441}
1442
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001443// Change Processor State
1444// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001445class CPS<dag iops, string asm_ops>
1446 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001447 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001448 bits<2> imod;
1449 bits<3> iflags;
1450 bits<5> mode;
1451 bit M;
1452
Johnny Chenb98e1602010-02-12 18:55:33 +00001453 let Inst{31-28} = 0b1111;
1454 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001455 let Inst{19-18} = imod;
1456 let Inst{17} = M; // Enabled if mode is set;
1457 let Inst{16} = 0;
1458 let Inst{8-6} = iflags;
1459 let Inst{5} = 0;
1460 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001461}
1462
Owen Anderson35008c22011-08-09 23:05:39 +00001463let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001464let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001465 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001466 "$imod\t$iflags, $mode">;
1467let mode = 0, M = 0 in
1468 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1469
1470let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001471 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001472}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001473
Johnny Chenb92a23f2010-02-21 04:42:01 +00001474// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001475multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001476
Evan Chengdfed19f2010-11-03 06:34:55 +00001477 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001478 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001479 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001480 bits<4> Rt;
1481 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001482 let Inst{31-26} = 0b111101;
1483 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001484 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001485 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001486 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001487 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001488 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001489 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001490 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001491 }
1492
Evan Chengdfed19f2010-11-03 06:34:55 +00001493 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001494 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001495 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001496 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001497 let Inst{31-26} = 0b111101;
1498 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001499 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001500 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001501 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001502 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001503 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001504 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001505 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001506 }
1507}
1508
Evan Cheng416941d2010-11-04 05:19:35 +00001509defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1510defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1511defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001512
Jim Grosbach53a89d62011-07-22 17:46:13 +00001513def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001514 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001515 bits<1> end;
1516 let Inst{31-10} = 0b1111000100000001000000;
1517 let Inst{9} = end;
1518 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001519}
1520
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001521def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1522 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001523 bits<4> opt;
1524 let Inst{27-4} = 0b001100100000111100001111;
1525 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001526}
1527
Johnny Chenba6e0332010-02-11 17:14:31 +00001528// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001529let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001530def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001531 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001532 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001533 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001534}
1535
Evan Cheng12c3a532008-11-06 17:48:05 +00001536// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001537let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001538def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001539 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001540 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001541
Evan Cheng325474e2008-01-07 23:56:57 +00001542let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001543def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001544 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001545 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001546
Jim Grosbach53694262010-11-18 01:15:56 +00001547def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001548 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001549 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001550
Jim Grosbach53694262010-11-18 01:15:56 +00001551def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001552 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001553 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001554
Jim Grosbach53694262010-11-18 01:15:56 +00001555def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001556 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001557 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001558
Jim Grosbach53694262010-11-18 01:15:56 +00001559def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001560 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001561 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001562}
Chris Lattner13c63102008-01-06 05:55:01 +00001563let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001564def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001565 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001566
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001567def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001568 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001569 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001570
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001571def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001572 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001573}
Evan Cheng12c3a532008-11-06 17:48:05 +00001574} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001575
Evan Chenge07715c2009-06-23 05:25:29 +00001576
1577// LEApcrel - Load a pc-relative address into a register without offending the
1578// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001579let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001580// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001581// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1582// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001583def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001584 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001585 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001586 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001587 let Inst{27-25} = 0b001;
1588 let Inst{20} = 0;
1589 let Inst{19-16} = 0b1111;
1590 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001591 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001592}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001593def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001594 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001595
1596def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1597 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001598 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001599
Evan Chenga8e29892007-01-19 07:51:42 +00001600//===----------------------------------------------------------------------===//
1601// Control Flow Instructions.
1602//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001603
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001604let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1605 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001606 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001607 "bx", "\tlr", [(ARMretflag)]>,
1608 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001609 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001610 }
1611
1612 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001613 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001614 "mov", "\tpc, lr", [(ARMretflag)]>,
1615 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001616 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001617 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001618}
Rafael Espindola27185192006-09-29 21:20:16 +00001619
Bob Wilson04ea6e52009-10-28 00:37:03 +00001620// Indirect branches
1621let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001622 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001623 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001624 [(brind GPR:$dst)]>,
1625 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001626 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001627 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001628 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001629 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001630
Jim Grosbachd447ac62011-07-13 20:21:31 +00001631 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1632 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001633 Requires<[IsARM, HasV4T]> {
1634 bits<4> dst;
1635 let Inst{27-4} = 0b000100101111111111110001;
1636 let Inst{3-0} = dst;
1637 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001638}
1639
Evan Cheng1e0eab12010-11-29 22:43:27 +00001640// All calls clobber the non-callee saved registers. SP is marked as
1641// a use to prevent stack-pointer assignments that appear immediately
1642// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001643let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001644 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001645 // FIXME: Do we really need a non-predicated version? If so, it should
1646 // at least be a pseudo instruction expanding to the predicated version
1647 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001648 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001649 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001650 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001651 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001652 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001653 Requires<[IsARM, IsNotDarwin]> {
1654 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001655 bits<24> func;
1656 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001657 }
Evan Cheng277f0742007-06-19 21:05:09 +00001658
Jason W Kim685c3502011-02-04 19:47:15 +00001659 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001660 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001661 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001662 Requires<[IsARM, IsNotDarwin]> {
1663 bits<24> func;
1664 let Inst{23-0} = func;
1665 }
Evan Cheng277f0742007-06-19 21:05:09 +00001666
Evan Chenga8e29892007-01-19 07:51:42 +00001667 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001668 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001669 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001670 [(ARMcall GPR:$func)]>,
1671 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001672 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001673 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001674 let Inst{3-0} = func;
1675 }
1676
1677 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1678 IIC_Br, "blx", "\t$func",
1679 [(ARMcall_pred GPR:$func)]>,
1680 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1681 bits<4> func;
1682 let Inst{27-4} = 0b000100101111111111110011;
1683 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001684 }
1685
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001686 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001687 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001688 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001689 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001690 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001691
1692 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001693 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001694 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001695 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001696}
1697
David Goodwin1a8f36e2009-08-12 18:31:53 +00001698let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001699 // On Darwin R9 is call-clobbered.
1700 // R7 is marked as a use to prevent frame-pointer assignments from being
1701 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001702 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001703 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001704 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001705 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001706 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1707 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001708
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001709 def BLr9_pred : ARMPseudoExpand<(outs),
1710 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001711 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001712 [(ARMcall_pred tglobaladdr:$func)],
1713 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001714 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001715
1716 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001717 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001718 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001719 [(ARMcall GPR:$func)],
1720 (BLX GPR:$func)>,
1721 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001722
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001723 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001724 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001725 [(ARMcall_pred GPR:$func)],
1726 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001727 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001728
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001729 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001730 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001731 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001732 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001733 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001734
1735 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001736 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001737 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001738 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001739}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001740
David Goodwin1a8f36e2009-08-12 18:31:53 +00001741let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001742 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1743 // a two-value operand where a dag node expects two operands. :(
1744 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1745 IIC_Br, "b", "\t$target",
1746 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1747 bits<24> target;
1748 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001749 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001750 }
1751
Evan Chengaeafca02007-05-16 07:45:54 +00001752 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001753 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001754 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001755 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1756 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001757 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001758 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001759 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001760
Jim Grosbach2dc77682010-11-29 18:37:44 +00001761 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1762 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001763 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001764 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001765 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001766 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1767 // into i12 and rs suffixed versions.
1768 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001769 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001770 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001771 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001772 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001773 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001774 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001775 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001776 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001777 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001778 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001779 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001780
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001781}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001782
Jim Grosbachcf121c32011-07-28 21:57:55 +00001783// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001784def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001785 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001786 Requires<[IsARM, HasV5T]> {
1787 let Inst{31-25} = 0b1111101;
1788 bits<25> target;
1789 let Inst{23-0} = target{24-1};
1790 let Inst{24} = target{0};
1791}
1792
Jim Grosbach898e7e22011-07-13 20:25:01 +00001793// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001794def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001795 [/* pattern left blank */]> {
1796 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001797 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001798 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001799 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001800 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001801}
1802
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001803// Tail calls.
1804
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001805let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1806 // Darwin versions.
1807 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1808 Uses = [SP] in {
1809 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1810 IIC_Br, []>, Requires<[IsDarwin]>;
1811
1812 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1813 IIC_Br, []>, Requires<[IsDarwin]>;
1814
Jim Grosbach245f5e82011-07-08 18:50:22 +00001815 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001816 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001817 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1818 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001819
Jim Grosbach245f5e82011-07-08 18:50:22 +00001820 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001821 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001822 (BX GPR:$dst)>,
1823 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001824
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001825 }
1826
1827 // Non-Darwin versions (the difference is R9).
1828 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1829 Uses = [SP] in {
1830 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1831 IIC_Br, []>, Requires<[IsNotDarwin]>;
1832
1833 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1834 IIC_Br, []>, Requires<[IsNotDarwin]>;
1835
Jim Grosbach245f5e82011-07-08 18:50:22 +00001836 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001837 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001838 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1839 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001840
Jim Grosbach245f5e82011-07-08 18:50:22 +00001841 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001842 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001843 (BX GPR:$dst)>,
1844 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001845 }
1846}
1847
Jim Grosbachd30970f2011-08-11 22:30:30 +00001848// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001849def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1850 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001851 bits<4> opt;
1852 let Inst{23-4} = 0b01100000000000000111;
1853 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001854}
1855
Jim Grosbached838482011-07-26 16:24:27 +00001856// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001857let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001858def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001859 bits<24> svc;
1860 let Inst{23-0} = svc;
1861}
Johnny Chen85d5a892010-02-10 18:02:25 +00001862}
1863
Jim Grosbach5a287482011-07-29 17:51:39 +00001864// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001865class SRSI<bit wb, string asm>
1866 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1867 NoItinerary, asm, "", []> {
1868 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001869 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001870 let Inst{27-25} = 0b100;
1871 let Inst{22} = 1;
1872 let Inst{21} = wb;
1873 let Inst{20} = 0;
1874 let Inst{19-16} = 0b1101; // SP
1875 let Inst{15-5} = 0b00000101000;
1876 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001877}
1878
Jim Grosbache1cf5902011-07-29 20:26:09 +00001879def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1880 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001881}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001882def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1883 let Inst{24-23} = 0;
1884}
1885def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1886 let Inst{24-23} = 0b10;
1887}
1888def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1889 let Inst{24-23} = 0b10;
1890}
1891def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1892 let Inst{24-23} = 0b01;
1893}
1894def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1895 let Inst{24-23} = 0b01;
1896}
1897def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1898 let Inst{24-23} = 0b11;
1899}
1900def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1901 let Inst{24-23} = 0b11;
1902}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001903
Jim Grosbach5a287482011-07-29 17:51:39 +00001904// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001905class RFEI<bit wb, string asm>
1906 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1907 NoItinerary, asm, "", []> {
1908 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001909 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001910 let Inst{27-25} = 0b100;
1911 let Inst{22} = 0;
1912 let Inst{21} = wb;
1913 let Inst{20} = 1;
1914 let Inst{19-16} = Rn;
1915 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001916}
1917
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001918def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1919 let Inst{24-23} = 0;
1920}
1921def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1922 let Inst{24-23} = 0;
1923}
1924def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1925 let Inst{24-23} = 0b10;
1926}
1927def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1928 let Inst{24-23} = 0b10;
1929}
1930def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1931 let Inst{24-23} = 0b01;
1932}
1933def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1934 let Inst{24-23} = 0b01;
1935}
1936def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1937 let Inst{24-23} = 0b11;
1938}
1939def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1940 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001941}
1942
Evan Chenga8e29892007-01-19 07:51:42 +00001943//===----------------------------------------------------------------------===//
1944// Load / store Instructions.
1945//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001946
Evan Chenga8e29892007-01-19 07:51:42 +00001947// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001948
1949
Evan Cheng7e2fe912010-10-28 06:47:08 +00001950defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001951 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001952defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001953 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001954defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001955 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001956defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001957 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001958
Evan Chengfa775d02007-03-19 07:20:03 +00001959// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001960let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001961 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001962def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001963 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1964 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001965 bits<4> Rt;
1966 bits<17> addr;
1967 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1968 let Inst{19-16} = 0b1111;
1969 let Inst{15-12} = Rt;
1970 let Inst{11-0} = addr{11-0}; // imm12
1971}
Evan Chengfa775d02007-03-19 07:20:03 +00001972
Evan Chenga8e29892007-01-19 07:51:42 +00001973// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001974def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001975 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1976 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001977
Evan Chenga8e29892007-01-19 07:51:42 +00001978// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001979def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001980 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1981 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001982
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001983def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001984 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1985 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001986
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001987let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001988// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001989def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1990 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001991 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001992 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001993}
Rafael Espindolac391d162006-10-23 20:34:27 +00001994
Evan Chenga8e29892007-01-19 07:51:42 +00001995// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001996multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001997 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1998 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001999 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2000 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00002001 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00002002 // {12} isAdd
2003 // {11-0} imm12/Rm
2004 bits<18> addr;
2005 let Inst{25} = addr{13};
2006 let Inst{23} = addr{12};
2007 let Inst{19-16} = addr{17-14};
2008 let Inst{11-0} = addr{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002009 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002010 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002011 }
Owen Anderson793e7962011-07-26 20:54:26 +00002012
2013 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002014 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002015 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002016 opc, "\t$Rt, $addr, $offset",
2017 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002018 // {12} isAdd
2019 // {11-0} imm12/Rm
2020 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002021 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002022 let Inst{25} = 1;
2023 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002024 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002025 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002026
2027 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002028 }
2029
2030 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002031 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002032 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002033 opc, "\t$Rt, $addr, $offset",
2034 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002035 // {12} isAdd
2036 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002037 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002038 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002039 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002040 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002041 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002042 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002043
2044 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002045 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002046
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002047}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002048
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002049let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002050defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2051defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002052}
Rafael Espindola450856d2006-12-12 00:37:38 +00002053
Jim Grosbach45251b32011-08-11 20:41:13 +00002054multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2055 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002056 (ins addrmode3:$addr), IndexModePre,
2057 LdMiscFrm, itin,
2058 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2059 bits<14> addr;
2060 let Inst{23} = addr{8}; // U bit
2061 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2062 let Inst{19-16} = addr{12-9}; // Rn
2063 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2064 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002065 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002066 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002067 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002068 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002069 (ins addr_offset_none:$addr, am3offset:$offset),
2070 IndexModePost, LdMiscFrm, itin,
2071 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2072 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002073 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002074 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002075 let Inst{23} = offset{8}; // U bit
2076 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002077 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002078 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2079 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002080 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002081 }
2082}
Rafael Espindola4e307642006-09-08 16:59:47 +00002083
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002084let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002085defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2086defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2087defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002088let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002089def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002090 (ins addrmode3:$addr), IndexModePre,
2091 LdMiscFrm, IIC_iLoad_d_ru,
2092 "ldrd", "\t$Rt, $Rt2, $addr!",
2093 "$addr.base = $Rn_wb", []> {
2094 bits<14> addr;
2095 let Inst{23} = addr{8}; // U bit
2096 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2097 let Inst{19-16} = addr{12-9}; // Rn
2098 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2099 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002100 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002101 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002102}
Jim Grosbach45251b32011-08-11 20:41:13 +00002103def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002104 (ins addr_offset_none:$addr, am3offset:$offset),
2105 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2106 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2107 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002108 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002109 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002110 let Inst{23} = offset{8}; // U bit
2111 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002112 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002113 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2114 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002115 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002116}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002117} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002118} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002119
Jim Grosbach89958d52011-08-11 21:41:59 +00002120// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002121let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002122def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2123 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2124 IndexModePost, LdFrm, IIC_iLoad_ru,
2125 "ldrt", "\t$Rt, $addr, $offset",
2126 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002127 // {12} isAdd
2128 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002129 bits<14> offset;
2130 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002131 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002132 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002133 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002134 let Inst{19-16} = addr;
2135 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002136 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002137 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002138 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2139}
Jim Grosbach59999262011-08-10 23:43:54 +00002140
2141def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2142 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002143 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002144 "ldrt", "\t$Rt, $addr, $offset",
2145 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002146 // {12} isAdd
2147 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002148 bits<14> offset;
2149 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002150 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002151 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002152 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002153 let Inst{19-16} = addr;
2154 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002155 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002156}
Jim Grosbach3148a652011-08-08 23:28:47 +00002157
2158def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2159 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2160 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2161 "ldrbt", "\t$Rt, $addr, $offset",
2162 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002163 // {12} isAdd
2164 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002165 bits<14> offset;
2166 bits<4> addr;
2167 let Inst{25} = 1;
2168 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002169 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002170 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002171 let Inst{11-5} = offset{11-5};
2172 let Inst{4} = 0;
2173 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002174 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002175}
2176
2177def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2178 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2179 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2180 "ldrbt", "\t$Rt, $addr, $offset",
2181 "$addr.base = $Rn_wb", []> {
2182 // {12} isAdd
2183 // {11-0} imm12/Rm
2184 bits<14> offset;
2185 bits<4> addr;
2186 let Inst{25} = 0;
2187 let Inst{23} = offset{12};
2188 let Inst{21} = 1; // overwrite
2189 let Inst{19-16} = addr;
2190 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002191 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002192}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002193
2194multiclass AI3ldrT<bits<4> op, string opc> {
2195 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2196 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2197 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2198 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2199 bits<9> offset;
2200 let Inst{23} = offset{8};
2201 let Inst{22} = 1;
2202 let Inst{11-8} = offset{7-4};
2203 let Inst{3-0} = offset{3-0};
2204 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2205 }
2206 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2207 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2208 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2209 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2210 bits<5> Rm;
2211 let Inst{23} = Rm{4};
2212 let Inst{22} = 0;
2213 let Inst{11-8} = 0;
2214 let Inst{3-0} = Rm{3-0};
2215 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2216 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002217}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002218
2219defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2220defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2221defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002222}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002223
Evan Chenga8e29892007-01-19 07:51:42 +00002224// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002225
2226// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002227def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002228 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2229 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002230
Evan Chenga8e29892007-01-19 07:51:42 +00002231// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002232let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2233def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002234 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002235 "strd", "\t$Rt, $src2, $addr", []>,
2236 Requires<[IsARM, HasV5TE]> {
2237 let Inst{21} = 0;
2238}
Evan Chenga8e29892007-01-19 07:51:42 +00002239
2240// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002241multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2242 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2243 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2244 StFrm, itin,
2245 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2246 bits<17> addr;
2247 let Inst{25} = 0;
2248 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2249 let Inst{19-16} = addr{16-13}; // Rn
2250 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002251 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002252 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002253 }
Evan Chenga8e29892007-01-19 07:51:42 +00002254
Jim Grosbach19dec202011-08-05 20:35:44 +00002255 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002256 (ins GPR:$Rt, ldst_so_reg:$addr),
2257 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002258 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2259 bits<17> addr;
2260 let Inst{25} = 1;
2261 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2262 let Inst{19-16} = addr{16-13}; // Rn
2263 let Inst{11-0} = addr{11-0};
2264 let Inst{4} = 0; // Inst{4} = 0
2265 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002266 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002267 }
2268 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2269 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2270 IndexModePost, StFrm, itin,
2271 opc, "\t$Rt, $addr, $offset",
2272 "$addr.base = $Rn_wb", []> {
2273 // {12} isAdd
2274 // {11-0} imm12/Rm
2275 bits<14> offset;
2276 bits<4> addr;
2277 let Inst{25} = 1;
2278 let Inst{23} = offset{12};
2279 let Inst{19-16} = addr;
2280 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002281
2282 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002283 }
Owen Anderson793e7962011-07-26 20:54:26 +00002284
Jim Grosbach19dec202011-08-05 20:35:44 +00002285 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2286 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2287 IndexModePost, StFrm, itin,
2288 opc, "\t$Rt, $addr, $offset",
2289 "$addr.base = $Rn_wb", []> {
2290 // {12} isAdd
2291 // {11-0} imm12/Rm
2292 bits<14> offset;
2293 bits<4> addr;
2294 let Inst{25} = 0;
2295 let Inst{23} = offset{12};
2296 let Inst{19-16} = addr;
2297 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002298
2299 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002300 }
2301}
Owen Anderson793e7962011-07-26 20:54:26 +00002302
Jim Grosbach19dec202011-08-05 20:35:44 +00002303let mayStore = 1, neverHasSideEffects = 1 in {
2304defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2305defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2306}
Evan Chenga8e29892007-01-19 07:51:42 +00002307
Jim Grosbach19dec202011-08-05 20:35:44 +00002308def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2309 am2offset_reg:$offset),
2310 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2311 am2offset_reg:$offset)>;
2312def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2313 am2offset_imm:$offset),
2314 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2315 am2offset_imm:$offset)>;
2316def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2317 am2offset_reg:$offset),
2318 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2319 am2offset_reg:$offset)>;
2320def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2321 am2offset_imm:$offset),
2322 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2323 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002324
Jim Grosbach19dec202011-08-05 20:35:44 +00002325// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2326// put the patterns on the instruction definitions directly as ISel wants
2327// the address base and offset to be separate operands, not a single
2328// complex operand like we represent the instructions themselves. The
2329// pseudos map between the two.
2330let usesCustomInserter = 1,
2331 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2332def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2333 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2334 4, IIC_iStore_ru,
2335 [(set GPR:$Rn_wb,
2336 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2337def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2338 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2339 4, IIC_iStore_ru,
2340 [(set GPR:$Rn_wb,
2341 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2342def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2343 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2344 4, IIC_iStore_ru,
2345 [(set GPR:$Rn_wb,
2346 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2347def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2348 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2349 4, IIC_iStore_ru,
2350 [(set GPR:$Rn_wb,
2351 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002352def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2353 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2354 4, IIC_iStore_ru,
2355 [(set GPR:$Rn_wb,
2356 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002357}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002358
Evan Chenga8e29892007-01-19 07:51:42 +00002359
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002360
2361def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2362 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2363 StMiscFrm, IIC_iStore_bh_ru,
2364 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2365 bits<14> addr;
2366 let Inst{23} = addr{8}; // U bit
2367 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2368 let Inst{19-16} = addr{12-9}; // Rn
2369 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2370 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2371 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002372 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002373}
2374
2375def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2376 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2377 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2378 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2379 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2380 addr_offset_none:$addr,
2381 am3offset:$offset))]> {
2382 bits<10> offset;
2383 bits<4> addr;
2384 let Inst{23} = offset{8}; // U bit
2385 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2386 let Inst{19-16} = addr;
2387 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2388 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002389 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002390}
Evan Chenga8e29892007-01-19 07:51:42 +00002391
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002392let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002393def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002394 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2395 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2396 "strd", "\t$Rt, $Rt2, $addr!",
2397 "$addr.base = $Rn_wb", []> {
2398 bits<14> addr;
2399 let Inst{23} = addr{8}; // U bit
2400 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2401 let Inst{19-16} = addr{12-9}; // Rn
2402 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2403 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002404 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002405 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002406}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002407
Jim Grosbach45251b32011-08-11 20:41:13 +00002408def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002409 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2410 am3offset:$offset),
2411 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2412 "strd", "\t$Rt, $Rt2, $addr, $offset",
2413 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002414 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002415 bits<4> addr;
2416 let Inst{23} = offset{8}; // U bit
2417 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2418 let Inst{19-16} = addr;
2419 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2420 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002421 let DecoderMethod = "DecodeAddrMode3Instruction";
2422}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002423} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002424
Jim Grosbach7ce05792011-08-03 23:50:40 +00002425// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002426
Jim Grosbach10348e72011-08-11 20:04:56 +00002427def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2428 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2429 IndexModePost, StFrm, IIC_iStore_bh_ru,
2430 "strbt", "\t$Rt, $addr, $offset",
2431 "$addr.base = $Rn_wb", []> {
2432 // {12} isAdd
2433 // {11-0} imm12/Rm
2434 bits<14> offset;
2435 bits<4> addr;
2436 let Inst{25} = 1;
2437 let Inst{23} = offset{12};
2438 let Inst{21} = 1; // overwrite
2439 let Inst{19-16} = addr;
2440 let Inst{11-5} = offset{11-5};
2441 let Inst{4} = 0;
2442 let Inst{3-0} = offset{3-0};
2443 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2444}
2445
2446def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2447 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2448 IndexModePost, StFrm, IIC_iStore_bh_ru,
2449 "strbt", "\t$Rt, $addr, $offset",
2450 "$addr.base = $Rn_wb", []> {
2451 // {12} isAdd
2452 // {11-0} imm12/Rm
2453 bits<14> offset;
2454 bits<4> addr;
2455 let Inst{25} = 0;
2456 let Inst{23} = offset{12};
2457 let Inst{21} = 1; // overwrite
2458 let Inst{19-16} = addr;
2459 let Inst{11-0} = offset{11-0};
2460 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2461}
2462
Jim Grosbach342ebd52011-08-11 22:18:00 +00002463let mayStore = 1, neverHasSideEffects = 1 in {
2464def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2465 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2466 IndexModePost, StFrm, IIC_iStore_ru,
2467 "strt", "\t$Rt, $addr, $offset",
2468 "$addr.base = $Rn_wb", []> {
2469 // {12} isAdd
2470 // {11-0} imm12/Rm
2471 bits<14> offset;
2472 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002473 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002474 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002475 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002476 let Inst{19-16} = addr;
2477 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002478 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002479 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002480 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002481}
2482
Jim Grosbach342ebd52011-08-11 22:18:00 +00002483def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2484 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2485 IndexModePost, StFrm, IIC_iStore_ru,
2486 "strt", "\t$Rt, $addr, $offset",
2487 "$addr.base = $Rn_wb", []> {
2488 // {12} isAdd
2489 // {11-0} imm12/Rm
2490 bits<14> offset;
2491 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002492 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002493 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002494 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002495 let Inst{19-16} = addr;
2496 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002497 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002498}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002499}
2500
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002501
Jim Grosbach7ce05792011-08-03 23:50:40 +00002502multiclass AI3strT<bits<4> op, string opc> {
2503 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2504 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2505 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2506 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2507 bits<9> offset;
2508 let Inst{23} = offset{8};
2509 let Inst{22} = 1;
2510 let Inst{11-8} = offset{7-4};
2511 let Inst{3-0} = offset{3-0};
2512 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2513 }
2514 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2515 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2516 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2517 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2518 bits<5> Rm;
2519 let Inst{23} = Rm{4};
2520 let Inst{22} = 0;
2521 let Inst{11-8} = 0;
2522 let Inst{3-0} = Rm{3-0};
2523 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2524 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002525}
2526
Jim Grosbach7ce05792011-08-03 23:50:40 +00002527
2528defm STRHT : AI3strT<0b1011, "strht">;
2529
2530
Evan Chenga8e29892007-01-19 07:51:42 +00002531//===----------------------------------------------------------------------===//
2532// Load / store multiple Instructions.
2533//
2534
Bill Wendling6c470b82010-11-13 09:09:38 +00002535multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2536 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002537 // IA is the default, so no need for an explicit suffix on the
2538 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002539 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002540 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2541 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002542 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002543 let Inst{24-23} = 0b01; // Increment After
2544 let Inst{21} = 0; // No writeback
2545 let Inst{20} = L_bit;
2546 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002547 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002548 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2549 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002550 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002551 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002552 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002553 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002554
2555 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002556 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002557 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002558 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2559 IndexModeNone, f, itin,
2560 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2561 let Inst{24-23} = 0b00; // Decrement After
2562 let Inst{21} = 0; // No writeback
2563 let Inst{20} = L_bit;
2564 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002565 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002566 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2567 IndexModeUpd, f, itin_upd,
2568 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2569 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002570 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002571 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002572
2573 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002574 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002575 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002576 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2577 IndexModeNone, f, itin,
2578 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2579 let Inst{24-23} = 0b10; // Decrement Before
2580 let Inst{21} = 0; // No writeback
2581 let Inst{20} = L_bit;
2582 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002583 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002584 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2585 IndexModeUpd, f, itin_upd,
2586 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2587 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002588 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002589 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002590
2591 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002592 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002593 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002594 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2595 IndexModeNone, f, itin,
2596 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2597 let Inst{24-23} = 0b11; // Increment Before
2598 let Inst{21} = 0; // No writeback
2599 let Inst{20} = L_bit;
2600 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002601 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002602 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2603 IndexModeUpd, f, itin_upd,
2604 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2605 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002606 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002607 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002608
2609 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002610 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002611}
Bill Wendling6c470b82010-11-13 09:09:38 +00002612
Bill Wendlingc93989a2010-11-13 11:20:05 +00002613let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002614
2615let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2616defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2617
2618let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2619defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2620
2621} // neverHasSideEffects
2622
Bill Wendling73fe34a2010-11-16 01:16:36 +00002623// FIXME: remove when we have a way to marking a MI with these properties.
2624// FIXME: Should pc be an implicit operand like PICADD, etc?
2625let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2626 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002627def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2628 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002629 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002630 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002631 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002632
Evan Chenga8e29892007-01-19 07:51:42 +00002633//===----------------------------------------------------------------------===//
2634// Move Instructions.
2635//
2636
Evan Chengcd799b92009-06-12 20:46:18 +00002637let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002638def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2639 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2640 bits<4> Rd;
2641 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002642
Johnny Chen103bf952011-04-01 23:30:25 +00002643 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002644 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002645 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002646 let Inst{3-0} = Rm;
2647 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002648}
2649
Dale Johannesen38d5f042010-06-15 22:24:08 +00002650// A version for the smaller set of tail call registers.
2651let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002652def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002653 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2654 bits<4> Rd;
2655 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002656
Dale Johannesen38d5f042010-06-15 22:24:08 +00002657 let Inst{11-4} = 0b00000000;
2658 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002659 let Inst{3-0} = Rm;
2660 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002661}
2662
Owen Andersonde317f42011-08-09 23:33:27 +00002663def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002664 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002665 "mov", "\t$Rd, $src",
2666 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002667 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002668 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002669 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002670 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002671 let Inst{11-8} = src{11-8};
2672 let Inst{7} = 0;
2673 let Inst{6-5} = src{6-5};
2674 let Inst{4} = 1;
2675 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002676 let Inst{25} = 0;
2677}
Evan Chenga2515702007-03-19 07:09:02 +00002678
Owen Anderson152d4a42011-07-21 23:38:37 +00002679def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2680 DPSoRegImmFrm, IIC_iMOVsr,
2681 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2682 UnaryDP {
2683 bits<4> Rd;
2684 bits<12> src;
2685 let Inst{15-12} = Rd;
2686 let Inst{19-16} = 0b0000;
2687 let Inst{11-5} = src{11-5};
2688 let Inst{4} = 0;
2689 let Inst{3-0} = src{3-0};
2690 let Inst{25} = 0;
2691}
2692
Evan Chengc4af4632010-11-17 20:13:28 +00002693let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002694def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2695 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002696 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002697 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002698 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002699 let Inst{15-12} = Rd;
2700 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002701 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002702}
2703
Evan Chengc4af4632010-11-17 20:13:28 +00002704let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002705def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002706 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002707 "movw", "\t$Rd, $imm",
2708 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002709 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002710 bits<4> Rd;
2711 bits<16> imm;
2712 let Inst{15-12} = Rd;
2713 let Inst{11-0} = imm{11-0};
2714 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002715 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002716 let Inst{25} = 1;
2717}
2718
Jim Grosbachffa32252011-07-19 19:13:28 +00002719def : InstAlias<"mov${p} $Rd, $imm",
2720 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2721 Requires<[IsARM]>;
2722
Evan Cheng53519f02011-01-21 18:55:51 +00002723def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2724 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002725
2726let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002727def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2728 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002729 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002730 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002731 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002732 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002733 lo16AllZero:$imm))]>, UnaryDP,
2734 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002735 bits<4> Rd;
2736 bits<16> imm;
2737 let Inst{15-12} = Rd;
2738 let Inst{11-0} = imm{11-0};
2739 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002740 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002741 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002742}
Evan Cheng13ab0202007-07-10 18:08:01 +00002743
Evan Cheng53519f02011-01-21 18:55:51 +00002744def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2745 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002746
2747} // Constraints
2748
Evan Cheng20956592009-10-21 08:15:52 +00002749def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2750 Requires<[IsARM, HasV6T2]>;
2751
David Goodwinca01a8d2009-09-01 18:32:09 +00002752let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002753def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002754 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2755 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002756
2757// These aren't really mov instructions, but we have to define them this way
2758// due to flag operands.
2759
Evan Cheng071a2792007-09-11 19:55:27 +00002760let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002761def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002762 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2763 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002764def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002765 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2766 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002767}
Evan Chenga8e29892007-01-19 07:51:42 +00002768
Evan Chenga8e29892007-01-19 07:51:42 +00002769//===----------------------------------------------------------------------===//
2770// Extend Instructions.
2771//
2772
2773// Sign extenders
2774
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002775def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002776 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002777def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002778 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002779
Jim Grosbach70327412011-07-27 17:48:13 +00002780def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002781 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002782def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002783 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002784
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002785def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002786
Jim Grosbach70327412011-07-27 17:48:13 +00002787def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002788
2789// Zero extenders
2790
2791let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002792def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002793 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002794def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002795 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002796def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002797 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002798
Jim Grosbach542f6422010-07-28 23:25:44 +00002799// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2800// The transformation should probably be done as a combiner action
2801// instead so we can include a check for masking back in the upper
2802// eight bits of the source into the lower eight bits of the result.
2803//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002804// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002805def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002806 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002807
Jim Grosbach70327412011-07-27 17:48:13 +00002808def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002809 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002810def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002811 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002812}
2813
Evan Chenga8e29892007-01-19 07:51:42 +00002814// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002815def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002816
Evan Chenga8e29892007-01-19 07:51:42 +00002817
Owen Anderson33e57512011-08-10 00:03:03 +00002818def SBFX : I<(outs GPRnopc:$Rd),
2819 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002820 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002821 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002822 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002823 bits<4> Rd;
2824 bits<4> Rn;
2825 bits<5> lsb;
2826 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002827 let Inst{27-21} = 0b0111101;
2828 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002829 let Inst{20-16} = width;
2830 let Inst{15-12} = Rd;
2831 let Inst{11-7} = lsb;
2832 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002833}
2834
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002835def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002836 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002837 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002838 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002839 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002840 bits<4> Rd;
2841 bits<4> Rn;
2842 bits<5> lsb;
2843 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002844 let Inst{27-21} = 0b0111111;
2845 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002846 let Inst{20-16} = width;
2847 let Inst{15-12} = Rd;
2848 let Inst{11-7} = lsb;
2849 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002850}
2851
Evan Chenga8e29892007-01-19 07:51:42 +00002852//===----------------------------------------------------------------------===//
2853// Arithmetic Instructions.
2854//
2855
Jim Grosbach26421962008-10-14 20:36:24 +00002856defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002857 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002858 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002859defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002860 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002861 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002862
Evan Chengc85e8322007-07-05 07:13:32 +00002863// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002864defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002865 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002866 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2867defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002868 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002869 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002870
Evan Cheng62674222009-06-25 23:34:10 +00002871defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002872 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2873 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002874defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002875 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2876 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002877
2878// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002879let usesCustomInserter = 1 in {
2880defm ADCS : AI1_adde_sube_s_irs<
2881 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2882defm SBCS : AI1_adde_sube_s_irs<
2883 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2884}
Evan Chenga8e29892007-01-19 07:51:42 +00002885
Jim Grosbach84760882010-10-15 18:42:41 +00002886def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2887 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2888 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2889 bits<4> Rd;
2890 bits<4> Rn;
2891 bits<12> imm;
2892 let Inst{25} = 1;
2893 let Inst{15-12} = Rd;
2894 let Inst{19-16} = Rn;
2895 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002896}
Evan Cheng13ab0202007-07-10 18:08:01 +00002897
Jim Grosbach84760882010-10-15 18:42:41 +00002898def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00002899 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", []> {
Jim Grosbach84760882010-10-15 18:42:41 +00002900 bits<4> Rd;
2901 bits<4> Rn;
2902 bits<4> Rm;
2903 let Inst{11-4} = 0b00000000;
2904 let Inst{25} = 0;
2905 let Inst{3-0} = Rm;
2906 let Inst{15-12} = Rd;
2907 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002908}
2909
Owen Anderson92a20222011-07-21 18:54:16 +00002910def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002911 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002912 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002913 bits<4> Rd;
2914 bits<4> Rn;
2915 bits<12> shift;
2916 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002917 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002918 let Inst{15-12} = Rd;
2919 let Inst{11-5} = shift{11-5};
2920 let Inst{4} = 0;
2921 let Inst{3-0} = shift{3-0};
2922}
2923
2924def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002925 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002926 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2927 bits<4> Rd;
2928 bits<4> Rn;
2929 bits<12> shift;
2930 let Inst{25} = 0;
2931 let Inst{19-16} = Rn;
2932 let Inst{15-12} = Rd;
2933 let Inst{11-8} = shift{11-8};
2934 let Inst{7} = 0;
2935 let Inst{6-5} = shift{6-5};
2936 let Inst{4} = 1;
2937 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002938}
Evan Chengc85e8322007-07-05 07:13:32 +00002939
2940// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002941// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2942let usesCustomInserter = 1 in {
2943def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002944 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002945 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2946def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00002947 4, IIC_iALUr, []>;
Owen Anderson92a20222011-07-21 18:54:16 +00002948def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002949 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002950 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2951def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2952 4, IIC_iALUsr,
2953 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002954}
Evan Chengc85e8322007-07-05 07:13:32 +00002955
Evan Cheng62674222009-06-25 23:34:10 +00002956let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002957def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2958 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2959 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002960 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002961 bits<4> Rd;
2962 bits<4> Rn;
2963 bits<12> imm;
2964 let Inst{25} = 1;
2965 let Inst{15-12} = Rd;
2966 let Inst{19-16} = Rn;
2967 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002968}
Jim Grosbach84760882010-10-15 18:42:41 +00002969def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00002970 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", []> {
Jim Grosbach84760882010-10-15 18:42:41 +00002971 bits<4> Rd;
2972 bits<4> Rn;
2973 bits<4> Rm;
2974 let Inst{11-4} = 0b00000000;
2975 let Inst{25} = 0;
2976 let Inst{3-0} = Rm;
2977 let Inst{15-12} = Rd;
2978 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002979}
Owen Anderson92a20222011-07-21 18:54:16 +00002980def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002981 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002982 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002983 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002984 bits<4> Rd;
2985 bits<4> Rn;
2986 bits<12> shift;
2987 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002988 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002989 let Inst{15-12} = Rd;
2990 let Inst{11-5} = shift{11-5};
2991 let Inst{4} = 0;
2992 let Inst{3-0} = shift{3-0};
2993}
2994def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002995 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002996 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2997 Requires<[IsARM]> {
2998 bits<4> Rd;
2999 bits<4> Rn;
3000 bits<12> shift;
3001 let Inst{25} = 0;
3002 let Inst{19-16} = Rn;
3003 let Inst{15-12} = Rd;
3004 let Inst{11-8} = shift{11-8};
3005 let Inst{7} = 0;
3006 let Inst{6-5} = shift{6-5};
3007 let Inst{4} = 1;
3008 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00003009}
Evan Cheng62674222009-06-25 23:34:10 +00003010}
3011
Owen Anderson92a20222011-07-21 18:54:16 +00003012
Owen Andersonb48c7912011-04-05 23:55:28 +00003013// NOTE: CPSR def omitted because it will be handled by the custom inserter.
3014let usesCustomInserter = 1, Uses = [CPSR] in {
3015def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003016 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00003017 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00003018def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00003019 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003020 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
3021def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
3022 4, IIC_iALUsr,
3023 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003024}
Evan Cheng2c614c52007-06-06 10:17:05 +00003025
Evan Chenga8e29892007-01-19 07:51:42 +00003026// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003027// The assume-no-carry-in form uses the negation of the input since add/sub
3028// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3029// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3030// details.
Evan Chenga8e29892007-01-19 07:51:42 +00003031def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3032 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003033def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
3034 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3035// The with-carry-in form matches bitwise not instead of the negation.
3036// Effectively, the inverse interpretation of the carry flag already accounts
3037// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00003038def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003039 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00003040def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
3041 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003042
3043// Note: These are implemented in C++ code, because they have to generate
3044// ADD/SUBrs instructions, which use a complex pattern that a xform function
3045// cannot produce.
3046// (mul X, 2^n+1) -> (add (X << n), X)
3047// (mul X, 2^n-1) -> (rsb X, (X << n))
3048
Jim Grosbach7931df32011-07-22 18:06:01 +00003049// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003050// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003051class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003052 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003053 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3054 string asm = "\t$Rd, $Rn, $Rm">
3055 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003056 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003057 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003058 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003059 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003060 let Inst{11-4} = op11_4;
3061 let Inst{19-16} = Rn;
3062 let Inst{15-12} = Rd;
3063 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003064}
3065
Jim Grosbach7931df32011-07-22 18:06:01 +00003066// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003067
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003068def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003069 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3070 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003071def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003072 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3073 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3074def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3075 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003076 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003077def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3078 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003079 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003080
3081def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3082def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3083def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3084def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3085def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3086def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3087def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3088def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3089def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3090def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3091def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3092def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003093
Jim Grosbach7931df32011-07-22 18:06:01 +00003094// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003095
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003096def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3097def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3098def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3099def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3100def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3101def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3102def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3103def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3104def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3105def USAX : AAI<0b01100101, 0b11110101, "usax">;
3106def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3107def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003108
Jim Grosbach7931df32011-07-22 18:06:01 +00003109// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003110
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003111def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3112def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3113def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3114def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3115def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3116def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3117def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3118def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3119def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3120def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3121def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3122def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003123
Jim Grosbachd30970f2011-08-11 22:30:30 +00003124// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003125
Jim Grosbach70987fb2010-10-18 23:35:38 +00003126def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003127 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003128 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003129 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003130 bits<4> Rd;
3131 bits<4> Rn;
3132 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003133 let Inst{27-20} = 0b01111000;
3134 let Inst{15-12} = 0b1111;
3135 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003136 let Inst{19-16} = Rd;
3137 let Inst{11-8} = Rm;
3138 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003139}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003140def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003141 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003142 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003143 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003144 bits<4> Rd;
3145 bits<4> Rn;
3146 bits<4> Rm;
3147 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003148 let Inst{27-20} = 0b01111000;
3149 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003150 let Inst{19-16} = Rd;
3151 let Inst{15-12} = Ra;
3152 let Inst{11-8} = Rm;
3153 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003154}
3155
Jim Grosbachd30970f2011-08-11 22:30:30 +00003156// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003157
Owen Anderson33e57512011-08-10 00:03:03 +00003158def SSAT : AI<(outs GPRnopc:$Rd),
3159 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003160 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003161 bits<4> Rd;
3162 bits<5> sat_imm;
3163 bits<4> Rn;
3164 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003165 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003166 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003167 let Inst{20-16} = sat_imm;
3168 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003169 let Inst{11-7} = sh{4-0};
3170 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003171 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003172}
3173
Owen Anderson33e57512011-08-10 00:03:03 +00003174def SSAT16 : AI<(outs GPRnopc:$Rd),
3175 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003176 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003177 bits<4> Rd;
3178 bits<4> sat_imm;
3179 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003180 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003181 let Inst{11-4} = 0b11110011;
3182 let Inst{15-12} = Rd;
3183 let Inst{19-16} = sat_imm;
3184 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003185}
3186
Owen Anderson33e57512011-08-10 00:03:03 +00003187def USAT : AI<(outs GPRnopc:$Rd),
3188 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003189 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003190 bits<4> Rd;
3191 bits<5> sat_imm;
3192 bits<4> Rn;
3193 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003194 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003195 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003196 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003197 let Inst{11-7} = sh{4-0};
3198 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003199 let Inst{20-16} = sat_imm;
3200 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003201}
3202
Owen Anderson33e57512011-08-10 00:03:03 +00003203def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003204 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003205 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003206 bits<4> Rd;
3207 bits<4> sat_imm;
3208 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003209 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003210 let Inst{11-4} = 0b11110011;
3211 let Inst{15-12} = Rd;
3212 let Inst{19-16} = sat_imm;
3213 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003214}
Evan Chenga8e29892007-01-19 07:51:42 +00003215
Owen Anderson33e57512011-08-10 00:03:03 +00003216def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3217 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3218def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3219 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003220
Evan Chenga8e29892007-01-19 07:51:42 +00003221//===----------------------------------------------------------------------===//
3222// Bitwise Instructions.
3223//
3224
Jim Grosbach26421962008-10-14 20:36:24 +00003225defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003226 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003227 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003228defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003229 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003230 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003231defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003232 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003233 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003234defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003235 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003236 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003237
Jim Grosbachc29769b2011-07-28 19:46:12 +00003238// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3239// like in the actual instruction encoding. The complexity of mapping the mask
3240// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3241// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003242def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003243 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003244 "bfc", "\t$Rd, $imm", "$src = $Rd",
3245 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003246 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003247 bits<4> Rd;
3248 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003249 let Inst{27-21} = 0b0111110;
3250 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003251 let Inst{15-12} = Rd;
3252 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003253 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003254}
3255
Johnny Chenb2503c02010-02-17 06:31:48 +00003256// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003257def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3258 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3259 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3260 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3261 bf_inv_mask_imm:$imm))]>,
3262 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003263 bits<4> Rd;
3264 bits<4> Rn;
3265 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003266 let Inst{27-21} = 0b0111110;
3267 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003268 let Inst{15-12} = Rd;
3269 let Inst{11-7} = imm{4-0}; // lsb
3270 let Inst{20-16} = imm{9-5}; // width
3271 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003272}
3273
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003274// GNU as only supports this form of bfi (w/ 4 arguments)
3275let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003276def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003277 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003278 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003279 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3280 []>, Requires<[IsARM, HasV6T2]> {
3281 bits<4> Rd;
3282 bits<4> Rn;
3283 bits<5> lsb;
3284 bits<5> width;
3285 let Inst{27-21} = 0b0111110;
3286 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3287 let Inst{15-12} = Rd;
3288 let Inst{11-7} = lsb;
3289 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3290 let Inst{3-0} = Rn;
3291}
3292
Jim Grosbach36860462010-10-21 22:19:32 +00003293def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3294 "mvn", "\t$Rd, $Rm",
3295 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3296 bits<4> Rd;
3297 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003298 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003299 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003300 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003301 let Inst{15-12} = Rd;
3302 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003303}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003304def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3305 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003306 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003307 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003308 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003309 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003310 let Inst{19-16} = 0b0000;
3311 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003312 let Inst{11-5} = shift{11-5};
3313 let Inst{4} = 0;
3314 let Inst{3-0} = shift{3-0};
3315}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003316def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3317 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003318 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3319 bits<4> Rd;
3320 bits<12> shift;
3321 let Inst{25} = 0;
3322 let Inst{19-16} = 0b0000;
3323 let Inst{15-12} = Rd;
3324 let Inst{11-8} = shift{11-8};
3325 let Inst{7} = 0;
3326 let Inst{6-5} = shift{6-5};
3327 let Inst{4} = 1;
3328 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003329}
Evan Chengc4af4632010-11-17 20:13:28 +00003330let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003331def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3332 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3333 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3334 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003335 bits<12> imm;
3336 let Inst{25} = 1;
3337 let Inst{19-16} = 0b0000;
3338 let Inst{15-12} = Rd;
3339 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003340}
Evan Chenga8e29892007-01-19 07:51:42 +00003341
3342def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3343 (BICri GPR:$src, so_imm_not:$imm)>;
3344
3345//===----------------------------------------------------------------------===//
3346// Multiply Instructions.
3347//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003348class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3349 string opc, string asm, list<dag> pattern>
3350 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3351 bits<4> Rd;
3352 bits<4> Rm;
3353 bits<4> Rn;
3354 let Inst{19-16} = Rd;
3355 let Inst{11-8} = Rm;
3356 let Inst{3-0} = Rn;
3357}
3358class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3359 string opc, string asm, list<dag> pattern>
3360 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3361 bits<4> RdLo;
3362 bits<4> RdHi;
3363 bits<4> Rm;
3364 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003365 let Inst{19-16} = RdHi;
3366 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003367 let Inst{11-8} = Rm;
3368 let Inst{3-0} = Rn;
3369}
Evan Chenga8e29892007-01-19 07:51:42 +00003370
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003371// FIXME: The v5 pseudos are only necessary for the additional Constraint
3372// property. Remove them when it's possible to add those properties
3373// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003374let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003375def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3376 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003377 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003378 Requires<[IsARM, HasV6]> {
3379 let Inst{15-12} = 0b0000;
3380}
Evan Chenga8e29892007-01-19 07:51:42 +00003381
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003382let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003383def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3384 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003385 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003386 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3387 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003388 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003389}
3390
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003391def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3392 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003393 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3394 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003395 bits<4> Ra;
3396 let Inst{15-12} = Ra;
3397}
Evan Chenga8e29892007-01-19 07:51:42 +00003398
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003399let Constraints = "@earlyclobber $Rd" in
3400def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3401 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003402 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003403 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3404 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3405 Requires<[IsARM, NoV6]>;
3406
Jim Grosbach65711012010-11-19 22:22:37 +00003407def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3408 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3409 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003410 Requires<[IsARM, HasV6T2]> {
3411 bits<4> Rd;
3412 bits<4> Rm;
3413 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003414 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003415 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003416 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003417 let Inst{11-8} = Rm;
3418 let Inst{3-0} = Rn;
3419}
Evan Chengedcbada2009-07-06 22:05:45 +00003420
Evan Chenga8e29892007-01-19 07:51:42 +00003421// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003422let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003423let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003424def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003425 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003426 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3427 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003428
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003429def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003430 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003431 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3432 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003433
3434let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3435def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3436 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003437 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003438 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3439 Requires<[IsARM, NoV6]>;
3440
3441def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3442 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003443 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003444 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3445 Requires<[IsARM, NoV6]>;
3446}
Evan Cheng8de898a2009-06-26 00:19:44 +00003447}
Evan Chenga8e29892007-01-19 07:51:42 +00003448
3449// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003450def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3451 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003452 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3453 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003454def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3455 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003456 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3457 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003458
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003459def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3460 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3461 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3462 Requires<[IsARM, HasV6]> {
3463 bits<4> RdLo;
3464 bits<4> RdHi;
3465 bits<4> Rm;
3466 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003467 let Inst{19-16} = RdHi;
3468 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003469 let Inst{11-8} = Rm;
3470 let Inst{3-0} = Rn;
3471}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003472
3473let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3474def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3475 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003476 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003477 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3478 Requires<[IsARM, NoV6]>;
3479def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3480 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003481 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003482 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3483 Requires<[IsARM, NoV6]>;
3484def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3485 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003486 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003487 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3488 Requires<[IsARM, NoV6]>;
3489}
3490
Evan Chengcd799b92009-06-12 20:46:18 +00003491} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003492
3493// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003494def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3495 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3496 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003497 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003498 let Inst{15-12} = 0b1111;
3499}
Evan Cheng13ab0202007-07-10 18:08:01 +00003500
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003501def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003502 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003503 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003504 let Inst{15-12} = 0b1111;
3505}
3506
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003507def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3508 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3509 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3510 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3511 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003512
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003513def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3514 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003515 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003516 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003517
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003518def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3519 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3520 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3521 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3522 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003523
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003524def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3525 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003526 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003527 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003528
Raul Herbster37fb5b12007-08-30 23:25:47 +00003529multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003530 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3531 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3532 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3533 (sext_inreg GPR:$Rm, i16)))]>,
3534 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003535
Jim Grosbach3870b752010-10-22 18:35:16 +00003536 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3537 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3538 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3539 (sra GPR:$Rm, (i32 16))))]>,
3540 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003541
Jim Grosbach3870b752010-10-22 18:35:16 +00003542 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3543 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3544 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3545 (sext_inreg GPR:$Rm, i16)))]>,
3546 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003547
Jim Grosbach3870b752010-10-22 18:35:16 +00003548 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3549 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3550 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3551 (sra GPR:$Rm, (i32 16))))]>,
3552 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003553
Jim Grosbach3870b752010-10-22 18:35:16 +00003554 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3555 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3556 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3557 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3558 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003559
Jim Grosbach3870b752010-10-22 18:35:16 +00003560 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3561 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3562 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3563 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3564 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003565}
3566
Raul Herbster37fb5b12007-08-30 23:25:47 +00003567
3568multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003569 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003570 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3571 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003572 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003573 [(set GPRnopc:$Rd, (add GPR:$Ra,
3574 (opnode (sext_inreg GPRnopc:$Rn, i16),
3575 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003576 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003577
Owen Anderson33e57512011-08-10 00:03:03 +00003578 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3579 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003580 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003581 [(set GPRnopc:$Rd,
3582 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3583 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003584 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003585
Owen Anderson33e57512011-08-10 00:03:03 +00003586 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3587 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003588 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003589 [(set GPRnopc:$Rd,
3590 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3591 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003592 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003593
Owen Anderson33e57512011-08-10 00:03:03 +00003594 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3595 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003596 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003597 [(set GPRnopc:$Rd,
3598 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3599 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003600 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003601
Owen Anderson33e57512011-08-10 00:03:03 +00003602 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3603 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003604 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003605 [(set GPRnopc:$Rd,
3606 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3607 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003608 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003609
Owen Anderson33e57512011-08-10 00:03:03 +00003610 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3611 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003612 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003613 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003614 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3615 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003616 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003617 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003618}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003619
Raul Herbster37fb5b12007-08-30 23:25:47 +00003620defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3621defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003622
Jim Grosbachd30970f2011-08-11 22:30:30 +00003623// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003624def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3625 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003626 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003627 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003628
Owen Anderson33e57512011-08-10 00:03:03 +00003629def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3630 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003631 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003632 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003633
Owen Anderson33e57512011-08-10 00:03:03 +00003634def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3635 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003636 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003637 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003638
Owen Anderson33e57512011-08-10 00:03:03 +00003639def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3640 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003641 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003642 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003643
Jim Grosbachd30970f2011-08-11 22:30:30 +00003644// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003645class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3646 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003647 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003648 bits<4> Rn;
3649 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003650 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003651 let Inst{22} = long;
3652 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003653 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003654 let Inst{7} = 0;
3655 let Inst{6} = sub;
3656 let Inst{5} = swap;
3657 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003658 let Inst{3-0} = Rn;
3659}
3660class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3661 InstrItinClass itin, string opc, string asm>
3662 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3663 bits<4> Rd;
3664 let Inst{15-12} = 0b1111;
3665 let Inst{19-16} = Rd;
3666}
3667class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3668 InstrItinClass itin, string opc, string asm>
3669 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3670 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003671 bits<4> Rd;
3672 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003673 let Inst{15-12} = Ra;
3674}
3675class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3676 InstrItinClass itin, string opc, string asm>
3677 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3678 bits<4> RdLo;
3679 bits<4> RdHi;
3680 let Inst{19-16} = RdHi;
3681 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003682}
3683
3684multiclass AI_smld<bit sub, string opc> {
3685
Owen Anderson33e57512011-08-10 00:03:03 +00003686 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3687 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003688 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003689
Owen Anderson33e57512011-08-10 00:03:03 +00003690 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3691 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003692 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003693
Owen Anderson33e57512011-08-10 00:03:03 +00003694 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3695 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003696 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003697
Owen Anderson33e57512011-08-10 00:03:03 +00003698 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3699 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003700 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003701
3702}
3703
3704defm SMLA : AI_smld<0, "smla">;
3705defm SMLS : AI_smld<1, "smls">;
3706
Johnny Chen2ec5e492010-02-22 21:50:40 +00003707multiclass AI_sdml<bit sub, string opc> {
3708
Jim Grosbache15defc2011-08-10 23:23:47 +00003709 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3710 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3711 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3712 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003713}
3714
3715defm SMUA : AI_sdml<0, "smua">;
3716defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003717
Evan Chenga8e29892007-01-19 07:51:42 +00003718//===----------------------------------------------------------------------===//
3719// Misc. Arithmetic Instructions.
3720//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003721
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003722def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3723 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3724 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003725
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003726def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3727 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3728 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3729 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003730
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003731def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3732 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3733 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003734
Evan Cheng9568e5c2011-06-21 06:01:08 +00003735let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003736def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3737 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003738 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003739 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003740
Evan Cheng9568e5c2011-06-21 06:01:08 +00003741let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003742def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3743 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003744 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003745 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003746
Evan Chengf60ceac2011-06-15 17:17:48 +00003747def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3748 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3749 (REVSH GPR:$Rm)>;
3750
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003751def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003752 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3753 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003754 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003755 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003756 0xFFFF0000)))]>,
3757 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003758
Evan Chenga8e29892007-01-19 07:51:42 +00003759// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003760def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3761 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3762def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003763 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003764
Bob Wilsondc66eda2010-08-16 22:26:55 +00003765// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3766// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003767def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003768 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3769 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003770 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003771 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003772 0xFFFF)))]>,
3773 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003774
Evan Chenga8e29892007-01-19 07:51:42 +00003775// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3776// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003777def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003778 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003779def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003780 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003781 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003782
Evan Chenga8e29892007-01-19 07:51:42 +00003783//===----------------------------------------------------------------------===//
3784// Comparison Instructions...
3785//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003786
Jim Grosbach26421962008-10-14 20:36:24 +00003787defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003788 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003789 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003790
Jim Grosbach97a884d2010-12-07 20:41:06 +00003791// ARMcmpZ can re-use the above instruction definitions.
3792def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3793 (CMPri GPR:$src, so_imm:$imm)>;
3794def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3795 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003796def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3797 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3798def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3799 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003800
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003801// FIXME: We have to be careful when using the CMN instruction and comparison
3802// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003803// results:
3804//
3805// rsbs r1, r1, 0
3806// cmp r0, r1
3807// mov r0, #0
3808// it ls
3809// mov r0, #1
3810//
3811// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003812//
Bill Wendling6165e872010-08-26 18:33:51 +00003813// cmn r0, r1
3814// mov r0, #0
3815// it ls
3816// mov r0, #1
3817//
3818// However, the CMN gives the *opposite* result when r1 is 0. This is because
3819// the carry flag is set in the CMP case but not in the CMN case. In short, the
3820// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3821// value of r0 and the carry bit (because the "carry bit" parameter to
3822// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3823// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3824// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3825// parameter to AddWithCarry is defined as 0).
3826//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003827// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003828//
3829// x = 0
3830// ~x = 0xFFFF FFFF
3831// ~x + 1 = 0x1 0000 0000
3832// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3833//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003834// Therefore, we should disable CMN when comparing against zero, until we can
3835// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3836// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003837//
3838// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3839//
3840// This is related to <rdar://problem/7569620>.
3841//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003842//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3843// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003844
Evan Chenga8e29892007-01-19 07:51:42 +00003845// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003846defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003847 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003848 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003849defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003850 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003851 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003852
David Goodwinc0309b42009-06-29 15:33:01 +00003853defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003854 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003855 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003856
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003857//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3858// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003859
David Goodwinc0309b42009-06-29 15:33:01 +00003860def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003861 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003862
Evan Cheng218977b2010-07-13 19:27:42 +00003863// Pseudo i64 compares for some floating point compares.
3864let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3865 Defs = [CPSR] in {
3866def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003867 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003868 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003869 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3870
3871def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003872 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003873 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3874} // usesCustomInserter
3875
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003876
Evan Chenga8e29892007-01-19 07:51:42 +00003877// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003878// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003879// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003880let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003881def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003882 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003883 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3884 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003885def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3886 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003887 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003888 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3889 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003890 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003891def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3892 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3893 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003894 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3895 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003896 RegConstraint<"$false = $Rd">;
3897
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003898
Evan Chengc4af4632010-11-17 20:13:28 +00003899let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003900def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003901 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003902 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003903 []>,
3904 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003905
Evan Chengc4af4632010-11-17 20:13:28 +00003906let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003907def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3908 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003909 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003910 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003911 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003912
Evan Cheng63f35442010-11-13 02:25:14 +00003913// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003914let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003915def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3916 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003917 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003918
Evan Chengc4af4632010-11-17 20:13:28 +00003919let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003920def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3921 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003922 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003923 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003924 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003925} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003926
Jim Grosbach3728e962009-12-10 00:11:09 +00003927//===----------------------------------------------------------------------===//
3928// Atomic operations intrinsics
3929//
3930
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003931def MemBarrierOptOperand : AsmOperandClass {
3932 let Name = "MemBarrierOpt";
3933 let ParserMethod = "parseMemBarrierOptOperand";
3934}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003935def memb_opt : Operand<i32> {
3936 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003937 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00003938 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003939}
Jim Grosbach3728e962009-12-10 00:11:09 +00003940
Bob Wilsonf74a4292010-10-30 00:54:37 +00003941// memory barriers protect the atomic sequences
3942let hasSideEffects = 1 in {
3943def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3944 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3945 Requires<[IsARM, HasDB]> {
3946 bits<4> opt;
3947 let Inst{31-4} = 0xf57ff05;
3948 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003949}
Jim Grosbach3728e962009-12-10 00:11:09 +00003950}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003951
Bob Wilsonf74a4292010-10-30 00:54:37 +00003952def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003953 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003954 Requires<[IsARM, HasDB]> {
3955 bits<4> opt;
3956 let Inst{31-4} = 0xf57ff04;
3957 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003958}
3959
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003960// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003961def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3962 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003963 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003964 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003965 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003966 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003967}
3968
Jim Grosbach66869102009-12-11 18:52:41 +00003969let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003970 let Uses = [CPSR] in {
3971 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003972 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003973 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3974 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003975 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003976 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3977 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003978 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003979 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3980 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003981 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003982 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3983 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003984 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003985 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3986 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003987 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003988 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003989 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3991 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3992 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3993 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3994 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3995 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3996 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3997 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3998 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3999 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4000 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004001 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004002 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004003 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4004 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004005 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004006 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4007 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004008 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004009 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4010 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004011 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004012 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4013 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004014 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004015 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4016 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004017 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004018 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004019 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4020 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4021 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4022 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4023 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4024 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4025 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4026 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4027 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4028 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4029 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4030 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004031 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004032 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004033 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4034 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004035 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004036 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4037 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004038 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004039 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4040 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004041 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004042 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4043 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004044 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004045 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4046 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004047 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004048 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004049 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4050 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4051 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4052 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4053 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4054 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4055 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4056 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4057 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4058 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4059 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4060 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004061
4062 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004063 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004064 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4065 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004066 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004067 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4068 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004069 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004070 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4071
Jim Grosbache801dc42009-12-12 01:40:06 +00004072 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004073 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004074 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4075 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004076 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004077 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4078 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004079 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004080 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4081}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004082}
4083
4084let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004085def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4086 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004087 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004088def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4089 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004090def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4091 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004092let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004093def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004094 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004095 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004096}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004097}
4098
Jim Grosbach86875a22010-10-29 19:58:57 +00004099let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004100def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004101 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004102def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004103 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004104def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004105 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004106}
4107
4108let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004109def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004110 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004111 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004112 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004113}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004114
Jim Grosbachd30970f2011-08-11 22:30:30 +00004115def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004116 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004117 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004118}
4119
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004120// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004121let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004122def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4123 "swp", []>;
4124def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4125 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004126}
4127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004128//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004129// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004130//
4131
Jim Grosbach83ab0702011-07-13 22:01:08 +00004132def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4133 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004134 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004135 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4136 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004137 bits<4> opc1;
4138 bits<4> CRn;
4139 bits<4> CRd;
4140 bits<4> cop;
4141 bits<3> opc2;
4142 bits<4> CRm;
4143
4144 let Inst{3-0} = CRm;
4145 let Inst{4} = 0;
4146 let Inst{7-5} = opc2;
4147 let Inst{11-8} = cop;
4148 let Inst{15-12} = CRd;
4149 let Inst{19-16} = CRn;
4150 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004151}
4152
Jim Grosbach83ab0702011-07-13 22:01:08 +00004153def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4154 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004155 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004156 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4157 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004158 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004159 bits<4> opc1;
4160 bits<4> CRn;
4161 bits<4> CRd;
4162 bits<4> cop;
4163 bits<3> opc2;
4164 bits<4> CRm;
4165
4166 let Inst{3-0} = CRm;
4167 let Inst{4} = 0;
4168 let Inst{7-5} = opc2;
4169 let Inst{11-8} = cop;
4170 let Inst{15-12} = CRd;
4171 let Inst{19-16} = CRn;
4172 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004173}
4174
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004175class ACI<dag oops, dag iops, string opc, string asm,
4176 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004177 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004178 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004179 let Inst{27-25} = 0b110;
4180}
4181
Johnny Chen670a4562011-04-04 23:39:08 +00004182multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004183 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004184 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004185 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4186 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004187 let Inst{31-28} = op31_28;
4188 let Inst{24} = 1; // P = 1
4189 let Inst{21} = 0; // W = 0
4190 let Inst{22} = 0; // D = 0
4191 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004192 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004193 }
4194
4195 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004196 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4197 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004198 let Inst{31-28} = op31_28;
4199 let Inst{24} = 1; // P = 1
4200 let Inst{21} = 1; // W = 1
4201 let Inst{22} = 0; // D = 0
4202 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004203 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004204 }
4205
4206 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004207 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4208 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004209 let Inst{31-28} = op31_28;
4210 let Inst{24} = 0; // P = 0
4211 let Inst{21} = 1; // W = 1
4212 let Inst{22} = 0; // D = 0
4213 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004214 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004215 }
4216
4217 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004218 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4219 ops),
4220 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004221 let Inst{31-28} = op31_28;
4222 let Inst{24} = 0; // P = 0
4223 let Inst{23} = 1; // U = 1
4224 let Inst{21} = 0; // W = 0
4225 let Inst{22} = 0; // D = 0
4226 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004227 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004228 }
4229
4230 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004231 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4232 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004233 let Inst{31-28} = op31_28;
4234 let Inst{24} = 1; // P = 1
4235 let Inst{21} = 0; // W = 0
4236 let Inst{22} = 1; // D = 1
4237 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004238 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004239 }
4240
4241 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004242 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4243 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4244 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004245 let Inst{31-28} = op31_28;
4246 let Inst{24} = 1; // P = 1
4247 let Inst{21} = 1; // W = 1
4248 let Inst{22} = 1; // D = 1
4249 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004250 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004251 }
4252
4253 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004254 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004255 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004256 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004257 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004258 let Inst{31-28} = op31_28;
4259 let Inst{24} = 0; // P = 0
4260 let Inst{21} = 1; // W = 1
4261 let Inst{22} = 1; // D = 1
4262 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004263 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004264 }
4265
4266 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004267 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4268 ops),
4269 !strconcat(!strconcat(opc, "l"), cond),
4270 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004271 let Inst{31-28} = op31_28;
4272 let Inst{24} = 0; // P = 0
4273 let Inst{23} = 1; // U = 1
4274 let Inst{21} = 0; // W = 0
4275 let Inst{22} = 1; // D = 1
4276 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004277 let DecoderMethod = "DecodeCopMemInstruction";
4278 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004279 }
4280}
4281
Johnny Chen670a4562011-04-04 23:39:08 +00004282defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4283defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4284defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4285defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004286
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004287//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004288// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004289//
4290
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004291class MovRCopro<string opc, bit direction, dag oops, dag iops,
4292 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004293 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004294 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004295 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004296 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004297
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004298 bits<4> Rt;
4299 bits<4> cop;
4300 bits<3> opc1;
4301 bits<3> opc2;
4302 bits<4> CRm;
4303 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004304
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004305 let Inst{15-12} = Rt;
4306 let Inst{11-8} = cop;
4307 let Inst{23-21} = opc1;
4308 let Inst{7-5} = opc2;
4309 let Inst{3-0} = CRm;
4310 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004311}
4312
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004313def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004314 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004315 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4316 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004317 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4318 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004319def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004320 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004321 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4322 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004323
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004324def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4325 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4326
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004327class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4328 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004329 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004330 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004331 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004332 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004333 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004334
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004335 bits<4> Rt;
4336 bits<4> cop;
4337 bits<3> opc1;
4338 bits<3> opc2;
4339 bits<4> CRm;
4340 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004341
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004342 let Inst{15-12} = Rt;
4343 let Inst{11-8} = cop;
4344 let Inst{23-21} = opc1;
4345 let Inst{7-5} = opc2;
4346 let Inst{3-0} = CRm;
4347 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004348}
4349
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004350def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004351 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004352 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4353 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004354 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4355 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004356def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004357 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004358 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4359 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004360
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004361def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4362 imm:$CRm, imm:$opc2),
4363 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4364
Jim Grosbachd30970f2011-08-11 22:30:30 +00004365class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004366 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004367 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004368 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004369 let Inst{23-21} = 0b010;
4370 let Inst{20} = direction;
4371
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004372 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004373 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004374 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004375 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004376 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004377
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004378 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004379 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004380 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004381 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004382 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004383}
4384
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004385def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4386 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4387 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004388def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4389
Jim Grosbachd30970f2011-08-11 22:30:30 +00004390class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004391 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004392 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4393 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004394 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004395 let Inst{23-21} = 0b010;
4396 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004397
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004398 bits<4> Rt;
4399 bits<4> Rt2;
4400 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004401 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004402 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004403
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004404 let Inst{15-12} = Rt;
4405 let Inst{19-16} = Rt2;
4406 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004407 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004408 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004409}
4410
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004411def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4412 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4413 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004414def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004415
Johnny Chenb98e1602010-02-12 18:55:33 +00004416//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004417// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004418//
4419
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004420// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004421def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4422 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004423 bits<4> Rd;
4424 let Inst{23-16} = 0b00001111;
4425 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004426 let Inst{7-4} = 0b0000;
4427}
4428
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004429def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4430
4431def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4432 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004433 bits<4> Rd;
4434 let Inst{23-16} = 0b01001111;
4435 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004436 let Inst{7-4} = 0b0000;
4437}
4438
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004439// Move from ARM core register to Special Register
4440//
4441// No need to have both system and application versions, the encodings are the
4442// same and the assembly parser has no way to distinguish between them. The mask
4443// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4444// the mask with the fields to be accessed in the special register.
4445def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004446 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004447 bits<5> mask;
4448 bits<4> Rn;
4449
4450 let Inst{23} = 0;
4451 let Inst{22} = mask{4}; // R bit
4452 let Inst{21-20} = 0b10;
4453 let Inst{19-16} = mask{3-0};
4454 let Inst{15-12} = 0b1111;
4455 let Inst{11-4} = 0b00000000;
4456 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004457}
4458
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004459def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004460 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004461 bits<5> mask;
4462 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004463
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004464 let Inst{23} = 0;
4465 let Inst{22} = mask{4}; // R bit
4466 let Inst{21-20} = 0b10;
4467 let Inst{19-16} = mask{3-0};
4468 let Inst{15-12} = 0b1111;
4469 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004470}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004471
4472//===----------------------------------------------------------------------===//
4473// TLS Instructions
4474//
4475
4476// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004477// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004478// complete with fixup for the aeabi_read_tp function.
4479let isCall = 1,
4480 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4481 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4482 [(set R0, ARMthread_pointer)]>;
4483}
4484
4485//===----------------------------------------------------------------------===//
4486// SJLJ Exception handling intrinsics
4487// eh_sjlj_setjmp() is an instruction sequence to store the return
4488// address and save #0 in R0 for the non-longjmp case.
4489// Since by its nature we may be coming from some other function to get
4490// here, and we're using the stack frame for the containing function to
4491// save/restore registers, we can't keep anything live in regs across
4492// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004493// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004494// except for our own input by listing the relevant registers in Defs. By
4495// doing so, we also cause the prologue/epilogue code to actively preserve
4496// all of the callee-saved resgisters, which is exactly what we want.
4497// A constant value is passed in $val, and we use the location as a scratch.
4498//
4499// These are pseudo-instructions and are lowered to individual MC-insts, so
4500// no encoding information is necessary.
4501let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004502 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004503 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004504 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4505 NoItinerary,
4506 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4507 Requires<[IsARM, HasVFP2]>;
4508}
4509
4510let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004511 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004512 hasSideEffects = 1, isBarrier = 1 in {
4513 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4514 NoItinerary,
4515 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4516 Requires<[IsARM, NoVFP]>;
4517}
4518
4519// FIXME: Non-Darwin version(s)
4520let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4521 Defs = [ R7, LR, SP ] in {
4522def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4523 NoItinerary,
4524 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4525 Requires<[IsARM, IsDarwin]>;
4526}
4527
4528// eh.sjlj.dispatchsetup pseudo-instruction.
4529// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4530// handled when the pseudo is expanded (which happens before any passes
4531// that need the instruction size).
4532let isBarrier = 1, hasSideEffects = 1 in
4533def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004534 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4535 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004536 Requires<[IsDarwin]>;
4537
4538//===----------------------------------------------------------------------===//
4539// Non-Instruction Patterns
4540//
4541
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004542// ARMv4 indirect branch using (MOVr PC, dst)
4543let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4544 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004545 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004546 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4547 Requires<[IsARM, NoV4T]>;
4548
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004549// Large immediate handling.
4550
4551// 32-bit immediate using two piece so_imms or movw + movt.
4552// This is a single pseudo instruction, the benefit is that it can be remat'd
4553// as a single unit instead of having to handle reg inputs.
4554// FIXME: Remove this when we can do generalized remat.
4555let isReMaterializable = 1, isMoveImm = 1 in
4556def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4557 [(set GPR:$dst, (arm_i32imm:$src))]>,
4558 Requires<[IsARM]>;
4559
4560// Pseudo instruction that combines movw + movt + add pc (if PIC).
4561// It also makes it possible to rematerialize the instructions.
4562// FIXME: Remove this when we can do generalized remat and when machine licm
4563// can properly the instructions.
4564let isReMaterializable = 1 in {
4565def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4566 IIC_iMOVix2addpc,
4567 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4568 Requires<[IsARM, UseMovt]>;
4569
4570def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4571 IIC_iMOVix2,
4572 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4573 Requires<[IsARM, UseMovt]>;
4574
4575let AddedComplexity = 10 in
4576def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4577 IIC_iMOVix2ld,
4578 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4579 Requires<[IsARM, UseMovt]>;
4580} // isReMaterializable
4581
4582// ConstantPool, GlobalAddress, and JumpTable
4583def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4584 Requires<[IsARM, DontUseMovt]>;
4585def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4586def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4587 Requires<[IsARM, UseMovt]>;
4588def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4589 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4590
4591// TODO: add,sub,and, 3-instr forms?
4592
4593// Tail calls
4594def : ARMPat<(ARMtcret tcGPR:$dst),
4595 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4596
4597def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4598 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4599
4600def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4601 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4602
4603def : ARMPat<(ARMtcret tcGPR:$dst),
4604 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4605
4606def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4607 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4608
4609def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4610 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4611
4612// Direct calls
4613def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4614 Requires<[IsARM, IsNotDarwin]>;
4615def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4616 Requires<[IsARM, IsDarwin]>;
4617
4618// zextload i1 -> zextload i8
4619def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4620def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4621
4622// extload -> zextload
4623def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4624def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4625def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4626def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4627
4628def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4629
4630def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4631def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4632
4633// smul* and smla*
4634def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4635 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4636 (SMULBB GPR:$a, GPR:$b)>;
4637def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4638 (SMULBB GPR:$a, GPR:$b)>;
4639def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4640 (sra GPR:$b, (i32 16))),
4641 (SMULBT GPR:$a, GPR:$b)>;
4642def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4643 (SMULBT GPR:$a, GPR:$b)>;
4644def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4645 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4646 (SMULTB GPR:$a, GPR:$b)>;
4647def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4648 (SMULTB GPR:$a, GPR:$b)>;
4649def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4650 (i32 16)),
4651 (SMULWB GPR:$a, GPR:$b)>;
4652def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4653 (SMULWB GPR:$a, GPR:$b)>;
4654
4655def : ARMV5TEPat<(add GPR:$acc,
4656 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4657 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4658 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4659def : ARMV5TEPat<(add GPR:$acc,
4660 (mul sext_16_node:$a, sext_16_node:$b)),
4661 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4662def : ARMV5TEPat<(add GPR:$acc,
4663 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4664 (sra GPR:$b, (i32 16)))),
4665 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4666def : ARMV5TEPat<(add GPR:$acc,
4667 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4668 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4669def : ARMV5TEPat<(add GPR:$acc,
4670 (mul (sra GPR:$a, (i32 16)),
4671 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4672 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4673def : ARMV5TEPat<(add GPR:$acc,
4674 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4675 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4676def : ARMV5TEPat<(add GPR:$acc,
4677 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4678 (i32 16))),
4679 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4680def : ARMV5TEPat<(add GPR:$acc,
4681 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4682 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4683
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004684
4685// Pre-v7 uses MCR for synchronization barriers.
4686def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4687 Requires<[IsARM, HasV6]>;
4688
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004689// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004690let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004691def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4692def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004693def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004694def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4695 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4696def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4697 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4698}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004699
4700def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4701def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004702
Owen Anderson33e57512011-08-10 00:03:03 +00004703def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4704 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4705def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4706 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004707
Eli Friedman069e2ed2011-08-26 02:59:24 +00004708// Atomic load/store patterns
4709def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4710 (LDRBrs ldst_so_reg:$src)>;
4711def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4712 (LDRBi12 addrmode_imm12:$src)>;
4713def : ARMPat<(atomic_load_16 addrmode3:$src),
4714 (LDRH addrmode3:$src)>;
4715def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4716 (LDRrs ldst_so_reg:$src)>;
4717def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4718 (LDRi12 addrmode_imm12:$src)>;
4719def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4720 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4721def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4722 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4723def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4724 (STRH GPR:$val, addrmode3:$ptr)>;
4725def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4726 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4727def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4728 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4729
4730
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004731//===----------------------------------------------------------------------===//
4732// Thumb Support
4733//
4734
4735include "ARMInstrThumb.td"
4736
4737//===----------------------------------------------------------------------===//
4738// Thumb2 Support
4739//
4740
4741include "ARMInstrThumb2.td"
4742
4743//===----------------------------------------------------------------------===//
4744// Floating Point Support
4745//
4746
4747include "ARMInstrVFP.td"
4748
4749//===----------------------------------------------------------------------===//
4750// Advanced SIMD (NEON) Support
4751//
4752
4753include "ARMInstrNEON.td"
4754
Jim Grosbachc83d5042011-07-14 19:47:47 +00004755//===----------------------------------------------------------------------===//
4756// Assembler aliases
4757//
4758
4759// Memory barriers
4760def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4761def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4762def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4763
4764// System instructions
4765def : MnemonicAlias<"swi", "svc">;
4766
4767// Load / Store Multiple
4768def : MnemonicAlias<"ldmfd", "ldm">;
4769def : MnemonicAlias<"ldmia", "ldm">;
4770def : MnemonicAlias<"stmfd", "stmdb">;
4771def : MnemonicAlias<"stmia", "stm">;
4772def : MnemonicAlias<"stmea", "stm">;
4773
Jim Grosbachf6c05252011-07-21 17:23:04 +00004774// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4775// shift amount is zero (i.e., unspecified).
4776def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004777 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4778 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004779def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004780 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4781 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004782
4783// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004784def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4785def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004786
4787// RSB two-operand forms (optional explicit destination operand)
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004788def : ARMInstAlias<"rsb${s}${p} $Rdn, $imm",
4789 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>;
4790def : ARMInstAlias<"rsb${s}${p} $Rdn, $Rm",
4791 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>;
4792def : ARMInstAlias<"rsb${s}${p} $Rdn, $shift",
Jim Grosbach86fdff02011-07-21 22:37:43 +00004793 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004794 cc_out:$s)>;
4795def : ARMInstAlias<"rsb${s}${p} $Rdn, $shift",
Jim Grosbach86fdff02011-07-21 22:37:43 +00004796 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004797 cc_out:$s)>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004798// RSC two-operand forms (optional explicit destination operand)
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004799def : ARMInstAlias<"rsc${s}${p} $Rdn, $imm",
4800 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>;
4801def : ARMInstAlias<"rsc${s}${p} $Rdn, $Rm",
4802 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>;
4803def : ARMInstAlias<"rsc${s}${p} $Rdn, $shift",
Jim Grosbachf7901932011-07-21 22:56:30 +00004804 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004805 cc_out:$s)>;
4806def : ARMInstAlias<"rsc${s}${p} $Rdn, $shift",
Jim Grosbachf7901932011-07-21 22:56:30 +00004807 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004808 cc_out:$s)>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004809
Jim Grosbachaddec772011-07-27 22:34:17 +00004810// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004811def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004812 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004813def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004814 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004815
4816
4817// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004818def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004819 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004820def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004821 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004822def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004823 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004824def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004825 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004826def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004827 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004828def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004829 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004830
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004831def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004832 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004833def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004834 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004835def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004836 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004837def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004838 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004839def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004840 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004841def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004842 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004843
4844
4845// RFE aliases
4846def : MnemonicAlias<"rfefa", "rfeda">;
4847def : MnemonicAlias<"rfeea", "rfedb">;
4848def : MnemonicAlias<"rfefd", "rfeia">;
4849def : MnemonicAlias<"rfeed", "rfeib">;
4850def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004851
4852// SRS aliases
4853def : MnemonicAlias<"srsfa", "srsda">;
4854def : MnemonicAlias<"srsea", "srsdb">;
4855def : MnemonicAlias<"srsfd", "srsia">;
4856def : MnemonicAlias<"srsed", "srsib">;
4857def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004858
4859// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4860// Note that the write-back output register is a dummy operand for MC (it's
4861// only meaningful for codegen), so we just pass zero here.
4862// FIXME: tblgen not cooperating with argument conversions.
4863//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4864// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4865//def : InstAlias<"ldrht${p} $Rt, $addr",
4866// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4867//def : InstAlias<"ldrsht${p} $Rt, $addr",
4868// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;