blob: 08b0954efa8e550fbd65f22f852ec420cbec7dd2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
208def IsARM : Predicate<"!Subtarget->isThumb()">,
209 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000210def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
211def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000212
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000213// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def UseMovt : Predicate<"Subtarget->useMovt()">;
215def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000216def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000217
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000218//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000219// ARM Flag Definitions.
220
221class RegConstraint<string C> {
222 string Constraints = C;
223}
224
225//===----------------------------------------------------------------------===//
226// ARM specific transformation functions and pattern fragments.
227//
228
Evan Chenga8e29892007-01-19 07:51:42 +0000229// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
230// so_imm_neg def below.
231def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000233}]>;
234
235// so_imm_not_XFORM - Return a so_imm value packed into the format described for
236// so_imm_not def below.
237def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
Evan Chenga8e29892007-01-19 07:51:42 +0000241/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000242def imm1_15 : ImmLeaf<i32, [{
243 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000244}]>;
245
246/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000247def imm16_31 : ImmLeaf<i32, [{
248 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
Jim Grosbach64171712010-02-16 21:07:46 +0000251def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000252 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000253 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000255
Evan Chenga2515702007-03-19 07:09:02 +0000256def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000257 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000258 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
261// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
262def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000263 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000264}]>;
265
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000266/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000267def hi16 : SDNodeXForm<imm, [{
268 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
269}]>;
270
271def lo16AllZero : PatLeaf<(i32 imm), [{
272 // Returns true if all low 16-bits are 0.
273 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000274}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000275
Jim Grosbach619e0d62011-07-13 19:24:09 +0000276/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000277def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000278def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000279 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000280}]> {
281 let ParserMatchClass = Imm0_65535AsmOperand;
282}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000283
Evan Cheng342e3162011-08-30 01:34:54 +0000284class BinOpWithFlagFrag<dag res> :
285 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000286class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
287class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000288
Evan Chengc4af4632010-11-17 20:13:28 +0000289// An 'and' node with a single use.
290def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
294// An 'xor' node with a single use.
295def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
296 return N->hasOneUse();
297}]>;
298
Evan Cheng48575f62010-12-05 22:04:16 +0000299// An 'fmul' node with a single use.
300def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
301 return N->hasOneUse();
302}]>;
303
304// An 'fadd' node which checks for single non-hazardous use.
305def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
309// An 'fsub' node which checks for single non-hazardous use.
310def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
311 return hasNoVMLxHazardUse(N);
312}]>;
313
Evan Chenga8e29892007-01-19 07:51:42 +0000314//===----------------------------------------------------------------------===//
315// Operand Definitions.
316//
317
318// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000319// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000320def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000321 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000322 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000323 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000324}
Evan Chenga8e29892007-01-19 07:51:42 +0000325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000327def uncondbrtarget : Operand<OtherVT> {
328 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000330}
331
Jason W Kim685c3502011-02-04 19:47:15 +0000332// Branch target for ARM. Handles conditional/unconditional
333def br_target : Operand<OtherVT> {
334 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000335 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000336}
337
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000339// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000340def bltarget : Operand<i32> {
341 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000342 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000343 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000344}
345
Jason W Kim685c3502011-02-04 19:47:15 +0000346// Call target for ARM. Handles conditional/unconditional
347// FIXME: rename bl_target to t2_bltarget?
348def bl_target : Operand<i32> {
349 // Encoded the same as branch targets.
350 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000351 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000352}
353
Owen Andersonf1eab592011-08-26 23:32:08 +0000354def blx_target : Operand<i32> {
355 // Encoded the same as branch targets.
356 let EncoderMethod = "getARMBLXTargetOpValue";
357 let OperandType = "OPERAND_PCREL";
358}
Jason W Kim685c3502011-02-04 19:47:15 +0000359
Evan Chenga8e29892007-01-19 07:51:42 +0000360// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000361def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000362def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000363 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000364 let ParserMatchClass = RegListAsmOperand;
365 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000366 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000367}
368
Jim Grosbach1610a702011-07-25 20:06:30 +0000369def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000370def dpr_reglist : Operand<i32> {
371 let EncoderMethod = "getRegisterListOpValue";
372 let ParserMatchClass = DPRRegListAsmOperand;
373 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000374 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000375}
376
Jim Grosbach1610a702011-07-25 20:06:30 +0000377def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000378def spr_reglist : Operand<i32> {
379 let EncoderMethod = "getRegisterListOpValue";
380 let ParserMatchClass = SPRRegListAsmOperand;
381 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000382 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000383}
384
Evan Chenga8e29892007-01-19 07:51:42 +0000385// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
386def cpinst_operand : Operand<i32> {
387 let PrintMethod = "printCPInstOperand";
388}
389
Evan Chenga8e29892007-01-19 07:51:42 +0000390// Local PC labels.
391def pclabel : Operand<i32> {
392 let PrintMethod = "printPCLabel";
393}
394
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000395// ADR instruction labels.
396def adrlabel : Operand<i32> {
397 let EncoderMethod = "getAdrLabelOpValue";
398}
399
Owen Anderson498ec202010-10-27 22:49:00 +0000400def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000402 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000403}
404
Jim Grosbachb35ad412010-10-13 19:56:10 +0000405// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000406def rot_imm_XFORM: SDNodeXForm<imm, [{
407 switch (N->getZExtValue()){
408 default: assert(0);
409 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
410 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
411 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
412 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
413 }
414}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000415def RotImmAsmOperand : AsmOperandClass {
416 let Name = "RotImm";
417 let ParserMethod = "parseRotImm";
418}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000419def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
420 int32_t v = N->getZExtValue();
421 return v == 8 || v == 16 || v == 24; }],
422 rot_imm_XFORM> {
423 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000424 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000425}
426
Bob Wilson22f5dc72010-08-16 18:27:34 +0000427// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000428// (asr or lsl). The 6-bit immediate encodes as:
429// {5} 0 ==> lsl
430// 1 asr
431// {4-0} imm5 shift amount.
432// asr #32 encoded as imm5 == 0.
433def ShifterImmAsmOperand : AsmOperandClass {
434 let Name = "ShifterImm";
435 let ParserMethod = "parseShifterImm";
436}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000437def shift_imm : Operand<i32> {
438 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000439 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000440}
441
Owen Anderson92a20222011-07-21 18:54:16 +0000442// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000443def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000444def so_reg_reg : Operand<i32>, // reg reg imm
445 ComplexPattern<i32, 3, "SelectRegShifterOperand",
446 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000447 let EncoderMethod = "getSORegRegOpValue";
448 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000449 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000450 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000451 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000452}
Owen Anderson92a20222011-07-21 18:54:16 +0000453
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000454def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000455def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000456 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000457 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000458 let EncoderMethod = "getSORegImmOpValue";
459 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000460 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000461 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000462 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000463}
464
465// FIXME: Does this need to be distinct from so_reg?
466def shift_so_reg_reg : Operand<i32>, // reg reg imm
467 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
468 [shl,srl,sra,rotr]> {
469 let EncoderMethod = "getSORegRegOpValue";
470 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000471 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000472 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000473}
474
Jim Grosbache8606dc2011-07-13 17:50:29 +0000475// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000476def shift_so_reg_imm : Operand<i32>, // reg reg imm
477 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000478 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000479 let EncoderMethod = "getSORegImmOpValue";
480 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000481 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000482 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000483}
Evan Chenga8e29892007-01-19 07:51:42 +0000484
Owen Anderson152d4a42011-07-21 23:38:37 +0000485
Evan Chenga8e29892007-01-19 07:51:42 +0000486// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000487// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000488def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000489def so_imm : Operand<i32>, ImmLeaf<i32, [{
490 return ARM_AM::getSOImmVal(Imm) != -1;
491 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000492 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000493 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000494 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000495}
496
Evan Chengc70d1842007-03-20 08:11:30 +0000497// Break so_imm's up into two pieces. This handles immediates with up to 16
498// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
499// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000500def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000501 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000502}]>;
503
504/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
505///
506def arm_i32imm : PatLeaf<(imm), [{
507 if (Subtarget->hasV6T2Ops())
508 return true;
509 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
510}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000511
Jim Grosbachb2756af2011-08-01 21:55:12 +0000512/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000513def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
514def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
515 return Imm >= 0 && Imm < 8;
516}]> {
517 let ParserMatchClass = Imm0_7AsmOperand;
518}
519
Jim Grosbachb2756af2011-08-01 21:55:12 +0000520/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000521def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
522def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
523 return Imm >= 0 && Imm < 16;
524}]> {
525 let ParserMatchClass = Imm0_15AsmOperand;
526}
527
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000528/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000529def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000530def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
531 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000532}]> {
533 let ParserMatchClass = Imm0_31AsmOperand;
534}
Evan Chenga8e29892007-01-19 07:51:42 +0000535
Jim Grosbach02c84602011-08-01 22:02:20 +0000536/// imm0_255 predicate - Immediate in the range [0,255].
537def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
538def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
539 let ParserMatchClass = Imm0_255AsmOperand;
540}
541
Jim Grosbachffa32252011-07-19 19:13:28 +0000542// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
543// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000544//
Jim Grosbachffa32252011-07-19 19:13:28 +0000545// FIXME: This really needs a Thumb version separate from the ARM version.
546// While the range is the same, and can thus use the same match class,
547// the encoding is different so it should have a different encoder method.
548def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
549def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000550 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000551 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000552}
553
Jim Grosbached838482011-07-26 16:24:27 +0000554/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
555def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
556def imm24b : Operand<i32>, ImmLeaf<i32, [{
557 return Imm >= 0 && Imm <= 0xffffff;
558}]> {
559 let ParserMatchClass = Imm24bitAsmOperand;
560}
561
562
Evan Chenga9688c42010-12-11 04:11:38 +0000563/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
564/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000565def BitfieldAsmOperand : AsmOperandClass {
566 let Name = "Bitfield";
567 let ParserMethod = "parseBitfield";
568}
Evan Chenga9688c42010-12-11 04:11:38 +0000569def bf_inv_mask_imm : Operand<i32>,
570 PatLeaf<(imm), [{
571 return ARM::isBitFieldInvertedMask(N->getZExtValue());
572}] > {
573 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
574 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000575 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000576 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000577}
578
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000579/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000580def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
581 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000582}]>;
583
584/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000585def width_imm : Operand<i32>, ImmLeaf<i32, [{
586 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000587}] > {
588 let EncoderMethod = "getMsbOpValue";
589}
590
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000591def imm1_32_XFORM: SDNodeXForm<imm, [{
592 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
593}]>;
594def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000595def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
596 uint64_t Imm = N->getZExtValue();
597 return Imm > 0 && Imm <= 32;
598 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000599 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000600 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000601 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000602}
603
Jim Grosbachf4943352011-07-25 23:09:14 +0000604def imm1_16_XFORM: SDNodeXForm<imm, [{
605 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
606}]>;
607def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
608def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
609 imm1_16_XFORM> {
610 let PrintMethod = "printImmPlusOneOperand";
611 let ParserMatchClass = Imm1_16AsmOperand;
612}
613
Evan Chenga8e29892007-01-19 07:51:42 +0000614// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000615// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000616//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000617def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000618def addrmode_imm12 : Operand<i32>,
619 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000620 // 12-bit immediate operand. Note that instructions using this encode
621 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
622 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000623
Chris Lattner2ac19022010-11-15 05:19:05 +0000624 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000625 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000626 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000628 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000629}
Jim Grosbach3e556122010-10-26 22:37:02 +0000630// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000631//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000632def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000633def ldst_so_reg : Operand<i32>,
634 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000635 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000636 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000637 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000638 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000639 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000640 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000641}
642
Jim Grosbach7ce05792011-08-03 23:50:40 +0000643// postidx_imm8 := +/- [0,255]
644//
645// 9 bit value:
646// {8} 1 is imm8 is non-negative. 0 otherwise.
647// {7-0} [0,255] imm8 value.
648def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
649def postidx_imm8 : Operand<i32> {
650 let PrintMethod = "printPostIdxImm8Operand";
651 let ParserMatchClass = PostIdxImm8AsmOperand;
652 let MIOperandInfo = (ops i32imm);
653}
654
Owen Anderson154c41d2011-08-04 18:24:14 +0000655// postidx_imm8s4 := +/- [0,1020]
656//
657// 9 bit value:
658// {8} 1 is imm8 is non-negative. 0 otherwise.
659// {7-0} [0,255] imm8 value, scaled by 4.
660def postidx_imm8s4 : Operand<i32> {
661 let PrintMethod = "printPostIdxImm8s4Operand";
662 let MIOperandInfo = (ops i32imm);
663}
664
665
Jim Grosbach7ce05792011-08-03 23:50:40 +0000666// postidx_reg := +/- reg
667//
668def PostIdxRegAsmOperand : AsmOperandClass {
669 let Name = "PostIdxReg";
670 let ParserMethod = "parsePostIdxReg";
671}
672def postidx_reg : Operand<i32> {
673 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000674 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000675 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000676 let ParserMatchClass = PostIdxRegAsmOperand;
677 let MIOperandInfo = (ops GPR, i32imm);
678}
679
680
Jim Grosbach3e556122010-10-26 22:37:02 +0000681// addrmode2 := reg +/- imm12
682// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000683//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000684// FIXME: addrmode2 should be refactored the rest of the way to always
685// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
686def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000687def addrmode2 : Operand<i32>,
688 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000689 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000690 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000691 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000692 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
693}
694
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000695def PostIdxRegShiftedAsmOperand : AsmOperandClass {
696 let Name = "PostIdxRegShifted";
697 let ParserMethod = "parsePostIdxReg";
698}
Owen Anderson793e7962011-07-26 20:54:26 +0000699def am2offset_reg : Operand<i32>,
700 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000701 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000702 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000703 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000704 // When using this for assembly, it's always as a post-index offset.
705 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000706 let MIOperandInfo = (ops GPR, i32imm);
707}
708
Jim Grosbach039c2e12011-08-04 23:01:30 +0000709// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
710// the GPR is purely vestigal at this point.
711def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000712def am2offset_imm : Operand<i32>,
713 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
714 [], [SDNPWantRoot]> {
715 let EncoderMethod = "getAddrMode2OffsetOpValue";
716 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000717 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000718 let MIOperandInfo = (ops GPR, i32imm);
719}
720
721
Evan Chenga8e29892007-01-19 07:51:42 +0000722// addrmode3 := reg +/- reg
723// addrmode3 := reg +/- imm8
724//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000725// FIXME: split into imm vs. reg versions.
726def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000727def addrmode3 : Operand<i32>,
728 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000729 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000730 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000731 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000732 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
733}
734
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000735// FIXME: split into imm vs. reg versions.
736// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000737def AM3OffsetAsmOperand : AsmOperandClass {
738 let Name = "AM3Offset";
739 let ParserMethod = "parseAM3Offset";
740}
Evan Chenga8e29892007-01-19 07:51:42 +0000741def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000742 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
743 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000744 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000745 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000746 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000747 let MIOperandInfo = (ops GPR, i32imm);
748}
749
Jim Grosbache6913602010-11-03 01:01:43 +0000750// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000751//
Jim Grosbache6913602010-11-03 01:01:43 +0000752def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000753 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000754 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000755}
756
757// addrmode5 := reg +/- imm8*4
758//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000759def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000760def addrmode5 : Operand<i32>,
761 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
762 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000763 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000764 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000765 let ParserMatchClass = AddrMode5AsmOperand;
766 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000767}
768
Bob Wilsond3a07652011-02-07 17:43:09 +0000769// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000770//
771def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000772 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000773 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000774 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000775 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000776 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000777}
778
Bob Wilsonda525062011-02-25 06:42:42 +0000779def am6offset : Operand<i32>,
780 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
781 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000782 let PrintMethod = "printAddrMode6OffsetOperand";
783 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000784 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000785 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000786}
787
Mon P Wang183c6272011-05-09 17:47:27 +0000788// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
789// (single element from one lane) for size 32.
790def addrmode6oneL32 : Operand<i32>,
791 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
792 let PrintMethod = "printAddrMode6Operand";
793 let MIOperandInfo = (ops GPR:$addr, i32imm);
794 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
795}
796
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000797// Special version of addrmode6 to handle alignment encoding for VLD-dup
798// instructions, specifically VLD4-dup.
799def addrmode6dup : Operand<i32>,
800 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
801 let PrintMethod = "printAddrMode6Operand";
802 let MIOperandInfo = (ops GPR:$addr, i32imm);
803 let EncoderMethod = "getAddrMode6DupAddressOpValue";
804}
805
Evan Chenga8e29892007-01-19 07:51:42 +0000806// addrmodepc := pc + reg
807//
808def addrmodepc : Operand<i32>,
809 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
810 let PrintMethod = "printAddrModePCOperand";
811 let MIOperandInfo = (ops GPR, i32imm);
812}
813
Jim Grosbache39389a2011-08-02 18:07:32 +0000814// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000815//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000816def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000817def addr_offset_none : Operand<i32>,
818 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000819 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000820 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000821 let ParserMatchClass = MemNoOffsetAsmOperand;
822 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000823}
824
Bob Wilson4f38b382009-08-21 21:58:55 +0000825def nohash_imm : Operand<i32> {
826 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000827}
828
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000829def CoprocNumAsmOperand : AsmOperandClass {
830 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000831 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000832}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000833def p_imm : Operand<i32> {
834 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000835 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000836 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000837}
838
Jim Grosbach1610a702011-07-25 20:06:30 +0000839def CoprocRegAsmOperand : AsmOperandClass {
840 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000841 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000842}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000843def c_imm : Operand<i32> {
844 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000845 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000846}
847
Evan Chenga8e29892007-01-19 07:51:42 +0000848//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000849
Evan Cheng37f25d92008-08-28 23:39:26 +0000850include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000851
852//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000853// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000854//
855
Evan Cheng3924f782008-08-29 07:36:24 +0000856/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000857/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000858multiclass AsI1_bin_irs<bits<4> opcod, string opc,
859 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000860 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000861 // The register-immediate version is re-materializable. This is useful
862 // in particular for taking the address of a local.
863 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000864 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
865 iii, opc, "\t$Rd, $Rn, $imm",
866 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
867 bits<4> Rd;
868 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000869 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000871 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000872 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000873 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000874 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000875 }
Jim Grosbach62547262010-10-11 18:51:51 +0000876 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
877 iir, opc, "\t$Rd, $Rn, $Rm",
878 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000879 bits<4> Rd;
880 bits<4> Rn;
881 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000882 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000883 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000884 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000885 let Inst{15-12} = Rd;
886 let Inst{11-4} = 0b00000000;
887 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000888 }
Owen Anderson92a20222011-07-21 18:54:16 +0000889
890 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000891 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000892 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000893 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000894 bits<4> Rd;
895 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000896 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000897 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000898 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000899 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000900 let Inst{11-5} = shift{11-5};
901 let Inst{4} = 0;
902 let Inst{3-0} = shift{3-0};
903 }
904
905 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000906 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000907 iis, opc, "\t$Rd, $Rn, $shift",
908 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
909 bits<4> Rd;
910 bits<4> Rn;
911 bits<12> shift;
912 let Inst{25} = 0;
913 let Inst{19-16} = Rn;
914 let Inst{15-12} = Rd;
915 let Inst{11-8} = shift{11-8};
916 let Inst{7} = 0;
917 let Inst{6-5} = shift{6-5};
918 let Inst{4} = 1;
919 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000920 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000921
922 // Assembly aliases for optional destination operand when it's the same
923 // as the source operand.
924 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
925 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
926 so_imm:$imm, pred:$p,
927 cc_out:$s)>,
928 Requires<[IsARM]>;
929 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
930 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
931 GPR:$Rm, pred:$p,
932 cc_out:$s)>,
933 Requires<[IsARM]>;
934 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000935 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
936 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000937 cc_out:$s)>,
938 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000939 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
940 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
941 so_reg_reg:$shift, pred:$p,
942 cc_out:$s)>,
943 Requires<[IsARM]>;
944
Evan Chenga8e29892007-01-19 07:51:42 +0000945}
946
Evan Cheng342e3162011-08-30 01:34:54 +0000947/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
948/// reversed. The 'rr' form is only defined for the disassembler; for codegen
949/// it is equivalent to the AsI1_bin_irs counterpart.
950multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
951 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
952 PatFrag opnode, string baseOpc, bit Commutable = 0> {
953 // The register-immediate version is re-materializable. This is useful
954 // in particular for taking the address of a local.
955 let isReMaterializable = 1 in {
956 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
957 iii, opc, "\t$Rd, $Rn, $imm",
958 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
959 bits<4> Rd;
960 bits<4> Rn;
961 bits<12> imm;
962 let Inst{25} = 1;
963 let Inst{19-16} = Rn;
964 let Inst{15-12} = Rd;
965 let Inst{11-0} = imm;
966 }
967 }
968 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
969 iir, opc, "\t$Rd, $Rn, $Rm",
970 [/* pattern left blank */]> {
971 bits<4> Rd;
972 bits<4> Rn;
973 bits<4> Rm;
974 let Inst{11-4} = 0b00000000;
975 let Inst{25} = 0;
976 let Inst{3-0} = Rm;
977 let Inst{15-12} = Rd;
978 let Inst{19-16} = Rn;
979 }
980
981 def rsi : AsI1<opcod, (outs GPR:$Rd),
982 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
983 iis, opc, "\t$Rd, $Rn, $shift",
984 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
985 bits<4> Rd;
986 bits<4> Rn;
987 bits<12> shift;
988 let Inst{25} = 0;
989 let Inst{19-16} = Rn;
990 let Inst{15-12} = Rd;
991 let Inst{11-5} = shift{11-5};
992 let Inst{4} = 0;
993 let Inst{3-0} = shift{3-0};
994 }
995
996 def rsr : AsI1<opcod, (outs GPR:$Rd),
997 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
998 iis, opc, "\t$Rd, $Rn, $shift",
999 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1000 bits<4> Rd;
1001 bits<4> Rn;
1002 bits<12> shift;
1003 let Inst{25} = 0;
1004 let Inst{19-16} = Rn;
1005 let Inst{15-12} = Rd;
1006 let Inst{11-8} = shift{11-8};
1007 let Inst{7} = 0;
1008 let Inst{6-5} = shift{6-5};
1009 let Inst{4} = 1;
1010 let Inst{3-0} = shift{3-0};
1011 }
1012
1013 // Assembly aliases for optional destination operand when it's the same
1014 // as the source operand.
1015 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1016 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1017 so_imm:$imm, pred:$p,
1018 cc_out:$s)>,
1019 Requires<[IsARM]>;
1020 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1021 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1022 GPR:$Rm, pred:$p,
1023 cc_out:$s)>,
1024 Requires<[IsARM]>;
1025 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1026 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1027 so_reg_imm:$shift, pred:$p,
1028 cc_out:$s)>,
1029 Requires<[IsARM]>;
1030 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1031 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1032 so_reg_reg:$shift, pred:$p,
1033 cc_out:$s)>,
1034 Requires<[IsARM]>;
1035
1036}
1037
1038/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except sets 's' bit.
1039let isCodeGenOnly = 1, Defs = [CPSR] in {
1040multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1041 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1042 PatFrag opnode, bit Commutable = 0> {
1043 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1044 iii, opc, "\t$Rd, $Rn, $imm",
1045 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]> {
1046 bits<4> Rd;
1047 bits<4> Rn;
1048 bits<12> imm;
1049 let Inst{25} = 1;
1050 let Inst{19-16} = Rn;
1051 let Inst{15-12} = Rd;
1052 let Inst{11-0} = imm;
1053 }
1054
1055 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1056 iir, opc, "\t$Rd, $Rn, $Rm",
1057 [/* pattern left blank */]> {
1058 bits<4> Rd;
1059 bits<4> Rn;
1060 bits<4> Rm;
1061 let Inst{11-4} = 0b00000000;
1062 let Inst{25} = 0;
1063 let Inst{3-0} = Rm;
1064 let Inst{15-12} = Rd;
1065 let Inst{19-16} = Rn;
1066 }
1067
1068 def rsi : AsI1<opcod, (outs GPR:$Rd),
1069 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1070 iis, opc, "\t$Rd, $Rn, $shift",
1071 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1072 bits<4> Rd;
1073 bits<4> Rn;
1074 bits<12> shift;
1075 let Inst{25} = 0;
1076 let Inst{19-16} = Rn;
1077 let Inst{15-12} = Rd;
1078 let Inst{11-5} = shift{11-5};
1079 let Inst{4} = 0;
1080 let Inst{3-0} = shift{3-0};
1081 }
1082
1083 def rsr : AsI1<opcod, (outs GPR:$Rd),
1084 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1085 iis, opc, "\t$Rd, $Rn, $shift",
1086 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1087 bits<4> Rd;
1088 bits<4> Rn;
1089 bits<12> shift;
1090 let Inst{25} = 0;
1091 let Inst{19-16} = Rn;
1092 let Inst{15-12} = Rd;
1093 let Inst{11-8} = shift{11-8};
1094 let Inst{7} = 0;
1095 let Inst{6-5} = shift{6-5};
1096 let Inst{4} = 1;
1097 let Inst{3-0} = shift{3-0};
1098 }
1099}
1100}
1101
Evan Cheng1e249e32009-06-25 20:59:23 +00001102/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +00001103/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +00001104let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +00001105multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
1106 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1107 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001108 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1109 iii, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001110 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001111 bits<4> Rd;
1112 bits<4> Rn;
1113 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001114 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001115 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001116 let Inst{19-16} = Rn;
1117 let Inst{15-12} = Rd;
1118 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001119 }
Jim Grosbach89c898f2010-10-13 00:50:27 +00001120 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1121 iir, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001122 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001123 bits<4> Rd;
1124 bits<4> Rn;
1125 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001126 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001127 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001128 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001129 let Inst{19-16} = Rn;
1130 let Inst{15-12} = Rd;
1131 let Inst{11-4} = 0b00000000;
1132 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001133 }
Owen Anderson92a20222011-07-21 18:54:16 +00001134 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001135 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001136 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001137 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001138 bits<4> Rd;
1139 bits<4> Rn;
1140 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001141 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001142 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001143 let Inst{19-16} = Rn;
1144 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00001145 let Inst{11-5} = shift{11-5};
1146 let Inst{4} = 0;
1147 let Inst{3-0} = shift{3-0};
1148 }
1149
Evan Cheng342e3162011-08-30 01:34:54 +00001150 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001151 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001152 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001153 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001154 bits<4> Rd;
1155 bits<4> Rn;
1156 bits<12> shift;
1157 let Inst{25} = 0;
1158 let Inst{20} = 1;
1159 let Inst{19-16} = Rn;
1160 let Inst{15-12} = Rd;
1161 let Inst{11-8} = shift{11-8};
1162 let Inst{7} = 0;
1163 let Inst{6-5} = shift{6-5};
1164 let Inst{4} = 1;
1165 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001166 }
Evan Cheng071a2792007-09-11 19:55:27 +00001167}
Evan Chengc85e8322007-07-05 07:13:32 +00001168}
1169
1170/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001171/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001172/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001173let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001174multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1175 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1176 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001177 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1178 opc, "\t$Rn, $imm",
1179 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001180 bits<4> Rn;
1181 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001182 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001183 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001184 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001185 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001186 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001187 }
1188 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1189 opc, "\t$Rn, $Rm",
1190 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001191 bits<4> Rn;
1192 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001193 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001194 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001195 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001196 let Inst{19-16} = Rn;
1197 let Inst{15-12} = 0b0000;
1198 let Inst{11-4} = 0b00000000;
1199 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001200 }
Owen Anderson92a20222011-07-21 18:54:16 +00001201 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001202 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001203 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001204 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001205 bits<4> Rn;
1206 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001207 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001208 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001209 let Inst{19-16} = Rn;
1210 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001211 let Inst{11-5} = shift{11-5};
1212 let Inst{4} = 0;
1213 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001214 }
Owen Anderson92a20222011-07-21 18:54:16 +00001215 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001216 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001217 opc, "\t$Rn, $shift",
1218 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1219 bits<4> Rn;
1220 bits<12> shift;
1221 let Inst{25} = 0;
1222 let Inst{20} = 1;
1223 let Inst{19-16} = Rn;
1224 let Inst{15-12} = 0b0000;
1225 let Inst{11-8} = shift{11-8};
1226 let Inst{7} = 0;
1227 let Inst{6-5} = shift{6-5};
1228 let Inst{4} = 1;
1229 let Inst{3-0} = shift{3-0};
1230 }
1231
Evan Cheng071a2792007-09-11 19:55:27 +00001232}
Evan Chenga8e29892007-01-19 07:51:42 +00001233}
1234
Evan Cheng576a3962010-09-25 00:49:35 +00001235/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001236/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001237/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001238class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001239 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001240 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001241 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001242 Requires<[IsARM, HasV6]> {
1243 bits<4> Rd;
1244 bits<4> Rm;
1245 bits<2> rot;
1246 let Inst{19-16} = 0b1111;
1247 let Inst{15-12} = Rd;
1248 let Inst{11-10} = rot;
1249 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001250}
1251
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001252class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001253 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001254 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1255 Requires<[IsARM, HasV6]> {
1256 bits<2> rot;
1257 let Inst{19-16} = 0b1111;
1258 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001259}
1260
Evan Cheng576a3962010-09-25 00:49:35 +00001261/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001262/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001263class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001264 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001265 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001266 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1267 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001268 Requires<[IsARM, HasV6]> {
1269 bits<4> Rd;
1270 bits<4> Rm;
1271 bits<4> Rn;
1272 bits<2> rot;
1273 let Inst{19-16} = Rn;
1274 let Inst{15-12} = Rd;
1275 let Inst{11-10} = rot;
1276 let Inst{9-4} = 0b000111;
1277 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001278}
1279
Jim Grosbach70327412011-07-27 17:48:13 +00001280class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001281 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001282 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1283 Requires<[IsARM, HasV6]> {
1284 bits<4> Rn;
1285 bits<2> rot;
1286 let Inst{19-16} = Rn;
1287 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001288}
1289
Evan Cheng62674222009-06-25 23:34:10 +00001290/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001291multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001292 string baseOpc, bit Commutable = 0> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001293 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001294 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1295 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001296 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001297 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001298 bits<4> Rd;
1299 bits<4> Rn;
1300 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001301 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001302 let Inst{15-12} = Rd;
1303 let Inst{19-16} = Rn;
1304 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001305 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001306 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1307 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001308 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001309 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001310 bits<4> Rd;
1311 bits<4> Rn;
1312 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001313 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001314 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001315 let isCommutable = Commutable;
1316 let Inst{3-0} = Rm;
1317 let Inst{15-12} = Rd;
1318 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001319 }
Owen Anderson92a20222011-07-21 18:54:16 +00001320 def rsi : AsI1<opcod, (outs GPR:$Rd),
1321 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001322 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001323 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001324 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001325 bits<4> Rd;
1326 bits<4> Rn;
1327 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001328 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001329 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001330 let Inst{15-12} = Rd;
1331 let Inst{11-5} = shift{11-5};
1332 let Inst{4} = 0;
1333 let Inst{3-0} = shift{3-0};
1334 }
1335 def rsr : AsI1<opcod, (outs GPR:$Rd),
1336 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001337 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001338 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001339 Requires<[IsARM]> {
1340 bits<4> Rd;
1341 bits<4> Rn;
1342 bits<12> shift;
1343 let Inst{25} = 0;
1344 let Inst{19-16} = Rn;
1345 let Inst{15-12} = Rd;
1346 let Inst{11-8} = shift{11-8};
1347 let Inst{7} = 0;
1348 let Inst{6-5} = shift{6-5};
1349 let Inst{4} = 1;
1350 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001351 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001352 }
Evan Cheng342e3162011-08-30 01:34:54 +00001353
Jim Grosbach37ee4642011-07-13 17:57:17 +00001354 // Assembly aliases for optional destination operand when it's the same
1355 // as the source operand.
1356 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1357 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1358 so_imm:$imm, pred:$p,
1359 cc_out:$s)>,
1360 Requires<[IsARM]>;
1361 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1362 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1363 GPR:$Rm, pred:$p,
1364 cc_out:$s)>,
1365 Requires<[IsARM]>;
1366 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001367 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1368 so_reg_imm:$shift, pred:$p,
1369 cc_out:$s)>,
1370 Requires<[IsARM]>;
1371 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1372 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1373 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001374 cc_out:$s)>,
1375 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001376}
1377
Evan Cheng342e3162011-08-30 01:34:54 +00001378/// AI1_rsc_irs - Define instructions and patterns for rsc
1379multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1380 string baseOpc> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001381 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001382 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1383 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1384 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1385 Requires<[IsARM]> {
1386 bits<4> Rd;
1387 bits<4> Rn;
1388 bits<12> imm;
1389 let Inst{25} = 1;
1390 let Inst{15-12} = Rd;
1391 let Inst{19-16} = Rn;
1392 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001393 }
Evan Cheng342e3162011-08-30 01:34:54 +00001394 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1395 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1396 [/* pattern left blank */]> {
1397 bits<4> Rd;
1398 bits<4> Rn;
1399 bits<4> Rm;
1400 let Inst{11-4} = 0b00000000;
1401 let Inst{25} = 0;
1402 let Inst{3-0} = Rm;
1403 let Inst{15-12} = Rd;
1404 let Inst{19-16} = Rn;
1405 }
1406 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1407 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1408 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1409 Requires<[IsARM]> {
1410 bits<4> Rd;
1411 bits<4> Rn;
1412 bits<12> shift;
1413 let Inst{25} = 0;
1414 let Inst{19-16} = Rn;
1415 let Inst{15-12} = Rd;
1416 let Inst{11-5} = shift{11-5};
1417 let Inst{4} = 0;
1418 let Inst{3-0} = shift{3-0};
1419 }
1420 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1421 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1422 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1423 Requires<[IsARM]> {
1424 bits<4> Rd;
1425 bits<4> Rn;
1426 bits<12> shift;
1427 let Inst{25} = 0;
1428 let Inst{19-16} = Rn;
1429 let Inst{15-12} = Rd;
1430 let Inst{11-8} = shift{11-8};
1431 let Inst{7} = 0;
1432 let Inst{6-5} = shift{6-5};
1433 let Inst{4} = 1;
1434 let Inst{3-0} = shift{3-0};
1435 }
1436 }
1437
1438 // Assembly aliases for optional destination operand when it's the same
1439 // as the source operand.
1440 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1441 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1442 so_imm:$imm, pred:$p,
1443 cc_out:$s)>,
1444 Requires<[IsARM]>;
1445 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1446 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1447 GPR:$Rm, pred:$p,
1448 cc_out:$s)>,
1449 Requires<[IsARM]>;
1450 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1451 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1452 so_reg_imm:$shift, pred:$p,
1453 cc_out:$s)>,
1454 Requires<[IsARM]>;
1455 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1456 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1457 so_reg_reg:$shift, pred:$p,
1458 cc_out:$s)>,
1459 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001460}
1461
Jim Grosbach3e556122010-10-26 22:37:02 +00001462let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001463multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001464 InstrItinClass iir, PatFrag opnode> {
1465 // Note: We use the complex addrmode_imm12 rather than just an input
1466 // GPR and a constrained immediate so that we can use this to match
1467 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001468 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001469 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1470 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001471 bits<4> Rt;
1472 bits<17> addr;
1473 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1474 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001475 let Inst{15-12} = Rt;
1476 let Inst{11-0} = addr{11-0}; // imm12
1477 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001478 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001479 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1480 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001481 bits<4> Rt;
1482 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001483 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001484 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1485 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001486 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001487 let Inst{11-0} = shift{11-0};
1488 }
1489}
1490}
1491
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001492let canFoldAsLoad = 1, isReMaterializable = 1 in {
1493multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1494 InstrItinClass iir, PatFrag opnode> {
1495 // Note: We use the complex addrmode_imm12 rather than just an input
1496 // GPR and a constrained immediate so that we can use this to match
1497 // frame index references and avoid matching constant pool references.
1498 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1499 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1500 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1501 bits<4> Rt;
1502 bits<17> addr;
1503 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1504 let Inst{19-16} = addr{16-13}; // Rn
1505 let Inst{15-12} = Rt;
1506 let Inst{11-0} = addr{11-0}; // imm12
1507 }
1508 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1509 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1510 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1511 bits<4> Rt;
1512 bits<17> shift;
1513 let shift{4} = 0; // Inst{4} = 0
1514 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1515 let Inst{19-16} = shift{16-13}; // Rn
1516 let Inst{15-12} = Rt;
1517 let Inst{11-0} = shift{11-0};
1518 }
1519}
1520}
1521
1522
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001523multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001524 InstrItinClass iir, PatFrag opnode> {
1525 // Note: We use the complex addrmode_imm12 rather than just an input
1526 // GPR and a constrained immediate so that we can use this to match
1527 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001528 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001529 (ins GPR:$Rt, addrmode_imm12:$addr),
1530 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1531 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1532 bits<4> Rt;
1533 bits<17> addr;
1534 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1535 let Inst{19-16} = addr{16-13}; // Rn
1536 let Inst{15-12} = Rt;
1537 let Inst{11-0} = addr{11-0}; // imm12
1538 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001539 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001540 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1541 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1542 bits<4> Rt;
1543 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001544 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001545 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1546 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001547 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001548 let Inst{11-0} = shift{11-0};
1549 }
1550}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001551
1552multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1553 InstrItinClass iir, PatFrag opnode> {
1554 // Note: We use the complex addrmode_imm12 rather than just an input
1555 // GPR and a constrained immediate so that we can use this to match
1556 // frame index references and avoid matching constant pool references.
1557 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1558 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1559 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1560 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1561 bits<4> Rt;
1562 bits<17> addr;
1563 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1564 let Inst{19-16} = addr{16-13}; // Rn
1565 let Inst{15-12} = Rt;
1566 let Inst{11-0} = addr{11-0}; // imm12
1567 }
1568 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1569 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1570 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1571 bits<4> Rt;
1572 bits<17> shift;
1573 let shift{4} = 0; // Inst{4} = 0
1574 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1575 let Inst{19-16} = shift{16-13}; // Rn
1576 let Inst{15-12} = Rt;
1577 let Inst{11-0} = shift{11-0};
1578 }
1579}
1580
1581
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001582//===----------------------------------------------------------------------===//
1583// Instructions
1584//===----------------------------------------------------------------------===//
1585
Evan Chenga8e29892007-01-19 07:51:42 +00001586//===----------------------------------------------------------------------===//
1587// Miscellaneous Instructions.
1588//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001589
Evan Chenga8e29892007-01-19 07:51:42 +00001590/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1591/// the function. The first operand is the ID# for this instruction, the second
1592/// is the index into the MachineConstantPool that this is, the third is the
1593/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001594let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001595def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001596PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001597 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001598
Jim Grosbach4642ad32010-02-22 23:10:38 +00001599// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1600// from removing one half of the matched pairs. That breaks PEI, which assumes
1601// these will always be in pairs, and asserts if it finds otherwise. Better way?
1602let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001603def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001604PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001605 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001606
Jim Grosbach64171712010-02-16 21:07:46 +00001607def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001608PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001609 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001610}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001611
Jim Grosbachd30970f2011-08-11 22:30:30 +00001612def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001613 Requires<[IsARM, HasV6T2]> {
1614 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001615 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001616 let Inst{7-0} = 0b00000000;
1617}
1618
Jim Grosbachd30970f2011-08-11 22:30:30 +00001619def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001620 Requires<[IsARM, HasV6T2]> {
1621 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001622 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001623 let Inst{7-0} = 0b00000001;
1624}
1625
Jim Grosbachd30970f2011-08-11 22:30:30 +00001626def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001627 Requires<[IsARM, HasV6T2]> {
1628 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001629 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001630 let Inst{7-0} = 0b00000010;
1631}
1632
Jim Grosbachd30970f2011-08-11 22:30:30 +00001633def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001634 Requires<[IsARM, HasV6T2]> {
1635 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001636 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001637 let Inst{7-0} = 0b00000011;
1638}
1639
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001640def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1641 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001642 bits<4> Rd;
1643 bits<4> Rn;
1644 bits<4> Rm;
1645 let Inst{3-0} = Rm;
1646 let Inst{15-12} = Rd;
1647 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001648 let Inst{27-20} = 0b01101000;
1649 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001650 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001651}
1652
Johnny Chenf4d81052010-02-12 22:53:19 +00001653def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001654 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001655 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001656 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001657 let Inst{7-0} = 0b00000100;
1658}
1659
Johnny Chenc6f7b272010-02-11 18:12:29 +00001660// The i32imm operand $val can be used by a debugger to store more information
1661// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001662def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1663 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001664 bits<16> val;
1665 let Inst{3-0} = val{3-0};
1666 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001667 let Inst{27-20} = 0b00010010;
1668 let Inst{7-4} = 0b0111;
1669}
1670
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001671// Change Processor State
1672// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001673class CPS<dag iops, string asm_ops>
1674 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001675 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001676 bits<2> imod;
1677 bits<3> iflags;
1678 bits<5> mode;
1679 bit M;
1680
Johnny Chenb98e1602010-02-12 18:55:33 +00001681 let Inst{31-28} = 0b1111;
1682 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001683 let Inst{19-18} = imod;
1684 let Inst{17} = M; // Enabled if mode is set;
1685 let Inst{16} = 0;
1686 let Inst{8-6} = iflags;
1687 let Inst{5} = 0;
1688 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001689}
1690
Owen Anderson35008c22011-08-09 23:05:39 +00001691let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001692let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001693 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001694 "$imod\t$iflags, $mode">;
1695let mode = 0, M = 0 in
1696 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1697
1698let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001699 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001700}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001701
Johnny Chenb92a23f2010-02-21 04:42:01 +00001702// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001703multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001704
Evan Chengdfed19f2010-11-03 06:34:55 +00001705 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001706 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001707 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001708 bits<4> Rt;
1709 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001710 let Inst{31-26} = 0b111101;
1711 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001712 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001713 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001714 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001715 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001716 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001717 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001718 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001719 }
1720
Evan Chengdfed19f2010-11-03 06:34:55 +00001721 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001722 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001723 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001724 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001725 let Inst{31-26} = 0b111101;
1726 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001727 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001728 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001729 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001730 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001731 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001732 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001733 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001734 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001735 }
1736}
1737
Evan Cheng416941d2010-11-04 05:19:35 +00001738defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1739defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1740defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001741
Jim Grosbach53a89d62011-07-22 17:46:13 +00001742def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001743 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001744 bits<1> end;
1745 let Inst{31-10} = 0b1111000100000001000000;
1746 let Inst{9} = end;
1747 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001748}
1749
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001750def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1751 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001752 bits<4> opt;
1753 let Inst{27-4} = 0b001100100000111100001111;
1754 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001755}
1756
Johnny Chenba6e0332010-02-11 17:14:31 +00001757// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001758let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001759def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001760 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001761 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001762 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001763}
1764
Evan Cheng12c3a532008-11-06 17:48:05 +00001765// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001766let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001767def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001768 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001769 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001770
Evan Cheng325474e2008-01-07 23:56:57 +00001771let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001772def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001773 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001774 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001775
Jim Grosbach53694262010-11-18 01:15:56 +00001776def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001777 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001778 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001779
Jim Grosbach53694262010-11-18 01:15:56 +00001780def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001781 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001782 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001783
Jim Grosbach53694262010-11-18 01:15:56 +00001784def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001785 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001786 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001787
Jim Grosbach53694262010-11-18 01:15:56 +00001788def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001789 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001790 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001791}
Chris Lattner13c63102008-01-06 05:55:01 +00001792let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001793def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001794 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001795
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001796def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001797 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001798 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001799
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001800def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001801 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001802}
Evan Cheng12c3a532008-11-06 17:48:05 +00001803} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001804
Evan Chenge07715c2009-06-23 05:25:29 +00001805
1806// LEApcrel - Load a pc-relative address into a register without offending the
1807// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001808let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001809// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001810// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1811// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001812def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001813 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001814 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001815 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001816 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001817 let Inst{24} = 0;
1818 let Inst{23-22} = label{13-12};
1819 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001820 let Inst{20} = 0;
1821 let Inst{19-16} = 0b1111;
1822 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001823 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001824}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001825def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001826 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001827
1828def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1829 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001830 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001831
Evan Chenga8e29892007-01-19 07:51:42 +00001832//===----------------------------------------------------------------------===//
1833// Control Flow Instructions.
1834//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001835
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001836let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1837 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001838 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001839 "bx", "\tlr", [(ARMretflag)]>,
1840 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001841 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001842 }
1843
1844 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001845 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001846 "mov", "\tpc, lr", [(ARMretflag)]>,
1847 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001848 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001849 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001850}
Rafael Espindola27185192006-09-29 21:20:16 +00001851
Bob Wilson04ea6e52009-10-28 00:37:03 +00001852// Indirect branches
1853let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001854 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001855 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001856 [(brind GPR:$dst)]>,
1857 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001858 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001859 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001860 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001861 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001862
Jim Grosbachd447ac62011-07-13 20:21:31 +00001863 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1864 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001865 Requires<[IsARM, HasV4T]> {
1866 bits<4> dst;
1867 let Inst{27-4} = 0b000100101111111111110001;
1868 let Inst{3-0} = dst;
1869 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001870}
1871
Evan Cheng1e0eab12010-11-29 22:43:27 +00001872// All calls clobber the non-callee saved registers. SP is marked as
1873// a use to prevent stack-pointer assignments that appear immediately
1874// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001875let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001876 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001877 // FIXME: Do we really need a non-predicated version? If so, it should
1878 // at least be a pseudo instruction expanding to the predicated version
1879 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001880 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001881 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001882 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001883 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001884 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001885 Requires<[IsARM, IsNotDarwin]> {
1886 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001887 bits<24> func;
1888 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001889 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001890 }
Evan Cheng277f0742007-06-19 21:05:09 +00001891
Jason W Kim685c3502011-02-04 19:47:15 +00001892 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001893 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001894 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001895 Requires<[IsARM, IsNotDarwin]> {
1896 bits<24> func;
1897 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001898 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001899 }
Evan Cheng277f0742007-06-19 21:05:09 +00001900
Evan Chenga8e29892007-01-19 07:51:42 +00001901 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001902 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001903 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001904 [(ARMcall GPR:$func)]>,
1905 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001906 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001907 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001908 let Inst{3-0} = func;
1909 }
1910
1911 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1912 IIC_Br, "blx", "\t$func",
1913 [(ARMcall_pred GPR:$func)]>,
1914 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1915 bits<4> func;
1916 let Inst{27-4} = 0b000100101111111111110011;
1917 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001918 }
1919
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001920 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001921 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001922 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001923 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001924 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001925
1926 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001927 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001928 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001929 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001930}
1931
David Goodwin1a8f36e2009-08-12 18:31:53 +00001932let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001933 // On Darwin R9 is call-clobbered.
1934 // R7 is marked as a use to prevent frame-pointer assignments from being
1935 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001936 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001937 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001938 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001939 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001940 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1941 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001942
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001943 def BLr9_pred : ARMPseudoExpand<(outs),
1944 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001945 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001946 [(ARMcall_pred tglobaladdr:$func)],
1947 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001948 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001949
1950 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001951 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001952 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001953 [(ARMcall GPR:$func)],
1954 (BLX GPR:$func)>,
1955 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001956
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001957 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001958 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001959 [(ARMcall_pred GPR:$func)],
1960 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001961 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001962
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001963 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001964 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001965 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001966 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001967 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001968
1969 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001970 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001971 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001972 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001973}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001974
David Goodwin1a8f36e2009-08-12 18:31:53 +00001975let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001976 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1977 // a two-value operand where a dag node expects two operands. :(
1978 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1979 IIC_Br, "b", "\t$target",
1980 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1981 bits<24> target;
1982 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001983 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001984 }
1985
Evan Chengaeafca02007-05-16 07:45:54 +00001986 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001987 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001988 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001989 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1990 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001991 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001992 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001993 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001994
Jim Grosbach2dc77682010-11-29 18:37:44 +00001995 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1996 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001997 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001998 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001999 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002000 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2001 // into i12 and rs suffixed versions.
2002 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002003 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002004 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002005 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002006 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002007 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002008 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002009 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002010 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002011 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002012 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002013 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002014
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002015}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002016
Jim Grosbachcf121c32011-07-28 21:57:55 +00002017// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002018def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002019 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002020 Requires<[IsARM, HasV5T]> {
2021 let Inst{31-25} = 0b1111101;
2022 bits<25> target;
2023 let Inst{23-0} = target{24-1};
2024 let Inst{24} = target{0};
2025}
2026
Jim Grosbach898e7e22011-07-13 20:25:01 +00002027// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002028def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002029 [/* pattern left blank */]> {
2030 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002031 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002032 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002033 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002034 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002035}
2036
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002037// Tail calls.
2038
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002039let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2040 // Darwin versions.
2041 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2042 Uses = [SP] in {
2043 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2044 IIC_Br, []>, Requires<[IsDarwin]>;
2045
2046 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2047 IIC_Br, []>, Requires<[IsDarwin]>;
2048
Jim Grosbach245f5e82011-07-08 18:50:22 +00002049 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002050 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002051 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2052 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002053
Jim Grosbach245f5e82011-07-08 18:50:22 +00002054 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002055 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002056 (BX GPR:$dst)>,
2057 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002058
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002059 }
2060
2061 // Non-Darwin versions (the difference is R9).
2062 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2063 Uses = [SP] in {
2064 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2065 IIC_Br, []>, Requires<[IsNotDarwin]>;
2066
2067 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2068 IIC_Br, []>, Requires<[IsNotDarwin]>;
2069
Jim Grosbach245f5e82011-07-08 18:50:22 +00002070 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002071 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002072 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2073 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002074
Jim Grosbach245f5e82011-07-08 18:50:22 +00002075 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002076 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002077 (BX GPR:$dst)>,
2078 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002079 }
2080}
2081
Jim Grosbachd30970f2011-08-11 22:30:30 +00002082// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002083def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2084 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002085 bits<4> opt;
2086 let Inst{23-4} = 0b01100000000000000111;
2087 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002088}
2089
Jim Grosbached838482011-07-26 16:24:27 +00002090// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002091let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002092def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002093 bits<24> svc;
2094 let Inst{23-0} = svc;
2095}
Johnny Chen85d5a892010-02-10 18:02:25 +00002096}
2097
Jim Grosbach5a287482011-07-29 17:51:39 +00002098// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002099class SRSI<bit wb, string asm>
2100 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2101 NoItinerary, asm, "", []> {
2102 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002103 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002104 let Inst{27-25} = 0b100;
2105 let Inst{22} = 1;
2106 let Inst{21} = wb;
2107 let Inst{20} = 0;
2108 let Inst{19-16} = 0b1101; // SP
2109 let Inst{15-5} = 0b00000101000;
2110 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002111}
2112
Jim Grosbache1cf5902011-07-29 20:26:09 +00002113def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2114 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002115}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002116def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2117 let Inst{24-23} = 0;
2118}
2119def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2120 let Inst{24-23} = 0b10;
2121}
2122def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2123 let Inst{24-23} = 0b10;
2124}
2125def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2126 let Inst{24-23} = 0b01;
2127}
2128def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2129 let Inst{24-23} = 0b01;
2130}
2131def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2132 let Inst{24-23} = 0b11;
2133}
2134def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2135 let Inst{24-23} = 0b11;
2136}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002137
Jim Grosbach5a287482011-07-29 17:51:39 +00002138// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002139class RFEI<bit wb, string asm>
2140 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2141 NoItinerary, asm, "", []> {
2142 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002143 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002144 let Inst{27-25} = 0b100;
2145 let Inst{22} = 0;
2146 let Inst{21} = wb;
2147 let Inst{20} = 1;
2148 let Inst{19-16} = Rn;
2149 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002150}
2151
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002152def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2153 let Inst{24-23} = 0;
2154}
2155def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2156 let Inst{24-23} = 0;
2157}
2158def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2159 let Inst{24-23} = 0b10;
2160}
2161def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2162 let Inst{24-23} = 0b10;
2163}
2164def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2165 let Inst{24-23} = 0b01;
2166}
2167def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2168 let Inst{24-23} = 0b01;
2169}
2170def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2171 let Inst{24-23} = 0b11;
2172}
2173def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2174 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002175}
2176
Evan Chenga8e29892007-01-19 07:51:42 +00002177//===----------------------------------------------------------------------===//
2178// Load / store Instructions.
2179//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002180
Evan Chenga8e29892007-01-19 07:51:42 +00002181// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002182
2183
Evan Cheng7e2fe912010-10-28 06:47:08 +00002184defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002185 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002186defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002187 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002188defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002189 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002190defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002191 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002192
Evan Chengfa775d02007-03-19 07:20:03 +00002193// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002194let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002195 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002196def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002197 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2198 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002199 bits<4> Rt;
2200 bits<17> addr;
2201 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2202 let Inst{19-16} = 0b1111;
2203 let Inst{15-12} = Rt;
2204 let Inst{11-0} = addr{11-0}; // imm12
2205}
Evan Chengfa775d02007-03-19 07:20:03 +00002206
Evan Chenga8e29892007-01-19 07:51:42 +00002207// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002208def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002209 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2210 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002211
Evan Chenga8e29892007-01-19 07:51:42 +00002212// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002213def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002214 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2215 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002216
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002217def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002218 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2219 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002220
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002221let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002222// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002223def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2224 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002225 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002226 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002227}
Rafael Espindolac391d162006-10-23 20:34:27 +00002228
Evan Chenga8e29892007-01-19 07:51:42 +00002229// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002230multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002231 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2232 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002233 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002234 bits<17> addr;
2235 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002236 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002237 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002238 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002239 let DecoderMethod = "DecodeLDRPreImm";
2240 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2241 }
2242
2243 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2244 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2245 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2246 bits<17> addr;
2247 let Inst{25} = 1;
2248 let Inst{23} = addr{12};
2249 let Inst{19-16} = addr{16-13};
2250 let Inst{11-0} = addr{11-0};
2251 let Inst{4} = 0;
2252 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002253 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002254 }
Owen Anderson793e7962011-07-26 20:54:26 +00002255
2256 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002257 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002258 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002259 opc, "\t$Rt, $addr, $offset",
2260 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002261 // {12} isAdd
2262 // {11-0} imm12/Rm
2263 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002264 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002265 let Inst{25} = 1;
2266 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002267 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002268 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002269
2270 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002271 }
2272
2273 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002274 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002275 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002276 opc, "\t$Rt, $addr, $offset",
2277 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002278 // {12} isAdd
2279 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002280 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002281 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002282 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002283 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002284 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002285 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002286
2287 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002288 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002289
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002290}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002291
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002292let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002293defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2294defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002295}
Rafael Espindola450856d2006-12-12 00:37:38 +00002296
Jim Grosbach45251b32011-08-11 20:41:13 +00002297multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2298 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002299 (ins addrmode3:$addr), IndexModePre,
2300 LdMiscFrm, itin,
2301 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2302 bits<14> addr;
2303 let Inst{23} = addr{8}; // U bit
2304 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2305 let Inst{19-16} = addr{12-9}; // Rn
2306 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2307 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002308 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002309 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002310 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002311 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002312 (ins addr_offset_none:$addr, am3offset:$offset),
2313 IndexModePost, LdMiscFrm, itin,
2314 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2315 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002316 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002317 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002318 let Inst{23} = offset{8}; // U bit
2319 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002320 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002321 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2322 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002323 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002324 }
2325}
Rafael Espindola4e307642006-09-08 16:59:47 +00002326
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002327let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002328defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2329defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2330defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002331let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002332def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002333 (ins addrmode3:$addr), IndexModePre,
2334 LdMiscFrm, IIC_iLoad_d_ru,
2335 "ldrd", "\t$Rt, $Rt2, $addr!",
2336 "$addr.base = $Rn_wb", []> {
2337 bits<14> addr;
2338 let Inst{23} = addr{8}; // U bit
2339 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2340 let Inst{19-16} = addr{12-9}; // Rn
2341 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2342 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002343 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002344 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002345}
Jim Grosbach45251b32011-08-11 20:41:13 +00002346def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002347 (ins addr_offset_none:$addr, am3offset:$offset),
2348 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2349 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2350 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002351 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002352 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002353 let Inst{23} = offset{8}; // U bit
2354 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002355 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002356 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2357 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002358 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002359}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002360} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002361} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002362
Jim Grosbach89958d52011-08-11 21:41:59 +00002363// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002364let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002365def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2366 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2367 IndexModePost, LdFrm, IIC_iLoad_ru,
2368 "ldrt", "\t$Rt, $addr, $offset",
2369 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002370 // {12} isAdd
2371 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002372 bits<14> offset;
2373 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002374 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002375 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002376 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002377 let Inst{19-16} = addr;
2378 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002379 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002380 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002381 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2382}
Jim Grosbach59999262011-08-10 23:43:54 +00002383
2384def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2385 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002386 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002387 "ldrt", "\t$Rt, $addr, $offset",
2388 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002389 // {12} isAdd
2390 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002391 bits<14> offset;
2392 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002393 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002394 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002395 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002396 let Inst{19-16} = addr;
2397 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002398 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002399}
Jim Grosbach3148a652011-08-08 23:28:47 +00002400
2401def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2402 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2403 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2404 "ldrbt", "\t$Rt, $addr, $offset",
2405 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002406 // {12} isAdd
2407 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002408 bits<14> offset;
2409 bits<4> addr;
2410 let Inst{25} = 1;
2411 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002412 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002413 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002414 let Inst{11-5} = offset{11-5};
2415 let Inst{4} = 0;
2416 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002417 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002418}
2419
2420def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2421 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2422 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2423 "ldrbt", "\t$Rt, $addr, $offset",
2424 "$addr.base = $Rn_wb", []> {
2425 // {12} isAdd
2426 // {11-0} imm12/Rm
2427 bits<14> offset;
2428 bits<4> addr;
2429 let Inst{25} = 0;
2430 let Inst{23} = offset{12};
2431 let Inst{21} = 1; // overwrite
2432 let Inst{19-16} = addr;
2433 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002434 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002435}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002436
2437multiclass AI3ldrT<bits<4> op, string opc> {
2438 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2439 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2440 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2441 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2442 bits<9> offset;
2443 let Inst{23} = offset{8};
2444 let Inst{22} = 1;
2445 let Inst{11-8} = offset{7-4};
2446 let Inst{3-0} = offset{3-0};
2447 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2448 }
2449 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2450 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2451 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2452 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2453 bits<5> Rm;
2454 let Inst{23} = Rm{4};
2455 let Inst{22} = 0;
2456 let Inst{11-8} = 0;
2457 let Inst{3-0} = Rm{3-0};
2458 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2459 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002460}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002461
2462defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2463defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2464defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002465}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002466
Evan Chenga8e29892007-01-19 07:51:42 +00002467// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002468
2469// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002470def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002471 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2472 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002473
Evan Chenga8e29892007-01-19 07:51:42 +00002474// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002475let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2476def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002477 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002478 "strd", "\t$Rt, $src2, $addr", []>,
2479 Requires<[IsARM, HasV5TE]> {
2480 let Inst{21} = 0;
2481}
Evan Chenga8e29892007-01-19 07:51:42 +00002482
2483// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002484multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2485 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2486 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2487 StFrm, itin,
2488 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2489 bits<17> addr;
2490 let Inst{25} = 0;
2491 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2492 let Inst{19-16} = addr{16-13}; // Rn
2493 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002494 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002495 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002496 }
Evan Chenga8e29892007-01-19 07:51:42 +00002497
Jim Grosbach19dec202011-08-05 20:35:44 +00002498 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002499 (ins GPR:$Rt, ldst_so_reg:$addr),
2500 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002501 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2502 bits<17> addr;
2503 let Inst{25} = 1;
2504 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2505 let Inst{19-16} = addr{16-13}; // Rn
2506 let Inst{11-0} = addr{11-0};
2507 let Inst{4} = 0; // Inst{4} = 0
2508 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002509 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002510 }
2511 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2512 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2513 IndexModePost, StFrm, itin,
2514 opc, "\t$Rt, $addr, $offset",
2515 "$addr.base = $Rn_wb", []> {
2516 // {12} isAdd
2517 // {11-0} imm12/Rm
2518 bits<14> offset;
2519 bits<4> addr;
2520 let Inst{25} = 1;
2521 let Inst{23} = offset{12};
2522 let Inst{19-16} = addr;
2523 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002524
2525 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002526 }
Owen Anderson793e7962011-07-26 20:54:26 +00002527
Jim Grosbach19dec202011-08-05 20:35:44 +00002528 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2529 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2530 IndexModePost, StFrm, itin,
2531 opc, "\t$Rt, $addr, $offset",
2532 "$addr.base = $Rn_wb", []> {
2533 // {12} isAdd
2534 // {11-0} imm12/Rm
2535 bits<14> offset;
2536 bits<4> addr;
2537 let Inst{25} = 0;
2538 let Inst{23} = offset{12};
2539 let Inst{19-16} = addr;
2540 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002541
2542 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002543 }
2544}
Owen Anderson793e7962011-07-26 20:54:26 +00002545
Jim Grosbach19dec202011-08-05 20:35:44 +00002546let mayStore = 1, neverHasSideEffects = 1 in {
2547defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2548defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2549}
Evan Chenga8e29892007-01-19 07:51:42 +00002550
Jim Grosbach19dec202011-08-05 20:35:44 +00002551def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2552 am2offset_reg:$offset),
2553 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2554 am2offset_reg:$offset)>;
2555def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2556 am2offset_imm:$offset),
2557 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2558 am2offset_imm:$offset)>;
2559def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2560 am2offset_reg:$offset),
2561 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2562 am2offset_reg:$offset)>;
2563def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2564 am2offset_imm:$offset),
2565 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2566 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002567
Jim Grosbach19dec202011-08-05 20:35:44 +00002568// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2569// put the patterns on the instruction definitions directly as ISel wants
2570// the address base and offset to be separate operands, not a single
2571// complex operand like we represent the instructions themselves. The
2572// pseudos map between the two.
2573let usesCustomInserter = 1,
2574 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2575def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2576 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2577 4, IIC_iStore_ru,
2578 [(set GPR:$Rn_wb,
2579 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2580def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2581 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2582 4, IIC_iStore_ru,
2583 [(set GPR:$Rn_wb,
2584 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2585def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2586 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2587 4, IIC_iStore_ru,
2588 [(set GPR:$Rn_wb,
2589 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2590def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2591 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2592 4, IIC_iStore_ru,
2593 [(set GPR:$Rn_wb,
2594 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002595def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2596 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2597 4, IIC_iStore_ru,
2598 [(set GPR:$Rn_wb,
2599 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002600}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002601
Evan Chenga8e29892007-01-19 07:51:42 +00002602
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002603
2604def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2605 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2606 StMiscFrm, IIC_iStore_bh_ru,
2607 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2608 bits<14> addr;
2609 let Inst{23} = addr{8}; // U bit
2610 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2611 let Inst{19-16} = addr{12-9}; // Rn
2612 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2613 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2614 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002615 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002616}
2617
2618def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2619 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2620 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2621 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2622 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2623 addr_offset_none:$addr,
2624 am3offset:$offset))]> {
2625 bits<10> offset;
2626 bits<4> addr;
2627 let Inst{23} = offset{8}; // U bit
2628 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2629 let Inst{19-16} = addr;
2630 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2631 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002632 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002633}
Evan Chenga8e29892007-01-19 07:51:42 +00002634
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002635let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002636def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002637 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2638 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2639 "strd", "\t$Rt, $Rt2, $addr!",
2640 "$addr.base = $Rn_wb", []> {
2641 bits<14> addr;
2642 let Inst{23} = addr{8}; // U bit
2643 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2644 let Inst{19-16} = addr{12-9}; // Rn
2645 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2646 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002647 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002648 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002649}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002650
Jim Grosbach45251b32011-08-11 20:41:13 +00002651def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002652 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2653 am3offset:$offset),
2654 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2655 "strd", "\t$Rt, $Rt2, $addr, $offset",
2656 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002657 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002658 bits<4> addr;
2659 let Inst{23} = offset{8}; // U bit
2660 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2661 let Inst{19-16} = addr;
2662 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2663 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002664 let DecoderMethod = "DecodeAddrMode3Instruction";
2665}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002666} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002667
Jim Grosbach7ce05792011-08-03 23:50:40 +00002668// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002669
Jim Grosbach10348e72011-08-11 20:04:56 +00002670def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2671 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2672 IndexModePost, StFrm, IIC_iStore_bh_ru,
2673 "strbt", "\t$Rt, $addr, $offset",
2674 "$addr.base = $Rn_wb", []> {
2675 // {12} isAdd
2676 // {11-0} imm12/Rm
2677 bits<14> offset;
2678 bits<4> addr;
2679 let Inst{25} = 1;
2680 let Inst{23} = offset{12};
2681 let Inst{21} = 1; // overwrite
2682 let Inst{19-16} = addr;
2683 let Inst{11-5} = offset{11-5};
2684 let Inst{4} = 0;
2685 let Inst{3-0} = offset{3-0};
2686 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2687}
2688
2689def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2690 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2691 IndexModePost, StFrm, IIC_iStore_bh_ru,
2692 "strbt", "\t$Rt, $addr, $offset",
2693 "$addr.base = $Rn_wb", []> {
2694 // {12} isAdd
2695 // {11-0} imm12/Rm
2696 bits<14> offset;
2697 bits<4> addr;
2698 let Inst{25} = 0;
2699 let Inst{23} = offset{12};
2700 let Inst{21} = 1; // overwrite
2701 let Inst{19-16} = addr;
2702 let Inst{11-0} = offset{11-0};
2703 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2704}
2705
Jim Grosbach342ebd52011-08-11 22:18:00 +00002706let mayStore = 1, neverHasSideEffects = 1 in {
2707def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2708 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2709 IndexModePost, StFrm, IIC_iStore_ru,
2710 "strt", "\t$Rt, $addr, $offset",
2711 "$addr.base = $Rn_wb", []> {
2712 // {12} isAdd
2713 // {11-0} imm12/Rm
2714 bits<14> offset;
2715 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002716 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002717 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002718 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002719 let Inst{19-16} = addr;
2720 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002721 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002722 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002723 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002724}
2725
Jim Grosbach342ebd52011-08-11 22:18:00 +00002726def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2727 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2728 IndexModePost, StFrm, IIC_iStore_ru,
2729 "strt", "\t$Rt, $addr, $offset",
2730 "$addr.base = $Rn_wb", []> {
2731 // {12} isAdd
2732 // {11-0} imm12/Rm
2733 bits<14> offset;
2734 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002735 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002736 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002737 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002738 let Inst{19-16} = addr;
2739 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002740 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002741}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002742}
2743
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002744
Jim Grosbach7ce05792011-08-03 23:50:40 +00002745multiclass AI3strT<bits<4> op, string opc> {
2746 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2747 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2748 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2749 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2750 bits<9> offset;
2751 let Inst{23} = offset{8};
2752 let Inst{22} = 1;
2753 let Inst{11-8} = offset{7-4};
2754 let Inst{3-0} = offset{3-0};
2755 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2756 }
2757 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2758 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2759 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2760 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2761 bits<5> Rm;
2762 let Inst{23} = Rm{4};
2763 let Inst{22} = 0;
2764 let Inst{11-8} = 0;
2765 let Inst{3-0} = Rm{3-0};
2766 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2767 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002768}
2769
Jim Grosbach7ce05792011-08-03 23:50:40 +00002770
2771defm STRHT : AI3strT<0b1011, "strht">;
2772
2773
Evan Chenga8e29892007-01-19 07:51:42 +00002774//===----------------------------------------------------------------------===//
2775// Load / store multiple Instructions.
2776//
2777
Bill Wendling6c470b82010-11-13 09:09:38 +00002778multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2779 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002780 // IA is the default, so no need for an explicit suffix on the
2781 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002782 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002783 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2784 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002785 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002786 let Inst{24-23} = 0b01; // Increment After
2787 let Inst{21} = 0; // No writeback
2788 let Inst{20} = L_bit;
2789 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002790 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002791 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2792 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002793 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002794 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002795 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002796 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002797
2798 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002799 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002800 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002801 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2802 IndexModeNone, f, itin,
2803 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2804 let Inst{24-23} = 0b00; // Decrement After
2805 let Inst{21} = 0; // No writeback
2806 let Inst{20} = L_bit;
2807 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002808 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002809 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2810 IndexModeUpd, f, itin_upd,
2811 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2812 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002813 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002814 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002815
2816 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002817 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002818 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002819 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2820 IndexModeNone, f, itin,
2821 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2822 let Inst{24-23} = 0b10; // Decrement Before
2823 let Inst{21} = 0; // No writeback
2824 let Inst{20} = L_bit;
2825 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002826 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002827 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2828 IndexModeUpd, f, itin_upd,
2829 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2830 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002831 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002832 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002833
2834 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002835 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002836 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002837 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2838 IndexModeNone, f, itin,
2839 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2840 let Inst{24-23} = 0b11; // Increment Before
2841 let Inst{21} = 0; // No writeback
2842 let Inst{20} = L_bit;
2843 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002844 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002845 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2846 IndexModeUpd, f, itin_upd,
2847 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2848 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002849 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002850 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002851
2852 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002853 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002854}
Bill Wendling6c470b82010-11-13 09:09:38 +00002855
Bill Wendlingc93989a2010-11-13 11:20:05 +00002856let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002857
2858let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2859defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2860
2861let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2862defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2863
2864} // neverHasSideEffects
2865
Bill Wendling73fe34a2010-11-16 01:16:36 +00002866// FIXME: remove when we have a way to marking a MI with these properties.
2867// FIXME: Should pc be an implicit operand like PICADD, etc?
2868let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2869 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002870def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2871 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002872 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002873 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002874 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002875
Evan Chenga8e29892007-01-19 07:51:42 +00002876//===----------------------------------------------------------------------===//
2877// Move Instructions.
2878//
2879
Evan Chengcd799b92009-06-12 20:46:18 +00002880let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002881def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2882 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2883 bits<4> Rd;
2884 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002885
Johnny Chen103bf952011-04-01 23:30:25 +00002886 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002887 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002888 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002889 let Inst{3-0} = Rm;
2890 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002891}
2892
Dale Johannesen38d5f042010-06-15 22:24:08 +00002893// A version for the smaller set of tail call registers.
2894let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002895def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002896 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2897 bits<4> Rd;
2898 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002899
Dale Johannesen38d5f042010-06-15 22:24:08 +00002900 let Inst{11-4} = 0b00000000;
2901 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002902 let Inst{3-0} = Rm;
2903 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002904}
2905
Owen Andersonde317f42011-08-09 23:33:27 +00002906def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002907 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002908 "mov", "\t$Rd, $src",
2909 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002910 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002911 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002912 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002913 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002914 let Inst{11-8} = src{11-8};
2915 let Inst{7} = 0;
2916 let Inst{6-5} = src{6-5};
2917 let Inst{4} = 1;
2918 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002919 let Inst{25} = 0;
2920}
Evan Chenga2515702007-03-19 07:09:02 +00002921
Owen Anderson152d4a42011-07-21 23:38:37 +00002922def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2923 DPSoRegImmFrm, IIC_iMOVsr,
2924 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2925 UnaryDP {
2926 bits<4> Rd;
2927 bits<12> src;
2928 let Inst{15-12} = Rd;
2929 let Inst{19-16} = 0b0000;
2930 let Inst{11-5} = src{11-5};
2931 let Inst{4} = 0;
2932 let Inst{3-0} = src{3-0};
2933 let Inst{25} = 0;
2934}
2935
Evan Chengc4af4632010-11-17 20:13:28 +00002936let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002937def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2938 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002939 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002940 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002941 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002942 let Inst{15-12} = Rd;
2943 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002944 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002945}
2946
Evan Chengc4af4632010-11-17 20:13:28 +00002947let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002948def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002949 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002950 "movw", "\t$Rd, $imm",
2951 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002952 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002953 bits<4> Rd;
2954 bits<16> imm;
2955 let Inst{15-12} = Rd;
2956 let Inst{11-0} = imm{11-0};
2957 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002958 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002959 let Inst{25} = 1;
2960}
2961
Jim Grosbachffa32252011-07-19 19:13:28 +00002962def : InstAlias<"mov${p} $Rd, $imm",
2963 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2964 Requires<[IsARM]>;
2965
Evan Cheng53519f02011-01-21 18:55:51 +00002966def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2967 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002968
2969let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002970def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2971 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002972 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002973 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002974 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002975 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002976 lo16AllZero:$imm))]>, UnaryDP,
2977 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002978 bits<4> Rd;
2979 bits<16> imm;
2980 let Inst{15-12} = Rd;
2981 let Inst{11-0} = imm{11-0};
2982 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002983 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002984 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002985}
Evan Cheng13ab0202007-07-10 18:08:01 +00002986
Evan Cheng53519f02011-01-21 18:55:51 +00002987def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2988 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002989
2990} // Constraints
2991
Evan Cheng20956592009-10-21 08:15:52 +00002992def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2993 Requires<[IsARM, HasV6T2]>;
2994
David Goodwinca01a8d2009-09-01 18:32:09 +00002995let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002996def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002997 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2998 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002999
3000// These aren't really mov instructions, but we have to define them this way
3001// due to flag operands.
3002
Evan Cheng071a2792007-09-11 19:55:27 +00003003let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003004def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003005 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3006 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003007def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003008 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3009 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003010}
Evan Chenga8e29892007-01-19 07:51:42 +00003011
Evan Chenga8e29892007-01-19 07:51:42 +00003012//===----------------------------------------------------------------------===//
3013// Extend Instructions.
3014//
3015
3016// Sign extenders
3017
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003018def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003019 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003020def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003021 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003022
Jim Grosbach70327412011-07-27 17:48:13 +00003023def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003024 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003025def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003026 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003027
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003028def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003029
Jim Grosbach70327412011-07-27 17:48:13 +00003030def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003031
3032// Zero extenders
3033
3034let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003035def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003036 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003037def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003038 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003039def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003040 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003041
Jim Grosbach542f6422010-07-28 23:25:44 +00003042// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3043// The transformation should probably be done as a combiner action
3044// instead so we can include a check for masking back in the upper
3045// eight bits of the source into the lower eight bits of the result.
3046//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003047// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003048def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003049 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003050
Jim Grosbach70327412011-07-27 17:48:13 +00003051def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003052 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003053def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003054 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003055}
3056
Evan Chenga8e29892007-01-19 07:51:42 +00003057// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003058def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003059
Evan Chenga8e29892007-01-19 07:51:42 +00003060
Owen Anderson33e57512011-08-10 00:03:03 +00003061def SBFX : I<(outs GPRnopc:$Rd),
3062 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003063 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003064 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003065 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003066 bits<4> Rd;
3067 bits<4> Rn;
3068 bits<5> lsb;
3069 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003070 let Inst{27-21} = 0b0111101;
3071 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003072 let Inst{20-16} = width;
3073 let Inst{15-12} = Rd;
3074 let Inst{11-7} = lsb;
3075 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003076}
3077
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003078def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003079 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003080 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003081 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003082 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003083 bits<4> Rd;
3084 bits<4> Rn;
3085 bits<5> lsb;
3086 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003087 let Inst{27-21} = 0b0111111;
3088 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003089 let Inst{20-16} = width;
3090 let Inst{15-12} = Rd;
3091 let Inst{11-7} = lsb;
3092 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003093}
3094
Evan Chenga8e29892007-01-19 07:51:42 +00003095//===----------------------------------------------------------------------===//
3096// Arithmetic Instructions.
3097//
3098
Jim Grosbach26421962008-10-14 20:36:24 +00003099defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003100 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003101 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003102defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003103 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003104 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003105
Evan Chengc85e8322007-07-05 07:13:32 +00003106// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00003107defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003108 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003109 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00003110defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003111 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003112 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003113
Evan Cheng62674222009-06-25 23:34:10 +00003114defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003115 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003116 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003117defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003118 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003119 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003120
Evan Cheng342e3162011-08-30 01:34:54 +00003121defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3122 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3123 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
3124defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3125 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3126 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003127
Evan Cheng342e3162011-08-30 01:34:54 +00003128defm RSC : AI1_rsc_irs<0b0111, "rsc",
3129 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3130 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003131
Evan Chenga8e29892007-01-19 07:51:42 +00003132// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003133// The assume-no-carry-in form uses the negation of the input since add/sub
3134// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3135// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3136// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003137def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3138 (SUBri GPR:$src, so_imm_neg:$imm)>;
3139def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3140 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3141
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003142// The with-carry-in form matches bitwise not instead of the negation.
3143// Effectively, the inverse interpretation of the carry flag already accounts
3144// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003145def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3146 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003147
3148// Note: These are implemented in C++ code, because they have to generate
3149// ADD/SUBrs instructions, which use a complex pattern that a xform function
3150// cannot produce.
3151// (mul X, 2^n+1) -> (add (X << n), X)
3152// (mul X, 2^n-1) -> (rsb X, (X << n))
3153
Jim Grosbach7931df32011-07-22 18:06:01 +00003154// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003155// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003156class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003157 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003158 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3159 string asm = "\t$Rd, $Rn, $Rm">
3160 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003161 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003162 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003163 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003164 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003165 let Inst{11-4} = op11_4;
3166 let Inst{19-16} = Rn;
3167 let Inst{15-12} = Rd;
3168 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003169}
3170
Jim Grosbach7931df32011-07-22 18:06:01 +00003171// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003172
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003173def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003174 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3175 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003176def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003177 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3178 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3179def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3180 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003181 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003182def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3183 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003184 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003185
3186def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3187def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3188def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3189def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3190def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3191def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3192def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3193def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3194def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3195def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3196def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3197def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003198
Jim Grosbach7931df32011-07-22 18:06:01 +00003199// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003200
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003201def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3202def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3203def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3204def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3205def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3206def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3207def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3208def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3209def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3210def USAX : AAI<0b01100101, 0b11110101, "usax">;
3211def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3212def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003213
Jim Grosbach7931df32011-07-22 18:06:01 +00003214// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003215
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003216def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3217def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3218def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3219def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3220def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3221def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3222def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3223def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3224def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3225def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3226def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3227def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003228
Jim Grosbachd30970f2011-08-11 22:30:30 +00003229// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003230
Jim Grosbach70987fb2010-10-18 23:35:38 +00003231def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003232 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003233 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003234 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003235 bits<4> Rd;
3236 bits<4> Rn;
3237 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003238 let Inst{27-20} = 0b01111000;
3239 let Inst{15-12} = 0b1111;
3240 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003241 let Inst{19-16} = Rd;
3242 let Inst{11-8} = Rm;
3243 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003244}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003245def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003246 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003247 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003248 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003249 bits<4> Rd;
3250 bits<4> Rn;
3251 bits<4> Rm;
3252 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003253 let Inst{27-20} = 0b01111000;
3254 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003255 let Inst{19-16} = Rd;
3256 let Inst{15-12} = Ra;
3257 let Inst{11-8} = Rm;
3258 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003259}
3260
Jim Grosbachd30970f2011-08-11 22:30:30 +00003261// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003262
Owen Anderson33e57512011-08-10 00:03:03 +00003263def SSAT : AI<(outs GPRnopc:$Rd),
3264 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003265 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003266 bits<4> Rd;
3267 bits<5> sat_imm;
3268 bits<4> Rn;
3269 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003270 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003271 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003272 let Inst{20-16} = sat_imm;
3273 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003274 let Inst{11-7} = sh{4-0};
3275 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003276 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003277}
3278
Owen Anderson33e57512011-08-10 00:03:03 +00003279def SSAT16 : AI<(outs GPRnopc:$Rd),
3280 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003281 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003282 bits<4> Rd;
3283 bits<4> sat_imm;
3284 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003285 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003286 let Inst{11-4} = 0b11110011;
3287 let Inst{15-12} = Rd;
3288 let Inst{19-16} = sat_imm;
3289 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003290}
3291
Owen Anderson33e57512011-08-10 00:03:03 +00003292def USAT : AI<(outs GPRnopc:$Rd),
3293 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003294 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003295 bits<4> Rd;
3296 bits<5> sat_imm;
3297 bits<4> Rn;
3298 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003299 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003300 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003301 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003302 let Inst{11-7} = sh{4-0};
3303 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003304 let Inst{20-16} = sat_imm;
3305 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003306}
3307
Owen Anderson33e57512011-08-10 00:03:03 +00003308def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003309 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003310 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003311 bits<4> Rd;
3312 bits<4> sat_imm;
3313 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003314 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003315 let Inst{11-4} = 0b11110011;
3316 let Inst{15-12} = Rd;
3317 let Inst{19-16} = sat_imm;
3318 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003319}
Evan Chenga8e29892007-01-19 07:51:42 +00003320
Owen Anderson33e57512011-08-10 00:03:03 +00003321def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3322 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3323def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3324 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003325
Evan Chenga8e29892007-01-19 07:51:42 +00003326//===----------------------------------------------------------------------===//
3327// Bitwise Instructions.
3328//
3329
Jim Grosbach26421962008-10-14 20:36:24 +00003330defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003331 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003332 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003333defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003334 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003335 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003336defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003337 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003338 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003339defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003340 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003341 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003342
Jim Grosbachc29769b2011-07-28 19:46:12 +00003343// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3344// like in the actual instruction encoding. The complexity of mapping the mask
3345// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3346// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003347def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003348 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003349 "bfc", "\t$Rd, $imm", "$src = $Rd",
3350 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003351 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003352 bits<4> Rd;
3353 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003354 let Inst{27-21} = 0b0111110;
3355 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003356 let Inst{15-12} = Rd;
3357 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003358 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003359}
3360
Johnny Chenb2503c02010-02-17 06:31:48 +00003361// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003362def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3363 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3364 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3365 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3366 bf_inv_mask_imm:$imm))]>,
3367 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003368 bits<4> Rd;
3369 bits<4> Rn;
3370 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003371 let Inst{27-21} = 0b0111110;
3372 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003373 let Inst{15-12} = Rd;
3374 let Inst{11-7} = imm{4-0}; // lsb
3375 let Inst{20-16} = imm{9-5}; // width
3376 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003377}
3378
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003379// GNU as only supports this form of bfi (w/ 4 arguments)
3380let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003381def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003382 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003383 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003384 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3385 []>, Requires<[IsARM, HasV6T2]> {
3386 bits<4> Rd;
3387 bits<4> Rn;
3388 bits<5> lsb;
3389 bits<5> width;
3390 let Inst{27-21} = 0b0111110;
3391 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3392 let Inst{15-12} = Rd;
3393 let Inst{11-7} = lsb;
3394 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3395 let Inst{3-0} = Rn;
3396}
3397
Jim Grosbach36860462010-10-21 22:19:32 +00003398def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3399 "mvn", "\t$Rd, $Rm",
3400 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3401 bits<4> Rd;
3402 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003403 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003404 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003405 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003406 let Inst{15-12} = Rd;
3407 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003408}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003409def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3410 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003411 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003412 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003413 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003414 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003415 let Inst{19-16} = 0b0000;
3416 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003417 let Inst{11-5} = shift{11-5};
3418 let Inst{4} = 0;
3419 let Inst{3-0} = shift{3-0};
3420}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003421def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3422 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003423 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3424 bits<4> Rd;
3425 bits<12> shift;
3426 let Inst{25} = 0;
3427 let Inst{19-16} = 0b0000;
3428 let Inst{15-12} = Rd;
3429 let Inst{11-8} = shift{11-8};
3430 let Inst{7} = 0;
3431 let Inst{6-5} = shift{6-5};
3432 let Inst{4} = 1;
3433 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003434}
Evan Chengc4af4632010-11-17 20:13:28 +00003435let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003436def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3437 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3438 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3439 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003440 bits<12> imm;
3441 let Inst{25} = 1;
3442 let Inst{19-16} = 0b0000;
3443 let Inst{15-12} = Rd;
3444 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003445}
Evan Chenga8e29892007-01-19 07:51:42 +00003446
3447def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3448 (BICri GPR:$src, so_imm_not:$imm)>;
3449
3450//===----------------------------------------------------------------------===//
3451// Multiply Instructions.
3452//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003453class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3454 string opc, string asm, list<dag> pattern>
3455 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3456 bits<4> Rd;
3457 bits<4> Rm;
3458 bits<4> Rn;
3459 let Inst{19-16} = Rd;
3460 let Inst{11-8} = Rm;
3461 let Inst{3-0} = Rn;
3462}
3463class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3464 string opc, string asm, list<dag> pattern>
3465 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3466 bits<4> RdLo;
3467 bits<4> RdHi;
3468 bits<4> Rm;
3469 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003470 let Inst{19-16} = RdHi;
3471 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003472 let Inst{11-8} = Rm;
3473 let Inst{3-0} = Rn;
3474}
Evan Chenga8e29892007-01-19 07:51:42 +00003475
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003476// FIXME: The v5 pseudos are only necessary for the additional Constraint
3477// property. Remove them when it's possible to add those properties
3478// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003479let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003480def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3481 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003482 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003483 Requires<[IsARM, HasV6]> {
3484 let Inst{15-12} = 0b0000;
3485}
Evan Chenga8e29892007-01-19 07:51:42 +00003486
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003487let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003488def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3489 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003490 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003491 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3492 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003493 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003494}
3495
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003496def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3497 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003498 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3499 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003500 bits<4> Ra;
3501 let Inst{15-12} = Ra;
3502}
Evan Chenga8e29892007-01-19 07:51:42 +00003503
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003504let Constraints = "@earlyclobber $Rd" in
3505def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3506 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003507 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003508 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3509 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3510 Requires<[IsARM, NoV6]>;
3511
Jim Grosbach65711012010-11-19 22:22:37 +00003512def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3513 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3514 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003515 Requires<[IsARM, HasV6T2]> {
3516 bits<4> Rd;
3517 bits<4> Rm;
3518 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003519 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003520 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003521 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003522 let Inst{11-8} = Rm;
3523 let Inst{3-0} = Rn;
3524}
Evan Chengedcbada2009-07-06 22:05:45 +00003525
Evan Chenga8e29892007-01-19 07:51:42 +00003526// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003527let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003528let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003529def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003530 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003531 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3532 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003533
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003534def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003535 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003536 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3537 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003538
3539let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3540def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3541 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003542 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003543 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3544 Requires<[IsARM, NoV6]>;
3545
3546def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3547 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003548 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003549 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3550 Requires<[IsARM, NoV6]>;
3551}
Evan Cheng8de898a2009-06-26 00:19:44 +00003552}
Evan Chenga8e29892007-01-19 07:51:42 +00003553
3554// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003555def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3556 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003557 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3558 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003559def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3560 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003561 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3562 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003563
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003564def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3565 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3566 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3567 Requires<[IsARM, HasV6]> {
3568 bits<4> RdLo;
3569 bits<4> RdHi;
3570 bits<4> Rm;
3571 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003572 let Inst{19-16} = RdHi;
3573 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003574 let Inst{11-8} = Rm;
3575 let Inst{3-0} = Rn;
3576}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003577
3578let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3579def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3580 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003581 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003582 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3583 Requires<[IsARM, NoV6]>;
3584def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3585 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003586 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003587 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3588 Requires<[IsARM, NoV6]>;
3589def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3590 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003591 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003592 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3593 Requires<[IsARM, NoV6]>;
3594}
3595
Evan Chengcd799b92009-06-12 20:46:18 +00003596} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003597
3598// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003599def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3600 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3601 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003602 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003603 let Inst{15-12} = 0b1111;
3604}
Evan Cheng13ab0202007-07-10 18:08:01 +00003605
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003606def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003607 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003608 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003609 let Inst{15-12} = 0b1111;
3610}
3611
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003612def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3613 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3614 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3615 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3616 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003617
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003618def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3619 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003620 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003621 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003622
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003623def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3624 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3625 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3626 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3627 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003628
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003629def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3630 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003631 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003632 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003633
Raul Herbster37fb5b12007-08-30 23:25:47 +00003634multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003635 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3636 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3637 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3638 (sext_inreg GPR:$Rm, i16)))]>,
3639 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003640
Jim Grosbach3870b752010-10-22 18:35:16 +00003641 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3642 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3643 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3644 (sra GPR:$Rm, (i32 16))))]>,
3645 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003646
Jim Grosbach3870b752010-10-22 18:35:16 +00003647 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3648 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3649 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3650 (sext_inreg GPR:$Rm, i16)))]>,
3651 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003652
Jim Grosbach3870b752010-10-22 18:35:16 +00003653 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3654 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3655 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3656 (sra GPR:$Rm, (i32 16))))]>,
3657 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003658
Jim Grosbach3870b752010-10-22 18:35:16 +00003659 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3660 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3661 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3662 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3663 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003664
Jim Grosbach3870b752010-10-22 18:35:16 +00003665 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3666 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3667 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3668 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3669 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003670}
3671
Raul Herbster37fb5b12007-08-30 23:25:47 +00003672
3673multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003674 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003675 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3676 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003677 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003678 [(set GPRnopc:$Rd, (add GPR:$Ra,
3679 (opnode (sext_inreg GPRnopc:$Rn, i16),
3680 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003681 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003682
Owen Anderson33e57512011-08-10 00:03:03 +00003683 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3684 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003685 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003686 [(set GPRnopc:$Rd,
3687 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3688 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003689 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003690
Owen Anderson33e57512011-08-10 00:03:03 +00003691 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3692 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003693 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003694 [(set GPRnopc:$Rd,
3695 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3696 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003697 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003698
Owen Anderson33e57512011-08-10 00:03:03 +00003699 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3700 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003701 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003702 [(set GPRnopc:$Rd,
3703 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3704 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003705 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003706
Owen Anderson33e57512011-08-10 00:03:03 +00003707 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3708 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003709 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003710 [(set GPRnopc:$Rd,
3711 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3712 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003713 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003714
Owen Anderson33e57512011-08-10 00:03:03 +00003715 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3716 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003717 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003718 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003719 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3720 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003721 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003722 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003723}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003724
Raul Herbster37fb5b12007-08-30 23:25:47 +00003725defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3726defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003727
Jim Grosbachd30970f2011-08-11 22:30:30 +00003728// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003729def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3730 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003731 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003732 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003733
Owen Anderson33e57512011-08-10 00:03:03 +00003734def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3735 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003736 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003737 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003738
Owen Anderson33e57512011-08-10 00:03:03 +00003739def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3740 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003741 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003742 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003743
Owen Anderson33e57512011-08-10 00:03:03 +00003744def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3745 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003746 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003747 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003748
Jim Grosbachd30970f2011-08-11 22:30:30 +00003749// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003750class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3751 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003752 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003753 bits<4> Rn;
3754 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003755 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003756 let Inst{22} = long;
3757 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003758 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003759 let Inst{7} = 0;
3760 let Inst{6} = sub;
3761 let Inst{5} = swap;
3762 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003763 let Inst{3-0} = Rn;
3764}
3765class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3766 InstrItinClass itin, string opc, string asm>
3767 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3768 bits<4> Rd;
3769 let Inst{15-12} = 0b1111;
3770 let Inst{19-16} = Rd;
3771}
3772class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3773 InstrItinClass itin, string opc, string asm>
3774 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3775 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003776 bits<4> Rd;
3777 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003778 let Inst{15-12} = Ra;
3779}
3780class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3781 InstrItinClass itin, string opc, string asm>
3782 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3783 bits<4> RdLo;
3784 bits<4> RdHi;
3785 let Inst{19-16} = RdHi;
3786 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003787}
3788
3789multiclass AI_smld<bit sub, string opc> {
3790
Owen Anderson33e57512011-08-10 00:03:03 +00003791 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3792 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003793 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003794
Owen Anderson33e57512011-08-10 00:03:03 +00003795 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3796 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003797 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003798
Owen Anderson33e57512011-08-10 00:03:03 +00003799 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3800 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003801 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003802
Owen Anderson33e57512011-08-10 00:03:03 +00003803 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3804 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003805 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003806
3807}
3808
3809defm SMLA : AI_smld<0, "smla">;
3810defm SMLS : AI_smld<1, "smls">;
3811
Johnny Chen2ec5e492010-02-22 21:50:40 +00003812multiclass AI_sdml<bit sub, string opc> {
3813
Jim Grosbache15defc2011-08-10 23:23:47 +00003814 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3815 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3816 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3817 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003818}
3819
3820defm SMUA : AI_sdml<0, "smua">;
3821defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003822
Evan Chenga8e29892007-01-19 07:51:42 +00003823//===----------------------------------------------------------------------===//
3824// Misc. Arithmetic Instructions.
3825//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003826
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003827def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3828 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3829 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003830
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003831def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3832 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3833 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3834 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003835
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003836def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3837 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3838 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003839
Evan Cheng9568e5c2011-06-21 06:01:08 +00003840let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003841def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3842 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003843 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003844 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003845
Evan Cheng9568e5c2011-06-21 06:01:08 +00003846let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003847def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3848 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003849 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003850 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003851
Evan Chengf60ceac2011-06-15 17:17:48 +00003852def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3853 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3854 (REVSH GPR:$Rm)>;
3855
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003856def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003857 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3858 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003859 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003860 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003861 0xFFFF0000)))]>,
3862 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003863
Evan Chenga8e29892007-01-19 07:51:42 +00003864// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003865def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3866 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3867def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003868 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003869
Bob Wilsondc66eda2010-08-16 22:26:55 +00003870// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3871// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003872def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003873 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3874 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003875 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003876 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003877 0xFFFF)))]>,
3878 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003879
Evan Chenga8e29892007-01-19 07:51:42 +00003880// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3881// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003882def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003883 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003884def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003885 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003886 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003887
Evan Chenga8e29892007-01-19 07:51:42 +00003888//===----------------------------------------------------------------------===//
3889// Comparison Instructions...
3890//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003891
Jim Grosbach26421962008-10-14 20:36:24 +00003892defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003893 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003894 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003895
Jim Grosbach97a884d2010-12-07 20:41:06 +00003896// ARMcmpZ can re-use the above instruction definitions.
3897def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3898 (CMPri GPR:$src, so_imm:$imm)>;
3899def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3900 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003901def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3902 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3903def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3904 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003905
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003906// FIXME: We have to be careful when using the CMN instruction and comparison
3907// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003908// results:
3909//
3910// rsbs r1, r1, 0
3911// cmp r0, r1
3912// mov r0, #0
3913// it ls
3914// mov r0, #1
3915//
3916// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003917//
Bill Wendling6165e872010-08-26 18:33:51 +00003918// cmn r0, r1
3919// mov r0, #0
3920// it ls
3921// mov r0, #1
3922//
3923// However, the CMN gives the *opposite* result when r1 is 0. This is because
3924// the carry flag is set in the CMP case but not in the CMN case. In short, the
3925// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3926// value of r0 and the carry bit (because the "carry bit" parameter to
3927// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3928// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3929// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3930// parameter to AddWithCarry is defined as 0).
3931//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003932// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003933//
3934// x = 0
3935// ~x = 0xFFFF FFFF
3936// ~x + 1 = 0x1 0000 0000
3937// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3938//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003939// Therefore, we should disable CMN when comparing against zero, until we can
3940// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3941// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003942//
3943// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3944//
3945// This is related to <rdar://problem/7569620>.
3946//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003947//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3948// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003949
Evan Chenga8e29892007-01-19 07:51:42 +00003950// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003951defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003952 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003953 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003954defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003955 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003956 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003957
David Goodwinc0309b42009-06-29 15:33:01 +00003958defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003959 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003960 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003961
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003962//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3963// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003964
David Goodwinc0309b42009-06-29 15:33:01 +00003965def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003966 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003967
Evan Cheng218977b2010-07-13 19:27:42 +00003968// Pseudo i64 compares for some floating point compares.
3969let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3970 Defs = [CPSR] in {
3971def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003972 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003973 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003974 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3975
3976def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003977 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003978 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3979} // usesCustomInserter
3980
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003981
Evan Chenga8e29892007-01-19 07:51:42 +00003982// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003983// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003984// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003985let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003986def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003987 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003988 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3989 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003990def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3991 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003992 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003993 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3994 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003995 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003996def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3997 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3998 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003999 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4000 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004001 RegConstraint<"$false = $Rd">;
4002
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004003
Evan Chengc4af4632010-11-17 20:13:28 +00004004let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004005def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004006 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004007 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004008 []>,
4009 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004010
Evan Chengc4af4632010-11-17 20:13:28 +00004011let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004012def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4013 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004014 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004015 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004016 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004017
Evan Cheng63f35442010-11-13 02:25:14 +00004018// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004019let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004020def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4021 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004022 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004023
Evan Chengc4af4632010-11-17 20:13:28 +00004024let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004025def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4026 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004027 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004028 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004029 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004030} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004031
Jim Grosbach3728e962009-12-10 00:11:09 +00004032//===----------------------------------------------------------------------===//
4033// Atomic operations intrinsics
4034//
4035
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004036def MemBarrierOptOperand : AsmOperandClass {
4037 let Name = "MemBarrierOpt";
4038 let ParserMethod = "parseMemBarrierOptOperand";
4039}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004040def memb_opt : Operand<i32> {
4041 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004042 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004043 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004044}
Jim Grosbach3728e962009-12-10 00:11:09 +00004045
Bob Wilsonf74a4292010-10-30 00:54:37 +00004046// memory barriers protect the atomic sequences
4047let hasSideEffects = 1 in {
4048def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4049 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4050 Requires<[IsARM, HasDB]> {
4051 bits<4> opt;
4052 let Inst{31-4} = 0xf57ff05;
4053 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004054}
Jim Grosbach3728e962009-12-10 00:11:09 +00004055}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004056
Bob Wilsonf74a4292010-10-30 00:54:37 +00004057def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004058 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004059 Requires<[IsARM, HasDB]> {
4060 bits<4> opt;
4061 let Inst{31-4} = 0xf57ff04;
4062 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004063}
4064
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004065// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004066def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4067 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004068 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004069 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004070 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004071 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004072}
4073
Jim Grosbach66869102009-12-11 18:52:41 +00004074let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004075 let Uses = [CPSR] in {
4076 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004077 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004078 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4079 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004080 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004081 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4082 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004083 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004084 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4085 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004086 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004087 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4088 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004089 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004090 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4091 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004092 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004093 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004094 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4095 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4096 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4097 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4098 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4099 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4100 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4101 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4102 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4103 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4104 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4105 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004106 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004107 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004108 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4109 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004110 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004111 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4112 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004113 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004114 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4115 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004117 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4118 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004120 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4121 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004123 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004124 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4126 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4127 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4129 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4130 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4132 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4133 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4135 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004136 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004138 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4139 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004141 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4142 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004144 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4145 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004147 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4148 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004150 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4151 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004153 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004154 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4156 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4157 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4159 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4160 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4162 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4163 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4165 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004166
4167 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004168 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004169 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4170 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004172 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4173 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004175 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4176
Jim Grosbache801dc42009-12-12 01:40:06 +00004177 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004178 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004179 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4180 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004181 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004182 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4183 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004184 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004185 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4186}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004187}
4188
4189let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004190def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4191 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004192 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004193def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4194 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004195def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4196 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004197let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004198def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004199 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004200 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004201}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004202}
4203
Jim Grosbach86875a22010-10-29 19:58:57 +00004204let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004205def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004206 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004207def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004208 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004209def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004210 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004211}
4212
4213let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004214def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004215 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004216 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004217 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004218}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004219
Jim Grosbachd30970f2011-08-11 22:30:30 +00004220def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004221 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004222 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004223}
4224
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004225// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004226let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004227def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4228 "swp", []>;
4229def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4230 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004231}
4232
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004233//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004234// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004235//
4236
Jim Grosbach83ab0702011-07-13 22:01:08 +00004237def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4238 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004239 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004240 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4241 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004242 bits<4> opc1;
4243 bits<4> CRn;
4244 bits<4> CRd;
4245 bits<4> cop;
4246 bits<3> opc2;
4247 bits<4> CRm;
4248
4249 let Inst{3-0} = CRm;
4250 let Inst{4} = 0;
4251 let Inst{7-5} = opc2;
4252 let Inst{11-8} = cop;
4253 let Inst{15-12} = CRd;
4254 let Inst{19-16} = CRn;
4255 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004256}
4257
Jim Grosbach83ab0702011-07-13 22:01:08 +00004258def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4259 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004260 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004261 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4262 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004263 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004264 bits<4> opc1;
4265 bits<4> CRn;
4266 bits<4> CRd;
4267 bits<4> cop;
4268 bits<3> opc2;
4269 bits<4> CRm;
4270
4271 let Inst{3-0} = CRm;
4272 let Inst{4} = 0;
4273 let Inst{7-5} = opc2;
4274 let Inst{11-8} = cop;
4275 let Inst{15-12} = CRd;
4276 let Inst{19-16} = CRn;
4277 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004278}
4279
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004280class ACI<dag oops, dag iops, string opc, string asm,
4281 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004282 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004283 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004284 let Inst{27-25} = 0b110;
4285}
4286
Johnny Chen670a4562011-04-04 23:39:08 +00004287multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004288 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004289 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004290 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4291 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004292 let Inst{31-28} = op31_28;
4293 let Inst{24} = 1; // P = 1
4294 let Inst{21} = 0; // W = 0
4295 let Inst{22} = 0; // D = 0
4296 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004297 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004298 }
4299
4300 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004301 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4302 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004303 let Inst{31-28} = op31_28;
4304 let Inst{24} = 1; // P = 1
4305 let Inst{21} = 1; // W = 1
4306 let Inst{22} = 0; // D = 0
4307 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004308 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004309 }
4310
4311 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004312 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4313 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004314 let Inst{31-28} = op31_28;
4315 let Inst{24} = 0; // P = 0
4316 let Inst{21} = 1; // W = 1
4317 let Inst{22} = 0; // D = 0
4318 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004319 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004320 }
4321
4322 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004323 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4324 ops),
4325 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004326 let Inst{31-28} = op31_28;
4327 let Inst{24} = 0; // P = 0
4328 let Inst{23} = 1; // U = 1
4329 let Inst{21} = 0; // W = 0
4330 let Inst{22} = 0; // D = 0
4331 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004332 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004333 }
4334
4335 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004336 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4337 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004338 let Inst{31-28} = op31_28;
4339 let Inst{24} = 1; // P = 1
4340 let Inst{21} = 0; // W = 0
4341 let Inst{22} = 1; // D = 1
4342 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004343 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004344 }
4345
4346 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004347 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4348 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4349 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004350 let Inst{31-28} = op31_28;
4351 let Inst{24} = 1; // P = 1
4352 let Inst{21} = 1; // W = 1
4353 let Inst{22} = 1; // D = 1
4354 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004355 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004356 }
4357
4358 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004359 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004360 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004361 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004362 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004363 let Inst{31-28} = op31_28;
4364 let Inst{24} = 0; // P = 0
4365 let Inst{21} = 1; // W = 1
4366 let Inst{22} = 1; // D = 1
4367 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004368 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004369 }
4370
4371 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004372 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4373 ops),
4374 !strconcat(!strconcat(opc, "l"), cond),
4375 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004376 let Inst{31-28} = op31_28;
4377 let Inst{24} = 0; // P = 0
4378 let Inst{23} = 1; // U = 1
4379 let Inst{21} = 0; // W = 0
4380 let Inst{22} = 1; // D = 1
4381 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004382 let DecoderMethod = "DecodeCopMemInstruction";
4383 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004384 }
4385}
4386
Johnny Chen670a4562011-04-04 23:39:08 +00004387defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4388defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4389defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4390defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004391
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004392//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004393// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004394//
4395
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004396class MovRCopro<string opc, bit direction, dag oops, dag iops,
4397 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004398 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004399 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004400 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004401 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004402
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004403 bits<4> Rt;
4404 bits<4> cop;
4405 bits<3> opc1;
4406 bits<3> opc2;
4407 bits<4> CRm;
4408 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004409
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004410 let Inst{15-12} = Rt;
4411 let Inst{11-8} = cop;
4412 let Inst{23-21} = opc1;
4413 let Inst{7-5} = opc2;
4414 let Inst{3-0} = CRm;
4415 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004416}
4417
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004418def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004419 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004420 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4421 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004422 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4423 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004424def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004425 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004426 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4427 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004428
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004429def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4430 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4431
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004432class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4433 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004434 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004435 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004436 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004437 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004438 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004439
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004440 bits<4> Rt;
4441 bits<4> cop;
4442 bits<3> opc1;
4443 bits<3> opc2;
4444 bits<4> CRm;
4445 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004446
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004447 let Inst{15-12} = Rt;
4448 let Inst{11-8} = cop;
4449 let Inst{23-21} = opc1;
4450 let Inst{7-5} = opc2;
4451 let Inst{3-0} = CRm;
4452 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004453}
4454
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004455def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004456 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004457 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4458 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004459 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4460 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004461def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004462 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004463 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4464 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004465
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004466def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4467 imm:$CRm, imm:$opc2),
4468 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4469
Jim Grosbachd30970f2011-08-11 22:30:30 +00004470class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004471 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004472 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004473 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004474 let Inst{23-21} = 0b010;
4475 let Inst{20} = direction;
4476
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004477 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004478 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004479 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004480 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004481 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004482
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004483 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004484 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004485 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004486 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004487 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004488}
4489
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004490def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4491 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4492 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004493def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4494
Jim Grosbachd30970f2011-08-11 22:30:30 +00004495class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004496 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004497 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4498 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004499 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004500 let Inst{23-21} = 0b010;
4501 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004502
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004503 bits<4> Rt;
4504 bits<4> Rt2;
4505 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004506 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004507 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004508
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004509 let Inst{15-12} = Rt;
4510 let Inst{19-16} = Rt2;
4511 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004512 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004513 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004514}
4515
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004516def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4517 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4518 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004519def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004520
Johnny Chenb98e1602010-02-12 18:55:33 +00004521//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004522// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004523//
4524
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004525// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004526def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4527 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004528 bits<4> Rd;
4529 let Inst{23-16} = 0b00001111;
4530 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004531 let Inst{7-4} = 0b0000;
4532}
4533
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004534def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4535
4536def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4537 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004538 bits<4> Rd;
4539 let Inst{23-16} = 0b01001111;
4540 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004541 let Inst{7-4} = 0b0000;
4542}
4543
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004544// Move from ARM core register to Special Register
4545//
4546// No need to have both system and application versions, the encodings are the
4547// same and the assembly parser has no way to distinguish between them. The mask
4548// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4549// the mask with the fields to be accessed in the special register.
4550def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004551 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004552 bits<5> mask;
4553 bits<4> Rn;
4554
4555 let Inst{23} = 0;
4556 let Inst{22} = mask{4}; // R bit
4557 let Inst{21-20} = 0b10;
4558 let Inst{19-16} = mask{3-0};
4559 let Inst{15-12} = 0b1111;
4560 let Inst{11-4} = 0b00000000;
4561 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004562}
4563
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004564def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004565 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004566 bits<5> mask;
4567 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004568
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004569 let Inst{23} = 0;
4570 let Inst{22} = mask{4}; // R bit
4571 let Inst{21-20} = 0b10;
4572 let Inst{19-16} = mask{3-0};
4573 let Inst{15-12} = 0b1111;
4574 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004575}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004576
4577//===----------------------------------------------------------------------===//
4578// TLS Instructions
4579//
4580
4581// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004582// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004583// complete with fixup for the aeabi_read_tp function.
4584let isCall = 1,
4585 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4586 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4587 [(set R0, ARMthread_pointer)]>;
4588}
4589
4590//===----------------------------------------------------------------------===//
4591// SJLJ Exception handling intrinsics
4592// eh_sjlj_setjmp() is an instruction sequence to store the return
4593// address and save #0 in R0 for the non-longjmp case.
4594// Since by its nature we may be coming from some other function to get
4595// here, and we're using the stack frame for the containing function to
4596// save/restore registers, we can't keep anything live in regs across
4597// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004598// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004599// except for our own input by listing the relevant registers in Defs. By
4600// doing so, we also cause the prologue/epilogue code to actively preserve
4601// all of the callee-saved resgisters, which is exactly what we want.
4602// A constant value is passed in $val, and we use the location as a scratch.
4603//
4604// These are pseudo-instructions and are lowered to individual MC-insts, so
4605// no encoding information is necessary.
4606let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004607 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004608 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004609 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4610 NoItinerary,
4611 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4612 Requires<[IsARM, HasVFP2]>;
4613}
4614
4615let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004616 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004617 hasSideEffects = 1, isBarrier = 1 in {
4618 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4619 NoItinerary,
4620 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4621 Requires<[IsARM, NoVFP]>;
4622}
4623
4624// FIXME: Non-Darwin version(s)
4625let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4626 Defs = [ R7, LR, SP ] in {
4627def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4628 NoItinerary,
4629 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4630 Requires<[IsARM, IsDarwin]>;
4631}
4632
4633// eh.sjlj.dispatchsetup pseudo-instruction.
4634// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4635// handled when the pseudo is expanded (which happens before any passes
4636// that need the instruction size).
4637let isBarrier = 1, hasSideEffects = 1 in
4638def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004639 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4640 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004641 Requires<[IsDarwin]>;
4642
4643//===----------------------------------------------------------------------===//
4644// Non-Instruction Patterns
4645//
4646
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004647// ARMv4 indirect branch using (MOVr PC, dst)
4648let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4649 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004650 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004651 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4652 Requires<[IsARM, NoV4T]>;
4653
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004654// Large immediate handling.
4655
4656// 32-bit immediate using two piece so_imms or movw + movt.
4657// This is a single pseudo instruction, the benefit is that it can be remat'd
4658// as a single unit instead of having to handle reg inputs.
4659// FIXME: Remove this when we can do generalized remat.
4660let isReMaterializable = 1, isMoveImm = 1 in
4661def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4662 [(set GPR:$dst, (arm_i32imm:$src))]>,
4663 Requires<[IsARM]>;
4664
4665// Pseudo instruction that combines movw + movt + add pc (if PIC).
4666// It also makes it possible to rematerialize the instructions.
4667// FIXME: Remove this when we can do generalized remat and when machine licm
4668// can properly the instructions.
4669let isReMaterializable = 1 in {
4670def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4671 IIC_iMOVix2addpc,
4672 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4673 Requires<[IsARM, UseMovt]>;
4674
4675def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4676 IIC_iMOVix2,
4677 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4678 Requires<[IsARM, UseMovt]>;
4679
4680let AddedComplexity = 10 in
4681def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4682 IIC_iMOVix2ld,
4683 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4684 Requires<[IsARM, UseMovt]>;
4685} // isReMaterializable
4686
4687// ConstantPool, GlobalAddress, and JumpTable
4688def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4689 Requires<[IsARM, DontUseMovt]>;
4690def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4691def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4692 Requires<[IsARM, UseMovt]>;
4693def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4694 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4695
4696// TODO: add,sub,and, 3-instr forms?
4697
4698// Tail calls
4699def : ARMPat<(ARMtcret tcGPR:$dst),
4700 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4701
4702def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4703 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4704
4705def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4706 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4707
4708def : ARMPat<(ARMtcret tcGPR:$dst),
4709 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4710
4711def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4712 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4713
4714def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4715 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4716
4717// Direct calls
4718def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4719 Requires<[IsARM, IsNotDarwin]>;
4720def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4721 Requires<[IsARM, IsDarwin]>;
4722
4723// zextload i1 -> zextload i8
4724def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4725def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4726
4727// extload -> zextload
4728def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4729def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4730def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4731def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4732
4733def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4734
4735def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4736def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4737
4738// smul* and smla*
4739def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4740 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4741 (SMULBB GPR:$a, GPR:$b)>;
4742def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4743 (SMULBB GPR:$a, GPR:$b)>;
4744def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4745 (sra GPR:$b, (i32 16))),
4746 (SMULBT GPR:$a, GPR:$b)>;
4747def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4748 (SMULBT GPR:$a, GPR:$b)>;
4749def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4750 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4751 (SMULTB GPR:$a, GPR:$b)>;
4752def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4753 (SMULTB GPR:$a, GPR:$b)>;
4754def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4755 (i32 16)),
4756 (SMULWB GPR:$a, GPR:$b)>;
4757def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4758 (SMULWB GPR:$a, GPR:$b)>;
4759
4760def : ARMV5TEPat<(add GPR:$acc,
4761 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4762 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4763 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4764def : ARMV5TEPat<(add GPR:$acc,
4765 (mul sext_16_node:$a, sext_16_node:$b)),
4766 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4767def : ARMV5TEPat<(add GPR:$acc,
4768 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4769 (sra GPR:$b, (i32 16)))),
4770 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4771def : ARMV5TEPat<(add GPR:$acc,
4772 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4773 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4774def : ARMV5TEPat<(add GPR:$acc,
4775 (mul (sra GPR:$a, (i32 16)),
4776 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4777 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4778def : ARMV5TEPat<(add GPR:$acc,
4779 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4780 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4781def : ARMV5TEPat<(add GPR:$acc,
4782 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4783 (i32 16))),
4784 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4785def : ARMV5TEPat<(add GPR:$acc,
4786 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4787 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4788
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004789
4790// Pre-v7 uses MCR for synchronization barriers.
4791def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4792 Requires<[IsARM, HasV6]>;
4793
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004794// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004795let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004796def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4797def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004798def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004799def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4800 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4801def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4802 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4803}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004804
4805def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4806def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004807
Owen Anderson33e57512011-08-10 00:03:03 +00004808def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4809 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4810def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4811 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004812
Eli Friedman069e2ed2011-08-26 02:59:24 +00004813// Atomic load/store patterns
4814def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4815 (LDRBrs ldst_so_reg:$src)>;
4816def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4817 (LDRBi12 addrmode_imm12:$src)>;
4818def : ARMPat<(atomic_load_16 addrmode3:$src),
4819 (LDRH addrmode3:$src)>;
4820def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4821 (LDRrs ldst_so_reg:$src)>;
4822def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4823 (LDRi12 addrmode_imm12:$src)>;
4824def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4825 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4826def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4827 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4828def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4829 (STRH GPR:$val, addrmode3:$ptr)>;
4830def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4831 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4832def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4833 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4834
4835
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004836//===----------------------------------------------------------------------===//
4837// Thumb Support
4838//
4839
4840include "ARMInstrThumb.td"
4841
4842//===----------------------------------------------------------------------===//
4843// Thumb2 Support
4844//
4845
4846include "ARMInstrThumb2.td"
4847
4848//===----------------------------------------------------------------------===//
4849// Floating Point Support
4850//
4851
4852include "ARMInstrVFP.td"
4853
4854//===----------------------------------------------------------------------===//
4855// Advanced SIMD (NEON) Support
4856//
4857
4858include "ARMInstrNEON.td"
4859
Jim Grosbachc83d5042011-07-14 19:47:47 +00004860//===----------------------------------------------------------------------===//
4861// Assembler aliases
4862//
4863
4864// Memory barriers
4865def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4866def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4867def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4868
4869// System instructions
4870def : MnemonicAlias<"swi", "svc">;
4871
4872// Load / Store Multiple
4873def : MnemonicAlias<"ldmfd", "ldm">;
4874def : MnemonicAlias<"ldmia", "ldm">;
4875def : MnemonicAlias<"stmfd", "stmdb">;
4876def : MnemonicAlias<"stmia", "stm">;
4877def : MnemonicAlias<"stmea", "stm">;
4878
Jim Grosbachf6c05252011-07-21 17:23:04 +00004879// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4880// shift amount is zero (i.e., unspecified).
4881def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004882 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4883 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004884def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004885 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4886 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004887
4888// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004889def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4890def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004891
Jim Grosbachaddec772011-07-27 22:34:17 +00004892// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004893def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004894 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004895def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004896 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004897
4898
4899// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004900def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004901 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004902def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004903 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004904def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004905 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004906def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004907 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004908def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004909 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004910def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004911 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004912
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004913def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004914 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004915def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004916 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004917def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004918 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004919def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004920 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004921def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004922 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004923def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004924 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004925
4926
4927// RFE aliases
4928def : MnemonicAlias<"rfefa", "rfeda">;
4929def : MnemonicAlias<"rfeea", "rfedb">;
4930def : MnemonicAlias<"rfefd", "rfeia">;
4931def : MnemonicAlias<"rfeed", "rfeib">;
4932def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004933
4934// SRS aliases
4935def : MnemonicAlias<"srsfa", "srsda">;
4936def : MnemonicAlias<"srsea", "srsdb">;
4937def : MnemonicAlias<"srsfd", "srsia">;
4938def : MnemonicAlias<"srsed", "srsib">;
4939def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004940
4941// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4942// Note that the write-back output register is a dummy operand for MC (it's
4943// only meaningful for codegen), so we just pass zero here.
4944// FIXME: tblgen not cooperating with argument conversions.
4945//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4946// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4947//def : InstAlias<"ldrht${p} $Rt, $addr",
4948// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4949//def : InstAlias<"ldrsht${p} $Rt, $addr",
4950// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;