blob: d20e944ddf5b3fb8465797c6d45c090ef4db8cee [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000319}
Evan Chenga8e29892007-01-19 07:51:42 +0000320
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000322def uncondbrtarget : Operand<OtherVT> {
323 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000325}
326
Jason W Kim685c3502011-02-04 19:47:15 +0000327// Branch target for ARM. Handles conditional/unconditional
328def br_target : Operand<OtherVT> {
329 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000331}
332
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000333// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000335def bltarget : Operand<i32> {
336 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000337 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000338 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000339}
340
Jason W Kim685c3502011-02-04 19:47:15 +0000341// Call target for ARM. Handles conditional/unconditional
342// FIXME: rename bl_target to t2_bltarget?
343def bl_target : Operand<i32> {
344 // Encoded the same as branch targets.
345 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Owen Andersonfd9085d2011-08-10 17:38:05 +0000347 let DecoderMethod = "DecodeBLTargetOperand";
Jason W Kim685c3502011-02-04 19:47:15 +0000348}
349
350
Evan Chenga8e29892007-01-19 07:51:42 +0000351// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000352def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000353def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000355 let ParserMatchClass = RegListAsmOperand;
356 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000358}
359
Jim Grosbach1610a702011-07-25 20:06:30 +0000360def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000361def dpr_reglist : Operand<i32> {
362 let EncoderMethod = "getRegisterListOpValue";
363 let ParserMatchClass = DPRRegListAsmOperand;
364 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000366}
367
Jim Grosbach1610a702011-07-25 20:06:30 +0000368def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000369def spr_reglist : Operand<i32> {
370 let EncoderMethod = "getRegisterListOpValue";
371 let ParserMatchClass = SPRRegListAsmOperand;
372 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000373 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000394}
395
Jim Grosbachb35ad412010-10-13 19:56:10 +0000396// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000397def rot_imm_XFORM: SDNodeXForm<imm, [{
398 switch (N->getZExtValue()){
399 default: assert(0);
400 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
401 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
402 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
403 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
404 }
405}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000406def RotImmAsmOperand : AsmOperandClass {
407 let Name = "RotImm";
408 let ParserMethod = "parseRotImm";
409}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000410def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
411 int32_t v = N->getZExtValue();
412 return v == 8 || v == 16 || v == 24; }],
413 rot_imm_XFORM> {
414 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000415 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000416}
417
Bob Wilson22f5dc72010-08-16 18:27:34 +0000418// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000419// (asr or lsl). The 6-bit immediate encodes as:
420// {5} 0 ==> lsl
421// 1 asr
422// {4-0} imm5 shift amount.
423// asr #32 encoded as imm5 == 0.
424def ShifterImmAsmOperand : AsmOperandClass {
425 let Name = "ShifterImm";
426 let ParserMethod = "parseShifterImm";
427}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428def shift_imm : Operand<i32> {
429 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000431}
432
Owen Anderson92a20222011-07-21 18:54:16 +0000433// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000434def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000435def so_reg_reg : Operand<i32>, // reg reg imm
436 ComplexPattern<i32, 3, "SelectRegShifterOperand",
437 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000438 let EncoderMethod = "getSORegRegOpValue";
439 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000440 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000441 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000442 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000443}
Owen Anderson92a20222011-07-21 18:54:16 +0000444
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000447 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegImmOpValue";
450 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000452 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000453 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000454}
455
456// FIXME: Does this need to be distinct from so_reg?
457def shift_so_reg_reg : Operand<i32>, // reg reg imm
458 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
459 [shl,srl,sra,rotr]> {
460 let EncoderMethod = "getSORegRegOpValue";
461 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000464}
465
Jim Grosbache8606dc2011-07-13 17:50:29 +0000466// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000467def shift_so_reg_imm : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000469 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegImmOpValue";
471 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000473 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000474}
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Owen Anderson152d4a42011-07-21 23:38:37 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000478// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000479def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000480def so_imm : Operand<i32>, ImmLeaf<i32, [{
481 return ARM_AM::getSOImmVal(Imm) != -1;
482 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000484 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000485 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000486}
487
Evan Chengc70d1842007-03-20 08:11:30 +0000488// Break so_imm's up into two pieces. This handles immediates with up to 16
489// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
490// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000491def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000492 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000493}]>;
494
495/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
496///
497def arm_i32imm : PatLeaf<(imm), [{
498 if (Subtarget->hasV6T2Ops())
499 return true;
500 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
501}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000502
Jim Grosbachb2756af2011-08-01 21:55:12 +0000503/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000504def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
505def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 8;
507}]> {
508 let ParserMatchClass = Imm0_7AsmOperand;
509}
510
Jim Grosbachb2756af2011-08-01 21:55:12 +0000511/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000512def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
513def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
514 return Imm >= 0 && Imm < 16;
515}]> {
516 let ParserMatchClass = Imm0_15AsmOperand;
517}
518
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000519/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000520def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000521def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
522 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000523}]> {
524 let ParserMatchClass = Imm0_31AsmOperand;
525}
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Jim Grosbach02c84602011-08-01 22:02:20 +0000527/// imm0_255 predicate - Immediate in the range [0,255].
528def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
529def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
530 let ParserMatchClass = Imm0_255AsmOperand;
531}
532
Jim Grosbachffa32252011-07-19 19:13:28 +0000533// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
534// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000535//
Jim Grosbachffa32252011-07-19 19:13:28 +0000536// FIXME: This really needs a Thumb version separate from the ARM version.
537// While the range is the same, and can thus use the same match class,
538// the encoding is different so it should have a different encoder method.
539def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
540def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000541 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000542 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000543}
544
Jim Grosbached838482011-07-26 16:24:27 +0000545/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
546def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
547def imm24b : Operand<i32>, ImmLeaf<i32, [{
548 return Imm >= 0 && Imm <= 0xffffff;
549}]> {
550 let ParserMatchClass = Imm24bitAsmOperand;
551}
552
553
Evan Chenga9688c42010-12-11 04:11:38 +0000554/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
555/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000556def BitfieldAsmOperand : AsmOperandClass {
557 let Name = "Bitfield";
558 let ParserMethod = "parseBitfield";
559}
Evan Chenga9688c42010-12-11 04:11:38 +0000560def bf_inv_mask_imm : Operand<i32>,
561 PatLeaf<(imm), [{
562 return ARM::isBitFieldInvertedMask(N->getZExtValue());
563}] > {
564 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
565 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000566 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000568}
569
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000570/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000571def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
572 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000573}]>;
574
575/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000576def width_imm : Operand<i32>, ImmLeaf<i32, [{
577 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000578}] > {
579 let EncoderMethod = "getMsbOpValue";
580}
581
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000582def imm1_32_XFORM: SDNodeXForm<imm, [{
583 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
584}]>;
585def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000586def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
587 uint64_t Imm = N->getZExtValue();
588 return Imm > 0 && Imm <= 32;
589 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000590 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000591 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000592 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000593}
594
Jim Grosbachf4943352011-07-25 23:09:14 +0000595def imm1_16_XFORM: SDNodeXForm<imm, [{
596 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
597}]>;
598def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
599def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
600 imm1_16_XFORM> {
601 let PrintMethod = "printImmPlusOneOperand";
602 let ParserMatchClass = Imm1_16AsmOperand;
603}
604
Evan Chenga8e29892007-01-19 07:51:42 +0000605// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000606// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000607//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000608def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000609def addrmode_imm12 : Operand<i32>,
610 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000611 // 12-bit immediate operand. Note that instructions using this encode
612 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
613 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000614
Chris Lattner2ac19022010-11-15 05:19:05 +0000615 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000616 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000617 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000618 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000619 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000620}
Jim Grosbach3e556122010-10-26 22:37:02 +0000621// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000622//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000623def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000624def ldst_so_reg : Operand<i32>,
625 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000626 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000627 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000628 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000629 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000630 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000631 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000632}
633
Jim Grosbach7ce05792011-08-03 23:50:40 +0000634// postidx_imm8 := +/- [0,255]
635//
636// 9 bit value:
637// {8} 1 is imm8 is non-negative. 0 otherwise.
638// {7-0} [0,255] imm8 value.
639def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
640def postidx_imm8 : Operand<i32> {
641 let PrintMethod = "printPostIdxImm8Operand";
642 let ParserMatchClass = PostIdxImm8AsmOperand;
643 let MIOperandInfo = (ops i32imm);
644}
645
Owen Anderson154c41d2011-08-04 18:24:14 +0000646// postidx_imm8s4 := +/- [0,1020]
647//
648// 9 bit value:
649// {8} 1 is imm8 is non-negative. 0 otherwise.
650// {7-0} [0,255] imm8 value, scaled by 4.
651def postidx_imm8s4 : Operand<i32> {
652 let PrintMethod = "printPostIdxImm8s4Operand";
653 let MIOperandInfo = (ops i32imm);
654}
655
656
Jim Grosbach7ce05792011-08-03 23:50:40 +0000657// postidx_reg := +/- reg
658//
659def PostIdxRegAsmOperand : AsmOperandClass {
660 let Name = "PostIdxReg";
661 let ParserMethod = "parsePostIdxReg";
662}
663def postidx_reg : Operand<i32> {
664 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000665 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000666 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000667 let ParserMatchClass = PostIdxRegAsmOperand;
668 let MIOperandInfo = (ops GPR, i32imm);
669}
670
671
Jim Grosbach3e556122010-10-26 22:37:02 +0000672// addrmode2 := reg +/- imm12
673// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000674//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000675// FIXME: addrmode2 should be refactored the rest of the way to always
676// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
677def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000678def addrmode2 : Operand<i32>,
679 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000680 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000681 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000682 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000683 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
684}
685
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000686def PostIdxRegShiftedAsmOperand : AsmOperandClass {
687 let Name = "PostIdxRegShifted";
688 let ParserMethod = "parsePostIdxReg";
689}
Owen Anderson793e7962011-07-26 20:54:26 +0000690def am2offset_reg : Operand<i32>,
691 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000692 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000693 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000694 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000695 // When using this for assembly, it's always as a post-index offset.
696 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000697 let MIOperandInfo = (ops GPR, i32imm);
698}
699
Jim Grosbach039c2e12011-08-04 23:01:30 +0000700// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
701// the GPR is purely vestigal at this point.
702def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000703def am2offset_imm : Operand<i32>,
704 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
705 [], [SDNPWantRoot]> {
706 let EncoderMethod = "getAddrMode2OffsetOpValue";
707 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000708 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000709 let MIOperandInfo = (ops GPR, i32imm);
710}
711
712
Evan Chenga8e29892007-01-19 07:51:42 +0000713// addrmode3 := reg +/- reg
714// addrmode3 := reg +/- imm8
715//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000716// FIXME: split into imm vs. reg versions.
717def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000718def addrmode3 : Operand<i32>,
719 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000720 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000721 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000722 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000723 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
724}
725
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000726// FIXME: split into imm vs. reg versions.
727// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000728def AM3OffsetAsmOperand : AsmOperandClass {
729 let Name = "AM3Offset";
730 let ParserMethod = "parseAM3Offset";
731}
Evan Chenga8e29892007-01-19 07:51:42 +0000732def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000733 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
734 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000735 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000736 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000737 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000738 let MIOperandInfo = (ops GPR, i32imm);
739}
740
Jim Grosbache6913602010-11-03 01:01:43 +0000741// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000742//
Jim Grosbache6913602010-11-03 01:01:43 +0000743def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000744 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000745 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000746}
747
748// addrmode5 := reg +/- imm8*4
749//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000750def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000751def addrmode5 : Operand<i32>,
752 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
753 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000754 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000755 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000756 let ParserMatchClass = AddrMode5AsmOperand;
757 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000758}
759
Bob Wilsond3a07652011-02-07 17:43:09 +0000760// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000761//
762def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000763 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000764 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000765 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000766 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000767 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000768}
769
Bob Wilsonda525062011-02-25 06:42:42 +0000770def am6offset : Operand<i32>,
771 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
772 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000773 let PrintMethod = "printAddrMode6OffsetOperand";
774 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000775 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000776 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000777}
778
Mon P Wang183c6272011-05-09 17:47:27 +0000779// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
780// (single element from one lane) for size 32.
781def addrmode6oneL32 : Operand<i32>,
782 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
783 let PrintMethod = "printAddrMode6Operand";
784 let MIOperandInfo = (ops GPR:$addr, i32imm);
785 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
786}
787
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000788// Special version of addrmode6 to handle alignment encoding for VLD-dup
789// instructions, specifically VLD4-dup.
790def addrmode6dup : Operand<i32>,
791 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
792 let PrintMethod = "printAddrMode6Operand";
793 let MIOperandInfo = (ops GPR:$addr, i32imm);
794 let EncoderMethod = "getAddrMode6DupAddressOpValue";
795}
796
Evan Chenga8e29892007-01-19 07:51:42 +0000797// addrmodepc := pc + reg
798//
799def addrmodepc : Operand<i32>,
800 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
801 let PrintMethod = "printAddrModePCOperand";
802 let MIOperandInfo = (ops GPR, i32imm);
803}
804
Jim Grosbache39389a2011-08-02 18:07:32 +0000805// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000806//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000807def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000808def addr_offset_none : Operand<i32>,
809 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000810 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000811 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000812 let ParserMatchClass = MemNoOffsetAsmOperand;
813 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000814}
815
Bob Wilson4f38b382009-08-21 21:58:55 +0000816def nohash_imm : Operand<i32> {
817 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000818}
819
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000820def CoprocNumAsmOperand : AsmOperandClass {
821 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000822 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000823}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000824def p_imm : Operand<i32> {
825 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000826 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000828}
829
Jim Grosbach1610a702011-07-25 20:06:30 +0000830def CoprocRegAsmOperand : AsmOperandClass {
831 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000832 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000833}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000834def c_imm : Operand<i32> {
835 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000836 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000837}
838
Evan Chenga8e29892007-01-19 07:51:42 +0000839//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000840
Evan Cheng37f25d92008-08-28 23:39:26 +0000841include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000842
843//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000844// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000845//
846
Evan Cheng3924f782008-08-29 07:36:24 +0000847/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000848/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000849multiclass AsI1_bin_irs<bits<4> opcod, string opc,
850 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000851 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000852 // The register-immediate version is re-materializable. This is useful
853 // in particular for taking the address of a local.
854 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000855 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
856 iii, opc, "\t$Rd, $Rn, $imm",
857 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
858 bits<4> Rd;
859 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000860 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000861 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000862 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000863 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000864 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000865 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000866 }
Jim Grosbach62547262010-10-11 18:51:51 +0000867 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
868 iir, opc, "\t$Rd, $Rn, $Rm",
869 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000870 bits<4> Rd;
871 bits<4> Rn;
872 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000873 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000874 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000875 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000876 let Inst{15-12} = Rd;
877 let Inst{11-4} = 0b00000000;
878 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000879 }
Owen Anderson92a20222011-07-21 18:54:16 +0000880
881 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000882 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000883 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000884 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000885 bits<4> Rd;
886 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000887 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000888 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000889 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000890 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000891 let Inst{11-5} = shift{11-5};
892 let Inst{4} = 0;
893 let Inst{3-0} = shift{3-0};
894 }
895
896 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000897 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000898 iis, opc, "\t$Rd, $Rn, $shift",
899 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
900 bits<4> Rd;
901 bits<4> Rn;
902 bits<12> shift;
903 let Inst{25} = 0;
904 let Inst{19-16} = Rn;
905 let Inst{15-12} = Rd;
906 let Inst{11-8} = shift{11-8};
907 let Inst{7} = 0;
908 let Inst{6-5} = shift{6-5};
909 let Inst{4} = 1;
910 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000911 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000912
913 // Assembly aliases for optional destination operand when it's the same
914 // as the source operand.
915 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
916 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
917 so_imm:$imm, pred:$p,
918 cc_out:$s)>,
919 Requires<[IsARM]>;
920 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
921 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
922 GPR:$Rm, pred:$p,
923 cc_out:$s)>,
924 Requires<[IsARM]>;
925 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000926 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
927 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000928 cc_out:$s)>,
929 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000930 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
931 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
932 so_reg_reg:$shift, pred:$p,
933 cc_out:$s)>,
934 Requires<[IsARM]>;
935
Evan Chenga8e29892007-01-19 07:51:42 +0000936}
937
Evan Cheng1e249e32009-06-25 20:59:23 +0000938/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000939/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000940let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000941multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
942 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
943 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000944 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
945 iii, opc, "\t$Rd, $Rn, $imm",
946 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
947 bits<4> Rd;
948 bits<4> Rn;
949 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000950 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000951 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000952 let Inst{19-16} = Rn;
953 let Inst{15-12} = Rd;
954 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000955 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000956 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
957 iir, opc, "\t$Rd, $Rn, $Rm",
958 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
959 bits<4> Rd;
960 bits<4> Rn;
961 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000962 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000963 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000964 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000965 let Inst{19-16} = Rn;
966 let Inst{15-12} = Rd;
967 let Inst{11-4} = 0b00000000;
968 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000969 }
Owen Anderson92a20222011-07-21 18:54:16 +0000970 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000971 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000972 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000973 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000974 bits<4> Rd;
975 bits<4> Rn;
976 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000977 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000978 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000979 let Inst{19-16} = Rn;
980 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000981 let Inst{11-5} = shift{11-5};
982 let Inst{4} = 0;
983 let Inst{3-0} = shift{3-0};
984 }
985
986 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000987 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000988 iis, opc, "\t$Rd, $Rn, $shift",
989 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
990 bits<4> Rd;
991 bits<4> Rn;
992 bits<12> shift;
993 let Inst{25} = 0;
994 let Inst{20} = 1;
995 let Inst{19-16} = Rn;
996 let Inst{15-12} = Rd;
997 let Inst{11-8} = shift{11-8};
998 let Inst{7} = 0;
999 let Inst{6-5} = shift{6-5};
1000 let Inst{4} = 1;
1001 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001002 }
Evan Cheng071a2792007-09-11 19:55:27 +00001003}
Evan Chengc85e8322007-07-05 07:13:32 +00001004}
1005
1006/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001007/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001008/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001009let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001010multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1011 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1012 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001013 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1014 opc, "\t$Rn, $imm",
1015 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001016 bits<4> Rn;
1017 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001018 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001019 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001020 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001021 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001022 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001023 }
1024 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1025 opc, "\t$Rn, $Rm",
1026 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001027 bits<4> Rn;
1028 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001029 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001030 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001031 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001032 let Inst{19-16} = Rn;
1033 let Inst{15-12} = 0b0000;
1034 let Inst{11-4} = 0b00000000;
1035 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001036 }
Owen Anderson92a20222011-07-21 18:54:16 +00001037 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001038 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001039 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001040 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001041 bits<4> Rn;
1042 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001043 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001044 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001045 let Inst{19-16} = Rn;
1046 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001047 let Inst{11-5} = shift{11-5};
1048 let Inst{4} = 0;
1049 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001050 }
Owen Anderson92a20222011-07-21 18:54:16 +00001051 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001052 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001053 opc, "\t$Rn, $shift",
1054 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1055 bits<4> Rn;
1056 bits<12> shift;
1057 let Inst{25} = 0;
1058 let Inst{20} = 1;
1059 let Inst{19-16} = Rn;
1060 let Inst{15-12} = 0b0000;
1061 let Inst{11-8} = shift{11-8};
1062 let Inst{7} = 0;
1063 let Inst{6-5} = shift{6-5};
1064 let Inst{4} = 1;
1065 let Inst{3-0} = shift{3-0};
1066 }
1067
Evan Cheng071a2792007-09-11 19:55:27 +00001068}
Evan Chenga8e29892007-01-19 07:51:42 +00001069}
1070
Evan Cheng576a3962010-09-25 00:49:35 +00001071/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001072/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001073/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001074class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001075 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001076 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001077 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001078 Requires<[IsARM, HasV6]> {
1079 bits<4> Rd;
1080 bits<4> Rm;
1081 bits<2> rot;
1082 let Inst{19-16} = 0b1111;
1083 let Inst{15-12} = Rd;
1084 let Inst{11-10} = rot;
1085 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001086}
1087
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001088class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001089 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001090 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1091 Requires<[IsARM, HasV6]> {
1092 bits<2> rot;
1093 let Inst{19-16} = 0b1111;
1094 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001095}
1096
Evan Cheng576a3962010-09-25 00:49:35 +00001097/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001098/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001099class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001100 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001101 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001102 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1103 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001104 Requires<[IsARM, HasV6]> {
1105 bits<4> Rd;
1106 bits<4> Rm;
1107 bits<4> Rn;
1108 bits<2> rot;
1109 let Inst{19-16} = Rn;
1110 let Inst{15-12} = Rd;
1111 let Inst{11-10} = rot;
1112 let Inst{9-4} = 0b000111;
1113 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001114}
1115
Jim Grosbach70327412011-07-27 17:48:13 +00001116class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001117 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001118 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1119 Requires<[IsARM, HasV6]> {
1120 bits<4> Rn;
1121 bits<2> rot;
1122 let Inst{19-16} = Rn;
1123 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001124}
1125
Evan Cheng62674222009-06-25 23:34:10 +00001126/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001127multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001128 string baseOpc, bit Commutable = 0> {
1129 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001130 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1131 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1132 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001133 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001134 bits<4> Rd;
1135 bits<4> Rn;
1136 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001137 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001138 let Inst{15-12} = Rd;
1139 let Inst{19-16} = Rn;
1140 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001141 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001142 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1143 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1144 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001145 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001146 bits<4> Rd;
1147 bits<4> Rn;
1148 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001149 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001150 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001151 let isCommutable = Commutable;
1152 let Inst{3-0} = Rm;
1153 let Inst{15-12} = Rd;
1154 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001155 }
Owen Anderson92a20222011-07-21 18:54:16 +00001156 def rsi : AsI1<opcod, (outs GPR:$Rd),
1157 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001158 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001159 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001160 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001161 bits<4> Rd;
1162 bits<4> Rn;
1163 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001164 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001165 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001166 let Inst{15-12} = Rd;
1167 let Inst{11-5} = shift{11-5};
1168 let Inst{4} = 0;
1169 let Inst{3-0} = shift{3-0};
1170 }
1171 def rsr : AsI1<opcod, (outs GPR:$Rd),
1172 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001173 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001174 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1175 Requires<[IsARM]> {
1176 bits<4> Rd;
1177 bits<4> Rn;
1178 bits<12> shift;
1179 let Inst{25} = 0;
1180 let Inst{19-16} = Rn;
1181 let Inst{15-12} = Rd;
1182 let Inst{11-8} = shift{11-8};
1183 let Inst{7} = 0;
1184 let Inst{6-5} = shift{6-5};
1185 let Inst{4} = 1;
1186 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001187 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001188 }
1189 // Assembly aliases for optional destination operand when it's the same
1190 // as the source operand.
1191 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1192 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1193 so_imm:$imm, pred:$p,
1194 cc_out:$s)>,
1195 Requires<[IsARM]>;
1196 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1197 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1198 GPR:$Rm, pred:$p,
1199 cc_out:$s)>,
1200 Requires<[IsARM]>;
1201 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001202 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1203 so_reg_imm:$shift, pred:$p,
1204 cc_out:$s)>,
1205 Requires<[IsARM]>;
1206 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1207 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1208 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001209 cc_out:$s)>,
1210 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001211}
1212
Jim Grosbache5165492009-11-09 00:11:35 +00001213// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001214// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1215let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001216multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001217 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001218 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001219 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001220 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001221 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001222 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1223 let isCommutable = Commutable;
1224 }
Owen Anderson92a20222011-07-21 18:54:16 +00001225 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001226 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001227 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1228 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1229 4, IIC_iALUsr,
1230 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001231}
Evan Chengc85e8322007-07-05 07:13:32 +00001232}
1233
Jim Grosbach3e556122010-10-26 22:37:02 +00001234let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001235multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001236 InstrItinClass iir, PatFrag opnode> {
1237 // Note: We use the complex addrmode_imm12 rather than just an input
1238 // GPR and a constrained immediate so that we can use this to match
1239 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001240 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001241 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1242 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001243 bits<4> Rt;
1244 bits<17> addr;
1245 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1246 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001247 let Inst{15-12} = Rt;
1248 let Inst{11-0} = addr{11-0}; // imm12
1249 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001250 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001251 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1252 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001253 bits<4> Rt;
1254 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001255 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001256 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1257 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001258 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001259 let Inst{11-0} = shift{11-0};
1260 }
1261}
1262}
1263
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001264let canFoldAsLoad = 1, isReMaterializable = 1 in {
1265multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1266 InstrItinClass iir, PatFrag opnode> {
1267 // Note: We use the complex addrmode_imm12 rather than just an input
1268 // GPR and a constrained immediate so that we can use this to match
1269 // frame index references and avoid matching constant pool references.
1270 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1271 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1272 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1273 bits<4> Rt;
1274 bits<17> addr;
1275 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1276 let Inst{19-16} = addr{16-13}; // Rn
1277 let Inst{15-12} = Rt;
1278 let Inst{11-0} = addr{11-0}; // imm12
1279 }
1280 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1281 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1282 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1283 bits<4> Rt;
1284 bits<17> shift;
1285 let shift{4} = 0; // Inst{4} = 0
1286 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1287 let Inst{19-16} = shift{16-13}; // Rn
1288 let Inst{15-12} = Rt;
1289 let Inst{11-0} = shift{11-0};
1290 }
1291}
1292}
1293
1294
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001295multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001296 InstrItinClass iir, PatFrag opnode> {
1297 // Note: We use the complex addrmode_imm12 rather than just an input
1298 // GPR and a constrained immediate so that we can use this to match
1299 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001300 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001301 (ins GPR:$Rt, addrmode_imm12:$addr),
1302 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1303 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1304 bits<4> Rt;
1305 bits<17> addr;
1306 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1307 let Inst{19-16} = addr{16-13}; // Rn
1308 let Inst{15-12} = Rt;
1309 let Inst{11-0} = addr{11-0}; // imm12
1310 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001311 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001312 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1313 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1314 bits<4> Rt;
1315 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001316 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001317 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1318 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001319 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001320 let Inst{11-0} = shift{11-0};
1321 }
1322}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001323
1324multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1325 InstrItinClass iir, PatFrag opnode> {
1326 // Note: We use the complex addrmode_imm12 rather than just an input
1327 // GPR and a constrained immediate so that we can use this to match
1328 // frame index references and avoid matching constant pool references.
1329 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1330 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1331 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1332 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1333 bits<4> Rt;
1334 bits<17> addr;
1335 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1336 let Inst{19-16} = addr{16-13}; // Rn
1337 let Inst{15-12} = Rt;
1338 let Inst{11-0} = addr{11-0}; // imm12
1339 }
1340 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1341 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1342 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1343 bits<4> Rt;
1344 bits<17> shift;
1345 let shift{4} = 0; // Inst{4} = 0
1346 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1347 let Inst{19-16} = shift{16-13}; // Rn
1348 let Inst{15-12} = Rt;
1349 let Inst{11-0} = shift{11-0};
1350 }
1351}
1352
1353
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001354//===----------------------------------------------------------------------===//
1355// Instructions
1356//===----------------------------------------------------------------------===//
1357
Evan Chenga8e29892007-01-19 07:51:42 +00001358//===----------------------------------------------------------------------===//
1359// Miscellaneous Instructions.
1360//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001361
Evan Chenga8e29892007-01-19 07:51:42 +00001362/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1363/// the function. The first operand is the ID# for this instruction, the second
1364/// is the index into the MachineConstantPool that this is, the third is the
1365/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001366let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001367def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001368PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001369 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001370
Jim Grosbach4642ad32010-02-22 23:10:38 +00001371// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1372// from removing one half of the matched pairs. That breaks PEI, which assumes
1373// these will always be in pairs, and asserts if it finds otherwise. Better way?
1374let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001375def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001376PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001377 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001378
Jim Grosbach64171712010-02-16 21:07:46 +00001379def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001380PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001381 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001382}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001383
Jim Grosbachd30970f2011-08-11 22:30:30 +00001384def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001385 Requires<[IsARM, HasV6T2]> {
1386 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001387 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001388 let Inst{7-0} = 0b00000000;
1389}
1390
Jim Grosbachd30970f2011-08-11 22:30:30 +00001391def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001392 Requires<[IsARM, HasV6T2]> {
1393 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001394 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001395 let Inst{7-0} = 0b00000001;
1396}
1397
Jim Grosbachd30970f2011-08-11 22:30:30 +00001398def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001399 Requires<[IsARM, HasV6T2]> {
1400 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001401 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001402 let Inst{7-0} = 0b00000010;
1403}
1404
Jim Grosbachd30970f2011-08-11 22:30:30 +00001405def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001406 Requires<[IsARM, HasV6T2]> {
1407 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001408 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001409 let Inst{7-0} = 0b00000011;
1410}
1411
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001412def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1413 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001414 bits<4> Rd;
1415 bits<4> Rn;
1416 bits<4> Rm;
1417 let Inst{3-0} = Rm;
1418 let Inst{15-12} = Rd;
1419 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001420 let Inst{27-20} = 0b01101000;
1421 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001422 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001423}
1424
Johnny Chenf4d81052010-02-12 22:53:19 +00001425def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001426 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001427 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001428 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001429 let Inst{7-0} = 0b00000100;
1430}
1431
Johnny Chenc6f7b272010-02-11 18:12:29 +00001432// The i32imm operand $val can be used by a debugger to store more information
1433// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001434def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1435 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001436 bits<16> val;
1437 let Inst{3-0} = val{3-0};
1438 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001439 let Inst{27-20} = 0b00010010;
1440 let Inst{7-4} = 0b0111;
1441}
1442
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001443// Change Processor State
1444// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001445class CPS<dag iops, string asm_ops>
1446 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001447 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001448 bits<2> imod;
1449 bits<3> iflags;
1450 bits<5> mode;
1451 bit M;
1452
Johnny Chenb98e1602010-02-12 18:55:33 +00001453 let Inst{31-28} = 0b1111;
1454 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001455 let Inst{19-18} = imod;
1456 let Inst{17} = M; // Enabled if mode is set;
1457 let Inst{16} = 0;
1458 let Inst{8-6} = iflags;
1459 let Inst{5} = 0;
1460 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001461}
1462
Owen Anderson35008c22011-08-09 23:05:39 +00001463let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001464let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001465 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001466 "$imod\t$iflags, $mode">;
1467let mode = 0, M = 0 in
1468 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1469
1470let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001471 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001472}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001473
Johnny Chenb92a23f2010-02-21 04:42:01 +00001474// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001475multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001476
Evan Chengdfed19f2010-11-03 06:34:55 +00001477 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001478 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001479 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001480 bits<4> Rt;
1481 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001482 let Inst{31-26} = 0b111101;
1483 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001484 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001485 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001486 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001487 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001488 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001489 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001490 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001491 }
1492
Evan Chengdfed19f2010-11-03 06:34:55 +00001493 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001494 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001495 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001496 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001497 let Inst{31-26} = 0b111101;
1498 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001499 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001500 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001501 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001502 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001503 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001504 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001505 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001506 }
1507}
1508
Evan Cheng416941d2010-11-04 05:19:35 +00001509defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1510defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1511defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001512
Jim Grosbach53a89d62011-07-22 17:46:13 +00001513def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001514 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001515 bits<1> end;
1516 let Inst{31-10} = 0b1111000100000001000000;
1517 let Inst{9} = end;
1518 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001519}
1520
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001521def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1522 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001523 bits<4> opt;
1524 let Inst{27-4} = 0b001100100000111100001111;
1525 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001526}
1527
Johnny Chenba6e0332010-02-11 17:14:31 +00001528// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001529let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001530def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001531 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001532 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001533 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001534}
1535
Evan Cheng12c3a532008-11-06 17:48:05 +00001536// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001537let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001538def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001539 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001540 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001541
Evan Cheng325474e2008-01-07 23:56:57 +00001542let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001543def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001544 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001545 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001546
Jim Grosbach53694262010-11-18 01:15:56 +00001547def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001548 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001549 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001550
Jim Grosbach53694262010-11-18 01:15:56 +00001551def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001552 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001553 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001554
Jim Grosbach53694262010-11-18 01:15:56 +00001555def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001556 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001557 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001558
Jim Grosbach53694262010-11-18 01:15:56 +00001559def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001560 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001561 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001562}
Chris Lattner13c63102008-01-06 05:55:01 +00001563let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001564def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001565 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001566
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001567def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001568 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001569 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001570
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001571def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001572 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001573}
Evan Cheng12c3a532008-11-06 17:48:05 +00001574} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001575
Evan Chenge07715c2009-06-23 05:25:29 +00001576
1577// LEApcrel - Load a pc-relative address into a register without offending the
1578// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001579let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001580// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001581// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1582// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001583def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001584 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001585 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001586 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001587 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001588 let Inst{24} = 0;
1589 let Inst{23-22} = label{13-12};
1590 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001591 let Inst{20} = 0;
1592 let Inst{19-16} = 0b1111;
1593 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001594 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001595}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001596def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001597 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001598
1599def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1600 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001601 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001602
Evan Chenga8e29892007-01-19 07:51:42 +00001603//===----------------------------------------------------------------------===//
1604// Control Flow Instructions.
1605//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001606
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001607let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1608 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001609 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001610 "bx", "\tlr", [(ARMretflag)]>,
1611 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001612 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001613 }
1614
1615 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001616 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001617 "mov", "\tpc, lr", [(ARMretflag)]>,
1618 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001619 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001620 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001621}
Rafael Espindola27185192006-09-29 21:20:16 +00001622
Bob Wilson04ea6e52009-10-28 00:37:03 +00001623// Indirect branches
1624let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001625 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001626 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001627 [(brind GPR:$dst)]>,
1628 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001629 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001630 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001631 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001632 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001633
Jim Grosbachd447ac62011-07-13 20:21:31 +00001634 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1635 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001636 Requires<[IsARM, HasV4T]> {
1637 bits<4> dst;
1638 let Inst{27-4} = 0b000100101111111111110001;
1639 let Inst{3-0} = dst;
1640 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001641}
1642
Evan Cheng1e0eab12010-11-29 22:43:27 +00001643// All calls clobber the non-callee saved registers. SP is marked as
1644// a use to prevent stack-pointer assignments that appear immediately
1645// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001646let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001647 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001648 // FIXME: Do we really need a non-predicated version? If so, it should
1649 // at least be a pseudo instruction expanding to the predicated version
1650 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001651 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001652 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001653 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001654 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001655 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001656 Requires<[IsARM, IsNotDarwin]> {
1657 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001658 bits<24> func;
1659 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001660 }
Evan Cheng277f0742007-06-19 21:05:09 +00001661
Jason W Kim685c3502011-02-04 19:47:15 +00001662 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001663 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001664 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001665 Requires<[IsARM, IsNotDarwin]> {
1666 bits<24> func;
1667 let Inst{23-0} = func;
1668 }
Evan Cheng277f0742007-06-19 21:05:09 +00001669
Evan Chenga8e29892007-01-19 07:51:42 +00001670 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001671 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001672 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001673 [(ARMcall GPR:$func)]>,
1674 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001675 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001676 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001677 let Inst{3-0} = func;
1678 }
1679
1680 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1681 IIC_Br, "blx", "\t$func",
1682 [(ARMcall_pred GPR:$func)]>,
1683 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1684 bits<4> func;
1685 let Inst{27-4} = 0b000100101111111111110011;
1686 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001687 }
1688
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001689 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001690 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001691 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001692 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001693 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001694
1695 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001696 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001697 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001698 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001699}
1700
David Goodwin1a8f36e2009-08-12 18:31:53 +00001701let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001702 // On Darwin R9 is call-clobbered.
1703 // R7 is marked as a use to prevent frame-pointer assignments from being
1704 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001705 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001706 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001707 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001708 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001709 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1710 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001711
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001712 def BLr9_pred : ARMPseudoExpand<(outs),
1713 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001714 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001715 [(ARMcall_pred tglobaladdr:$func)],
1716 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001717 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001718
1719 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001720 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001721 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001722 [(ARMcall GPR:$func)],
1723 (BLX GPR:$func)>,
1724 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001725
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001726 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001727 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001728 [(ARMcall_pred GPR:$func)],
1729 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001730 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001731
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001732 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001733 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001734 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001735 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001736 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001737
1738 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001739 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001740 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001741 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001742}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001743
David Goodwin1a8f36e2009-08-12 18:31:53 +00001744let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001745 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1746 // a two-value operand where a dag node expects two operands. :(
1747 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1748 IIC_Br, "b", "\t$target",
1749 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1750 bits<24> target;
1751 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001752 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001753 }
1754
Evan Chengaeafca02007-05-16 07:45:54 +00001755 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001756 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001757 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001758 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1759 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001760 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001761 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001762 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001763
Jim Grosbach2dc77682010-11-29 18:37:44 +00001764 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1765 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001766 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001767 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001768 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001769 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1770 // into i12 and rs suffixed versions.
1771 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001772 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001773 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001774 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001775 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001776 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001777 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001778 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001779 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001780 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001781 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001782 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001783
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001784}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001785
Jim Grosbachcf121c32011-07-28 21:57:55 +00001786// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001787def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001788 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001789 Requires<[IsARM, HasV5T]> {
1790 let Inst{31-25} = 0b1111101;
1791 bits<25> target;
1792 let Inst{23-0} = target{24-1};
1793 let Inst{24} = target{0};
1794}
1795
Jim Grosbach898e7e22011-07-13 20:25:01 +00001796// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001797def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001798 [/* pattern left blank */]> {
1799 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001800 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001801 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001802 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001803 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001804}
1805
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001806// Tail calls.
1807
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001808let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1809 // Darwin versions.
1810 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1811 Uses = [SP] in {
1812 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1813 IIC_Br, []>, Requires<[IsDarwin]>;
1814
1815 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1816 IIC_Br, []>, Requires<[IsDarwin]>;
1817
Jim Grosbach245f5e82011-07-08 18:50:22 +00001818 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001819 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001820 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1821 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001822
Jim Grosbach245f5e82011-07-08 18:50:22 +00001823 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001824 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001825 (BX GPR:$dst)>,
1826 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001827
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001828 }
1829
1830 // Non-Darwin versions (the difference is R9).
1831 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1832 Uses = [SP] in {
1833 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1834 IIC_Br, []>, Requires<[IsNotDarwin]>;
1835
1836 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1837 IIC_Br, []>, Requires<[IsNotDarwin]>;
1838
Jim Grosbach245f5e82011-07-08 18:50:22 +00001839 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001840 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001841 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1842 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001843
Jim Grosbach245f5e82011-07-08 18:50:22 +00001844 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001845 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001846 (BX GPR:$dst)>,
1847 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001848 }
1849}
1850
Jim Grosbachd30970f2011-08-11 22:30:30 +00001851// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001852def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1853 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001854 bits<4> opt;
1855 let Inst{23-4} = 0b01100000000000000111;
1856 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001857}
1858
Jim Grosbached838482011-07-26 16:24:27 +00001859// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001860let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001861def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001862 bits<24> svc;
1863 let Inst{23-0} = svc;
1864}
Johnny Chen85d5a892010-02-10 18:02:25 +00001865}
1866
Jim Grosbach5a287482011-07-29 17:51:39 +00001867// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001868class SRSI<bit wb, string asm>
1869 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1870 NoItinerary, asm, "", []> {
1871 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001872 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001873 let Inst{27-25} = 0b100;
1874 let Inst{22} = 1;
1875 let Inst{21} = wb;
1876 let Inst{20} = 0;
1877 let Inst{19-16} = 0b1101; // SP
1878 let Inst{15-5} = 0b00000101000;
1879 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001880}
1881
Jim Grosbache1cf5902011-07-29 20:26:09 +00001882def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1883 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001884}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001885def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1886 let Inst{24-23} = 0;
1887}
1888def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1889 let Inst{24-23} = 0b10;
1890}
1891def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1892 let Inst{24-23} = 0b10;
1893}
1894def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1895 let Inst{24-23} = 0b01;
1896}
1897def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1898 let Inst{24-23} = 0b01;
1899}
1900def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1901 let Inst{24-23} = 0b11;
1902}
1903def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1904 let Inst{24-23} = 0b11;
1905}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001906
Jim Grosbach5a287482011-07-29 17:51:39 +00001907// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001908class RFEI<bit wb, string asm>
1909 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1910 NoItinerary, asm, "", []> {
1911 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001912 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001913 let Inst{27-25} = 0b100;
1914 let Inst{22} = 0;
1915 let Inst{21} = wb;
1916 let Inst{20} = 1;
1917 let Inst{19-16} = Rn;
1918 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001919}
1920
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001921def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1922 let Inst{24-23} = 0;
1923}
1924def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1925 let Inst{24-23} = 0;
1926}
1927def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1928 let Inst{24-23} = 0b10;
1929}
1930def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1931 let Inst{24-23} = 0b10;
1932}
1933def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1934 let Inst{24-23} = 0b01;
1935}
1936def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1937 let Inst{24-23} = 0b01;
1938}
1939def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1940 let Inst{24-23} = 0b11;
1941}
1942def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1943 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001944}
1945
Evan Chenga8e29892007-01-19 07:51:42 +00001946//===----------------------------------------------------------------------===//
1947// Load / store Instructions.
1948//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001949
Evan Chenga8e29892007-01-19 07:51:42 +00001950// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001951
1952
Evan Cheng7e2fe912010-10-28 06:47:08 +00001953defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001954 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001955defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001956 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001957defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001958 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001959defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001960 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001961
Evan Chengfa775d02007-03-19 07:20:03 +00001962// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001963let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001964 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001965def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001966 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1967 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001968 bits<4> Rt;
1969 bits<17> addr;
1970 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1971 let Inst{19-16} = 0b1111;
1972 let Inst{15-12} = Rt;
1973 let Inst{11-0} = addr{11-0}; // imm12
1974}
Evan Chengfa775d02007-03-19 07:20:03 +00001975
Evan Chenga8e29892007-01-19 07:51:42 +00001976// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001977def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001978 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1979 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001980
Evan Chenga8e29892007-01-19 07:51:42 +00001981// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001982def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001983 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1984 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001985
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001986def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001987 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1988 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001989
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001990let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001991// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001992def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1993 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001994 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001995 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001996}
Rafael Espindolac391d162006-10-23 20:34:27 +00001997
Evan Chenga8e29892007-01-19 07:51:42 +00001998// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001999multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002000 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2001 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002002 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002003 bits<17> addr;
2004 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002005 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002006 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002007 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002008 let DecoderMethod = "DecodeLDRPreImm";
2009 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2010 }
2011
2012 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2013 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2014 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2015 bits<17> addr;
2016 let Inst{25} = 1;
2017 let Inst{23} = addr{12};
2018 let Inst{19-16} = addr{16-13};
2019 let Inst{11-0} = addr{11-0};
2020 let Inst{4} = 0;
2021 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002022 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002023 }
Owen Anderson793e7962011-07-26 20:54:26 +00002024
2025 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002026 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002027 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002028 opc, "\t$Rt, $addr, $offset",
2029 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002030 // {12} isAdd
2031 // {11-0} imm12/Rm
2032 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002033 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002034 let Inst{25} = 1;
2035 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002036 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002037 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002038
2039 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002040 }
2041
2042 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002043 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002044 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002045 opc, "\t$Rt, $addr, $offset",
2046 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002047 // {12} isAdd
2048 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002049 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002050 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002051 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002052 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002053 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002054 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002055
2056 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002057 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002058
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002059}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002060
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002061let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002062defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2063defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002064}
Rafael Espindola450856d2006-12-12 00:37:38 +00002065
Jim Grosbach45251b32011-08-11 20:41:13 +00002066multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2067 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002068 (ins addrmode3:$addr), IndexModePre,
2069 LdMiscFrm, itin,
2070 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2071 bits<14> addr;
2072 let Inst{23} = addr{8}; // U bit
2073 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2074 let Inst{19-16} = addr{12-9}; // Rn
2075 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2076 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002077 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002078 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002079 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002080 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002081 (ins addr_offset_none:$addr, am3offset:$offset),
2082 IndexModePost, LdMiscFrm, itin,
2083 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2084 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002085 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002086 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002087 let Inst{23} = offset{8}; // U bit
2088 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002089 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002090 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2091 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002092 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002093 }
2094}
Rafael Espindola4e307642006-09-08 16:59:47 +00002095
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002096let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002097defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2098defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2099defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002100let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002101def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002102 (ins addrmode3:$addr), IndexModePre,
2103 LdMiscFrm, IIC_iLoad_d_ru,
2104 "ldrd", "\t$Rt, $Rt2, $addr!",
2105 "$addr.base = $Rn_wb", []> {
2106 bits<14> addr;
2107 let Inst{23} = addr{8}; // U bit
2108 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2109 let Inst{19-16} = addr{12-9}; // Rn
2110 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2111 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002112 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002113 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002114}
Jim Grosbach45251b32011-08-11 20:41:13 +00002115def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002116 (ins addr_offset_none:$addr, am3offset:$offset),
2117 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2118 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2119 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002120 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002121 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002122 let Inst{23} = offset{8}; // U bit
2123 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002124 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002125 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2126 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002127 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002128}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002129} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002130} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002131
Jim Grosbach89958d52011-08-11 21:41:59 +00002132// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002133let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002134def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2135 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2136 IndexModePost, LdFrm, IIC_iLoad_ru,
2137 "ldrt", "\t$Rt, $addr, $offset",
2138 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002139 // {12} isAdd
2140 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002141 bits<14> offset;
2142 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002143 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002144 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002145 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002146 let Inst{19-16} = addr;
2147 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002148 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002149 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002150 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2151}
Jim Grosbach59999262011-08-10 23:43:54 +00002152
2153def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2154 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002155 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002156 "ldrt", "\t$Rt, $addr, $offset",
2157 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002158 // {12} isAdd
2159 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002160 bits<14> offset;
2161 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002162 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002163 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002164 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002165 let Inst{19-16} = addr;
2166 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002167 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002168}
Jim Grosbach3148a652011-08-08 23:28:47 +00002169
2170def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2171 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2172 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2173 "ldrbt", "\t$Rt, $addr, $offset",
2174 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002175 // {12} isAdd
2176 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002177 bits<14> offset;
2178 bits<4> addr;
2179 let Inst{25} = 1;
2180 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002181 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002182 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002183 let Inst{11-5} = offset{11-5};
2184 let Inst{4} = 0;
2185 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002186 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002187}
2188
2189def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2190 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2191 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2192 "ldrbt", "\t$Rt, $addr, $offset",
2193 "$addr.base = $Rn_wb", []> {
2194 // {12} isAdd
2195 // {11-0} imm12/Rm
2196 bits<14> offset;
2197 bits<4> addr;
2198 let Inst{25} = 0;
2199 let Inst{23} = offset{12};
2200 let Inst{21} = 1; // overwrite
2201 let Inst{19-16} = addr;
2202 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002203 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002204}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002205
2206multiclass AI3ldrT<bits<4> op, string opc> {
2207 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2208 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2209 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2210 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2211 bits<9> offset;
2212 let Inst{23} = offset{8};
2213 let Inst{22} = 1;
2214 let Inst{11-8} = offset{7-4};
2215 let Inst{3-0} = offset{3-0};
2216 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2217 }
2218 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2219 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2220 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2221 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2222 bits<5> Rm;
2223 let Inst{23} = Rm{4};
2224 let Inst{22} = 0;
2225 let Inst{11-8} = 0;
2226 let Inst{3-0} = Rm{3-0};
2227 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2228 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002229}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002230
2231defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2232defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2233defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002234}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002235
Evan Chenga8e29892007-01-19 07:51:42 +00002236// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002237
2238// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002239def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002240 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2241 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002242
Evan Chenga8e29892007-01-19 07:51:42 +00002243// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002244let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2245def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002246 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002247 "strd", "\t$Rt, $src2, $addr", []>,
2248 Requires<[IsARM, HasV5TE]> {
2249 let Inst{21} = 0;
2250}
Evan Chenga8e29892007-01-19 07:51:42 +00002251
2252// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002253multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2254 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2255 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2256 StFrm, itin,
2257 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2258 bits<17> addr;
2259 let Inst{25} = 0;
2260 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2261 let Inst{19-16} = addr{16-13}; // Rn
2262 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002263 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002264 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002265 }
Evan Chenga8e29892007-01-19 07:51:42 +00002266
Jim Grosbach19dec202011-08-05 20:35:44 +00002267 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002268 (ins GPR:$Rt, ldst_so_reg:$addr),
2269 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002270 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2271 bits<17> addr;
2272 let Inst{25} = 1;
2273 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2274 let Inst{19-16} = addr{16-13}; // Rn
2275 let Inst{11-0} = addr{11-0};
2276 let Inst{4} = 0; // Inst{4} = 0
2277 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002278 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002279 }
2280 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2281 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2282 IndexModePost, StFrm, itin,
2283 opc, "\t$Rt, $addr, $offset",
2284 "$addr.base = $Rn_wb", []> {
2285 // {12} isAdd
2286 // {11-0} imm12/Rm
2287 bits<14> offset;
2288 bits<4> addr;
2289 let Inst{25} = 1;
2290 let Inst{23} = offset{12};
2291 let Inst{19-16} = addr;
2292 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002293
2294 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002295 }
Owen Anderson793e7962011-07-26 20:54:26 +00002296
Jim Grosbach19dec202011-08-05 20:35:44 +00002297 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2298 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2299 IndexModePost, StFrm, itin,
2300 opc, "\t$Rt, $addr, $offset",
2301 "$addr.base = $Rn_wb", []> {
2302 // {12} isAdd
2303 // {11-0} imm12/Rm
2304 bits<14> offset;
2305 bits<4> addr;
2306 let Inst{25} = 0;
2307 let Inst{23} = offset{12};
2308 let Inst{19-16} = addr;
2309 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002310
2311 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002312 }
2313}
Owen Anderson793e7962011-07-26 20:54:26 +00002314
Jim Grosbach19dec202011-08-05 20:35:44 +00002315let mayStore = 1, neverHasSideEffects = 1 in {
2316defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2317defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2318}
Evan Chenga8e29892007-01-19 07:51:42 +00002319
Jim Grosbach19dec202011-08-05 20:35:44 +00002320def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2321 am2offset_reg:$offset),
2322 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2323 am2offset_reg:$offset)>;
2324def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2325 am2offset_imm:$offset),
2326 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2327 am2offset_imm:$offset)>;
2328def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2329 am2offset_reg:$offset),
2330 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2331 am2offset_reg:$offset)>;
2332def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2333 am2offset_imm:$offset),
2334 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2335 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002336
Jim Grosbach19dec202011-08-05 20:35:44 +00002337// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2338// put the patterns on the instruction definitions directly as ISel wants
2339// the address base and offset to be separate operands, not a single
2340// complex operand like we represent the instructions themselves. The
2341// pseudos map between the two.
2342let usesCustomInserter = 1,
2343 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2344def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2345 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2346 4, IIC_iStore_ru,
2347 [(set GPR:$Rn_wb,
2348 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2349def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2350 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2351 4, IIC_iStore_ru,
2352 [(set GPR:$Rn_wb,
2353 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2354def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2355 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2356 4, IIC_iStore_ru,
2357 [(set GPR:$Rn_wb,
2358 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2359def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2360 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2361 4, IIC_iStore_ru,
2362 [(set GPR:$Rn_wb,
2363 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002364def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2365 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2366 4, IIC_iStore_ru,
2367 [(set GPR:$Rn_wb,
2368 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002369}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002370
Evan Chenga8e29892007-01-19 07:51:42 +00002371
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002372
2373def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2374 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2375 StMiscFrm, IIC_iStore_bh_ru,
2376 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2377 bits<14> addr;
2378 let Inst{23} = addr{8}; // U bit
2379 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2380 let Inst{19-16} = addr{12-9}; // Rn
2381 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2382 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2383 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002384 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002385}
2386
2387def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2388 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2389 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2390 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2391 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2392 addr_offset_none:$addr,
2393 am3offset:$offset))]> {
2394 bits<10> offset;
2395 bits<4> addr;
2396 let Inst{23} = offset{8}; // U bit
2397 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2398 let Inst{19-16} = addr;
2399 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2400 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002401 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002402}
Evan Chenga8e29892007-01-19 07:51:42 +00002403
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002404let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002405def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002406 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2407 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2408 "strd", "\t$Rt, $Rt2, $addr!",
2409 "$addr.base = $Rn_wb", []> {
2410 bits<14> addr;
2411 let Inst{23} = addr{8}; // U bit
2412 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2413 let Inst{19-16} = addr{12-9}; // Rn
2414 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2415 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002416 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002417 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002418}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002419
Jim Grosbach45251b32011-08-11 20:41:13 +00002420def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002421 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2422 am3offset:$offset),
2423 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2424 "strd", "\t$Rt, $Rt2, $addr, $offset",
2425 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002426 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002427 bits<4> addr;
2428 let Inst{23} = offset{8}; // U bit
2429 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2430 let Inst{19-16} = addr;
2431 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2432 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002433 let DecoderMethod = "DecodeAddrMode3Instruction";
2434}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002435} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002436
Jim Grosbach7ce05792011-08-03 23:50:40 +00002437// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002438
Jim Grosbach10348e72011-08-11 20:04:56 +00002439def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2440 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2441 IndexModePost, StFrm, IIC_iStore_bh_ru,
2442 "strbt", "\t$Rt, $addr, $offset",
2443 "$addr.base = $Rn_wb", []> {
2444 // {12} isAdd
2445 // {11-0} imm12/Rm
2446 bits<14> offset;
2447 bits<4> addr;
2448 let Inst{25} = 1;
2449 let Inst{23} = offset{12};
2450 let Inst{21} = 1; // overwrite
2451 let Inst{19-16} = addr;
2452 let Inst{11-5} = offset{11-5};
2453 let Inst{4} = 0;
2454 let Inst{3-0} = offset{3-0};
2455 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2456}
2457
2458def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2459 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2460 IndexModePost, StFrm, IIC_iStore_bh_ru,
2461 "strbt", "\t$Rt, $addr, $offset",
2462 "$addr.base = $Rn_wb", []> {
2463 // {12} isAdd
2464 // {11-0} imm12/Rm
2465 bits<14> offset;
2466 bits<4> addr;
2467 let Inst{25} = 0;
2468 let Inst{23} = offset{12};
2469 let Inst{21} = 1; // overwrite
2470 let Inst{19-16} = addr;
2471 let Inst{11-0} = offset{11-0};
2472 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2473}
2474
Jim Grosbach342ebd52011-08-11 22:18:00 +00002475let mayStore = 1, neverHasSideEffects = 1 in {
2476def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2477 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2478 IndexModePost, StFrm, IIC_iStore_ru,
2479 "strt", "\t$Rt, $addr, $offset",
2480 "$addr.base = $Rn_wb", []> {
2481 // {12} isAdd
2482 // {11-0} imm12/Rm
2483 bits<14> offset;
2484 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002485 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002486 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002487 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002488 let Inst{19-16} = addr;
2489 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002490 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002491 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002492 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002493}
2494
Jim Grosbach342ebd52011-08-11 22:18:00 +00002495def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2496 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2497 IndexModePost, StFrm, IIC_iStore_ru,
2498 "strt", "\t$Rt, $addr, $offset",
2499 "$addr.base = $Rn_wb", []> {
2500 // {12} isAdd
2501 // {11-0} imm12/Rm
2502 bits<14> offset;
2503 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002504 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002505 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002506 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002507 let Inst{19-16} = addr;
2508 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002509 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002510}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002511}
2512
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002513
Jim Grosbach7ce05792011-08-03 23:50:40 +00002514multiclass AI3strT<bits<4> op, string opc> {
2515 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2516 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2517 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2518 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2519 bits<9> offset;
2520 let Inst{23} = offset{8};
2521 let Inst{22} = 1;
2522 let Inst{11-8} = offset{7-4};
2523 let Inst{3-0} = offset{3-0};
2524 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2525 }
2526 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2527 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2528 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2529 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2530 bits<5> Rm;
2531 let Inst{23} = Rm{4};
2532 let Inst{22} = 0;
2533 let Inst{11-8} = 0;
2534 let Inst{3-0} = Rm{3-0};
2535 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2536 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002537}
2538
Jim Grosbach7ce05792011-08-03 23:50:40 +00002539
2540defm STRHT : AI3strT<0b1011, "strht">;
2541
2542
Evan Chenga8e29892007-01-19 07:51:42 +00002543//===----------------------------------------------------------------------===//
2544// Load / store multiple Instructions.
2545//
2546
Bill Wendling6c470b82010-11-13 09:09:38 +00002547multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2548 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002549 // IA is the default, so no need for an explicit suffix on the
2550 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002551 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002552 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2553 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002554 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002555 let Inst{24-23} = 0b01; // Increment After
2556 let Inst{21} = 0; // No writeback
2557 let Inst{20} = L_bit;
2558 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002559 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002560 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2561 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002562 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002563 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002564 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002565 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002566
2567 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002568 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002569 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002570 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2571 IndexModeNone, f, itin,
2572 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2573 let Inst{24-23} = 0b00; // Decrement After
2574 let Inst{21} = 0; // No writeback
2575 let Inst{20} = L_bit;
2576 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002577 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002578 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2579 IndexModeUpd, f, itin_upd,
2580 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2581 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002582 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002583 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002584
2585 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002586 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002587 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002588 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2589 IndexModeNone, f, itin,
2590 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2591 let Inst{24-23} = 0b10; // Decrement Before
2592 let Inst{21} = 0; // No writeback
2593 let Inst{20} = L_bit;
2594 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002595 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002596 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2597 IndexModeUpd, f, itin_upd,
2598 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2599 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002600 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002601 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002602
2603 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002604 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002605 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002606 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2607 IndexModeNone, f, itin,
2608 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2609 let Inst{24-23} = 0b11; // Increment Before
2610 let Inst{21} = 0; // No writeback
2611 let Inst{20} = L_bit;
2612 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002613 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002614 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2615 IndexModeUpd, f, itin_upd,
2616 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2617 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002618 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002619 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002620
2621 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002622 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002623}
Bill Wendling6c470b82010-11-13 09:09:38 +00002624
Bill Wendlingc93989a2010-11-13 11:20:05 +00002625let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002626
2627let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2628defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2629
2630let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2631defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2632
2633} // neverHasSideEffects
2634
Bill Wendling73fe34a2010-11-16 01:16:36 +00002635// FIXME: remove when we have a way to marking a MI with these properties.
2636// FIXME: Should pc be an implicit operand like PICADD, etc?
2637let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2638 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002639def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2640 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002641 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002642 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002643 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002644
Evan Chenga8e29892007-01-19 07:51:42 +00002645//===----------------------------------------------------------------------===//
2646// Move Instructions.
2647//
2648
Evan Chengcd799b92009-06-12 20:46:18 +00002649let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002650def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2651 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2652 bits<4> Rd;
2653 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002654
Johnny Chen103bf952011-04-01 23:30:25 +00002655 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002656 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002657 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002658 let Inst{3-0} = Rm;
2659 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002660}
2661
Dale Johannesen38d5f042010-06-15 22:24:08 +00002662// A version for the smaller set of tail call registers.
2663let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002664def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002665 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2666 bits<4> Rd;
2667 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002668
Dale Johannesen38d5f042010-06-15 22:24:08 +00002669 let Inst{11-4} = 0b00000000;
2670 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002671 let Inst{3-0} = Rm;
2672 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002673}
2674
Owen Andersonde317f42011-08-09 23:33:27 +00002675def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002676 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002677 "mov", "\t$Rd, $src",
2678 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002679 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002680 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002681 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002682 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002683 let Inst{11-8} = src{11-8};
2684 let Inst{7} = 0;
2685 let Inst{6-5} = src{6-5};
2686 let Inst{4} = 1;
2687 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002688 let Inst{25} = 0;
2689}
Evan Chenga2515702007-03-19 07:09:02 +00002690
Owen Anderson152d4a42011-07-21 23:38:37 +00002691def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2692 DPSoRegImmFrm, IIC_iMOVsr,
2693 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2694 UnaryDP {
2695 bits<4> Rd;
2696 bits<12> src;
2697 let Inst{15-12} = Rd;
2698 let Inst{19-16} = 0b0000;
2699 let Inst{11-5} = src{11-5};
2700 let Inst{4} = 0;
2701 let Inst{3-0} = src{3-0};
2702 let Inst{25} = 0;
2703}
2704
Evan Chengc4af4632010-11-17 20:13:28 +00002705let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002706def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2707 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002708 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002709 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002710 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002711 let Inst{15-12} = Rd;
2712 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002713 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002714}
2715
Evan Chengc4af4632010-11-17 20:13:28 +00002716let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002717def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002718 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002719 "movw", "\t$Rd, $imm",
2720 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002721 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002722 bits<4> Rd;
2723 bits<16> imm;
2724 let Inst{15-12} = Rd;
2725 let Inst{11-0} = imm{11-0};
2726 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002727 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002728 let Inst{25} = 1;
2729}
2730
Jim Grosbachffa32252011-07-19 19:13:28 +00002731def : InstAlias<"mov${p} $Rd, $imm",
2732 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2733 Requires<[IsARM]>;
2734
Evan Cheng53519f02011-01-21 18:55:51 +00002735def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2736 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002737
2738let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002739def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2740 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002741 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002742 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002743 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002744 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002745 lo16AllZero:$imm))]>, UnaryDP,
2746 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002747 bits<4> Rd;
2748 bits<16> imm;
2749 let Inst{15-12} = Rd;
2750 let Inst{11-0} = imm{11-0};
2751 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002752 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002753 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002754}
Evan Cheng13ab0202007-07-10 18:08:01 +00002755
Evan Cheng53519f02011-01-21 18:55:51 +00002756def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2757 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002758
2759} // Constraints
2760
Evan Cheng20956592009-10-21 08:15:52 +00002761def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2762 Requires<[IsARM, HasV6T2]>;
2763
David Goodwinca01a8d2009-09-01 18:32:09 +00002764let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002765def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002766 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2767 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002768
2769// These aren't really mov instructions, but we have to define them this way
2770// due to flag operands.
2771
Evan Cheng071a2792007-09-11 19:55:27 +00002772let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002773def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002774 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2775 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002776def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002777 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2778 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002779}
Evan Chenga8e29892007-01-19 07:51:42 +00002780
Evan Chenga8e29892007-01-19 07:51:42 +00002781//===----------------------------------------------------------------------===//
2782// Extend Instructions.
2783//
2784
2785// Sign extenders
2786
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002787def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002788 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002789def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002790 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002791
Jim Grosbach70327412011-07-27 17:48:13 +00002792def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002793 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002794def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002795 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002796
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002797def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002798
Jim Grosbach70327412011-07-27 17:48:13 +00002799def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002800
2801// Zero extenders
2802
2803let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002804def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002805 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002806def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002807 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002808def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002809 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002810
Jim Grosbach542f6422010-07-28 23:25:44 +00002811// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2812// The transformation should probably be done as a combiner action
2813// instead so we can include a check for masking back in the upper
2814// eight bits of the source into the lower eight bits of the result.
2815//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002816// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002817def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002818 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002819
Jim Grosbach70327412011-07-27 17:48:13 +00002820def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002821 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002822def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002823 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002824}
2825
Evan Chenga8e29892007-01-19 07:51:42 +00002826// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002827def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002828
Evan Chenga8e29892007-01-19 07:51:42 +00002829
Owen Anderson33e57512011-08-10 00:03:03 +00002830def SBFX : I<(outs GPRnopc:$Rd),
2831 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002832 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002833 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002834 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002835 bits<4> Rd;
2836 bits<4> Rn;
2837 bits<5> lsb;
2838 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002839 let Inst{27-21} = 0b0111101;
2840 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002841 let Inst{20-16} = width;
2842 let Inst{15-12} = Rd;
2843 let Inst{11-7} = lsb;
2844 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002845}
2846
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002847def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002848 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002849 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002850 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002851 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002852 bits<4> Rd;
2853 bits<4> Rn;
2854 bits<5> lsb;
2855 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002856 let Inst{27-21} = 0b0111111;
2857 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002858 let Inst{20-16} = width;
2859 let Inst{15-12} = Rd;
2860 let Inst{11-7} = lsb;
2861 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002862}
2863
Evan Chenga8e29892007-01-19 07:51:42 +00002864//===----------------------------------------------------------------------===//
2865// Arithmetic Instructions.
2866//
2867
Jim Grosbach26421962008-10-14 20:36:24 +00002868defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002869 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002870 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002871defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002872 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002873 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002874
Evan Chengc85e8322007-07-05 07:13:32 +00002875// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002876defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002877 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002878 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2879defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002880 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002881 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002882
Evan Cheng62674222009-06-25 23:34:10 +00002883defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002884 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2885 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002886defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002887 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2888 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002889
2890// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002891let usesCustomInserter = 1 in {
2892defm ADCS : AI1_adde_sube_s_irs<
2893 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2894defm SBCS : AI1_adde_sube_s_irs<
2895 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2896}
Evan Chenga8e29892007-01-19 07:51:42 +00002897
Jim Grosbach84760882010-10-15 18:42:41 +00002898def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2899 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2900 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2901 bits<4> Rd;
2902 bits<4> Rn;
2903 bits<12> imm;
2904 let Inst{25} = 1;
2905 let Inst{15-12} = Rd;
2906 let Inst{19-16} = Rn;
2907 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002908}
Evan Cheng13ab0202007-07-10 18:08:01 +00002909
Jim Grosbach84760882010-10-15 18:42:41 +00002910def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00002911 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", []> {
Jim Grosbach84760882010-10-15 18:42:41 +00002912 bits<4> Rd;
2913 bits<4> Rn;
2914 bits<4> Rm;
2915 let Inst{11-4} = 0b00000000;
2916 let Inst{25} = 0;
2917 let Inst{3-0} = Rm;
2918 let Inst{15-12} = Rd;
2919 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002920}
2921
Owen Anderson92a20222011-07-21 18:54:16 +00002922def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002923 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002924 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002925 bits<4> Rd;
2926 bits<4> Rn;
2927 bits<12> shift;
2928 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002929 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002930 let Inst{15-12} = Rd;
2931 let Inst{11-5} = shift{11-5};
2932 let Inst{4} = 0;
2933 let Inst{3-0} = shift{3-0};
2934}
2935
2936def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002937 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002938 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2939 bits<4> Rd;
2940 bits<4> Rn;
2941 bits<12> shift;
2942 let Inst{25} = 0;
2943 let Inst{19-16} = Rn;
2944 let Inst{15-12} = Rd;
2945 let Inst{11-8} = shift{11-8};
2946 let Inst{7} = 0;
2947 let Inst{6-5} = shift{6-5};
2948 let Inst{4} = 1;
2949 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002950}
Evan Chengc85e8322007-07-05 07:13:32 +00002951
2952// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002953// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2954let usesCustomInserter = 1 in {
2955def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002956 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002957 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2958def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00002959 4, IIC_iALUr, []>;
Owen Anderson92a20222011-07-21 18:54:16 +00002960def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002961 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002962 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2963def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2964 4, IIC_iALUsr,
2965 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002966}
Evan Chengc85e8322007-07-05 07:13:32 +00002967
Evan Cheng62674222009-06-25 23:34:10 +00002968let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002969def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2970 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2971 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002972 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002973 bits<4> Rd;
2974 bits<4> Rn;
2975 bits<12> imm;
2976 let Inst{25} = 1;
2977 let Inst{15-12} = Rd;
2978 let Inst{19-16} = Rn;
2979 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002980}
Jim Grosbach84760882010-10-15 18:42:41 +00002981def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00002982 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", []> {
Jim Grosbach84760882010-10-15 18:42:41 +00002983 bits<4> Rd;
2984 bits<4> Rn;
2985 bits<4> Rm;
2986 let Inst{11-4} = 0b00000000;
2987 let Inst{25} = 0;
2988 let Inst{3-0} = Rm;
2989 let Inst{15-12} = Rd;
2990 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002991}
Owen Anderson92a20222011-07-21 18:54:16 +00002992def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002993 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002994 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002995 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002996 bits<4> Rd;
2997 bits<4> Rn;
2998 bits<12> shift;
2999 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00003000 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00003001 let Inst{15-12} = Rd;
3002 let Inst{11-5} = shift{11-5};
3003 let Inst{4} = 0;
3004 let Inst{3-0} = shift{3-0};
3005}
3006def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00003007 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003008 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
3009 Requires<[IsARM]> {
3010 bits<4> Rd;
3011 bits<4> Rn;
3012 bits<12> shift;
3013 let Inst{25} = 0;
3014 let Inst{19-16} = Rn;
3015 let Inst{15-12} = Rd;
3016 let Inst{11-8} = shift{11-8};
3017 let Inst{7} = 0;
3018 let Inst{6-5} = shift{6-5};
3019 let Inst{4} = 1;
3020 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00003021}
Evan Cheng62674222009-06-25 23:34:10 +00003022}
3023
Owen Anderson92a20222011-07-21 18:54:16 +00003024
Owen Andersonb48c7912011-04-05 23:55:28 +00003025// NOTE: CPSR def omitted because it will be handled by the custom inserter.
3026let usesCustomInserter = 1, Uses = [CPSR] in {
3027def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003028 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00003029 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00003030def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00003031 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003032 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
3033def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
3034 4, IIC_iALUsr,
3035 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003036}
Evan Cheng2c614c52007-06-06 10:17:05 +00003037
Evan Chenga8e29892007-01-19 07:51:42 +00003038// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003039// The assume-no-carry-in form uses the negation of the input since add/sub
3040// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3041// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3042// details.
Evan Chenga8e29892007-01-19 07:51:42 +00003043def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3044 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003045def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
3046 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3047// The with-carry-in form matches bitwise not instead of the negation.
3048// Effectively, the inverse interpretation of the carry flag already accounts
3049// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00003050def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003051 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00003052def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
3053 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003054
3055// Note: These are implemented in C++ code, because they have to generate
3056// ADD/SUBrs instructions, which use a complex pattern that a xform function
3057// cannot produce.
3058// (mul X, 2^n+1) -> (add (X << n), X)
3059// (mul X, 2^n-1) -> (rsb X, (X << n))
3060
Jim Grosbach7931df32011-07-22 18:06:01 +00003061// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003062// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003063class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003064 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003065 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3066 string asm = "\t$Rd, $Rn, $Rm">
3067 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003068 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003069 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003070 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003071 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003072 let Inst{11-4} = op11_4;
3073 let Inst{19-16} = Rn;
3074 let Inst{15-12} = Rd;
3075 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003076}
3077
Jim Grosbach7931df32011-07-22 18:06:01 +00003078// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003079
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003080def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003081 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3082 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003083def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003084 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3085 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3086def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3087 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003088 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003089def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3090 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003091 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003092
3093def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3094def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3095def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3096def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3097def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3098def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3099def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3100def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3101def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3102def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3103def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3104def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003105
Jim Grosbach7931df32011-07-22 18:06:01 +00003106// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003107
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003108def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3109def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3110def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3111def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3112def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3113def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3114def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3115def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3116def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3117def USAX : AAI<0b01100101, 0b11110101, "usax">;
3118def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3119def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003120
Jim Grosbach7931df32011-07-22 18:06:01 +00003121// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003122
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003123def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3124def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3125def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3126def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3127def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3128def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3129def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3130def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3131def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3132def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3133def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3134def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003135
Jim Grosbachd30970f2011-08-11 22:30:30 +00003136// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003137
Jim Grosbach70987fb2010-10-18 23:35:38 +00003138def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003139 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003140 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003141 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003142 bits<4> Rd;
3143 bits<4> Rn;
3144 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003145 let Inst{27-20} = 0b01111000;
3146 let Inst{15-12} = 0b1111;
3147 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003148 let Inst{19-16} = Rd;
3149 let Inst{11-8} = Rm;
3150 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003151}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003152def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003153 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003154 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003155 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003156 bits<4> Rd;
3157 bits<4> Rn;
3158 bits<4> Rm;
3159 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003160 let Inst{27-20} = 0b01111000;
3161 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003162 let Inst{19-16} = Rd;
3163 let Inst{15-12} = Ra;
3164 let Inst{11-8} = Rm;
3165 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003166}
3167
Jim Grosbachd30970f2011-08-11 22:30:30 +00003168// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003169
Owen Anderson33e57512011-08-10 00:03:03 +00003170def SSAT : AI<(outs GPRnopc:$Rd),
3171 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003172 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003173 bits<4> Rd;
3174 bits<5> sat_imm;
3175 bits<4> Rn;
3176 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003177 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003178 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003179 let Inst{20-16} = sat_imm;
3180 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003181 let Inst{11-7} = sh{4-0};
3182 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003183 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003184}
3185
Owen Anderson33e57512011-08-10 00:03:03 +00003186def SSAT16 : AI<(outs GPRnopc:$Rd),
3187 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003188 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003189 bits<4> Rd;
3190 bits<4> sat_imm;
3191 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003192 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003193 let Inst{11-4} = 0b11110011;
3194 let Inst{15-12} = Rd;
3195 let Inst{19-16} = sat_imm;
3196 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003197}
3198
Owen Anderson33e57512011-08-10 00:03:03 +00003199def USAT : AI<(outs GPRnopc:$Rd),
3200 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003201 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003202 bits<4> Rd;
3203 bits<5> sat_imm;
3204 bits<4> Rn;
3205 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003206 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003207 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003208 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003209 let Inst{11-7} = sh{4-0};
3210 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003211 let Inst{20-16} = sat_imm;
3212 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003213}
3214
Owen Anderson33e57512011-08-10 00:03:03 +00003215def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003216 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003217 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003218 bits<4> Rd;
3219 bits<4> sat_imm;
3220 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003221 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003222 let Inst{11-4} = 0b11110011;
3223 let Inst{15-12} = Rd;
3224 let Inst{19-16} = sat_imm;
3225 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003226}
Evan Chenga8e29892007-01-19 07:51:42 +00003227
Owen Anderson33e57512011-08-10 00:03:03 +00003228def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3229 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3230def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3231 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003232
Evan Chenga8e29892007-01-19 07:51:42 +00003233//===----------------------------------------------------------------------===//
3234// Bitwise Instructions.
3235//
3236
Jim Grosbach26421962008-10-14 20:36:24 +00003237defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003238 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003239 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003240defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003241 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003242 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003243defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003244 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003245 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003246defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003247 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003248 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003249
Jim Grosbachc29769b2011-07-28 19:46:12 +00003250// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3251// like in the actual instruction encoding. The complexity of mapping the mask
3252// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3253// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003254def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003255 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003256 "bfc", "\t$Rd, $imm", "$src = $Rd",
3257 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003258 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003259 bits<4> Rd;
3260 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003261 let Inst{27-21} = 0b0111110;
3262 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003263 let Inst{15-12} = Rd;
3264 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003265 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003266}
3267
Johnny Chenb2503c02010-02-17 06:31:48 +00003268// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003269def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3270 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3271 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3272 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3273 bf_inv_mask_imm:$imm))]>,
3274 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003275 bits<4> Rd;
3276 bits<4> Rn;
3277 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003278 let Inst{27-21} = 0b0111110;
3279 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003280 let Inst{15-12} = Rd;
3281 let Inst{11-7} = imm{4-0}; // lsb
3282 let Inst{20-16} = imm{9-5}; // width
3283 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003284}
3285
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003286// GNU as only supports this form of bfi (w/ 4 arguments)
3287let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003288def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003289 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003290 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003291 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3292 []>, Requires<[IsARM, HasV6T2]> {
3293 bits<4> Rd;
3294 bits<4> Rn;
3295 bits<5> lsb;
3296 bits<5> width;
3297 let Inst{27-21} = 0b0111110;
3298 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3299 let Inst{15-12} = Rd;
3300 let Inst{11-7} = lsb;
3301 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3302 let Inst{3-0} = Rn;
3303}
3304
Jim Grosbach36860462010-10-21 22:19:32 +00003305def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3306 "mvn", "\t$Rd, $Rm",
3307 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3308 bits<4> Rd;
3309 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003310 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003311 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003312 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003313 let Inst{15-12} = Rd;
3314 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003315}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003316def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3317 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003318 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003319 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003320 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003321 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003322 let Inst{19-16} = 0b0000;
3323 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003324 let Inst{11-5} = shift{11-5};
3325 let Inst{4} = 0;
3326 let Inst{3-0} = shift{3-0};
3327}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003328def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3329 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003330 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3331 bits<4> Rd;
3332 bits<12> shift;
3333 let Inst{25} = 0;
3334 let Inst{19-16} = 0b0000;
3335 let Inst{15-12} = Rd;
3336 let Inst{11-8} = shift{11-8};
3337 let Inst{7} = 0;
3338 let Inst{6-5} = shift{6-5};
3339 let Inst{4} = 1;
3340 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003341}
Evan Chengc4af4632010-11-17 20:13:28 +00003342let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003343def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3344 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3345 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3346 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003347 bits<12> imm;
3348 let Inst{25} = 1;
3349 let Inst{19-16} = 0b0000;
3350 let Inst{15-12} = Rd;
3351 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003352}
Evan Chenga8e29892007-01-19 07:51:42 +00003353
3354def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3355 (BICri GPR:$src, so_imm_not:$imm)>;
3356
3357//===----------------------------------------------------------------------===//
3358// Multiply Instructions.
3359//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003360class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3361 string opc, string asm, list<dag> pattern>
3362 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3363 bits<4> Rd;
3364 bits<4> Rm;
3365 bits<4> Rn;
3366 let Inst{19-16} = Rd;
3367 let Inst{11-8} = Rm;
3368 let Inst{3-0} = Rn;
3369}
3370class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3371 string opc, string asm, list<dag> pattern>
3372 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3373 bits<4> RdLo;
3374 bits<4> RdHi;
3375 bits<4> Rm;
3376 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003377 let Inst{19-16} = RdHi;
3378 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003379 let Inst{11-8} = Rm;
3380 let Inst{3-0} = Rn;
3381}
Evan Chenga8e29892007-01-19 07:51:42 +00003382
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003383// FIXME: The v5 pseudos are only necessary for the additional Constraint
3384// property. Remove them when it's possible to add those properties
3385// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003386let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003387def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3388 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003389 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003390 Requires<[IsARM, HasV6]> {
3391 let Inst{15-12} = 0b0000;
3392}
Evan Chenga8e29892007-01-19 07:51:42 +00003393
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003394let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003395def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3396 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003397 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003398 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3399 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003400 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003401}
3402
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003403def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3404 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003405 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3406 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003407 bits<4> Ra;
3408 let Inst{15-12} = Ra;
3409}
Evan Chenga8e29892007-01-19 07:51:42 +00003410
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003411let Constraints = "@earlyclobber $Rd" in
3412def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3413 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003414 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003415 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3416 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3417 Requires<[IsARM, NoV6]>;
3418
Jim Grosbach65711012010-11-19 22:22:37 +00003419def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3420 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3421 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003422 Requires<[IsARM, HasV6T2]> {
3423 bits<4> Rd;
3424 bits<4> Rm;
3425 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003426 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003427 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003428 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003429 let Inst{11-8} = Rm;
3430 let Inst{3-0} = Rn;
3431}
Evan Chengedcbada2009-07-06 22:05:45 +00003432
Evan Chenga8e29892007-01-19 07:51:42 +00003433// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003434let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003435let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003436def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003437 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003438 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3439 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003440
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003441def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003442 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003443 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3444 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003445
3446let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3447def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3448 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003449 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003450 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3451 Requires<[IsARM, NoV6]>;
3452
3453def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3454 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003455 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003456 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3457 Requires<[IsARM, NoV6]>;
3458}
Evan Cheng8de898a2009-06-26 00:19:44 +00003459}
Evan Chenga8e29892007-01-19 07:51:42 +00003460
3461// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003462def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3463 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003464 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3465 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003466def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3467 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003468 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3469 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003470
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003471def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3472 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3473 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3474 Requires<[IsARM, HasV6]> {
3475 bits<4> RdLo;
3476 bits<4> RdHi;
3477 bits<4> Rm;
3478 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003479 let Inst{19-16} = RdHi;
3480 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003481 let Inst{11-8} = Rm;
3482 let Inst{3-0} = Rn;
3483}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003484
3485let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3486def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3487 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003488 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003489 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3490 Requires<[IsARM, NoV6]>;
3491def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3492 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003493 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003494 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3495 Requires<[IsARM, NoV6]>;
3496def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3497 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003498 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003499 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3500 Requires<[IsARM, NoV6]>;
3501}
3502
Evan Chengcd799b92009-06-12 20:46:18 +00003503} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003504
3505// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003506def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3507 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3508 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003509 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003510 let Inst{15-12} = 0b1111;
3511}
Evan Cheng13ab0202007-07-10 18:08:01 +00003512
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003513def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003514 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003515 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003516 let Inst{15-12} = 0b1111;
3517}
3518
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003519def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3520 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3521 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3522 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3523 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003524
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003525def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3526 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003527 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003528 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003529
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003530def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3531 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3532 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3533 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3534 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003535
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003536def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3537 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003538 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003539 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003540
Raul Herbster37fb5b12007-08-30 23:25:47 +00003541multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003542 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3543 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3544 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3545 (sext_inreg GPR:$Rm, i16)))]>,
3546 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003547
Jim Grosbach3870b752010-10-22 18:35:16 +00003548 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3549 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3550 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3551 (sra GPR:$Rm, (i32 16))))]>,
3552 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003553
Jim Grosbach3870b752010-10-22 18:35:16 +00003554 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3555 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3556 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3557 (sext_inreg GPR:$Rm, i16)))]>,
3558 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003559
Jim Grosbach3870b752010-10-22 18:35:16 +00003560 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3561 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3562 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3563 (sra GPR:$Rm, (i32 16))))]>,
3564 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003565
Jim Grosbach3870b752010-10-22 18:35:16 +00003566 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3567 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3568 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3569 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3570 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003571
Jim Grosbach3870b752010-10-22 18:35:16 +00003572 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3573 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3574 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3575 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3576 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003577}
3578
Raul Herbster37fb5b12007-08-30 23:25:47 +00003579
3580multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003581 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003582 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3583 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003584 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003585 [(set GPRnopc:$Rd, (add GPR:$Ra,
3586 (opnode (sext_inreg GPRnopc:$Rn, i16),
3587 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003588 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003589
Owen Anderson33e57512011-08-10 00:03:03 +00003590 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3591 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003592 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003593 [(set GPRnopc:$Rd,
3594 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3595 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003596 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003597
Owen Anderson33e57512011-08-10 00:03:03 +00003598 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3599 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003600 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003601 [(set GPRnopc:$Rd,
3602 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3603 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003604 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003605
Owen Anderson33e57512011-08-10 00:03:03 +00003606 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3607 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003608 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003609 [(set GPRnopc:$Rd,
3610 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3611 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003612 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003613
Owen Anderson33e57512011-08-10 00:03:03 +00003614 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3615 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003616 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003617 [(set GPRnopc:$Rd,
3618 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3619 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003620 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003621
Owen Anderson33e57512011-08-10 00:03:03 +00003622 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3623 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003624 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003625 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003626 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3627 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003628 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003629 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003630}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003631
Raul Herbster37fb5b12007-08-30 23:25:47 +00003632defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3633defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003634
Jim Grosbachd30970f2011-08-11 22:30:30 +00003635// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003636def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3637 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003638 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003639 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003640
Owen Anderson33e57512011-08-10 00:03:03 +00003641def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3642 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003643 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003644 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003645
Owen Anderson33e57512011-08-10 00:03:03 +00003646def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3647 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003648 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003649 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003650
Owen Anderson33e57512011-08-10 00:03:03 +00003651def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3652 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003653 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003654 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003655
Jim Grosbachd30970f2011-08-11 22:30:30 +00003656// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003657class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3658 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003659 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003660 bits<4> Rn;
3661 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003662 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003663 let Inst{22} = long;
3664 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003665 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003666 let Inst{7} = 0;
3667 let Inst{6} = sub;
3668 let Inst{5} = swap;
3669 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003670 let Inst{3-0} = Rn;
3671}
3672class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3673 InstrItinClass itin, string opc, string asm>
3674 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3675 bits<4> Rd;
3676 let Inst{15-12} = 0b1111;
3677 let Inst{19-16} = Rd;
3678}
3679class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3680 InstrItinClass itin, string opc, string asm>
3681 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3682 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003683 bits<4> Rd;
3684 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003685 let Inst{15-12} = Ra;
3686}
3687class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3688 InstrItinClass itin, string opc, string asm>
3689 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3690 bits<4> RdLo;
3691 bits<4> RdHi;
3692 let Inst{19-16} = RdHi;
3693 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003694}
3695
3696multiclass AI_smld<bit sub, string opc> {
3697
Owen Anderson33e57512011-08-10 00:03:03 +00003698 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3699 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003700 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003701
Owen Anderson33e57512011-08-10 00:03:03 +00003702 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3703 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003704 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003705
Owen Anderson33e57512011-08-10 00:03:03 +00003706 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3707 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003708 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003709
Owen Anderson33e57512011-08-10 00:03:03 +00003710 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3711 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003712 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003713
3714}
3715
3716defm SMLA : AI_smld<0, "smla">;
3717defm SMLS : AI_smld<1, "smls">;
3718
Johnny Chen2ec5e492010-02-22 21:50:40 +00003719multiclass AI_sdml<bit sub, string opc> {
3720
Jim Grosbache15defc2011-08-10 23:23:47 +00003721 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3722 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3723 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3724 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003725}
3726
3727defm SMUA : AI_sdml<0, "smua">;
3728defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003729
Evan Chenga8e29892007-01-19 07:51:42 +00003730//===----------------------------------------------------------------------===//
3731// Misc. Arithmetic Instructions.
3732//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003733
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003734def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3735 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3736 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003737
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003738def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3739 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3740 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3741 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003742
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003743def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3744 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3745 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003746
Evan Cheng9568e5c2011-06-21 06:01:08 +00003747let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003748def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3749 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003750 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003751 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003752
Evan Cheng9568e5c2011-06-21 06:01:08 +00003753let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003754def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3755 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003756 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003757 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003758
Evan Chengf60ceac2011-06-15 17:17:48 +00003759def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3760 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3761 (REVSH GPR:$Rm)>;
3762
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003763def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003764 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3765 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003766 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003767 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003768 0xFFFF0000)))]>,
3769 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003770
Evan Chenga8e29892007-01-19 07:51:42 +00003771// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003772def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3773 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3774def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003775 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003776
Bob Wilsondc66eda2010-08-16 22:26:55 +00003777// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3778// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003779def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003780 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3781 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003782 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003783 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003784 0xFFFF)))]>,
3785 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003786
Evan Chenga8e29892007-01-19 07:51:42 +00003787// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3788// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003789def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003790 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003791def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003792 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003793 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003794
Evan Chenga8e29892007-01-19 07:51:42 +00003795//===----------------------------------------------------------------------===//
3796// Comparison Instructions...
3797//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003798
Jim Grosbach26421962008-10-14 20:36:24 +00003799defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003800 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003801 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003802
Jim Grosbach97a884d2010-12-07 20:41:06 +00003803// ARMcmpZ can re-use the above instruction definitions.
3804def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3805 (CMPri GPR:$src, so_imm:$imm)>;
3806def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3807 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003808def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3809 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3810def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3811 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003812
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003813// FIXME: We have to be careful when using the CMN instruction and comparison
3814// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003815// results:
3816//
3817// rsbs r1, r1, 0
3818// cmp r0, r1
3819// mov r0, #0
3820// it ls
3821// mov r0, #1
3822//
3823// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003824//
Bill Wendling6165e872010-08-26 18:33:51 +00003825// cmn r0, r1
3826// mov r0, #0
3827// it ls
3828// mov r0, #1
3829//
3830// However, the CMN gives the *opposite* result when r1 is 0. This is because
3831// the carry flag is set in the CMP case but not in the CMN case. In short, the
3832// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3833// value of r0 and the carry bit (because the "carry bit" parameter to
3834// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3835// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3836// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3837// parameter to AddWithCarry is defined as 0).
3838//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003839// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003840//
3841// x = 0
3842// ~x = 0xFFFF FFFF
3843// ~x + 1 = 0x1 0000 0000
3844// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3845//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003846// Therefore, we should disable CMN when comparing against zero, until we can
3847// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3848// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003849//
3850// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3851//
3852// This is related to <rdar://problem/7569620>.
3853//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003854//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3855// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003856
Evan Chenga8e29892007-01-19 07:51:42 +00003857// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003858defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003859 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003860 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003861defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003862 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003863 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003864
David Goodwinc0309b42009-06-29 15:33:01 +00003865defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003866 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003867 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003868
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003869//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3870// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003871
David Goodwinc0309b42009-06-29 15:33:01 +00003872def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003873 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003874
Evan Cheng218977b2010-07-13 19:27:42 +00003875// Pseudo i64 compares for some floating point compares.
3876let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3877 Defs = [CPSR] in {
3878def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003879 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003880 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003881 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3882
3883def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003884 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003885 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3886} // usesCustomInserter
3887
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003888
Evan Chenga8e29892007-01-19 07:51:42 +00003889// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003890// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003891// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003892let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003893def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003894 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003895 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3896 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003897def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3898 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003899 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003900 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3901 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003902 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003903def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3904 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3905 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003906 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3907 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003908 RegConstraint<"$false = $Rd">;
3909
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003910
Evan Chengc4af4632010-11-17 20:13:28 +00003911let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003912def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003913 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003914 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003915 []>,
3916 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003917
Evan Chengc4af4632010-11-17 20:13:28 +00003918let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003919def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3920 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003921 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003922 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003923 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003924
Evan Cheng63f35442010-11-13 02:25:14 +00003925// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003926let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003927def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3928 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003929 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003930
Evan Chengc4af4632010-11-17 20:13:28 +00003931let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003932def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3933 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003934 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003935 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003936 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003937} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003938
Jim Grosbach3728e962009-12-10 00:11:09 +00003939//===----------------------------------------------------------------------===//
3940// Atomic operations intrinsics
3941//
3942
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003943def MemBarrierOptOperand : AsmOperandClass {
3944 let Name = "MemBarrierOpt";
3945 let ParserMethod = "parseMemBarrierOptOperand";
3946}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003947def memb_opt : Operand<i32> {
3948 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003949 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00003950 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003951}
Jim Grosbach3728e962009-12-10 00:11:09 +00003952
Bob Wilsonf74a4292010-10-30 00:54:37 +00003953// memory barriers protect the atomic sequences
3954let hasSideEffects = 1 in {
3955def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3956 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3957 Requires<[IsARM, HasDB]> {
3958 bits<4> opt;
3959 let Inst{31-4} = 0xf57ff05;
3960 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003961}
Jim Grosbach3728e962009-12-10 00:11:09 +00003962}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003963
Bob Wilsonf74a4292010-10-30 00:54:37 +00003964def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003965 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003966 Requires<[IsARM, HasDB]> {
3967 bits<4> opt;
3968 let Inst{31-4} = 0xf57ff04;
3969 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003970}
3971
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003972// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003973def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3974 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003975 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003976 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003977 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003978 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003979}
3980
Jim Grosbach66869102009-12-11 18:52:41 +00003981let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003982 let Uses = [CPSR] in {
3983 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003984 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003985 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3986 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003987 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003988 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3989 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003991 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3992 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003993 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003994 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3995 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003996 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003997 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3998 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003999 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004000 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004001 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4002 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4003 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4004 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4005 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4006 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4007 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4008 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4009 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4010 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4011 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4012 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004013 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004014 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004015 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4016 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004017 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004018 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4019 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004020 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004021 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4022 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004023 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004024 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4025 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004026 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004027 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4028 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004029 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004030 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004031 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4032 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4033 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4034 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4035 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4036 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4037 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4038 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4039 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4040 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4041 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4042 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004043 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004044 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004045 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4046 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004047 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004048 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4049 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004050 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004051 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4052 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004053 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004054 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4055 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004056 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004057 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4058 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004059 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004060 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004061 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4062 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4063 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4064 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4065 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4066 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4067 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4068 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4069 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4070 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4071 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4072 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004073
4074 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004076 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4077 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004078 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004079 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4080 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004081 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004082 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4083
Jim Grosbache801dc42009-12-12 01:40:06 +00004084 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004085 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004086 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4087 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004088 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004089 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4090 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004091 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004092 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4093}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004094}
4095
4096let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004097def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4098 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004099 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004100def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4101 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004102def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4103 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004104let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004105def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004106 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004107 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004108}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004109}
4110
Jim Grosbach86875a22010-10-29 19:58:57 +00004111let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004112def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004113 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004114def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004115 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004116def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004117 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004118}
4119
4120let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004121def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004122 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004123 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004124 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004125}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004126
Jim Grosbachd30970f2011-08-11 22:30:30 +00004127def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004128 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004129 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004130}
4131
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004132// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004133let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004134def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4135 "swp", []>;
4136def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4137 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004138}
4139
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004140//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004141// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004142//
4143
Jim Grosbach83ab0702011-07-13 22:01:08 +00004144def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4145 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004146 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004147 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4148 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004149 bits<4> opc1;
4150 bits<4> CRn;
4151 bits<4> CRd;
4152 bits<4> cop;
4153 bits<3> opc2;
4154 bits<4> CRm;
4155
4156 let Inst{3-0} = CRm;
4157 let Inst{4} = 0;
4158 let Inst{7-5} = opc2;
4159 let Inst{11-8} = cop;
4160 let Inst{15-12} = CRd;
4161 let Inst{19-16} = CRn;
4162 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004163}
4164
Jim Grosbach83ab0702011-07-13 22:01:08 +00004165def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4166 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004167 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004168 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4169 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004170 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004171 bits<4> opc1;
4172 bits<4> CRn;
4173 bits<4> CRd;
4174 bits<4> cop;
4175 bits<3> opc2;
4176 bits<4> CRm;
4177
4178 let Inst{3-0} = CRm;
4179 let Inst{4} = 0;
4180 let Inst{7-5} = opc2;
4181 let Inst{11-8} = cop;
4182 let Inst{15-12} = CRd;
4183 let Inst{19-16} = CRn;
4184 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004185}
4186
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004187class ACI<dag oops, dag iops, string opc, string asm,
4188 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004189 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004190 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004191 let Inst{27-25} = 0b110;
4192}
4193
Johnny Chen670a4562011-04-04 23:39:08 +00004194multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004195 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004196 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004197 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4198 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004199 let Inst{31-28} = op31_28;
4200 let Inst{24} = 1; // P = 1
4201 let Inst{21} = 0; // W = 0
4202 let Inst{22} = 0; // D = 0
4203 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004204 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004205 }
4206
4207 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004208 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4209 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004210 let Inst{31-28} = op31_28;
4211 let Inst{24} = 1; // P = 1
4212 let Inst{21} = 1; // W = 1
4213 let Inst{22} = 0; // D = 0
4214 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004215 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004216 }
4217
4218 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004219 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4220 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004221 let Inst{31-28} = op31_28;
4222 let Inst{24} = 0; // P = 0
4223 let Inst{21} = 1; // W = 1
4224 let Inst{22} = 0; // D = 0
4225 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004226 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004227 }
4228
4229 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004230 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4231 ops),
4232 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004233 let Inst{31-28} = op31_28;
4234 let Inst{24} = 0; // P = 0
4235 let Inst{23} = 1; // U = 1
4236 let Inst{21} = 0; // W = 0
4237 let Inst{22} = 0; // D = 0
4238 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004239 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004240 }
4241
4242 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004243 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4244 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004245 let Inst{31-28} = op31_28;
4246 let Inst{24} = 1; // P = 1
4247 let Inst{21} = 0; // W = 0
4248 let Inst{22} = 1; // D = 1
4249 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004250 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004251 }
4252
4253 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004254 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4255 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4256 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004257 let Inst{31-28} = op31_28;
4258 let Inst{24} = 1; // P = 1
4259 let Inst{21} = 1; // W = 1
4260 let Inst{22} = 1; // D = 1
4261 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004262 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004263 }
4264
4265 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004266 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004267 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004268 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004269 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004270 let Inst{31-28} = op31_28;
4271 let Inst{24} = 0; // P = 0
4272 let Inst{21} = 1; // W = 1
4273 let Inst{22} = 1; // D = 1
4274 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004275 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004276 }
4277
4278 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004279 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4280 ops),
4281 !strconcat(!strconcat(opc, "l"), cond),
4282 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004283 let Inst{31-28} = op31_28;
4284 let Inst{24} = 0; // P = 0
4285 let Inst{23} = 1; // U = 1
4286 let Inst{21} = 0; // W = 0
4287 let Inst{22} = 1; // D = 1
4288 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004289 let DecoderMethod = "DecodeCopMemInstruction";
4290 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004291 }
4292}
4293
Johnny Chen670a4562011-04-04 23:39:08 +00004294defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4295defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4296defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4297defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004298
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004299//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004300// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004301//
4302
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004303class MovRCopro<string opc, bit direction, dag oops, dag iops,
4304 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004305 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004306 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004307 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004308 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004309
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004310 bits<4> Rt;
4311 bits<4> cop;
4312 bits<3> opc1;
4313 bits<3> opc2;
4314 bits<4> CRm;
4315 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004316
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004317 let Inst{15-12} = Rt;
4318 let Inst{11-8} = cop;
4319 let Inst{23-21} = opc1;
4320 let Inst{7-5} = opc2;
4321 let Inst{3-0} = CRm;
4322 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004323}
4324
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004325def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004326 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004327 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4328 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004329 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4330 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004331def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004332 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004333 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4334 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004335
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004336def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4337 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4338
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004339class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4340 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004341 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004342 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004343 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004344 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004345 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004346
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004347 bits<4> Rt;
4348 bits<4> cop;
4349 bits<3> opc1;
4350 bits<3> opc2;
4351 bits<4> CRm;
4352 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004353
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004354 let Inst{15-12} = Rt;
4355 let Inst{11-8} = cop;
4356 let Inst{23-21} = opc1;
4357 let Inst{7-5} = opc2;
4358 let Inst{3-0} = CRm;
4359 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004360}
4361
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004362def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004363 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004364 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4365 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004366 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4367 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004368def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004369 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004370 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4371 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004372
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004373def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4374 imm:$CRm, imm:$opc2),
4375 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4376
Jim Grosbachd30970f2011-08-11 22:30:30 +00004377class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004378 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004379 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004380 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004381 let Inst{23-21} = 0b010;
4382 let Inst{20} = direction;
4383
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004384 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004385 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004386 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004387 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004388 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004389
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004390 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004391 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004392 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004393 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004394 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004395}
4396
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004397def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4398 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4399 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004400def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4401
Jim Grosbachd30970f2011-08-11 22:30:30 +00004402class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004403 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004404 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4405 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004406 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004407 let Inst{23-21} = 0b010;
4408 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004409
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004410 bits<4> Rt;
4411 bits<4> Rt2;
4412 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004413 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004414 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004415
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004416 let Inst{15-12} = Rt;
4417 let Inst{19-16} = Rt2;
4418 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004419 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004420 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004421}
4422
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004423def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4424 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4425 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004426def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004427
Johnny Chenb98e1602010-02-12 18:55:33 +00004428//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004429// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004430//
4431
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004432// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004433def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4434 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004435 bits<4> Rd;
4436 let Inst{23-16} = 0b00001111;
4437 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004438 let Inst{7-4} = 0b0000;
4439}
4440
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004441def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4442
4443def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4444 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004445 bits<4> Rd;
4446 let Inst{23-16} = 0b01001111;
4447 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004448 let Inst{7-4} = 0b0000;
4449}
4450
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004451// Move from ARM core register to Special Register
4452//
4453// No need to have both system and application versions, the encodings are the
4454// same and the assembly parser has no way to distinguish between them. The mask
4455// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4456// the mask with the fields to be accessed in the special register.
4457def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004458 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004459 bits<5> mask;
4460 bits<4> Rn;
4461
4462 let Inst{23} = 0;
4463 let Inst{22} = mask{4}; // R bit
4464 let Inst{21-20} = 0b10;
4465 let Inst{19-16} = mask{3-0};
4466 let Inst{15-12} = 0b1111;
4467 let Inst{11-4} = 0b00000000;
4468 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004469}
4470
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004471def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004472 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004473 bits<5> mask;
4474 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004475
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004476 let Inst{23} = 0;
4477 let Inst{22} = mask{4}; // R bit
4478 let Inst{21-20} = 0b10;
4479 let Inst{19-16} = mask{3-0};
4480 let Inst{15-12} = 0b1111;
4481 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004482}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004483
4484//===----------------------------------------------------------------------===//
4485// TLS Instructions
4486//
4487
4488// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004489// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004490// complete with fixup for the aeabi_read_tp function.
4491let isCall = 1,
4492 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4493 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4494 [(set R0, ARMthread_pointer)]>;
4495}
4496
4497//===----------------------------------------------------------------------===//
4498// SJLJ Exception handling intrinsics
4499// eh_sjlj_setjmp() is an instruction sequence to store the return
4500// address and save #0 in R0 for the non-longjmp case.
4501// Since by its nature we may be coming from some other function to get
4502// here, and we're using the stack frame for the containing function to
4503// save/restore registers, we can't keep anything live in regs across
4504// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004505// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004506// except for our own input by listing the relevant registers in Defs. By
4507// doing so, we also cause the prologue/epilogue code to actively preserve
4508// all of the callee-saved resgisters, which is exactly what we want.
4509// A constant value is passed in $val, and we use the location as a scratch.
4510//
4511// These are pseudo-instructions and are lowered to individual MC-insts, so
4512// no encoding information is necessary.
4513let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004514 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004515 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004516 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4517 NoItinerary,
4518 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4519 Requires<[IsARM, HasVFP2]>;
4520}
4521
4522let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004523 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004524 hasSideEffects = 1, isBarrier = 1 in {
4525 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4526 NoItinerary,
4527 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4528 Requires<[IsARM, NoVFP]>;
4529}
4530
4531// FIXME: Non-Darwin version(s)
4532let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4533 Defs = [ R7, LR, SP ] in {
4534def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4535 NoItinerary,
4536 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4537 Requires<[IsARM, IsDarwin]>;
4538}
4539
4540// eh.sjlj.dispatchsetup pseudo-instruction.
4541// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4542// handled when the pseudo is expanded (which happens before any passes
4543// that need the instruction size).
4544let isBarrier = 1, hasSideEffects = 1 in
4545def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004546 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4547 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004548 Requires<[IsDarwin]>;
4549
4550//===----------------------------------------------------------------------===//
4551// Non-Instruction Patterns
4552//
4553
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004554// ARMv4 indirect branch using (MOVr PC, dst)
4555let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4556 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004557 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004558 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4559 Requires<[IsARM, NoV4T]>;
4560
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004561// Large immediate handling.
4562
4563// 32-bit immediate using two piece so_imms or movw + movt.
4564// This is a single pseudo instruction, the benefit is that it can be remat'd
4565// as a single unit instead of having to handle reg inputs.
4566// FIXME: Remove this when we can do generalized remat.
4567let isReMaterializable = 1, isMoveImm = 1 in
4568def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4569 [(set GPR:$dst, (arm_i32imm:$src))]>,
4570 Requires<[IsARM]>;
4571
4572// Pseudo instruction that combines movw + movt + add pc (if PIC).
4573// It also makes it possible to rematerialize the instructions.
4574// FIXME: Remove this when we can do generalized remat and when machine licm
4575// can properly the instructions.
4576let isReMaterializable = 1 in {
4577def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4578 IIC_iMOVix2addpc,
4579 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4580 Requires<[IsARM, UseMovt]>;
4581
4582def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4583 IIC_iMOVix2,
4584 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4585 Requires<[IsARM, UseMovt]>;
4586
4587let AddedComplexity = 10 in
4588def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4589 IIC_iMOVix2ld,
4590 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4591 Requires<[IsARM, UseMovt]>;
4592} // isReMaterializable
4593
4594// ConstantPool, GlobalAddress, and JumpTable
4595def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4596 Requires<[IsARM, DontUseMovt]>;
4597def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4598def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4599 Requires<[IsARM, UseMovt]>;
4600def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4601 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4602
4603// TODO: add,sub,and, 3-instr forms?
4604
4605// Tail calls
4606def : ARMPat<(ARMtcret tcGPR:$dst),
4607 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4608
4609def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4610 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4611
4612def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4613 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4614
4615def : ARMPat<(ARMtcret tcGPR:$dst),
4616 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4617
4618def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4619 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4620
4621def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4622 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4623
4624// Direct calls
4625def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4626 Requires<[IsARM, IsNotDarwin]>;
4627def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4628 Requires<[IsARM, IsDarwin]>;
4629
4630// zextload i1 -> zextload i8
4631def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4632def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4633
4634// extload -> zextload
4635def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4636def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4637def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4638def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4639
4640def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4641
4642def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4643def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4644
4645// smul* and smla*
4646def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4647 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4648 (SMULBB GPR:$a, GPR:$b)>;
4649def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4650 (SMULBB GPR:$a, GPR:$b)>;
4651def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4652 (sra GPR:$b, (i32 16))),
4653 (SMULBT GPR:$a, GPR:$b)>;
4654def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4655 (SMULBT GPR:$a, GPR:$b)>;
4656def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4657 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4658 (SMULTB GPR:$a, GPR:$b)>;
4659def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4660 (SMULTB GPR:$a, GPR:$b)>;
4661def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4662 (i32 16)),
4663 (SMULWB GPR:$a, GPR:$b)>;
4664def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4665 (SMULWB GPR:$a, GPR:$b)>;
4666
4667def : ARMV5TEPat<(add GPR:$acc,
4668 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4669 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4670 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4671def : ARMV5TEPat<(add GPR:$acc,
4672 (mul sext_16_node:$a, sext_16_node:$b)),
4673 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4674def : ARMV5TEPat<(add GPR:$acc,
4675 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4676 (sra GPR:$b, (i32 16)))),
4677 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4678def : ARMV5TEPat<(add GPR:$acc,
4679 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4680 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4681def : ARMV5TEPat<(add GPR:$acc,
4682 (mul (sra GPR:$a, (i32 16)),
4683 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4684 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4685def : ARMV5TEPat<(add GPR:$acc,
4686 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4687 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4688def : ARMV5TEPat<(add GPR:$acc,
4689 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4690 (i32 16))),
4691 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4692def : ARMV5TEPat<(add GPR:$acc,
4693 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4694 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4695
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004696
4697// Pre-v7 uses MCR for synchronization barriers.
4698def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4699 Requires<[IsARM, HasV6]>;
4700
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004701// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004702let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004703def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4704def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004705def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004706def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4707 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4708def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4709 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4710}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004711
4712def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4713def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004714
Owen Anderson33e57512011-08-10 00:03:03 +00004715def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4716 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4717def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4718 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004719
Eli Friedman069e2ed2011-08-26 02:59:24 +00004720// Atomic load/store patterns
4721def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4722 (LDRBrs ldst_so_reg:$src)>;
4723def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4724 (LDRBi12 addrmode_imm12:$src)>;
4725def : ARMPat<(atomic_load_16 addrmode3:$src),
4726 (LDRH addrmode3:$src)>;
4727def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4728 (LDRrs ldst_so_reg:$src)>;
4729def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4730 (LDRi12 addrmode_imm12:$src)>;
4731def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4732 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4733def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4734 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4735def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4736 (STRH GPR:$val, addrmode3:$ptr)>;
4737def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4738 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4739def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4740 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4741
4742
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004743//===----------------------------------------------------------------------===//
4744// Thumb Support
4745//
4746
4747include "ARMInstrThumb.td"
4748
4749//===----------------------------------------------------------------------===//
4750// Thumb2 Support
4751//
4752
4753include "ARMInstrThumb2.td"
4754
4755//===----------------------------------------------------------------------===//
4756// Floating Point Support
4757//
4758
4759include "ARMInstrVFP.td"
4760
4761//===----------------------------------------------------------------------===//
4762// Advanced SIMD (NEON) Support
4763//
4764
4765include "ARMInstrNEON.td"
4766
Jim Grosbachc83d5042011-07-14 19:47:47 +00004767//===----------------------------------------------------------------------===//
4768// Assembler aliases
4769//
4770
4771// Memory barriers
4772def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4773def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4774def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4775
4776// System instructions
4777def : MnemonicAlias<"swi", "svc">;
4778
4779// Load / Store Multiple
4780def : MnemonicAlias<"ldmfd", "ldm">;
4781def : MnemonicAlias<"ldmia", "ldm">;
4782def : MnemonicAlias<"stmfd", "stmdb">;
4783def : MnemonicAlias<"stmia", "stm">;
4784def : MnemonicAlias<"stmea", "stm">;
4785
Jim Grosbachf6c05252011-07-21 17:23:04 +00004786// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4787// shift amount is zero (i.e., unspecified).
4788def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004789 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4790 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004791def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004792 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4793 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004794
4795// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004796def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4797def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004798
4799// RSB two-operand forms (optional explicit destination operand)
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004800def : ARMInstAlias<"rsb${s}${p} $Rdn, $imm",
4801 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>;
4802def : ARMInstAlias<"rsb${s}${p} $Rdn, $Rm",
4803 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>;
4804def : ARMInstAlias<"rsb${s}${p} $Rdn, $shift",
Jim Grosbach86fdff02011-07-21 22:37:43 +00004805 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004806 cc_out:$s)>;
4807def : ARMInstAlias<"rsb${s}${p} $Rdn, $shift",
Jim Grosbach86fdff02011-07-21 22:37:43 +00004808 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004809 cc_out:$s)>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004810// RSC two-operand forms (optional explicit destination operand)
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004811def : ARMInstAlias<"rsc${s}${p} $Rdn, $imm",
4812 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>;
4813def : ARMInstAlias<"rsc${s}${p} $Rdn, $Rm",
4814 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>;
4815def : ARMInstAlias<"rsc${s}${p} $Rdn, $shift",
Jim Grosbachf7901932011-07-21 22:56:30 +00004816 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004817 cc_out:$s)>;
4818def : ARMInstAlias<"rsc${s}${p} $Rdn, $shift",
Jim Grosbachf7901932011-07-21 22:56:30 +00004819 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004820 cc_out:$s)>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004821
Jim Grosbachaddec772011-07-27 22:34:17 +00004822// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004823def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004824 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004825def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004826 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004827
4828
4829// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004830def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004831 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004832def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004833 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004834def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004835 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004836def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004837 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004838def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004839 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004840def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004841 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004842
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004843def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004844 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004845def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004846 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004847def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004848 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004849def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004850 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004851def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004852 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004853def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004854 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004855
4856
4857// RFE aliases
4858def : MnemonicAlias<"rfefa", "rfeda">;
4859def : MnemonicAlias<"rfeea", "rfedb">;
4860def : MnemonicAlias<"rfefd", "rfeia">;
4861def : MnemonicAlias<"rfeed", "rfeib">;
4862def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004863
4864// SRS aliases
4865def : MnemonicAlias<"srsfa", "srsda">;
4866def : MnemonicAlias<"srsea", "srsdb">;
4867def : MnemonicAlias<"srsfd", "srsia">;
4868def : MnemonicAlias<"srsed", "srsib">;
4869def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004870
4871// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4872// Note that the write-back output register is a dummy operand for MC (it's
4873// only meaningful for codegen), so we just pass zero here.
4874// FIXME: tblgen not cooperating with argument conversions.
4875//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4876// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4877//def : InstAlias<"ldrht${p} $Rt, $addr",
4878// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4879//def : InstAlias<"ldrsht${p} $Rt, $addr",
4880// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;