blob: ec123cbc1761f426a6acb6d85d27c920ebfc9d96 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000319}
Evan Chenga8e29892007-01-19 07:51:42 +0000320
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000322def uncondbrtarget : Operand<OtherVT> {
323 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000325}
326
Jason W Kim685c3502011-02-04 19:47:15 +0000327// Branch target for ARM. Handles conditional/unconditional
328def br_target : Operand<OtherVT> {
329 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000331}
332
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000333// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000335def bltarget : Operand<i32> {
336 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000337 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000338 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000339}
340
Jason W Kim685c3502011-02-04 19:47:15 +0000341// Call target for ARM. Handles conditional/unconditional
342// FIXME: rename bl_target to t2_bltarget?
343def bl_target : Operand<i32> {
344 // Encoded the same as branch targets.
345 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Owen Andersonfd9085d2011-08-10 17:38:05 +0000347 let DecoderMethod = "DecodeBLTargetOperand";
Jason W Kim685c3502011-02-04 19:47:15 +0000348}
349
350
Evan Chenga8e29892007-01-19 07:51:42 +0000351// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000352def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000353def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000355 let ParserMatchClass = RegListAsmOperand;
356 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000358}
359
Jim Grosbach1610a702011-07-25 20:06:30 +0000360def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000361def dpr_reglist : Operand<i32> {
362 let EncoderMethod = "getRegisterListOpValue";
363 let ParserMatchClass = DPRRegListAsmOperand;
364 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000366}
367
Jim Grosbach1610a702011-07-25 20:06:30 +0000368def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000369def spr_reglist : Operand<i32> {
370 let EncoderMethod = "getRegisterListOpValue";
371 let ParserMatchClass = SPRRegListAsmOperand;
372 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000373 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000394}
395
Jim Grosbachb35ad412010-10-13 19:56:10 +0000396// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000397def rot_imm_XFORM: SDNodeXForm<imm, [{
398 switch (N->getZExtValue()){
399 default: assert(0);
400 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
401 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
402 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
403 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
404 }
405}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000406def RotImmAsmOperand : AsmOperandClass {
407 let Name = "RotImm";
408 let ParserMethod = "parseRotImm";
409}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000410def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
411 int32_t v = N->getZExtValue();
412 return v == 8 || v == 16 || v == 24; }],
413 rot_imm_XFORM> {
414 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000415 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000416}
417
Bob Wilson22f5dc72010-08-16 18:27:34 +0000418// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000419// (asr or lsl). The 6-bit immediate encodes as:
420// {5} 0 ==> lsl
421// 1 asr
422// {4-0} imm5 shift amount.
423// asr #32 encoded as imm5 == 0.
424def ShifterImmAsmOperand : AsmOperandClass {
425 let Name = "ShifterImm";
426 let ParserMethod = "parseShifterImm";
427}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428def shift_imm : Operand<i32> {
429 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000431}
432
Owen Anderson92a20222011-07-21 18:54:16 +0000433// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000434def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000435def so_reg_reg : Operand<i32>, // reg reg imm
436 ComplexPattern<i32, 3, "SelectRegShifterOperand",
437 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000438 let EncoderMethod = "getSORegRegOpValue";
439 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000440 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000441 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000442 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000443}
Owen Anderson92a20222011-07-21 18:54:16 +0000444
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000447 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegImmOpValue";
450 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000452 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000453 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000454}
455
456// FIXME: Does this need to be distinct from so_reg?
457def shift_so_reg_reg : Operand<i32>, // reg reg imm
458 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
459 [shl,srl,sra,rotr]> {
460 let EncoderMethod = "getSORegRegOpValue";
461 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000464}
465
Jim Grosbache8606dc2011-07-13 17:50:29 +0000466// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000467def shift_so_reg_imm : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000469 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegImmOpValue";
471 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000473 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000474}
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Owen Anderson152d4a42011-07-21 23:38:37 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000478// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000479def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000480def so_imm : Operand<i32>, ImmLeaf<i32, [{
481 return ARM_AM::getSOImmVal(Imm) != -1;
482 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000484 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000485 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000486}
487
Evan Chengc70d1842007-03-20 08:11:30 +0000488// Break so_imm's up into two pieces. This handles immediates with up to 16
489// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
490// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000491def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000492 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000493}]>;
494
495/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
496///
497def arm_i32imm : PatLeaf<(imm), [{
498 if (Subtarget->hasV6T2Ops())
499 return true;
500 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
501}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000502
Jim Grosbachb2756af2011-08-01 21:55:12 +0000503/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000504def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
505def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 8;
507}]> {
508 let ParserMatchClass = Imm0_7AsmOperand;
509}
510
Jim Grosbachb2756af2011-08-01 21:55:12 +0000511/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000512def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
513def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
514 return Imm >= 0 && Imm < 16;
515}]> {
516 let ParserMatchClass = Imm0_15AsmOperand;
517}
518
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000519/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000520def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000521def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
522 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000523}]> {
524 let ParserMatchClass = Imm0_31AsmOperand;
525}
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Jim Grosbach02c84602011-08-01 22:02:20 +0000527/// imm0_255 predicate - Immediate in the range [0,255].
528def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
529def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
530 let ParserMatchClass = Imm0_255AsmOperand;
531}
532
Jim Grosbachffa32252011-07-19 19:13:28 +0000533// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
534// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000535//
Jim Grosbachffa32252011-07-19 19:13:28 +0000536// FIXME: This really needs a Thumb version separate from the ARM version.
537// While the range is the same, and can thus use the same match class,
538// the encoding is different so it should have a different encoder method.
539def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
540def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000541 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000542 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000543}
544
Jim Grosbached838482011-07-26 16:24:27 +0000545/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
546def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
547def imm24b : Operand<i32>, ImmLeaf<i32, [{
548 return Imm >= 0 && Imm <= 0xffffff;
549}]> {
550 let ParserMatchClass = Imm24bitAsmOperand;
551}
552
553
Evan Chenga9688c42010-12-11 04:11:38 +0000554/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
555/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000556def BitfieldAsmOperand : AsmOperandClass {
557 let Name = "Bitfield";
558 let ParserMethod = "parseBitfield";
559}
Evan Chenga9688c42010-12-11 04:11:38 +0000560def bf_inv_mask_imm : Operand<i32>,
561 PatLeaf<(imm), [{
562 return ARM::isBitFieldInvertedMask(N->getZExtValue());
563}] > {
564 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
565 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000566 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000568}
569
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000570/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000571def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
572 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000573}]>;
574
575/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000576def width_imm : Operand<i32>, ImmLeaf<i32, [{
577 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000578}] > {
579 let EncoderMethod = "getMsbOpValue";
580}
581
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000582def imm1_32_XFORM: SDNodeXForm<imm, [{
583 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
584}]>;
585def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000586def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
587 uint64_t Imm = N->getZExtValue();
588 return Imm > 0 && Imm <= 32;
589 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000590 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000591 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000592 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000593}
594
Jim Grosbachf4943352011-07-25 23:09:14 +0000595def imm1_16_XFORM: SDNodeXForm<imm, [{
596 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
597}]>;
598def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
599def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
600 imm1_16_XFORM> {
601 let PrintMethod = "printImmPlusOneOperand";
602 let ParserMatchClass = Imm1_16AsmOperand;
603}
604
Evan Chenga8e29892007-01-19 07:51:42 +0000605// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000606// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000607//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000608def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000609def addrmode_imm12 : Operand<i32>,
610 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000611 // 12-bit immediate operand. Note that instructions using this encode
612 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
613 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000614
Chris Lattner2ac19022010-11-15 05:19:05 +0000615 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000616 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000617 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000618 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000619 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000620}
Jim Grosbach3e556122010-10-26 22:37:02 +0000621// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000622//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000623def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000624def ldst_so_reg : Operand<i32>,
625 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000626 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000627 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000628 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000629 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000630 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000631 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000632}
633
Jim Grosbach7ce05792011-08-03 23:50:40 +0000634// postidx_imm8 := +/- [0,255]
635//
636// 9 bit value:
637// {8} 1 is imm8 is non-negative. 0 otherwise.
638// {7-0} [0,255] imm8 value.
639def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
640def postidx_imm8 : Operand<i32> {
641 let PrintMethod = "printPostIdxImm8Operand";
642 let ParserMatchClass = PostIdxImm8AsmOperand;
643 let MIOperandInfo = (ops i32imm);
644}
645
Owen Anderson154c41d2011-08-04 18:24:14 +0000646// postidx_imm8s4 := +/- [0,1020]
647//
648// 9 bit value:
649// {8} 1 is imm8 is non-negative. 0 otherwise.
650// {7-0} [0,255] imm8 value, scaled by 4.
651def postidx_imm8s4 : Operand<i32> {
652 let PrintMethod = "printPostIdxImm8s4Operand";
653 let MIOperandInfo = (ops i32imm);
654}
655
656
Jim Grosbach7ce05792011-08-03 23:50:40 +0000657// postidx_reg := +/- reg
658//
659def PostIdxRegAsmOperand : AsmOperandClass {
660 let Name = "PostIdxReg";
661 let ParserMethod = "parsePostIdxReg";
662}
663def postidx_reg : Operand<i32> {
664 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000665 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000666 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000667 let ParserMatchClass = PostIdxRegAsmOperand;
668 let MIOperandInfo = (ops GPR, i32imm);
669}
670
671
Jim Grosbach3e556122010-10-26 22:37:02 +0000672// addrmode2 := reg +/- imm12
673// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000674//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000675// FIXME: addrmode2 should be refactored the rest of the way to always
676// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
677def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000678def addrmode2 : Operand<i32>,
679 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000680 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000681 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000682 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000683 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
684}
685
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000686def PostIdxRegShiftedAsmOperand : AsmOperandClass {
687 let Name = "PostIdxRegShifted";
688 let ParserMethod = "parsePostIdxReg";
689}
Owen Anderson793e7962011-07-26 20:54:26 +0000690def am2offset_reg : Operand<i32>,
691 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000692 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000693 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000694 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000695 // When using this for assembly, it's always as a post-index offset.
696 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000697 let MIOperandInfo = (ops GPR, i32imm);
698}
699
Jim Grosbach039c2e12011-08-04 23:01:30 +0000700// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
701// the GPR is purely vestigal at this point.
702def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000703def am2offset_imm : Operand<i32>,
704 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
705 [], [SDNPWantRoot]> {
706 let EncoderMethod = "getAddrMode2OffsetOpValue";
707 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000708 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000709 let MIOperandInfo = (ops GPR, i32imm);
710}
711
712
Evan Chenga8e29892007-01-19 07:51:42 +0000713// addrmode3 := reg +/- reg
714// addrmode3 := reg +/- imm8
715//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000716// FIXME: split into imm vs. reg versions.
717def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000718def addrmode3 : Operand<i32>,
719 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000720 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000721 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000722 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000723 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
724}
725
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000726// FIXME: split into imm vs. reg versions.
727// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000728def AM3OffsetAsmOperand : AsmOperandClass {
729 let Name = "AM3Offset";
730 let ParserMethod = "parseAM3Offset";
731}
Evan Chenga8e29892007-01-19 07:51:42 +0000732def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000733 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
734 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000735 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000736 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000737 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000738 let MIOperandInfo = (ops GPR, i32imm);
739}
740
Jim Grosbache6913602010-11-03 01:01:43 +0000741// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000742//
Jim Grosbache6913602010-11-03 01:01:43 +0000743def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000744 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000745 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000746}
747
748// addrmode5 := reg +/- imm8*4
749//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000750def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000751def addrmode5 : Operand<i32>,
752 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
753 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000754 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000755 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000756 let ParserMatchClass = AddrMode5AsmOperand;
757 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000758}
759
Bob Wilsond3a07652011-02-07 17:43:09 +0000760// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000761//
762def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000763 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000764 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000765 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000766 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000767 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000768}
769
Bob Wilsonda525062011-02-25 06:42:42 +0000770def am6offset : Operand<i32>,
771 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
772 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000773 let PrintMethod = "printAddrMode6OffsetOperand";
774 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000775 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000776 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000777}
778
Mon P Wang183c6272011-05-09 17:47:27 +0000779// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
780// (single element from one lane) for size 32.
781def addrmode6oneL32 : Operand<i32>,
782 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
783 let PrintMethod = "printAddrMode6Operand";
784 let MIOperandInfo = (ops GPR:$addr, i32imm);
785 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
786}
787
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000788// Special version of addrmode6 to handle alignment encoding for VLD-dup
789// instructions, specifically VLD4-dup.
790def addrmode6dup : Operand<i32>,
791 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
792 let PrintMethod = "printAddrMode6Operand";
793 let MIOperandInfo = (ops GPR:$addr, i32imm);
794 let EncoderMethod = "getAddrMode6DupAddressOpValue";
795}
796
Evan Chenga8e29892007-01-19 07:51:42 +0000797// addrmodepc := pc + reg
798//
799def addrmodepc : Operand<i32>,
800 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
801 let PrintMethod = "printAddrModePCOperand";
802 let MIOperandInfo = (ops GPR, i32imm);
803}
804
Jim Grosbache39389a2011-08-02 18:07:32 +0000805// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000806//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000807def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000808def addr_offset_none : Operand<i32>,
809 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000810 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000811 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000812 let ParserMatchClass = MemNoOffsetAsmOperand;
813 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000814}
815
Bob Wilson4f38b382009-08-21 21:58:55 +0000816def nohash_imm : Operand<i32> {
817 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000818}
819
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000820def CoprocNumAsmOperand : AsmOperandClass {
821 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000822 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000823}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000824def p_imm : Operand<i32> {
825 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000826 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000828}
829
Jim Grosbach1610a702011-07-25 20:06:30 +0000830def CoprocRegAsmOperand : AsmOperandClass {
831 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000832 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000833}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000834def c_imm : Operand<i32> {
835 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000836 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000837}
838
Evan Chenga8e29892007-01-19 07:51:42 +0000839//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000840
Evan Cheng37f25d92008-08-28 23:39:26 +0000841include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000842
843//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000844// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000845//
846
Evan Cheng3924f782008-08-29 07:36:24 +0000847/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000848/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000849multiclass AsI1_bin_irs<bits<4> opcod, string opc,
850 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000851 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000852 // The register-immediate version is re-materializable. This is useful
853 // in particular for taking the address of a local.
854 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000855 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
856 iii, opc, "\t$Rd, $Rn, $imm",
857 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
858 bits<4> Rd;
859 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000860 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000861 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000862 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000863 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000864 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000865 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000866 }
Jim Grosbach62547262010-10-11 18:51:51 +0000867 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
868 iir, opc, "\t$Rd, $Rn, $Rm",
869 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000870 bits<4> Rd;
871 bits<4> Rn;
872 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000873 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000874 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000875 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000876 let Inst{15-12} = Rd;
877 let Inst{11-4} = 0b00000000;
878 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000879 }
Owen Anderson92a20222011-07-21 18:54:16 +0000880
881 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000882 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000883 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000884 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000885 bits<4> Rd;
886 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000887 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000888 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000889 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000890 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000891 let Inst{11-5} = shift{11-5};
892 let Inst{4} = 0;
893 let Inst{3-0} = shift{3-0};
894 }
895
896 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000897 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000898 iis, opc, "\t$Rd, $Rn, $shift",
899 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
900 bits<4> Rd;
901 bits<4> Rn;
902 bits<12> shift;
903 let Inst{25} = 0;
904 let Inst{19-16} = Rn;
905 let Inst{15-12} = Rd;
906 let Inst{11-8} = shift{11-8};
907 let Inst{7} = 0;
908 let Inst{6-5} = shift{6-5};
909 let Inst{4} = 1;
910 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000911 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000912
913 // Assembly aliases for optional destination operand when it's the same
914 // as the source operand.
915 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
916 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
917 so_imm:$imm, pred:$p,
918 cc_out:$s)>,
919 Requires<[IsARM]>;
920 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
921 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
922 GPR:$Rm, pred:$p,
923 cc_out:$s)>,
924 Requires<[IsARM]>;
925 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000926 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
927 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000928 cc_out:$s)>,
929 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000930 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
931 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
932 so_reg_reg:$shift, pred:$p,
933 cc_out:$s)>,
934 Requires<[IsARM]>;
935
Evan Chenga8e29892007-01-19 07:51:42 +0000936}
937
Evan Cheng1e249e32009-06-25 20:59:23 +0000938/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000939/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000940let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000941multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
942 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
943 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000944 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
945 iii, opc, "\t$Rd, $Rn, $imm",
946 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
947 bits<4> Rd;
948 bits<4> Rn;
949 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000950 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000951 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000952 let Inst{19-16} = Rn;
953 let Inst{15-12} = Rd;
954 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000955 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000956 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
957 iir, opc, "\t$Rd, $Rn, $Rm",
958 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
959 bits<4> Rd;
960 bits<4> Rn;
961 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000962 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000963 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000964 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000965 let Inst{19-16} = Rn;
966 let Inst{15-12} = Rd;
967 let Inst{11-4} = 0b00000000;
968 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000969 }
Owen Anderson92a20222011-07-21 18:54:16 +0000970 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000971 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000972 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000973 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000974 bits<4> Rd;
975 bits<4> Rn;
976 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000977 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000978 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000979 let Inst{19-16} = Rn;
980 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000981 let Inst{11-5} = shift{11-5};
982 let Inst{4} = 0;
983 let Inst{3-0} = shift{3-0};
984 }
985
986 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000987 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000988 iis, opc, "\t$Rd, $Rn, $shift",
989 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
990 bits<4> Rd;
991 bits<4> Rn;
992 bits<12> shift;
993 let Inst{25} = 0;
994 let Inst{20} = 1;
995 let Inst{19-16} = Rn;
996 let Inst{15-12} = Rd;
997 let Inst{11-8} = shift{11-8};
998 let Inst{7} = 0;
999 let Inst{6-5} = shift{6-5};
1000 let Inst{4} = 1;
1001 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001002 }
Evan Cheng071a2792007-09-11 19:55:27 +00001003}
Evan Chengc85e8322007-07-05 07:13:32 +00001004}
1005
1006/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001007/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001008/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001009let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001010multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1011 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1012 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001013 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1014 opc, "\t$Rn, $imm",
1015 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001016 bits<4> Rn;
1017 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001018 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001019 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001020 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001021 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001022 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001023 }
1024 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1025 opc, "\t$Rn, $Rm",
1026 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001027 bits<4> Rn;
1028 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001029 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001030 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001031 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001032 let Inst{19-16} = Rn;
1033 let Inst{15-12} = 0b0000;
1034 let Inst{11-4} = 0b00000000;
1035 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001036 }
Owen Anderson92a20222011-07-21 18:54:16 +00001037 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001038 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001039 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001040 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001041 bits<4> Rn;
1042 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001043 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001044 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001045 let Inst{19-16} = Rn;
1046 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001047 let Inst{11-5} = shift{11-5};
1048 let Inst{4} = 0;
1049 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001050 }
Owen Anderson92a20222011-07-21 18:54:16 +00001051 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001052 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001053 opc, "\t$Rn, $shift",
1054 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1055 bits<4> Rn;
1056 bits<12> shift;
1057 let Inst{25} = 0;
1058 let Inst{20} = 1;
1059 let Inst{19-16} = Rn;
1060 let Inst{15-12} = 0b0000;
1061 let Inst{11-8} = shift{11-8};
1062 let Inst{7} = 0;
1063 let Inst{6-5} = shift{6-5};
1064 let Inst{4} = 1;
1065 let Inst{3-0} = shift{3-0};
1066 }
1067
Evan Cheng071a2792007-09-11 19:55:27 +00001068}
Evan Chenga8e29892007-01-19 07:51:42 +00001069}
1070
Evan Cheng576a3962010-09-25 00:49:35 +00001071/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001072/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001073/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001074class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001075 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001076 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001077 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001078 Requires<[IsARM, HasV6]> {
1079 bits<4> Rd;
1080 bits<4> Rm;
1081 bits<2> rot;
1082 let Inst{19-16} = 0b1111;
1083 let Inst{15-12} = Rd;
1084 let Inst{11-10} = rot;
1085 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001086}
1087
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001088class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001089 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001090 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1091 Requires<[IsARM, HasV6]> {
1092 bits<2> rot;
1093 let Inst{19-16} = 0b1111;
1094 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001095}
1096
Evan Cheng576a3962010-09-25 00:49:35 +00001097/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001098/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001099class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001100 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001101 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001102 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1103 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001104 Requires<[IsARM, HasV6]> {
1105 bits<4> Rd;
1106 bits<4> Rm;
1107 bits<4> Rn;
1108 bits<2> rot;
1109 let Inst{19-16} = Rn;
1110 let Inst{15-12} = Rd;
1111 let Inst{11-10} = rot;
1112 let Inst{9-4} = 0b000111;
1113 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001114}
1115
Jim Grosbach70327412011-07-27 17:48:13 +00001116class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001117 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001118 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1119 Requires<[IsARM, HasV6]> {
1120 bits<4> Rn;
1121 bits<2> rot;
1122 let Inst{19-16} = Rn;
1123 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001124}
1125
Evan Cheng62674222009-06-25 23:34:10 +00001126/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001127multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001128 string baseOpc, bit Commutable = 0> {
1129 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001130 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1131 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1132 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001133 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001134 bits<4> Rd;
1135 bits<4> Rn;
1136 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001137 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001138 let Inst{15-12} = Rd;
1139 let Inst{19-16} = Rn;
1140 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001141 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001142 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1143 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1144 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001145 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001146 bits<4> Rd;
1147 bits<4> Rn;
1148 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001149 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001150 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001151 let isCommutable = Commutable;
1152 let Inst{3-0} = Rm;
1153 let Inst{15-12} = Rd;
1154 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001155 }
Owen Anderson92a20222011-07-21 18:54:16 +00001156 def rsi : AsI1<opcod, (outs GPR:$Rd),
1157 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001158 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001159 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001160 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001161 bits<4> Rd;
1162 bits<4> Rn;
1163 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001164 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001165 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001166 let Inst{15-12} = Rd;
1167 let Inst{11-5} = shift{11-5};
1168 let Inst{4} = 0;
1169 let Inst{3-0} = shift{3-0};
1170 }
1171 def rsr : AsI1<opcod, (outs GPR:$Rd),
1172 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001173 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001174 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1175 Requires<[IsARM]> {
1176 bits<4> Rd;
1177 bits<4> Rn;
1178 bits<12> shift;
1179 let Inst{25} = 0;
1180 let Inst{19-16} = Rn;
1181 let Inst{15-12} = Rd;
1182 let Inst{11-8} = shift{11-8};
1183 let Inst{7} = 0;
1184 let Inst{6-5} = shift{6-5};
1185 let Inst{4} = 1;
1186 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001187 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001188 }
1189 // Assembly aliases for optional destination operand when it's the same
1190 // as the source operand.
1191 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1192 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1193 so_imm:$imm, pred:$p,
1194 cc_out:$s)>,
1195 Requires<[IsARM]>;
1196 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1197 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1198 GPR:$Rm, pred:$p,
1199 cc_out:$s)>,
1200 Requires<[IsARM]>;
1201 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001202 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1203 so_reg_imm:$shift, pred:$p,
1204 cc_out:$s)>,
1205 Requires<[IsARM]>;
1206 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1207 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1208 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001209 cc_out:$s)>,
1210 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001211}
1212
Jim Grosbache5165492009-11-09 00:11:35 +00001213// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001214// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1215let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001216multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001217 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001218 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001219 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001220 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001221 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001222 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1223 let isCommutable = Commutable;
1224 }
Owen Anderson92a20222011-07-21 18:54:16 +00001225 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001226 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001227 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1228 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1229 4, IIC_iALUsr,
1230 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001231}
Evan Chengc85e8322007-07-05 07:13:32 +00001232}
1233
Jim Grosbach3e556122010-10-26 22:37:02 +00001234let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001235multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001236 InstrItinClass iir, PatFrag opnode> {
1237 // Note: We use the complex addrmode_imm12 rather than just an input
1238 // GPR and a constrained immediate so that we can use this to match
1239 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001240 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001241 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1242 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001243 bits<4> Rt;
1244 bits<17> addr;
1245 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1246 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001247 let Inst{15-12} = Rt;
1248 let Inst{11-0} = addr{11-0}; // imm12
1249 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001250 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001251 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1252 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001253 bits<4> Rt;
1254 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001255 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001256 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1257 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001258 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001259 let Inst{11-0} = shift{11-0};
1260 }
1261}
1262}
1263
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001264let canFoldAsLoad = 1, isReMaterializable = 1 in {
1265multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1266 InstrItinClass iir, PatFrag opnode> {
1267 // Note: We use the complex addrmode_imm12 rather than just an input
1268 // GPR and a constrained immediate so that we can use this to match
1269 // frame index references and avoid matching constant pool references.
1270 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1271 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1272 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1273 bits<4> Rt;
1274 bits<17> addr;
1275 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1276 let Inst{19-16} = addr{16-13}; // Rn
1277 let Inst{15-12} = Rt;
1278 let Inst{11-0} = addr{11-0}; // imm12
1279 }
1280 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1281 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1282 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1283 bits<4> Rt;
1284 bits<17> shift;
1285 let shift{4} = 0; // Inst{4} = 0
1286 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1287 let Inst{19-16} = shift{16-13}; // Rn
1288 let Inst{15-12} = Rt;
1289 let Inst{11-0} = shift{11-0};
1290 }
1291}
1292}
1293
1294
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001295multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001296 InstrItinClass iir, PatFrag opnode> {
1297 // Note: We use the complex addrmode_imm12 rather than just an input
1298 // GPR and a constrained immediate so that we can use this to match
1299 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001300 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001301 (ins GPR:$Rt, addrmode_imm12:$addr),
1302 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1303 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1304 bits<4> Rt;
1305 bits<17> addr;
1306 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1307 let Inst{19-16} = addr{16-13}; // Rn
1308 let Inst{15-12} = Rt;
1309 let Inst{11-0} = addr{11-0}; // imm12
1310 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001311 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001312 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1313 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1314 bits<4> Rt;
1315 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001316 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001317 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1318 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001319 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001320 let Inst{11-0} = shift{11-0};
1321 }
1322}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001323
1324multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1325 InstrItinClass iir, PatFrag opnode> {
1326 // Note: We use the complex addrmode_imm12 rather than just an input
1327 // GPR and a constrained immediate so that we can use this to match
1328 // frame index references and avoid matching constant pool references.
1329 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1330 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1331 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1332 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1333 bits<4> Rt;
1334 bits<17> addr;
1335 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1336 let Inst{19-16} = addr{16-13}; // Rn
1337 let Inst{15-12} = Rt;
1338 let Inst{11-0} = addr{11-0}; // imm12
1339 }
1340 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1341 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1342 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1343 bits<4> Rt;
1344 bits<17> shift;
1345 let shift{4} = 0; // Inst{4} = 0
1346 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1347 let Inst{19-16} = shift{16-13}; // Rn
1348 let Inst{15-12} = Rt;
1349 let Inst{11-0} = shift{11-0};
1350 }
1351}
1352
1353
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001354//===----------------------------------------------------------------------===//
1355// Instructions
1356//===----------------------------------------------------------------------===//
1357
Evan Chenga8e29892007-01-19 07:51:42 +00001358//===----------------------------------------------------------------------===//
1359// Miscellaneous Instructions.
1360//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001361
Evan Chenga8e29892007-01-19 07:51:42 +00001362/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1363/// the function. The first operand is the ID# for this instruction, the second
1364/// is the index into the MachineConstantPool that this is, the third is the
1365/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001366let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001367def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001368PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001369 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001370
Jim Grosbach4642ad32010-02-22 23:10:38 +00001371// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1372// from removing one half of the matched pairs. That breaks PEI, which assumes
1373// these will always be in pairs, and asserts if it finds otherwise. Better way?
1374let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001375def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001376PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001377 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001378
Jim Grosbach64171712010-02-16 21:07:46 +00001379def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001380PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001381 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001382}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001383
Jim Grosbachd30970f2011-08-11 22:30:30 +00001384def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001385 Requires<[IsARM, HasV6T2]> {
1386 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001387 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001388 let Inst{7-0} = 0b00000000;
1389}
1390
Jim Grosbachd30970f2011-08-11 22:30:30 +00001391def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001392 Requires<[IsARM, HasV6T2]> {
1393 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001394 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001395 let Inst{7-0} = 0b00000001;
1396}
1397
Jim Grosbachd30970f2011-08-11 22:30:30 +00001398def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001399 Requires<[IsARM, HasV6T2]> {
1400 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001401 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001402 let Inst{7-0} = 0b00000010;
1403}
1404
Jim Grosbachd30970f2011-08-11 22:30:30 +00001405def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001406 Requires<[IsARM, HasV6T2]> {
1407 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001408 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001409 let Inst{7-0} = 0b00000011;
1410}
1411
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001412def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1413 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001414 bits<4> Rd;
1415 bits<4> Rn;
1416 bits<4> Rm;
1417 let Inst{3-0} = Rm;
1418 let Inst{15-12} = Rd;
1419 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001420 let Inst{27-20} = 0b01101000;
1421 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001422 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001423}
1424
Johnny Chenf4d81052010-02-12 22:53:19 +00001425def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001426 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001427 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001428 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001429 let Inst{7-0} = 0b00000100;
1430}
1431
Johnny Chenc6f7b272010-02-11 18:12:29 +00001432// The i32imm operand $val can be used by a debugger to store more information
1433// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001434def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1435 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001436 bits<16> val;
1437 let Inst{3-0} = val{3-0};
1438 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001439 let Inst{27-20} = 0b00010010;
1440 let Inst{7-4} = 0b0111;
1441}
1442
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001443// Change Processor State
1444// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001445class CPS<dag iops, string asm_ops>
1446 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001447 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001448 bits<2> imod;
1449 bits<3> iflags;
1450 bits<5> mode;
1451 bit M;
1452
Johnny Chenb98e1602010-02-12 18:55:33 +00001453 let Inst{31-28} = 0b1111;
1454 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001455 let Inst{19-18} = imod;
1456 let Inst{17} = M; // Enabled if mode is set;
1457 let Inst{16} = 0;
1458 let Inst{8-6} = iflags;
1459 let Inst{5} = 0;
1460 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001461}
1462
Owen Anderson35008c22011-08-09 23:05:39 +00001463let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001464let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001465 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001466 "$imod\t$iflags, $mode">;
1467let mode = 0, M = 0 in
1468 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1469
1470let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001471 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001472}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001473
Johnny Chenb92a23f2010-02-21 04:42:01 +00001474// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001475multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001476
Evan Chengdfed19f2010-11-03 06:34:55 +00001477 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001478 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001479 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001480 bits<4> Rt;
1481 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001482 let Inst{31-26} = 0b111101;
1483 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001484 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001485 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001486 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001487 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001488 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001489 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001490 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001491 }
1492
Evan Chengdfed19f2010-11-03 06:34:55 +00001493 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001494 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001495 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001496 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001497 let Inst{31-26} = 0b111101;
1498 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001499 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001500 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001501 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001502 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001503 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001504 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001505 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001506 }
1507}
1508
Evan Cheng416941d2010-11-04 05:19:35 +00001509defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1510defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1511defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001512
Jim Grosbach53a89d62011-07-22 17:46:13 +00001513def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001514 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001515 bits<1> end;
1516 let Inst{31-10} = 0b1111000100000001000000;
1517 let Inst{9} = end;
1518 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001519}
1520
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001521def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1522 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001523 bits<4> opt;
1524 let Inst{27-4} = 0b001100100000111100001111;
1525 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001526}
1527
Johnny Chenba6e0332010-02-11 17:14:31 +00001528// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001529let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001530def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001531 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001532 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001533 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001534}
1535
Evan Cheng12c3a532008-11-06 17:48:05 +00001536// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001537let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001538def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001539 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001540 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001541
Evan Cheng325474e2008-01-07 23:56:57 +00001542let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001543def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001544 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001545 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001546
Jim Grosbach53694262010-11-18 01:15:56 +00001547def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001548 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001549 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001550
Jim Grosbach53694262010-11-18 01:15:56 +00001551def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001552 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001553 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001554
Jim Grosbach53694262010-11-18 01:15:56 +00001555def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001556 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001557 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001558
Jim Grosbach53694262010-11-18 01:15:56 +00001559def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001560 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001561 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001562}
Chris Lattner13c63102008-01-06 05:55:01 +00001563let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001564def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001565 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001566
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001567def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001568 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001569 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001570
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001571def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001572 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001573}
Evan Cheng12c3a532008-11-06 17:48:05 +00001574} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001575
Evan Chenge07715c2009-06-23 05:25:29 +00001576
1577// LEApcrel - Load a pc-relative address into a register without offending the
1578// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001579let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001580// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001581// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1582// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001583def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001584 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001585 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001586 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001587 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001588 let Inst{24} = 0;
1589 let Inst{23-22} = label{13-12};
1590 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001591 let Inst{20} = 0;
1592 let Inst{19-16} = 0b1111;
1593 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001594 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001595}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001596def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001597 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001598
1599def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1600 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001601 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001602
Evan Chenga8e29892007-01-19 07:51:42 +00001603//===----------------------------------------------------------------------===//
1604// Control Flow Instructions.
1605//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001606
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001607let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1608 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001609 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001610 "bx", "\tlr", [(ARMretflag)]>,
1611 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001612 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001613 }
1614
1615 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001616 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001617 "mov", "\tpc, lr", [(ARMretflag)]>,
1618 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001619 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001620 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001621}
Rafael Espindola27185192006-09-29 21:20:16 +00001622
Bob Wilson04ea6e52009-10-28 00:37:03 +00001623// Indirect branches
1624let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001625 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001626 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001627 [(brind GPR:$dst)]>,
1628 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001629 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001630 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001631 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001632 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001633
Jim Grosbachd447ac62011-07-13 20:21:31 +00001634 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1635 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001636 Requires<[IsARM, HasV4T]> {
1637 bits<4> dst;
1638 let Inst{27-4} = 0b000100101111111111110001;
1639 let Inst{3-0} = dst;
1640 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001641}
1642
Evan Cheng1e0eab12010-11-29 22:43:27 +00001643// All calls clobber the non-callee saved registers. SP is marked as
1644// a use to prevent stack-pointer assignments that appear immediately
1645// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001646let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001647 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001648 // FIXME: Do we really need a non-predicated version? If so, it should
1649 // at least be a pseudo instruction expanding to the predicated version
1650 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001651 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001652 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001653 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001654 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001655 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001656 Requires<[IsARM, IsNotDarwin]> {
1657 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001658 bits<24> func;
1659 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001660 }
Evan Cheng277f0742007-06-19 21:05:09 +00001661
Jason W Kim685c3502011-02-04 19:47:15 +00001662 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001663 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001664 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001665 Requires<[IsARM, IsNotDarwin]> {
1666 bits<24> func;
1667 let Inst{23-0} = func;
1668 }
Evan Cheng277f0742007-06-19 21:05:09 +00001669
Evan Chenga8e29892007-01-19 07:51:42 +00001670 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001671 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001672 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001673 [(ARMcall GPR:$func)]>,
1674 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001675 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001676 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001677 let Inst{3-0} = func;
1678 }
1679
1680 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1681 IIC_Br, "blx", "\t$func",
1682 [(ARMcall_pred GPR:$func)]>,
1683 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1684 bits<4> func;
1685 let Inst{27-4} = 0b000100101111111111110011;
1686 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001687 }
1688
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001689 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001690 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001691 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001692 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001693 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001694
1695 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001696 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001697 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001698 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001699}
1700
David Goodwin1a8f36e2009-08-12 18:31:53 +00001701let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001702 // On Darwin R9 is call-clobbered.
1703 // R7 is marked as a use to prevent frame-pointer assignments from being
1704 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001705 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001706 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001707 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001708 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001709 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1710 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001711
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001712 def BLr9_pred : ARMPseudoExpand<(outs),
1713 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001714 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001715 [(ARMcall_pred tglobaladdr:$func)],
1716 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001717 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001718
1719 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001720 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001721 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001722 [(ARMcall GPR:$func)],
1723 (BLX GPR:$func)>,
1724 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001725
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001726 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001727 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001728 [(ARMcall_pred GPR:$func)],
1729 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001730 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001731
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001732 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001733 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001734 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001735 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001736 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001737
1738 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001739 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001740 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001741 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001742}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001743
David Goodwin1a8f36e2009-08-12 18:31:53 +00001744let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001745 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1746 // a two-value operand where a dag node expects two operands. :(
1747 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1748 IIC_Br, "b", "\t$target",
1749 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1750 bits<24> target;
1751 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001752 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001753 }
1754
Evan Chengaeafca02007-05-16 07:45:54 +00001755 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001756 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001757 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001758 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1759 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001760 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001761 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001762 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001763
Jim Grosbach2dc77682010-11-29 18:37:44 +00001764 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1765 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001766 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001767 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001768 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001769 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1770 // into i12 and rs suffixed versions.
1771 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001772 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001773 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001774 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001775 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001776 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001777 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001778 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001779 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001780 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001781 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001782 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001783
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001784}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001785
Jim Grosbachcf121c32011-07-28 21:57:55 +00001786// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001787def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001788 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001789 Requires<[IsARM, HasV5T]> {
1790 let Inst{31-25} = 0b1111101;
1791 bits<25> target;
1792 let Inst{23-0} = target{24-1};
1793 let Inst{24} = target{0};
1794}
1795
Jim Grosbach898e7e22011-07-13 20:25:01 +00001796// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001797def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001798 [/* pattern left blank */]> {
1799 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001800 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001801 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001802 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001803 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001804}
1805
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001806// Tail calls.
1807
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001808let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1809 // Darwin versions.
1810 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1811 Uses = [SP] in {
1812 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1813 IIC_Br, []>, Requires<[IsDarwin]>;
1814
1815 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1816 IIC_Br, []>, Requires<[IsDarwin]>;
1817
Jim Grosbach245f5e82011-07-08 18:50:22 +00001818 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001819 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001820 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1821 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001822
Jim Grosbach245f5e82011-07-08 18:50:22 +00001823 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001824 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001825 (BX GPR:$dst)>,
1826 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001827
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001828 }
1829
1830 // Non-Darwin versions (the difference is R9).
1831 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1832 Uses = [SP] in {
1833 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1834 IIC_Br, []>, Requires<[IsNotDarwin]>;
1835
1836 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1837 IIC_Br, []>, Requires<[IsNotDarwin]>;
1838
Jim Grosbach245f5e82011-07-08 18:50:22 +00001839 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001840 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001841 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1842 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001843
Jim Grosbach245f5e82011-07-08 18:50:22 +00001844 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001845 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001846 (BX GPR:$dst)>,
1847 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001848 }
1849}
1850
Jim Grosbachd30970f2011-08-11 22:30:30 +00001851// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001852def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1853 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001854 bits<4> opt;
1855 let Inst{23-4} = 0b01100000000000000111;
1856 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001857}
1858
Jim Grosbached838482011-07-26 16:24:27 +00001859// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001860let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001861def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001862 bits<24> svc;
1863 let Inst{23-0} = svc;
1864}
Johnny Chen85d5a892010-02-10 18:02:25 +00001865}
1866
Jim Grosbach5a287482011-07-29 17:51:39 +00001867// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001868class SRSI<bit wb, string asm>
1869 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1870 NoItinerary, asm, "", []> {
1871 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001872 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001873 let Inst{27-25} = 0b100;
1874 let Inst{22} = 1;
1875 let Inst{21} = wb;
1876 let Inst{20} = 0;
1877 let Inst{19-16} = 0b1101; // SP
1878 let Inst{15-5} = 0b00000101000;
1879 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001880}
1881
Jim Grosbache1cf5902011-07-29 20:26:09 +00001882def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1883 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001884}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001885def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1886 let Inst{24-23} = 0;
1887}
1888def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1889 let Inst{24-23} = 0b10;
1890}
1891def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1892 let Inst{24-23} = 0b10;
1893}
1894def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1895 let Inst{24-23} = 0b01;
1896}
1897def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1898 let Inst{24-23} = 0b01;
1899}
1900def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1901 let Inst{24-23} = 0b11;
1902}
1903def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1904 let Inst{24-23} = 0b11;
1905}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001906
Jim Grosbach5a287482011-07-29 17:51:39 +00001907// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001908class RFEI<bit wb, string asm>
1909 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1910 NoItinerary, asm, "", []> {
1911 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001912 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001913 let Inst{27-25} = 0b100;
1914 let Inst{22} = 0;
1915 let Inst{21} = wb;
1916 let Inst{20} = 1;
1917 let Inst{19-16} = Rn;
1918 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001919}
1920
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001921def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1922 let Inst{24-23} = 0;
1923}
1924def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1925 let Inst{24-23} = 0;
1926}
1927def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1928 let Inst{24-23} = 0b10;
1929}
1930def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1931 let Inst{24-23} = 0b10;
1932}
1933def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1934 let Inst{24-23} = 0b01;
1935}
1936def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1937 let Inst{24-23} = 0b01;
1938}
1939def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1940 let Inst{24-23} = 0b11;
1941}
1942def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1943 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001944}
1945
Evan Chenga8e29892007-01-19 07:51:42 +00001946//===----------------------------------------------------------------------===//
1947// Load / store Instructions.
1948//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001949
Evan Chenga8e29892007-01-19 07:51:42 +00001950// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001951
1952
Evan Cheng7e2fe912010-10-28 06:47:08 +00001953defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001954 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001955defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001956 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001957defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001958 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001959defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001960 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001961
Evan Chengfa775d02007-03-19 07:20:03 +00001962// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001963let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001964 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001965def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001966 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1967 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001968 bits<4> Rt;
1969 bits<17> addr;
1970 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1971 let Inst{19-16} = 0b1111;
1972 let Inst{15-12} = Rt;
1973 let Inst{11-0} = addr{11-0}; // imm12
1974}
Evan Chengfa775d02007-03-19 07:20:03 +00001975
Evan Chenga8e29892007-01-19 07:51:42 +00001976// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001977def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001978 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1979 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001980
Evan Chenga8e29892007-01-19 07:51:42 +00001981// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001982def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001983 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1984 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001985
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001986def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001987 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1988 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001989
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001990let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001991// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001992def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1993 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001994 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001995 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001996}
Rafael Espindolac391d162006-10-23 20:34:27 +00001997
Evan Chenga8e29892007-01-19 07:51:42 +00001998// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001999multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00002000 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2001 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002002 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2003 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00002004 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00002005 // {12} isAdd
2006 // {11-0} imm12/Rm
2007 bits<18> addr;
2008 let Inst{25} = addr{13};
2009 let Inst{23} = addr{12};
2010 let Inst{19-16} = addr{17-14};
2011 let Inst{11-0} = addr{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002012 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002013 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002014 }
Owen Anderson793e7962011-07-26 20:54:26 +00002015
2016 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002017 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002018 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002019 opc, "\t$Rt, $addr, $offset",
2020 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002021 // {12} isAdd
2022 // {11-0} imm12/Rm
2023 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002024 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002025 let Inst{25} = 1;
2026 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002027 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002028 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002029
2030 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002031 }
2032
2033 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002034 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002035 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002036 opc, "\t$Rt, $addr, $offset",
2037 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002038 // {12} isAdd
2039 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002040 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002041 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002042 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002043 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002044 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002045 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002046
2047 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002048 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002049
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002050}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002051
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002052let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002053defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2054defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002055}
Rafael Espindola450856d2006-12-12 00:37:38 +00002056
Jim Grosbach45251b32011-08-11 20:41:13 +00002057multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2058 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002059 (ins addrmode3:$addr), IndexModePre,
2060 LdMiscFrm, itin,
2061 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2062 bits<14> addr;
2063 let Inst{23} = addr{8}; // U bit
2064 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2065 let Inst{19-16} = addr{12-9}; // Rn
2066 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2067 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002068 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002069 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002070 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002071 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002072 (ins addr_offset_none:$addr, am3offset:$offset),
2073 IndexModePost, LdMiscFrm, itin,
2074 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2075 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002076 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002077 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002078 let Inst{23} = offset{8}; // U bit
2079 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002080 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002081 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2082 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002083 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002084 }
2085}
Rafael Espindola4e307642006-09-08 16:59:47 +00002086
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002087let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002088defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2089defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2090defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002091let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002092def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002093 (ins addrmode3:$addr), IndexModePre,
2094 LdMiscFrm, IIC_iLoad_d_ru,
2095 "ldrd", "\t$Rt, $Rt2, $addr!",
2096 "$addr.base = $Rn_wb", []> {
2097 bits<14> addr;
2098 let Inst{23} = addr{8}; // U bit
2099 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2100 let Inst{19-16} = addr{12-9}; // Rn
2101 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2102 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002103 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002104 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002105}
Jim Grosbach45251b32011-08-11 20:41:13 +00002106def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002107 (ins addr_offset_none:$addr, am3offset:$offset),
2108 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2109 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2110 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002111 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002112 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002113 let Inst{23} = offset{8}; // U bit
2114 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002115 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002116 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2117 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002118 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002119}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002120} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002121} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002122
Jim Grosbach89958d52011-08-11 21:41:59 +00002123// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002124let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002125def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2126 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2127 IndexModePost, LdFrm, IIC_iLoad_ru,
2128 "ldrt", "\t$Rt, $addr, $offset",
2129 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002130 // {12} isAdd
2131 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002132 bits<14> offset;
2133 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002134 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002135 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002136 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002137 let Inst{19-16} = addr;
2138 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002139 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002140 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002141 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2142}
Jim Grosbach59999262011-08-10 23:43:54 +00002143
2144def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2145 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002146 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002147 "ldrt", "\t$Rt, $addr, $offset",
2148 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002149 // {12} isAdd
2150 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002151 bits<14> offset;
2152 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002153 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002154 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002155 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002156 let Inst{19-16} = addr;
2157 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002158 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002159}
Jim Grosbach3148a652011-08-08 23:28:47 +00002160
2161def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2162 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2163 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2164 "ldrbt", "\t$Rt, $addr, $offset",
2165 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002166 // {12} isAdd
2167 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002168 bits<14> offset;
2169 bits<4> addr;
2170 let Inst{25} = 1;
2171 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002172 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002173 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002174 let Inst{11-5} = offset{11-5};
2175 let Inst{4} = 0;
2176 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002177 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002178}
2179
2180def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2181 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2182 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2183 "ldrbt", "\t$Rt, $addr, $offset",
2184 "$addr.base = $Rn_wb", []> {
2185 // {12} isAdd
2186 // {11-0} imm12/Rm
2187 bits<14> offset;
2188 bits<4> addr;
2189 let Inst{25} = 0;
2190 let Inst{23} = offset{12};
2191 let Inst{21} = 1; // overwrite
2192 let Inst{19-16} = addr;
2193 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002194 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002195}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002196
2197multiclass AI3ldrT<bits<4> op, string opc> {
2198 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2199 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2200 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2201 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2202 bits<9> offset;
2203 let Inst{23} = offset{8};
2204 let Inst{22} = 1;
2205 let Inst{11-8} = offset{7-4};
2206 let Inst{3-0} = offset{3-0};
2207 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2208 }
2209 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2210 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2211 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2212 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2213 bits<5> Rm;
2214 let Inst{23} = Rm{4};
2215 let Inst{22} = 0;
2216 let Inst{11-8} = 0;
2217 let Inst{3-0} = Rm{3-0};
2218 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2219 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002220}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002221
2222defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2223defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2224defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002225}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002226
Evan Chenga8e29892007-01-19 07:51:42 +00002227// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002228
2229// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002230def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002231 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2232 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002233
Evan Chenga8e29892007-01-19 07:51:42 +00002234// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002235let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2236def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002237 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002238 "strd", "\t$Rt, $src2, $addr", []>,
2239 Requires<[IsARM, HasV5TE]> {
2240 let Inst{21} = 0;
2241}
Evan Chenga8e29892007-01-19 07:51:42 +00002242
2243// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002244multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2245 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2246 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2247 StFrm, itin,
2248 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2249 bits<17> addr;
2250 let Inst{25} = 0;
2251 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2252 let Inst{19-16} = addr{16-13}; // Rn
2253 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002254 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002255 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002256 }
Evan Chenga8e29892007-01-19 07:51:42 +00002257
Jim Grosbach19dec202011-08-05 20:35:44 +00002258 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002259 (ins GPR:$Rt, ldst_so_reg:$addr),
2260 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002261 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2262 bits<17> addr;
2263 let Inst{25} = 1;
2264 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2265 let Inst{19-16} = addr{16-13}; // Rn
2266 let Inst{11-0} = addr{11-0};
2267 let Inst{4} = 0; // Inst{4} = 0
2268 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002269 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002270 }
2271 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2272 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2273 IndexModePost, StFrm, itin,
2274 opc, "\t$Rt, $addr, $offset",
2275 "$addr.base = $Rn_wb", []> {
2276 // {12} isAdd
2277 // {11-0} imm12/Rm
2278 bits<14> offset;
2279 bits<4> addr;
2280 let Inst{25} = 1;
2281 let Inst{23} = offset{12};
2282 let Inst{19-16} = addr;
2283 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002284
2285 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002286 }
Owen Anderson793e7962011-07-26 20:54:26 +00002287
Jim Grosbach19dec202011-08-05 20:35:44 +00002288 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2289 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2290 IndexModePost, StFrm, itin,
2291 opc, "\t$Rt, $addr, $offset",
2292 "$addr.base = $Rn_wb", []> {
2293 // {12} isAdd
2294 // {11-0} imm12/Rm
2295 bits<14> offset;
2296 bits<4> addr;
2297 let Inst{25} = 0;
2298 let Inst{23} = offset{12};
2299 let Inst{19-16} = addr;
2300 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002301
2302 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002303 }
2304}
Owen Anderson793e7962011-07-26 20:54:26 +00002305
Jim Grosbach19dec202011-08-05 20:35:44 +00002306let mayStore = 1, neverHasSideEffects = 1 in {
2307defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2308defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2309}
Evan Chenga8e29892007-01-19 07:51:42 +00002310
Jim Grosbach19dec202011-08-05 20:35:44 +00002311def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2312 am2offset_reg:$offset),
2313 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2314 am2offset_reg:$offset)>;
2315def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2316 am2offset_imm:$offset),
2317 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2318 am2offset_imm:$offset)>;
2319def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2320 am2offset_reg:$offset),
2321 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2322 am2offset_reg:$offset)>;
2323def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2324 am2offset_imm:$offset),
2325 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2326 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002327
Jim Grosbach19dec202011-08-05 20:35:44 +00002328// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2329// put the patterns on the instruction definitions directly as ISel wants
2330// the address base and offset to be separate operands, not a single
2331// complex operand like we represent the instructions themselves. The
2332// pseudos map between the two.
2333let usesCustomInserter = 1,
2334 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2335def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2336 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2337 4, IIC_iStore_ru,
2338 [(set GPR:$Rn_wb,
2339 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2340def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2341 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2342 4, IIC_iStore_ru,
2343 [(set GPR:$Rn_wb,
2344 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2345def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2346 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2347 4, IIC_iStore_ru,
2348 [(set GPR:$Rn_wb,
2349 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2350def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2351 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2352 4, IIC_iStore_ru,
2353 [(set GPR:$Rn_wb,
2354 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002355def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2356 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2357 4, IIC_iStore_ru,
2358 [(set GPR:$Rn_wb,
2359 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002360}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002361
Evan Chenga8e29892007-01-19 07:51:42 +00002362
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002363
2364def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2365 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2366 StMiscFrm, IIC_iStore_bh_ru,
2367 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2368 bits<14> addr;
2369 let Inst{23} = addr{8}; // U bit
2370 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2371 let Inst{19-16} = addr{12-9}; // Rn
2372 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2373 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2374 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002375 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002376}
2377
2378def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2379 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2380 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2381 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2382 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2383 addr_offset_none:$addr,
2384 am3offset:$offset))]> {
2385 bits<10> offset;
2386 bits<4> addr;
2387 let Inst{23} = offset{8}; // U bit
2388 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2389 let Inst{19-16} = addr;
2390 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2391 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002392 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002393}
Evan Chenga8e29892007-01-19 07:51:42 +00002394
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002395let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002396def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002397 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2398 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2399 "strd", "\t$Rt, $Rt2, $addr!",
2400 "$addr.base = $Rn_wb", []> {
2401 bits<14> addr;
2402 let Inst{23} = addr{8}; // U bit
2403 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2404 let Inst{19-16} = addr{12-9}; // Rn
2405 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2406 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002407 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002408 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002409}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002410
Jim Grosbach45251b32011-08-11 20:41:13 +00002411def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002412 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2413 am3offset:$offset),
2414 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2415 "strd", "\t$Rt, $Rt2, $addr, $offset",
2416 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002417 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002418 bits<4> addr;
2419 let Inst{23} = offset{8}; // U bit
2420 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2421 let Inst{19-16} = addr;
2422 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2423 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002424 let DecoderMethod = "DecodeAddrMode3Instruction";
2425}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002426} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002427
Jim Grosbach7ce05792011-08-03 23:50:40 +00002428// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002429
Jim Grosbach10348e72011-08-11 20:04:56 +00002430def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2431 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2432 IndexModePost, StFrm, IIC_iStore_bh_ru,
2433 "strbt", "\t$Rt, $addr, $offset",
2434 "$addr.base = $Rn_wb", []> {
2435 // {12} isAdd
2436 // {11-0} imm12/Rm
2437 bits<14> offset;
2438 bits<4> addr;
2439 let Inst{25} = 1;
2440 let Inst{23} = offset{12};
2441 let Inst{21} = 1; // overwrite
2442 let Inst{19-16} = addr;
2443 let Inst{11-5} = offset{11-5};
2444 let Inst{4} = 0;
2445 let Inst{3-0} = offset{3-0};
2446 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2447}
2448
2449def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2450 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2451 IndexModePost, StFrm, IIC_iStore_bh_ru,
2452 "strbt", "\t$Rt, $addr, $offset",
2453 "$addr.base = $Rn_wb", []> {
2454 // {12} isAdd
2455 // {11-0} imm12/Rm
2456 bits<14> offset;
2457 bits<4> addr;
2458 let Inst{25} = 0;
2459 let Inst{23} = offset{12};
2460 let Inst{21} = 1; // overwrite
2461 let Inst{19-16} = addr;
2462 let Inst{11-0} = offset{11-0};
2463 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2464}
2465
Jim Grosbach342ebd52011-08-11 22:18:00 +00002466let mayStore = 1, neverHasSideEffects = 1 in {
2467def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2468 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2469 IndexModePost, StFrm, IIC_iStore_ru,
2470 "strt", "\t$Rt, $addr, $offset",
2471 "$addr.base = $Rn_wb", []> {
2472 // {12} isAdd
2473 // {11-0} imm12/Rm
2474 bits<14> offset;
2475 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002476 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002477 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002478 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002479 let Inst{19-16} = addr;
2480 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002481 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002482 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002483 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002484}
2485
Jim Grosbach342ebd52011-08-11 22:18:00 +00002486def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2487 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2488 IndexModePost, StFrm, IIC_iStore_ru,
2489 "strt", "\t$Rt, $addr, $offset",
2490 "$addr.base = $Rn_wb", []> {
2491 // {12} isAdd
2492 // {11-0} imm12/Rm
2493 bits<14> offset;
2494 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002495 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002496 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002497 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002498 let Inst{19-16} = addr;
2499 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002500 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002501}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002502}
2503
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002504
Jim Grosbach7ce05792011-08-03 23:50:40 +00002505multiclass AI3strT<bits<4> op, string opc> {
2506 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2507 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2508 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2509 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2510 bits<9> offset;
2511 let Inst{23} = offset{8};
2512 let Inst{22} = 1;
2513 let Inst{11-8} = offset{7-4};
2514 let Inst{3-0} = offset{3-0};
2515 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2516 }
2517 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2518 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2519 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2520 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2521 bits<5> Rm;
2522 let Inst{23} = Rm{4};
2523 let Inst{22} = 0;
2524 let Inst{11-8} = 0;
2525 let Inst{3-0} = Rm{3-0};
2526 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2527 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002528}
2529
Jim Grosbach7ce05792011-08-03 23:50:40 +00002530
2531defm STRHT : AI3strT<0b1011, "strht">;
2532
2533
Evan Chenga8e29892007-01-19 07:51:42 +00002534//===----------------------------------------------------------------------===//
2535// Load / store multiple Instructions.
2536//
2537
Bill Wendling6c470b82010-11-13 09:09:38 +00002538multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2539 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002540 // IA is the default, so no need for an explicit suffix on the
2541 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002542 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002543 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2544 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002545 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002546 let Inst{24-23} = 0b01; // Increment After
2547 let Inst{21} = 0; // No writeback
2548 let Inst{20} = L_bit;
2549 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002550 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002551 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2552 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002553 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002554 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002555 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002556 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002557
2558 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002559 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002560 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002561 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2562 IndexModeNone, f, itin,
2563 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2564 let Inst{24-23} = 0b00; // Decrement After
2565 let Inst{21} = 0; // No writeback
2566 let Inst{20} = L_bit;
2567 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002568 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002569 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2570 IndexModeUpd, f, itin_upd,
2571 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2572 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002573 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002574 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002575
2576 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002577 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002578 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002579 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2580 IndexModeNone, f, itin,
2581 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2582 let Inst{24-23} = 0b10; // Decrement Before
2583 let Inst{21} = 0; // No writeback
2584 let Inst{20} = L_bit;
2585 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002586 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002587 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2588 IndexModeUpd, f, itin_upd,
2589 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2590 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002591 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002592 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002593
2594 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002595 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002596 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002597 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2598 IndexModeNone, f, itin,
2599 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2600 let Inst{24-23} = 0b11; // Increment Before
2601 let Inst{21} = 0; // No writeback
2602 let Inst{20} = L_bit;
2603 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002604 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002605 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2606 IndexModeUpd, f, itin_upd,
2607 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2608 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002609 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002610 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002611
2612 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002613 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002614}
Bill Wendling6c470b82010-11-13 09:09:38 +00002615
Bill Wendlingc93989a2010-11-13 11:20:05 +00002616let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002617
2618let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2619defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2620
2621let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2622defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2623
2624} // neverHasSideEffects
2625
Bill Wendling73fe34a2010-11-16 01:16:36 +00002626// FIXME: remove when we have a way to marking a MI with these properties.
2627// FIXME: Should pc be an implicit operand like PICADD, etc?
2628let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2629 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002630def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2631 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002632 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002633 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002634 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002635
Evan Chenga8e29892007-01-19 07:51:42 +00002636//===----------------------------------------------------------------------===//
2637// Move Instructions.
2638//
2639
Evan Chengcd799b92009-06-12 20:46:18 +00002640let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002641def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2642 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2643 bits<4> Rd;
2644 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002645
Johnny Chen103bf952011-04-01 23:30:25 +00002646 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002647 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002648 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002649 let Inst{3-0} = Rm;
2650 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002651}
2652
Dale Johannesen38d5f042010-06-15 22:24:08 +00002653// A version for the smaller set of tail call registers.
2654let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002655def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002656 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2657 bits<4> Rd;
2658 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002659
Dale Johannesen38d5f042010-06-15 22:24:08 +00002660 let Inst{11-4} = 0b00000000;
2661 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002662 let Inst{3-0} = Rm;
2663 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002664}
2665
Owen Andersonde317f42011-08-09 23:33:27 +00002666def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002667 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002668 "mov", "\t$Rd, $src",
2669 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002670 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002671 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002672 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002673 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002674 let Inst{11-8} = src{11-8};
2675 let Inst{7} = 0;
2676 let Inst{6-5} = src{6-5};
2677 let Inst{4} = 1;
2678 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002679 let Inst{25} = 0;
2680}
Evan Chenga2515702007-03-19 07:09:02 +00002681
Owen Anderson152d4a42011-07-21 23:38:37 +00002682def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2683 DPSoRegImmFrm, IIC_iMOVsr,
2684 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2685 UnaryDP {
2686 bits<4> Rd;
2687 bits<12> src;
2688 let Inst{15-12} = Rd;
2689 let Inst{19-16} = 0b0000;
2690 let Inst{11-5} = src{11-5};
2691 let Inst{4} = 0;
2692 let Inst{3-0} = src{3-0};
2693 let Inst{25} = 0;
2694}
2695
Evan Chengc4af4632010-11-17 20:13:28 +00002696let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002697def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2698 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002699 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002700 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002701 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002702 let Inst{15-12} = Rd;
2703 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002704 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002705}
2706
Evan Chengc4af4632010-11-17 20:13:28 +00002707let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002708def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002709 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002710 "movw", "\t$Rd, $imm",
2711 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002712 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002713 bits<4> Rd;
2714 bits<16> imm;
2715 let Inst{15-12} = Rd;
2716 let Inst{11-0} = imm{11-0};
2717 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002718 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002719 let Inst{25} = 1;
2720}
2721
Jim Grosbachffa32252011-07-19 19:13:28 +00002722def : InstAlias<"mov${p} $Rd, $imm",
2723 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2724 Requires<[IsARM]>;
2725
Evan Cheng53519f02011-01-21 18:55:51 +00002726def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2727 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002728
2729let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002730def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2731 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002732 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002733 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002734 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002735 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002736 lo16AllZero:$imm))]>, UnaryDP,
2737 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002738 bits<4> Rd;
2739 bits<16> imm;
2740 let Inst{15-12} = Rd;
2741 let Inst{11-0} = imm{11-0};
2742 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002743 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002744 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002745}
Evan Cheng13ab0202007-07-10 18:08:01 +00002746
Evan Cheng53519f02011-01-21 18:55:51 +00002747def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2748 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002749
2750} // Constraints
2751
Evan Cheng20956592009-10-21 08:15:52 +00002752def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2753 Requires<[IsARM, HasV6T2]>;
2754
David Goodwinca01a8d2009-09-01 18:32:09 +00002755let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002756def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002757 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2758 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002759
2760// These aren't really mov instructions, but we have to define them this way
2761// due to flag operands.
2762
Evan Cheng071a2792007-09-11 19:55:27 +00002763let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002764def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002765 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2766 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002767def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002768 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2769 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002770}
Evan Chenga8e29892007-01-19 07:51:42 +00002771
Evan Chenga8e29892007-01-19 07:51:42 +00002772//===----------------------------------------------------------------------===//
2773// Extend Instructions.
2774//
2775
2776// Sign extenders
2777
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002778def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002779 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002780def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002781 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002782
Jim Grosbach70327412011-07-27 17:48:13 +00002783def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002784 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002785def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002786 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002787
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002788def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002789
Jim Grosbach70327412011-07-27 17:48:13 +00002790def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002791
2792// Zero extenders
2793
2794let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002795def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002796 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002797def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002798 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002799def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002800 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002801
Jim Grosbach542f6422010-07-28 23:25:44 +00002802// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2803// The transformation should probably be done as a combiner action
2804// instead so we can include a check for masking back in the upper
2805// eight bits of the source into the lower eight bits of the result.
2806//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002807// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002808def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002809 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002810
Jim Grosbach70327412011-07-27 17:48:13 +00002811def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002812 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002813def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002814 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002815}
2816
Evan Chenga8e29892007-01-19 07:51:42 +00002817// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002818def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002819
Evan Chenga8e29892007-01-19 07:51:42 +00002820
Owen Anderson33e57512011-08-10 00:03:03 +00002821def SBFX : I<(outs GPRnopc:$Rd),
2822 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002823 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002824 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002825 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002826 bits<4> Rd;
2827 bits<4> Rn;
2828 bits<5> lsb;
2829 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002830 let Inst{27-21} = 0b0111101;
2831 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002832 let Inst{20-16} = width;
2833 let Inst{15-12} = Rd;
2834 let Inst{11-7} = lsb;
2835 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002836}
2837
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002838def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002839 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002840 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002841 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002842 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002843 bits<4> Rd;
2844 bits<4> Rn;
2845 bits<5> lsb;
2846 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002847 let Inst{27-21} = 0b0111111;
2848 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002849 let Inst{20-16} = width;
2850 let Inst{15-12} = Rd;
2851 let Inst{11-7} = lsb;
2852 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002853}
2854
Evan Chenga8e29892007-01-19 07:51:42 +00002855//===----------------------------------------------------------------------===//
2856// Arithmetic Instructions.
2857//
2858
Jim Grosbach26421962008-10-14 20:36:24 +00002859defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002860 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002861 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002862defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002863 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002864 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002865
Evan Chengc85e8322007-07-05 07:13:32 +00002866// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002867defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002868 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002869 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2870defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002871 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002872 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002873
Evan Cheng62674222009-06-25 23:34:10 +00002874defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002875 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2876 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002877defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002878 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2879 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002880
2881// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002882let usesCustomInserter = 1 in {
2883defm ADCS : AI1_adde_sube_s_irs<
2884 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2885defm SBCS : AI1_adde_sube_s_irs<
2886 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2887}
Evan Chenga8e29892007-01-19 07:51:42 +00002888
Jim Grosbach84760882010-10-15 18:42:41 +00002889def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2890 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2891 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2892 bits<4> Rd;
2893 bits<4> Rn;
2894 bits<12> imm;
2895 let Inst{25} = 1;
2896 let Inst{15-12} = Rd;
2897 let Inst{19-16} = Rn;
2898 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002899}
Evan Cheng13ab0202007-07-10 18:08:01 +00002900
Jim Grosbach84760882010-10-15 18:42:41 +00002901def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00002902 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", []> {
Jim Grosbach84760882010-10-15 18:42:41 +00002903 bits<4> Rd;
2904 bits<4> Rn;
2905 bits<4> Rm;
2906 let Inst{11-4} = 0b00000000;
2907 let Inst{25} = 0;
2908 let Inst{3-0} = Rm;
2909 let Inst{15-12} = Rd;
2910 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002911}
2912
Owen Anderson92a20222011-07-21 18:54:16 +00002913def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002914 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002915 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002916 bits<4> Rd;
2917 bits<4> Rn;
2918 bits<12> shift;
2919 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002920 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002921 let Inst{15-12} = Rd;
2922 let Inst{11-5} = shift{11-5};
2923 let Inst{4} = 0;
2924 let Inst{3-0} = shift{3-0};
2925}
2926
2927def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002928 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002929 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2930 bits<4> Rd;
2931 bits<4> Rn;
2932 bits<12> shift;
2933 let Inst{25} = 0;
2934 let Inst{19-16} = Rn;
2935 let Inst{15-12} = Rd;
2936 let Inst{11-8} = shift{11-8};
2937 let Inst{7} = 0;
2938 let Inst{6-5} = shift{6-5};
2939 let Inst{4} = 1;
2940 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002941}
Evan Chengc85e8322007-07-05 07:13:32 +00002942
2943// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002944// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2945let usesCustomInserter = 1 in {
2946def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002947 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002948 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2949def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00002950 4, IIC_iALUr, []>;
Owen Anderson92a20222011-07-21 18:54:16 +00002951def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002952 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002953 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2954def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2955 4, IIC_iALUsr,
2956 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002957}
Evan Chengc85e8322007-07-05 07:13:32 +00002958
Evan Cheng62674222009-06-25 23:34:10 +00002959let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002960def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2961 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2962 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002963 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002964 bits<4> Rd;
2965 bits<4> Rn;
2966 bits<12> imm;
2967 let Inst{25} = 1;
2968 let Inst{15-12} = Rd;
2969 let Inst{19-16} = Rn;
2970 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002971}
Jim Grosbach84760882010-10-15 18:42:41 +00002972def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00002973 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", []> {
Jim Grosbach84760882010-10-15 18:42:41 +00002974 bits<4> Rd;
2975 bits<4> Rn;
2976 bits<4> Rm;
2977 let Inst{11-4} = 0b00000000;
2978 let Inst{25} = 0;
2979 let Inst{3-0} = Rm;
2980 let Inst{15-12} = Rd;
2981 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002982}
Owen Anderson92a20222011-07-21 18:54:16 +00002983def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002984 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002985 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002986 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002987 bits<4> Rd;
2988 bits<4> Rn;
2989 bits<12> shift;
2990 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002991 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002992 let Inst{15-12} = Rd;
2993 let Inst{11-5} = shift{11-5};
2994 let Inst{4} = 0;
2995 let Inst{3-0} = shift{3-0};
2996}
2997def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002998 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002999 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
3000 Requires<[IsARM]> {
3001 bits<4> Rd;
3002 bits<4> Rn;
3003 bits<12> shift;
3004 let Inst{25} = 0;
3005 let Inst{19-16} = Rn;
3006 let Inst{15-12} = Rd;
3007 let Inst{11-8} = shift{11-8};
3008 let Inst{7} = 0;
3009 let Inst{6-5} = shift{6-5};
3010 let Inst{4} = 1;
3011 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00003012}
Evan Cheng62674222009-06-25 23:34:10 +00003013}
3014
Owen Anderson92a20222011-07-21 18:54:16 +00003015
Owen Andersonb48c7912011-04-05 23:55:28 +00003016// NOTE: CPSR def omitted because it will be handled by the custom inserter.
3017let usesCustomInserter = 1, Uses = [CPSR] in {
3018def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003019 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00003020 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00003021def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00003022 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003023 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
3024def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
3025 4, IIC_iALUsr,
3026 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003027}
Evan Cheng2c614c52007-06-06 10:17:05 +00003028
Evan Chenga8e29892007-01-19 07:51:42 +00003029// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003030// The assume-no-carry-in form uses the negation of the input since add/sub
3031// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3032// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3033// details.
Evan Chenga8e29892007-01-19 07:51:42 +00003034def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3035 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003036def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
3037 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3038// The with-carry-in form matches bitwise not instead of the negation.
3039// Effectively, the inverse interpretation of the carry flag already accounts
3040// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00003041def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003042 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00003043def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
3044 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003045
3046// Note: These are implemented in C++ code, because they have to generate
3047// ADD/SUBrs instructions, which use a complex pattern that a xform function
3048// cannot produce.
3049// (mul X, 2^n+1) -> (add (X << n), X)
3050// (mul X, 2^n-1) -> (rsb X, (X << n))
3051
Jim Grosbach7931df32011-07-22 18:06:01 +00003052// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003053// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003054class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003055 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003056 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3057 string asm = "\t$Rd, $Rn, $Rm">
3058 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003059 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003060 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003061 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003062 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003063 let Inst{11-4} = op11_4;
3064 let Inst{19-16} = Rn;
3065 let Inst{15-12} = Rd;
3066 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003067}
3068
Jim Grosbach7931df32011-07-22 18:06:01 +00003069// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003070
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003071def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003072 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3073 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003074def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003075 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3076 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3077def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3078 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003079 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003080def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3081 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003082 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003083
3084def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3085def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3086def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3087def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3088def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3089def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3090def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3091def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3092def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3093def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3094def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3095def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003096
Jim Grosbach7931df32011-07-22 18:06:01 +00003097// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003098
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003099def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3100def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3101def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3102def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3103def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3104def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3105def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3106def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3107def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3108def USAX : AAI<0b01100101, 0b11110101, "usax">;
3109def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3110def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003111
Jim Grosbach7931df32011-07-22 18:06:01 +00003112// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003113
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003114def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3115def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3116def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3117def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3118def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3119def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3120def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3121def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3122def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3123def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3124def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3125def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003126
Jim Grosbachd30970f2011-08-11 22:30:30 +00003127// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003128
Jim Grosbach70987fb2010-10-18 23:35:38 +00003129def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003130 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003131 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003132 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003133 bits<4> Rd;
3134 bits<4> Rn;
3135 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003136 let Inst{27-20} = 0b01111000;
3137 let Inst{15-12} = 0b1111;
3138 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003139 let Inst{19-16} = Rd;
3140 let Inst{11-8} = Rm;
3141 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003142}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003143def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003144 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003145 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003146 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003147 bits<4> Rd;
3148 bits<4> Rn;
3149 bits<4> Rm;
3150 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003151 let Inst{27-20} = 0b01111000;
3152 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003153 let Inst{19-16} = Rd;
3154 let Inst{15-12} = Ra;
3155 let Inst{11-8} = Rm;
3156 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003157}
3158
Jim Grosbachd30970f2011-08-11 22:30:30 +00003159// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003160
Owen Anderson33e57512011-08-10 00:03:03 +00003161def SSAT : AI<(outs GPRnopc:$Rd),
3162 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003163 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003164 bits<4> Rd;
3165 bits<5> sat_imm;
3166 bits<4> Rn;
3167 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003168 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003169 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003170 let Inst{20-16} = sat_imm;
3171 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003172 let Inst{11-7} = sh{4-0};
3173 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003174 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003175}
3176
Owen Anderson33e57512011-08-10 00:03:03 +00003177def SSAT16 : AI<(outs GPRnopc:$Rd),
3178 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003179 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003180 bits<4> Rd;
3181 bits<4> sat_imm;
3182 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003183 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003184 let Inst{11-4} = 0b11110011;
3185 let Inst{15-12} = Rd;
3186 let Inst{19-16} = sat_imm;
3187 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003188}
3189
Owen Anderson33e57512011-08-10 00:03:03 +00003190def USAT : AI<(outs GPRnopc:$Rd),
3191 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003192 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003193 bits<4> Rd;
3194 bits<5> sat_imm;
3195 bits<4> Rn;
3196 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003197 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003198 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003199 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003200 let Inst{11-7} = sh{4-0};
3201 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003202 let Inst{20-16} = sat_imm;
3203 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003204}
3205
Owen Anderson33e57512011-08-10 00:03:03 +00003206def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003207 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003208 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003209 bits<4> Rd;
3210 bits<4> sat_imm;
3211 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003212 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003213 let Inst{11-4} = 0b11110011;
3214 let Inst{15-12} = Rd;
3215 let Inst{19-16} = sat_imm;
3216 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003217}
Evan Chenga8e29892007-01-19 07:51:42 +00003218
Owen Anderson33e57512011-08-10 00:03:03 +00003219def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3220 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3221def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3222 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003223
Evan Chenga8e29892007-01-19 07:51:42 +00003224//===----------------------------------------------------------------------===//
3225// Bitwise Instructions.
3226//
3227
Jim Grosbach26421962008-10-14 20:36:24 +00003228defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003229 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003230 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003231defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003232 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003233 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003234defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003235 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003236 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003237defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003238 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003239 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003240
Jim Grosbachc29769b2011-07-28 19:46:12 +00003241// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3242// like in the actual instruction encoding. The complexity of mapping the mask
3243// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3244// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003245def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003246 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003247 "bfc", "\t$Rd, $imm", "$src = $Rd",
3248 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003249 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003250 bits<4> Rd;
3251 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003252 let Inst{27-21} = 0b0111110;
3253 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003254 let Inst{15-12} = Rd;
3255 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003256 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003257}
3258
Johnny Chenb2503c02010-02-17 06:31:48 +00003259// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003260def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3261 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3262 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3263 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3264 bf_inv_mask_imm:$imm))]>,
3265 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003266 bits<4> Rd;
3267 bits<4> Rn;
3268 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003269 let Inst{27-21} = 0b0111110;
3270 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003271 let Inst{15-12} = Rd;
3272 let Inst{11-7} = imm{4-0}; // lsb
3273 let Inst{20-16} = imm{9-5}; // width
3274 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003275}
3276
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003277// GNU as only supports this form of bfi (w/ 4 arguments)
3278let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003279def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003280 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003281 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003282 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3283 []>, Requires<[IsARM, HasV6T2]> {
3284 bits<4> Rd;
3285 bits<4> Rn;
3286 bits<5> lsb;
3287 bits<5> width;
3288 let Inst{27-21} = 0b0111110;
3289 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3290 let Inst{15-12} = Rd;
3291 let Inst{11-7} = lsb;
3292 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3293 let Inst{3-0} = Rn;
3294}
3295
Jim Grosbach36860462010-10-21 22:19:32 +00003296def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3297 "mvn", "\t$Rd, $Rm",
3298 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3299 bits<4> Rd;
3300 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003301 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003302 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003303 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003304 let Inst{15-12} = Rd;
3305 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003306}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003307def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3308 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003309 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003310 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003311 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003312 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003313 let Inst{19-16} = 0b0000;
3314 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003315 let Inst{11-5} = shift{11-5};
3316 let Inst{4} = 0;
3317 let Inst{3-0} = shift{3-0};
3318}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003319def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3320 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003321 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3322 bits<4> Rd;
3323 bits<12> shift;
3324 let Inst{25} = 0;
3325 let Inst{19-16} = 0b0000;
3326 let Inst{15-12} = Rd;
3327 let Inst{11-8} = shift{11-8};
3328 let Inst{7} = 0;
3329 let Inst{6-5} = shift{6-5};
3330 let Inst{4} = 1;
3331 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003332}
Evan Chengc4af4632010-11-17 20:13:28 +00003333let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003334def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3335 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3336 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3337 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003338 bits<12> imm;
3339 let Inst{25} = 1;
3340 let Inst{19-16} = 0b0000;
3341 let Inst{15-12} = Rd;
3342 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003343}
Evan Chenga8e29892007-01-19 07:51:42 +00003344
3345def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3346 (BICri GPR:$src, so_imm_not:$imm)>;
3347
3348//===----------------------------------------------------------------------===//
3349// Multiply Instructions.
3350//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003351class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3352 string opc, string asm, list<dag> pattern>
3353 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3354 bits<4> Rd;
3355 bits<4> Rm;
3356 bits<4> Rn;
3357 let Inst{19-16} = Rd;
3358 let Inst{11-8} = Rm;
3359 let Inst{3-0} = Rn;
3360}
3361class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3362 string opc, string asm, list<dag> pattern>
3363 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3364 bits<4> RdLo;
3365 bits<4> RdHi;
3366 bits<4> Rm;
3367 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003368 let Inst{19-16} = RdHi;
3369 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003370 let Inst{11-8} = Rm;
3371 let Inst{3-0} = Rn;
3372}
Evan Chenga8e29892007-01-19 07:51:42 +00003373
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003374// FIXME: The v5 pseudos are only necessary for the additional Constraint
3375// property. Remove them when it's possible to add those properties
3376// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003377let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003378def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3379 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003380 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003381 Requires<[IsARM, HasV6]> {
3382 let Inst{15-12} = 0b0000;
3383}
Evan Chenga8e29892007-01-19 07:51:42 +00003384
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003385let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003386def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3387 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003388 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003389 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3390 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003391 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003392}
3393
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003394def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3395 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003396 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3397 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003398 bits<4> Ra;
3399 let Inst{15-12} = Ra;
3400}
Evan Chenga8e29892007-01-19 07:51:42 +00003401
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003402let Constraints = "@earlyclobber $Rd" in
3403def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3404 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003405 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003406 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3407 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3408 Requires<[IsARM, NoV6]>;
3409
Jim Grosbach65711012010-11-19 22:22:37 +00003410def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3411 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3412 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003413 Requires<[IsARM, HasV6T2]> {
3414 bits<4> Rd;
3415 bits<4> Rm;
3416 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003417 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003418 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003419 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003420 let Inst{11-8} = Rm;
3421 let Inst{3-0} = Rn;
3422}
Evan Chengedcbada2009-07-06 22:05:45 +00003423
Evan Chenga8e29892007-01-19 07:51:42 +00003424// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003425let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003426let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003427def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003428 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003429 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3430 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003431
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003432def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003433 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003434 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3435 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003436
3437let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3438def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3439 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003440 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003441 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3442 Requires<[IsARM, NoV6]>;
3443
3444def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3445 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003446 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003447 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3448 Requires<[IsARM, NoV6]>;
3449}
Evan Cheng8de898a2009-06-26 00:19:44 +00003450}
Evan Chenga8e29892007-01-19 07:51:42 +00003451
3452// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003453def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3454 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003455 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3456 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003457def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3458 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003459 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3460 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003461
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003462def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3463 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3464 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3465 Requires<[IsARM, HasV6]> {
3466 bits<4> RdLo;
3467 bits<4> RdHi;
3468 bits<4> Rm;
3469 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003470 let Inst{19-16} = RdHi;
3471 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003472 let Inst{11-8} = Rm;
3473 let Inst{3-0} = Rn;
3474}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003475
3476let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3477def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3478 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003479 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003480 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3481 Requires<[IsARM, NoV6]>;
3482def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3483 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003484 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003485 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3486 Requires<[IsARM, NoV6]>;
3487def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3488 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003489 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003490 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3491 Requires<[IsARM, NoV6]>;
3492}
3493
Evan Chengcd799b92009-06-12 20:46:18 +00003494} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003495
3496// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003497def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3498 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3499 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003500 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003501 let Inst{15-12} = 0b1111;
3502}
Evan Cheng13ab0202007-07-10 18:08:01 +00003503
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003504def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003505 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003506 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003507 let Inst{15-12} = 0b1111;
3508}
3509
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003510def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3511 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3512 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3513 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3514 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003515
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003516def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3517 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003518 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003519 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003520
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003521def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3522 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3523 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3524 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3525 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003526
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003527def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3528 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003529 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003530 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003531
Raul Herbster37fb5b12007-08-30 23:25:47 +00003532multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003533 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3534 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3535 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3536 (sext_inreg GPR:$Rm, i16)))]>,
3537 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003538
Jim Grosbach3870b752010-10-22 18:35:16 +00003539 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3540 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3541 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3542 (sra GPR:$Rm, (i32 16))))]>,
3543 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003544
Jim Grosbach3870b752010-10-22 18:35:16 +00003545 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3546 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3547 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3548 (sext_inreg GPR:$Rm, i16)))]>,
3549 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003550
Jim Grosbach3870b752010-10-22 18:35:16 +00003551 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3552 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3553 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3554 (sra GPR:$Rm, (i32 16))))]>,
3555 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003556
Jim Grosbach3870b752010-10-22 18:35:16 +00003557 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3558 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3559 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3560 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3561 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003562
Jim Grosbach3870b752010-10-22 18:35:16 +00003563 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3564 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3565 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3566 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3567 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003568}
3569
Raul Herbster37fb5b12007-08-30 23:25:47 +00003570
3571multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003572 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003573 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3574 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003575 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003576 [(set GPRnopc:$Rd, (add GPR:$Ra,
3577 (opnode (sext_inreg GPRnopc:$Rn, i16),
3578 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003579 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003580
Owen Anderson33e57512011-08-10 00:03:03 +00003581 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3582 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003583 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003584 [(set GPRnopc:$Rd,
3585 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3586 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003587 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003588
Owen Anderson33e57512011-08-10 00:03:03 +00003589 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3590 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003591 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003592 [(set GPRnopc:$Rd,
3593 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3594 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003595 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003596
Owen Anderson33e57512011-08-10 00:03:03 +00003597 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3598 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003599 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003600 [(set GPRnopc:$Rd,
3601 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3602 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003603 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003604
Owen Anderson33e57512011-08-10 00:03:03 +00003605 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3606 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003607 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003608 [(set GPRnopc:$Rd,
3609 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3610 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003611 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003612
Owen Anderson33e57512011-08-10 00:03:03 +00003613 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3614 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003615 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003616 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003617 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3618 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003619 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003620 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003621}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003622
Raul Herbster37fb5b12007-08-30 23:25:47 +00003623defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3624defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003625
Jim Grosbachd30970f2011-08-11 22:30:30 +00003626// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003627def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3628 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003629 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003630 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003631
Owen Anderson33e57512011-08-10 00:03:03 +00003632def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3633 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003634 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003635 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003636
Owen Anderson33e57512011-08-10 00:03:03 +00003637def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3638 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003639 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003640 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003641
Owen Anderson33e57512011-08-10 00:03:03 +00003642def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3643 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003644 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003645 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003646
Jim Grosbachd30970f2011-08-11 22:30:30 +00003647// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003648class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3649 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003650 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003651 bits<4> Rn;
3652 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003653 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003654 let Inst{22} = long;
3655 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003656 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003657 let Inst{7} = 0;
3658 let Inst{6} = sub;
3659 let Inst{5} = swap;
3660 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003661 let Inst{3-0} = Rn;
3662}
3663class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3664 InstrItinClass itin, string opc, string asm>
3665 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3666 bits<4> Rd;
3667 let Inst{15-12} = 0b1111;
3668 let Inst{19-16} = Rd;
3669}
3670class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3671 InstrItinClass itin, string opc, string asm>
3672 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3673 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003674 bits<4> Rd;
3675 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003676 let Inst{15-12} = Ra;
3677}
3678class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3679 InstrItinClass itin, string opc, string asm>
3680 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3681 bits<4> RdLo;
3682 bits<4> RdHi;
3683 let Inst{19-16} = RdHi;
3684 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003685}
3686
3687multiclass AI_smld<bit sub, string opc> {
3688
Owen Anderson33e57512011-08-10 00:03:03 +00003689 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3690 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003691 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003692
Owen Anderson33e57512011-08-10 00:03:03 +00003693 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3694 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003695 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003696
Owen Anderson33e57512011-08-10 00:03:03 +00003697 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3698 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003699 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003700
Owen Anderson33e57512011-08-10 00:03:03 +00003701 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3702 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003703 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003704
3705}
3706
3707defm SMLA : AI_smld<0, "smla">;
3708defm SMLS : AI_smld<1, "smls">;
3709
Johnny Chen2ec5e492010-02-22 21:50:40 +00003710multiclass AI_sdml<bit sub, string opc> {
3711
Jim Grosbache15defc2011-08-10 23:23:47 +00003712 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3713 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3714 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3715 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003716}
3717
3718defm SMUA : AI_sdml<0, "smua">;
3719defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003720
Evan Chenga8e29892007-01-19 07:51:42 +00003721//===----------------------------------------------------------------------===//
3722// Misc. Arithmetic Instructions.
3723//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003724
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003725def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3726 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3727 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003728
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003729def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3730 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3731 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3732 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003733
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003734def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3735 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3736 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003737
Evan Cheng9568e5c2011-06-21 06:01:08 +00003738let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003739def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3740 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003741 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003742 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003743
Evan Cheng9568e5c2011-06-21 06:01:08 +00003744let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003745def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3746 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003747 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003748 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003749
Evan Chengf60ceac2011-06-15 17:17:48 +00003750def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3751 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3752 (REVSH GPR:$Rm)>;
3753
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003754def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003755 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3756 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003757 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003758 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003759 0xFFFF0000)))]>,
3760 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003761
Evan Chenga8e29892007-01-19 07:51:42 +00003762// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003763def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3764 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3765def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003766 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003767
Bob Wilsondc66eda2010-08-16 22:26:55 +00003768// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3769// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003770def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003771 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3772 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003773 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003774 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003775 0xFFFF)))]>,
3776 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003777
Evan Chenga8e29892007-01-19 07:51:42 +00003778// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3779// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003780def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003781 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003782def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003783 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003784 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003785
Evan Chenga8e29892007-01-19 07:51:42 +00003786//===----------------------------------------------------------------------===//
3787// Comparison Instructions...
3788//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003789
Jim Grosbach26421962008-10-14 20:36:24 +00003790defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003791 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003792 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003793
Jim Grosbach97a884d2010-12-07 20:41:06 +00003794// ARMcmpZ can re-use the above instruction definitions.
3795def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3796 (CMPri GPR:$src, so_imm:$imm)>;
3797def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3798 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003799def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3800 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3801def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3802 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003803
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003804// FIXME: We have to be careful when using the CMN instruction and comparison
3805// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003806// results:
3807//
3808// rsbs r1, r1, 0
3809// cmp r0, r1
3810// mov r0, #0
3811// it ls
3812// mov r0, #1
3813//
3814// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003815//
Bill Wendling6165e872010-08-26 18:33:51 +00003816// cmn r0, r1
3817// mov r0, #0
3818// it ls
3819// mov r0, #1
3820//
3821// However, the CMN gives the *opposite* result when r1 is 0. This is because
3822// the carry flag is set in the CMP case but not in the CMN case. In short, the
3823// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3824// value of r0 and the carry bit (because the "carry bit" parameter to
3825// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3826// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3827// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3828// parameter to AddWithCarry is defined as 0).
3829//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003830// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003831//
3832// x = 0
3833// ~x = 0xFFFF FFFF
3834// ~x + 1 = 0x1 0000 0000
3835// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3836//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003837// Therefore, we should disable CMN when comparing against zero, until we can
3838// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3839// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003840//
3841// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3842//
3843// This is related to <rdar://problem/7569620>.
3844//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003845//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3846// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003847
Evan Chenga8e29892007-01-19 07:51:42 +00003848// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003849defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003850 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003851 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003852defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003853 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003854 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003855
David Goodwinc0309b42009-06-29 15:33:01 +00003856defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003857 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003858 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003859
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003860//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3861// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003862
David Goodwinc0309b42009-06-29 15:33:01 +00003863def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003864 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003865
Evan Cheng218977b2010-07-13 19:27:42 +00003866// Pseudo i64 compares for some floating point compares.
3867let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3868 Defs = [CPSR] in {
3869def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003870 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003871 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003872 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3873
3874def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003875 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003876 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3877} // usesCustomInserter
3878
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003879
Evan Chenga8e29892007-01-19 07:51:42 +00003880// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003881// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003882// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003883let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003884def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003885 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003886 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3887 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003888def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3889 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003890 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003891 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3892 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003893 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003894def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3895 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3896 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003897 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3898 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003899 RegConstraint<"$false = $Rd">;
3900
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003901
Evan Chengc4af4632010-11-17 20:13:28 +00003902let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003903def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003904 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003905 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003906 []>,
3907 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003908
Evan Chengc4af4632010-11-17 20:13:28 +00003909let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003910def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3911 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003912 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003913 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003914 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003915
Evan Cheng63f35442010-11-13 02:25:14 +00003916// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003917let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003918def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3919 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003920 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003921
Evan Chengc4af4632010-11-17 20:13:28 +00003922let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003923def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3924 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003925 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003926 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003927 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003928} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003929
Jim Grosbach3728e962009-12-10 00:11:09 +00003930//===----------------------------------------------------------------------===//
3931// Atomic operations intrinsics
3932//
3933
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003934def MemBarrierOptOperand : AsmOperandClass {
3935 let Name = "MemBarrierOpt";
3936 let ParserMethod = "parseMemBarrierOptOperand";
3937}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003938def memb_opt : Operand<i32> {
3939 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003940 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00003941 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003942}
Jim Grosbach3728e962009-12-10 00:11:09 +00003943
Bob Wilsonf74a4292010-10-30 00:54:37 +00003944// memory barriers protect the atomic sequences
3945let hasSideEffects = 1 in {
3946def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3947 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3948 Requires<[IsARM, HasDB]> {
3949 bits<4> opt;
3950 let Inst{31-4} = 0xf57ff05;
3951 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003952}
Jim Grosbach3728e962009-12-10 00:11:09 +00003953}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003954
Bob Wilsonf74a4292010-10-30 00:54:37 +00003955def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003956 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003957 Requires<[IsARM, HasDB]> {
3958 bits<4> opt;
3959 let Inst{31-4} = 0xf57ff04;
3960 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003961}
3962
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003963// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003964def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3965 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003966 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003967 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003968 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003969 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003970}
3971
Jim Grosbach66869102009-12-11 18:52:41 +00003972let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003973 let Uses = [CPSR] in {
3974 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003975 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003976 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3977 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003978 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003979 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3980 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003981 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003982 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3983 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003984 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003985 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3986 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003987 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003988 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3989 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003991 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003992 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3993 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3994 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3995 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3996 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3997 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3998 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3999 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4000 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4001 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4002 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4003 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004004 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004005 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004006 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4007 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004008 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004009 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4010 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004011 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004012 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4013 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004014 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004015 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4016 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004017 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004018 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4019 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004020 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004021 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004022 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4023 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4024 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4025 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4026 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4027 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4028 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4029 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4030 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4031 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4032 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4033 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004034 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004035 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004036 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4037 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004038 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004039 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4040 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004041 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004042 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4043 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004044 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004045 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4046 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004047 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004048 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4049 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004050 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004051 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004052 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4053 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4054 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4055 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4056 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4057 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4058 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4059 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4060 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4061 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4062 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4063 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004064
4065 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004066 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004067 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4068 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004069 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004070 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4071 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004072 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004073 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4074
Jim Grosbache801dc42009-12-12 01:40:06 +00004075 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004076 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004077 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4078 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004079 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004080 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4081 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004082 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004083 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4084}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004085}
4086
4087let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004088def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4089 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004090 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004091def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4092 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004093def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4094 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004095let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004096def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004097 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004098 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004099}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004100}
4101
Jim Grosbach86875a22010-10-29 19:58:57 +00004102let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004103def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004104 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004105def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004106 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004107def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004108 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004109}
4110
4111let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004112def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004113 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004114 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004115 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004116}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004117
Jim Grosbachd30970f2011-08-11 22:30:30 +00004118def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004119 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004120 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004121}
4122
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004123// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004124let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004125def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4126 "swp", []>;
4127def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4128 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004129}
4130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004131//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004132// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004133//
4134
Jim Grosbach83ab0702011-07-13 22:01:08 +00004135def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4136 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004137 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004138 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4139 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004140 bits<4> opc1;
4141 bits<4> CRn;
4142 bits<4> CRd;
4143 bits<4> cop;
4144 bits<3> opc2;
4145 bits<4> CRm;
4146
4147 let Inst{3-0} = CRm;
4148 let Inst{4} = 0;
4149 let Inst{7-5} = opc2;
4150 let Inst{11-8} = cop;
4151 let Inst{15-12} = CRd;
4152 let Inst{19-16} = CRn;
4153 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004154}
4155
Jim Grosbach83ab0702011-07-13 22:01:08 +00004156def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4157 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004158 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004159 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4160 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004161 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004162 bits<4> opc1;
4163 bits<4> CRn;
4164 bits<4> CRd;
4165 bits<4> cop;
4166 bits<3> opc2;
4167 bits<4> CRm;
4168
4169 let Inst{3-0} = CRm;
4170 let Inst{4} = 0;
4171 let Inst{7-5} = opc2;
4172 let Inst{11-8} = cop;
4173 let Inst{15-12} = CRd;
4174 let Inst{19-16} = CRn;
4175 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004176}
4177
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004178class ACI<dag oops, dag iops, string opc, string asm,
4179 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004180 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004181 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004182 let Inst{27-25} = 0b110;
4183}
4184
Johnny Chen670a4562011-04-04 23:39:08 +00004185multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004186 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004187 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004188 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4189 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004190 let Inst{31-28} = op31_28;
4191 let Inst{24} = 1; // P = 1
4192 let Inst{21} = 0; // W = 0
4193 let Inst{22} = 0; // D = 0
4194 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004195 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004196 }
4197
4198 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004199 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4200 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004201 let Inst{31-28} = op31_28;
4202 let Inst{24} = 1; // P = 1
4203 let Inst{21} = 1; // W = 1
4204 let Inst{22} = 0; // D = 0
4205 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004206 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004207 }
4208
4209 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004210 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4211 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004212 let Inst{31-28} = op31_28;
4213 let Inst{24} = 0; // P = 0
4214 let Inst{21} = 1; // W = 1
4215 let Inst{22} = 0; // D = 0
4216 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004217 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004218 }
4219
4220 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004221 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4222 ops),
4223 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004224 let Inst{31-28} = op31_28;
4225 let Inst{24} = 0; // P = 0
4226 let Inst{23} = 1; // U = 1
4227 let Inst{21} = 0; // W = 0
4228 let Inst{22} = 0; // D = 0
4229 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004230 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004231 }
4232
4233 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004234 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4235 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004236 let Inst{31-28} = op31_28;
4237 let Inst{24} = 1; // P = 1
4238 let Inst{21} = 0; // W = 0
4239 let Inst{22} = 1; // D = 1
4240 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004241 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004242 }
4243
4244 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004245 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4246 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4247 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004248 let Inst{31-28} = op31_28;
4249 let Inst{24} = 1; // P = 1
4250 let Inst{21} = 1; // W = 1
4251 let Inst{22} = 1; // D = 1
4252 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004253 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004254 }
4255
4256 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004257 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004258 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004259 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004260 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004261 let Inst{31-28} = op31_28;
4262 let Inst{24} = 0; // P = 0
4263 let Inst{21} = 1; // W = 1
4264 let Inst{22} = 1; // D = 1
4265 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004266 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004267 }
4268
4269 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004270 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4271 ops),
4272 !strconcat(!strconcat(opc, "l"), cond),
4273 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004274 let Inst{31-28} = op31_28;
4275 let Inst{24} = 0; // P = 0
4276 let Inst{23} = 1; // U = 1
4277 let Inst{21} = 0; // W = 0
4278 let Inst{22} = 1; // D = 1
4279 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004280 let DecoderMethod = "DecodeCopMemInstruction";
4281 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004282 }
4283}
4284
Johnny Chen670a4562011-04-04 23:39:08 +00004285defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4286defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4287defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4288defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004289
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004290//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004291// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004292//
4293
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004294class MovRCopro<string opc, bit direction, dag oops, dag iops,
4295 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004296 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004297 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004298 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004299 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004300
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004301 bits<4> Rt;
4302 bits<4> cop;
4303 bits<3> opc1;
4304 bits<3> opc2;
4305 bits<4> CRm;
4306 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004307
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004308 let Inst{15-12} = Rt;
4309 let Inst{11-8} = cop;
4310 let Inst{23-21} = opc1;
4311 let Inst{7-5} = opc2;
4312 let Inst{3-0} = CRm;
4313 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004314}
4315
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004316def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004317 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004318 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4319 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004320 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4321 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004322def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004323 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004324 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4325 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004326
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004327def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4328 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4329
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004330class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4331 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004332 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004333 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004334 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004335 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004336 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004337
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004338 bits<4> Rt;
4339 bits<4> cop;
4340 bits<3> opc1;
4341 bits<3> opc2;
4342 bits<4> CRm;
4343 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004344
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004345 let Inst{15-12} = Rt;
4346 let Inst{11-8} = cop;
4347 let Inst{23-21} = opc1;
4348 let Inst{7-5} = opc2;
4349 let Inst{3-0} = CRm;
4350 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004351}
4352
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004353def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004354 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004355 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4356 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004357 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4358 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004359def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004360 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004361 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4362 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004363
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004364def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4365 imm:$CRm, imm:$opc2),
4366 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4367
Jim Grosbachd30970f2011-08-11 22:30:30 +00004368class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004369 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004370 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004371 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004372 let Inst{23-21} = 0b010;
4373 let Inst{20} = direction;
4374
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004375 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004376 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004377 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004378 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004379 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004380
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004381 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004382 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004383 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004384 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004385 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004386}
4387
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004388def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4389 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4390 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004391def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4392
Jim Grosbachd30970f2011-08-11 22:30:30 +00004393class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004394 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004395 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4396 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004397 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004398 let Inst{23-21} = 0b010;
4399 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004400
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004401 bits<4> Rt;
4402 bits<4> Rt2;
4403 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004404 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004405 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004406
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004407 let Inst{15-12} = Rt;
4408 let Inst{19-16} = Rt2;
4409 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004410 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004411 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004412}
4413
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004414def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4415 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4416 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004417def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004418
Johnny Chenb98e1602010-02-12 18:55:33 +00004419//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004420// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004421//
4422
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004423// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004424def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4425 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004426 bits<4> Rd;
4427 let Inst{23-16} = 0b00001111;
4428 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004429 let Inst{7-4} = 0b0000;
4430}
4431
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004432def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4433
4434def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4435 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004436 bits<4> Rd;
4437 let Inst{23-16} = 0b01001111;
4438 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004439 let Inst{7-4} = 0b0000;
4440}
4441
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004442// Move from ARM core register to Special Register
4443//
4444// No need to have both system and application versions, the encodings are the
4445// same and the assembly parser has no way to distinguish between them. The mask
4446// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4447// the mask with the fields to be accessed in the special register.
4448def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004449 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004450 bits<5> mask;
4451 bits<4> Rn;
4452
4453 let Inst{23} = 0;
4454 let Inst{22} = mask{4}; // R bit
4455 let Inst{21-20} = 0b10;
4456 let Inst{19-16} = mask{3-0};
4457 let Inst{15-12} = 0b1111;
4458 let Inst{11-4} = 0b00000000;
4459 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004460}
4461
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004462def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004463 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004464 bits<5> mask;
4465 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004466
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004467 let Inst{23} = 0;
4468 let Inst{22} = mask{4}; // R bit
4469 let Inst{21-20} = 0b10;
4470 let Inst{19-16} = mask{3-0};
4471 let Inst{15-12} = 0b1111;
4472 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004473}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004474
4475//===----------------------------------------------------------------------===//
4476// TLS Instructions
4477//
4478
4479// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004480// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004481// complete with fixup for the aeabi_read_tp function.
4482let isCall = 1,
4483 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4484 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4485 [(set R0, ARMthread_pointer)]>;
4486}
4487
4488//===----------------------------------------------------------------------===//
4489// SJLJ Exception handling intrinsics
4490// eh_sjlj_setjmp() is an instruction sequence to store the return
4491// address and save #0 in R0 for the non-longjmp case.
4492// Since by its nature we may be coming from some other function to get
4493// here, and we're using the stack frame for the containing function to
4494// save/restore registers, we can't keep anything live in regs across
4495// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004496// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004497// except for our own input by listing the relevant registers in Defs. By
4498// doing so, we also cause the prologue/epilogue code to actively preserve
4499// all of the callee-saved resgisters, which is exactly what we want.
4500// A constant value is passed in $val, and we use the location as a scratch.
4501//
4502// These are pseudo-instructions and are lowered to individual MC-insts, so
4503// no encoding information is necessary.
4504let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004505 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004506 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004507 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4508 NoItinerary,
4509 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4510 Requires<[IsARM, HasVFP2]>;
4511}
4512
4513let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004514 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004515 hasSideEffects = 1, isBarrier = 1 in {
4516 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4517 NoItinerary,
4518 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4519 Requires<[IsARM, NoVFP]>;
4520}
4521
4522// FIXME: Non-Darwin version(s)
4523let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4524 Defs = [ R7, LR, SP ] in {
4525def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4526 NoItinerary,
4527 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4528 Requires<[IsARM, IsDarwin]>;
4529}
4530
4531// eh.sjlj.dispatchsetup pseudo-instruction.
4532// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4533// handled when the pseudo is expanded (which happens before any passes
4534// that need the instruction size).
4535let isBarrier = 1, hasSideEffects = 1 in
4536def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004537 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4538 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004539 Requires<[IsDarwin]>;
4540
4541//===----------------------------------------------------------------------===//
4542// Non-Instruction Patterns
4543//
4544
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004545// ARMv4 indirect branch using (MOVr PC, dst)
4546let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4547 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004548 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004549 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4550 Requires<[IsARM, NoV4T]>;
4551
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004552// Large immediate handling.
4553
4554// 32-bit immediate using two piece so_imms or movw + movt.
4555// This is a single pseudo instruction, the benefit is that it can be remat'd
4556// as a single unit instead of having to handle reg inputs.
4557// FIXME: Remove this when we can do generalized remat.
4558let isReMaterializable = 1, isMoveImm = 1 in
4559def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4560 [(set GPR:$dst, (arm_i32imm:$src))]>,
4561 Requires<[IsARM]>;
4562
4563// Pseudo instruction that combines movw + movt + add pc (if PIC).
4564// It also makes it possible to rematerialize the instructions.
4565// FIXME: Remove this when we can do generalized remat and when machine licm
4566// can properly the instructions.
4567let isReMaterializable = 1 in {
4568def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4569 IIC_iMOVix2addpc,
4570 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4571 Requires<[IsARM, UseMovt]>;
4572
4573def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4574 IIC_iMOVix2,
4575 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4576 Requires<[IsARM, UseMovt]>;
4577
4578let AddedComplexity = 10 in
4579def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4580 IIC_iMOVix2ld,
4581 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4582 Requires<[IsARM, UseMovt]>;
4583} // isReMaterializable
4584
4585// ConstantPool, GlobalAddress, and JumpTable
4586def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4587 Requires<[IsARM, DontUseMovt]>;
4588def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4589def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4590 Requires<[IsARM, UseMovt]>;
4591def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4592 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4593
4594// TODO: add,sub,and, 3-instr forms?
4595
4596// Tail calls
4597def : ARMPat<(ARMtcret tcGPR:$dst),
4598 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4599
4600def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4601 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4602
4603def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4604 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4605
4606def : ARMPat<(ARMtcret tcGPR:$dst),
4607 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4608
4609def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4610 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4611
4612def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4613 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4614
4615// Direct calls
4616def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4617 Requires<[IsARM, IsNotDarwin]>;
4618def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4619 Requires<[IsARM, IsDarwin]>;
4620
4621// zextload i1 -> zextload i8
4622def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4623def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4624
4625// extload -> zextload
4626def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4627def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4628def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4629def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4630
4631def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4632
4633def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4634def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4635
4636// smul* and smla*
4637def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4638 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4639 (SMULBB GPR:$a, GPR:$b)>;
4640def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4641 (SMULBB GPR:$a, GPR:$b)>;
4642def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4643 (sra GPR:$b, (i32 16))),
4644 (SMULBT GPR:$a, GPR:$b)>;
4645def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4646 (SMULBT GPR:$a, GPR:$b)>;
4647def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4648 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4649 (SMULTB GPR:$a, GPR:$b)>;
4650def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4651 (SMULTB GPR:$a, GPR:$b)>;
4652def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4653 (i32 16)),
4654 (SMULWB GPR:$a, GPR:$b)>;
4655def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4656 (SMULWB GPR:$a, GPR:$b)>;
4657
4658def : ARMV5TEPat<(add GPR:$acc,
4659 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4660 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4661 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4662def : ARMV5TEPat<(add GPR:$acc,
4663 (mul sext_16_node:$a, sext_16_node:$b)),
4664 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4665def : ARMV5TEPat<(add GPR:$acc,
4666 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4667 (sra GPR:$b, (i32 16)))),
4668 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4669def : ARMV5TEPat<(add GPR:$acc,
4670 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4671 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4672def : ARMV5TEPat<(add GPR:$acc,
4673 (mul (sra GPR:$a, (i32 16)),
4674 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4675 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4676def : ARMV5TEPat<(add GPR:$acc,
4677 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4678 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4679def : ARMV5TEPat<(add GPR:$acc,
4680 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4681 (i32 16))),
4682 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4683def : ARMV5TEPat<(add GPR:$acc,
4684 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4685 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4686
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004687
4688// Pre-v7 uses MCR for synchronization barriers.
4689def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4690 Requires<[IsARM, HasV6]>;
4691
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004692// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004693let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004694def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4695def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004696def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004697def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4698 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4699def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4700 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4701}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004702
4703def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4704def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004705
Owen Anderson33e57512011-08-10 00:03:03 +00004706def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4707 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4708def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4709 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004710
Eli Friedman069e2ed2011-08-26 02:59:24 +00004711// Atomic load/store patterns
4712def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4713 (LDRBrs ldst_so_reg:$src)>;
4714def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4715 (LDRBi12 addrmode_imm12:$src)>;
4716def : ARMPat<(atomic_load_16 addrmode3:$src),
4717 (LDRH addrmode3:$src)>;
4718def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4719 (LDRrs ldst_so_reg:$src)>;
4720def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4721 (LDRi12 addrmode_imm12:$src)>;
4722def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4723 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4724def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4725 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4726def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4727 (STRH GPR:$val, addrmode3:$ptr)>;
4728def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4729 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4730def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4731 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4732
4733
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004734//===----------------------------------------------------------------------===//
4735// Thumb Support
4736//
4737
4738include "ARMInstrThumb.td"
4739
4740//===----------------------------------------------------------------------===//
4741// Thumb2 Support
4742//
4743
4744include "ARMInstrThumb2.td"
4745
4746//===----------------------------------------------------------------------===//
4747// Floating Point Support
4748//
4749
4750include "ARMInstrVFP.td"
4751
4752//===----------------------------------------------------------------------===//
4753// Advanced SIMD (NEON) Support
4754//
4755
4756include "ARMInstrNEON.td"
4757
Jim Grosbachc83d5042011-07-14 19:47:47 +00004758//===----------------------------------------------------------------------===//
4759// Assembler aliases
4760//
4761
4762// Memory barriers
4763def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4764def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4765def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4766
4767// System instructions
4768def : MnemonicAlias<"swi", "svc">;
4769
4770// Load / Store Multiple
4771def : MnemonicAlias<"ldmfd", "ldm">;
4772def : MnemonicAlias<"ldmia", "ldm">;
4773def : MnemonicAlias<"stmfd", "stmdb">;
4774def : MnemonicAlias<"stmia", "stm">;
4775def : MnemonicAlias<"stmea", "stm">;
4776
Jim Grosbachf6c05252011-07-21 17:23:04 +00004777// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4778// shift amount is zero (i.e., unspecified).
4779def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004780 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4781 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004782def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004783 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4784 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004785
4786// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004787def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4788def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004789
4790// RSB two-operand forms (optional explicit destination operand)
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004791def : ARMInstAlias<"rsb${s}${p} $Rdn, $imm",
4792 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>;
4793def : ARMInstAlias<"rsb${s}${p} $Rdn, $Rm",
4794 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>;
4795def : ARMInstAlias<"rsb${s}${p} $Rdn, $shift",
Jim Grosbach86fdff02011-07-21 22:37:43 +00004796 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004797 cc_out:$s)>;
4798def : ARMInstAlias<"rsb${s}${p} $Rdn, $shift",
Jim Grosbach86fdff02011-07-21 22:37:43 +00004799 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004800 cc_out:$s)>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004801// RSC two-operand forms (optional explicit destination operand)
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004802def : ARMInstAlias<"rsc${s}${p} $Rdn, $imm",
4803 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>;
4804def : ARMInstAlias<"rsc${s}${p} $Rdn, $Rm",
4805 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>;
4806def : ARMInstAlias<"rsc${s}${p} $Rdn, $shift",
Jim Grosbachf7901932011-07-21 22:56:30 +00004807 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004808 cc_out:$s)>;
4809def : ARMInstAlias<"rsc${s}${p} $Rdn, $shift",
Jim Grosbachf7901932011-07-21 22:56:30 +00004810 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004811 cc_out:$s)>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004812
Jim Grosbachaddec772011-07-27 22:34:17 +00004813// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004814def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004815 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004816def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004817 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004818
4819
4820// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004821def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004822 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004823def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004824 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004825def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004826 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004827def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004828 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004829def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004830 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004831def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004832 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004833
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004834def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004835 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004836def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004837 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004838def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004839 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004840def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004841 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004842def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004843 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004844def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004845 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004846
4847
4848// RFE aliases
4849def : MnemonicAlias<"rfefa", "rfeda">;
4850def : MnemonicAlias<"rfeea", "rfedb">;
4851def : MnemonicAlias<"rfefd", "rfeia">;
4852def : MnemonicAlias<"rfeed", "rfeib">;
4853def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004854
4855// SRS aliases
4856def : MnemonicAlias<"srsfa", "srsda">;
4857def : MnemonicAlias<"srsea", "srsdb">;
4858def : MnemonicAlias<"srsfd", "srsia">;
4859def : MnemonicAlias<"srsed", "srsib">;
4860def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004861
4862// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4863// Note that the write-back output register is a dummy operand for MC (it's
4864// only meaningful for codegen), so we just pass zero here.
4865// FIXME: tblgen not cooperating with argument conversions.
4866//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4867// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4868//def : InstAlias<"ldrht${p} $Rt, $addr",
4869// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4870//def : InstAlias<"ldrsht${p} $Rt, $addr",
4871// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;