blob: 523f7393b0436f8a7e671070248494faede6b9a4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000319}
Evan Chenga8e29892007-01-19 07:51:42 +0000320
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000322def uncondbrtarget : Operand<OtherVT> {
323 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000325}
326
Jason W Kim685c3502011-02-04 19:47:15 +0000327// Branch target for ARM. Handles conditional/unconditional
328def br_target : Operand<OtherVT> {
329 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000331}
332
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000333// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000335def bltarget : Operand<i32> {
336 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000337 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000338 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000339}
340
Jason W Kim685c3502011-02-04 19:47:15 +0000341// Call target for ARM. Handles conditional/unconditional
342// FIXME: rename bl_target to t2_bltarget?
343def bl_target : Operand<i32> {
344 // Encoded the same as branch targets.
345 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000347}
348
Owen Andersonf1eab592011-08-26 23:32:08 +0000349def blx_target : Operand<i32> {
350 // Encoded the same as branch targets.
351 let EncoderMethod = "getARMBLXTargetOpValue";
352 let OperandType = "OPERAND_PCREL";
353}
Jason W Kim685c3502011-02-04 19:47:15 +0000354
Evan Chenga8e29892007-01-19 07:51:42 +0000355// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000356def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000357def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000358 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000359 let ParserMatchClass = RegListAsmOperand;
360 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000361 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def dpr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = DPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000369 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000370}
371
Jim Grosbach1610a702011-07-25 20:06:30 +0000372def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000373def spr_reglist : Operand<i32> {
374 let EncoderMethod = "getRegisterListOpValue";
375 let ParserMatchClass = SPRRegListAsmOperand;
376 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000377 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000378}
379
Evan Chenga8e29892007-01-19 07:51:42 +0000380// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
381def cpinst_operand : Operand<i32> {
382 let PrintMethod = "printCPInstOperand";
383}
384
Evan Chenga8e29892007-01-19 07:51:42 +0000385// Local PC labels.
386def pclabel : Operand<i32> {
387 let PrintMethod = "printPCLabel";
388}
389
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000390// ADR instruction labels.
391def adrlabel : Operand<i32> {
392 let EncoderMethod = "getAdrLabelOpValue";
393}
394
Owen Anderson498ec202010-10-27 22:49:00 +0000395def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000396 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000397 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000398}
399
Jim Grosbachb35ad412010-10-13 19:56:10 +0000400// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000401def rot_imm_XFORM: SDNodeXForm<imm, [{
402 switch (N->getZExtValue()){
403 default: assert(0);
404 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
405 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
406 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
407 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
408 }
409}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000410def RotImmAsmOperand : AsmOperandClass {
411 let Name = "RotImm";
412 let ParserMethod = "parseRotImm";
413}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000414def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
415 int32_t v = N->getZExtValue();
416 return v == 8 || v == 16 || v == 24; }],
417 rot_imm_XFORM> {
418 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000419 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000420}
421
Bob Wilson22f5dc72010-08-16 18:27:34 +0000422// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000423// (asr or lsl). The 6-bit immediate encodes as:
424// {5} 0 ==> lsl
425// 1 asr
426// {4-0} imm5 shift amount.
427// asr #32 encoded as imm5 == 0.
428def ShifterImmAsmOperand : AsmOperandClass {
429 let Name = "ShifterImm";
430 let ParserMethod = "parseShifterImm";
431}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000432def shift_imm : Operand<i32> {
433 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000434 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000435}
436
Owen Anderson92a20222011-07-21 18:54:16 +0000437// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000438def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000439def so_reg_reg : Operand<i32>, // reg reg imm
440 ComplexPattern<i32, 3, "SelectRegShifterOperand",
441 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegRegOpValue";
443 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000444 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000445 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000446 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000447}
Owen Anderson92a20222011-07-21 18:54:16 +0000448
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000449def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000450def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000451 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000452 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 let EncoderMethod = "getSORegImmOpValue";
454 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000456 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000457 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000458}
459
460// FIXME: Does this need to be distinct from so_reg?
461def shift_so_reg_reg : Operand<i32>, // reg reg imm
462 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
463 [shl,srl,sra,rotr]> {
464 let EncoderMethod = "getSORegRegOpValue";
465 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000467 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000468}
469
Jim Grosbache8606dc2011-07-13 17:50:29 +0000470// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000471def shift_so_reg_imm : Operand<i32>, // reg reg imm
472 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000473 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000474 let EncoderMethod = "getSORegImmOpValue";
475 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000476 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000477 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000478}
Evan Chenga8e29892007-01-19 07:51:42 +0000479
Owen Anderson152d4a42011-07-21 23:38:37 +0000480
Evan Chenga8e29892007-01-19 07:51:42 +0000481// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000482// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000483def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000484def so_imm : Operand<i32>, ImmLeaf<i32, [{
485 return ARM_AM::getSOImmVal(Imm) != -1;
486 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000487 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000488 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000489 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000490}
491
Evan Chengc70d1842007-03-20 08:11:30 +0000492// Break so_imm's up into two pieces. This handles immediates with up to 16
493// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
494// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000495def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000496 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000497}]>;
498
499/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
500///
501def arm_i32imm : PatLeaf<(imm), [{
502 if (Subtarget->hasV6T2Ops())
503 return true;
504 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
505}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000506
Jim Grosbachb2756af2011-08-01 21:55:12 +0000507/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000508def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
509def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
510 return Imm >= 0 && Imm < 8;
511}]> {
512 let ParserMatchClass = Imm0_7AsmOperand;
513}
514
Jim Grosbachb2756af2011-08-01 21:55:12 +0000515/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000516def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
517def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
518 return Imm >= 0 && Imm < 16;
519}]> {
520 let ParserMatchClass = Imm0_15AsmOperand;
521}
522
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000523/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000524def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000525def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
526 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000527}]> {
528 let ParserMatchClass = Imm0_31AsmOperand;
529}
Evan Chenga8e29892007-01-19 07:51:42 +0000530
Jim Grosbach02c84602011-08-01 22:02:20 +0000531/// imm0_255 predicate - Immediate in the range [0,255].
532def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
533def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
534 let ParserMatchClass = Imm0_255AsmOperand;
535}
536
Jim Grosbachffa32252011-07-19 19:13:28 +0000537// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
538// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000539//
Jim Grosbachffa32252011-07-19 19:13:28 +0000540// FIXME: This really needs a Thumb version separate from the ARM version.
541// While the range is the same, and can thus use the same match class,
542// the encoding is different so it should have a different encoder method.
543def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
544def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000545 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000546 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000547}
548
Jim Grosbached838482011-07-26 16:24:27 +0000549/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
550def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
551def imm24b : Operand<i32>, ImmLeaf<i32, [{
552 return Imm >= 0 && Imm <= 0xffffff;
553}]> {
554 let ParserMatchClass = Imm24bitAsmOperand;
555}
556
557
Evan Chenga9688c42010-12-11 04:11:38 +0000558/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
559/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000560def BitfieldAsmOperand : AsmOperandClass {
561 let Name = "Bitfield";
562 let ParserMethod = "parseBitfield";
563}
Evan Chenga9688c42010-12-11 04:11:38 +0000564def bf_inv_mask_imm : Operand<i32>,
565 PatLeaf<(imm), [{
566 return ARM::isBitFieldInvertedMask(N->getZExtValue());
567}] > {
568 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
569 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000570 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000571 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000572}
573
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000574/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000575def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
576 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000577}]>;
578
579/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000580def width_imm : Operand<i32>, ImmLeaf<i32, [{
581 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000582}] > {
583 let EncoderMethod = "getMsbOpValue";
584}
585
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000586def imm1_32_XFORM: SDNodeXForm<imm, [{
587 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
588}]>;
589def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000590def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
591 uint64_t Imm = N->getZExtValue();
592 return Imm > 0 && Imm <= 32;
593 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000594 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000595 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000596 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000597}
598
Jim Grosbachf4943352011-07-25 23:09:14 +0000599def imm1_16_XFORM: SDNodeXForm<imm, [{
600 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
601}]>;
602def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
603def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
604 imm1_16_XFORM> {
605 let PrintMethod = "printImmPlusOneOperand";
606 let ParserMatchClass = Imm1_16AsmOperand;
607}
608
Evan Chenga8e29892007-01-19 07:51:42 +0000609// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000610// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000611//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000612def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000613def addrmode_imm12 : Operand<i32>,
614 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000615 // 12-bit immediate operand. Note that instructions using this encode
616 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
617 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000618
Chris Lattner2ac19022010-11-15 05:19:05 +0000619 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000620 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000621 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000622 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000623 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000624}
Jim Grosbach3e556122010-10-26 22:37:02 +0000625// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000626//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000628def ldst_so_reg : Operand<i32>,
629 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000630 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000631 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000632 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000633 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000634 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000635 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000636}
637
Jim Grosbach7ce05792011-08-03 23:50:40 +0000638// postidx_imm8 := +/- [0,255]
639//
640// 9 bit value:
641// {8} 1 is imm8 is non-negative. 0 otherwise.
642// {7-0} [0,255] imm8 value.
643def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
644def postidx_imm8 : Operand<i32> {
645 let PrintMethod = "printPostIdxImm8Operand";
646 let ParserMatchClass = PostIdxImm8AsmOperand;
647 let MIOperandInfo = (ops i32imm);
648}
649
Owen Anderson154c41d2011-08-04 18:24:14 +0000650// postidx_imm8s4 := +/- [0,1020]
651//
652// 9 bit value:
653// {8} 1 is imm8 is non-negative. 0 otherwise.
654// {7-0} [0,255] imm8 value, scaled by 4.
655def postidx_imm8s4 : Operand<i32> {
656 let PrintMethod = "printPostIdxImm8s4Operand";
657 let MIOperandInfo = (ops i32imm);
658}
659
660
Jim Grosbach7ce05792011-08-03 23:50:40 +0000661// postidx_reg := +/- reg
662//
663def PostIdxRegAsmOperand : AsmOperandClass {
664 let Name = "PostIdxReg";
665 let ParserMethod = "parsePostIdxReg";
666}
667def postidx_reg : Operand<i32> {
668 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000669 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000670 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000671 let ParserMatchClass = PostIdxRegAsmOperand;
672 let MIOperandInfo = (ops GPR, i32imm);
673}
674
675
Jim Grosbach3e556122010-10-26 22:37:02 +0000676// addrmode2 := reg +/- imm12
677// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000678//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000679// FIXME: addrmode2 should be refactored the rest of the way to always
680// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
681def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000682def addrmode2 : Operand<i32>,
683 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000684 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000685 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000686 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000687 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
688}
689
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000690def PostIdxRegShiftedAsmOperand : AsmOperandClass {
691 let Name = "PostIdxRegShifted";
692 let ParserMethod = "parsePostIdxReg";
693}
Owen Anderson793e7962011-07-26 20:54:26 +0000694def am2offset_reg : Operand<i32>,
695 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000696 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000697 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000698 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000699 // When using this for assembly, it's always as a post-index offset.
700 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000701 let MIOperandInfo = (ops GPR, i32imm);
702}
703
Jim Grosbach039c2e12011-08-04 23:01:30 +0000704// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
705// the GPR is purely vestigal at this point.
706def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000707def am2offset_imm : Operand<i32>,
708 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
709 [], [SDNPWantRoot]> {
710 let EncoderMethod = "getAddrMode2OffsetOpValue";
711 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000712 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000713 let MIOperandInfo = (ops GPR, i32imm);
714}
715
716
Evan Chenga8e29892007-01-19 07:51:42 +0000717// addrmode3 := reg +/- reg
718// addrmode3 := reg +/- imm8
719//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000720// FIXME: split into imm vs. reg versions.
721def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000722def addrmode3 : Operand<i32>,
723 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000724 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000725 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000726 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000727 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
728}
729
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000730// FIXME: split into imm vs. reg versions.
731// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000732def AM3OffsetAsmOperand : AsmOperandClass {
733 let Name = "AM3Offset";
734 let ParserMethod = "parseAM3Offset";
735}
Evan Chenga8e29892007-01-19 07:51:42 +0000736def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000737 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
738 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000739 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000740 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000741 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000742 let MIOperandInfo = (ops GPR, i32imm);
743}
744
Jim Grosbache6913602010-11-03 01:01:43 +0000745// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000746//
Jim Grosbache6913602010-11-03 01:01:43 +0000747def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000748 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000749 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000750}
751
752// addrmode5 := reg +/- imm8*4
753//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000754def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000755def addrmode5 : Operand<i32>,
756 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
757 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000758 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000759 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000760 let ParserMatchClass = AddrMode5AsmOperand;
761 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000762}
763
Bob Wilsond3a07652011-02-07 17:43:09 +0000764// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000765//
766def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000767 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000768 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000769 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000770 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000771 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000772}
773
Bob Wilsonda525062011-02-25 06:42:42 +0000774def am6offset : Operand<i32>,
775 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
776 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000777 let PrintMethod = "printAddrMode6OffsetOperand";
778 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000779 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000780 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000781}
782
Mon P Wang183c6272011-05-09 17:47:27 +0000783// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
784// (single element from one lane) for size 32.
785def addrmode6oneL32 : Operand<i32>,
786 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
787 let PrintMethod = "printAddrMode6Operand";
788 let MIOperandInfo = (ops GPR:$addr, i32imm);
789 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
790}
791
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000792// Special version of addrmode6 to handle alignment encoding for VLD-dup
793// instructions, specifically VLD4-dup.
794def addrmode6dup : Operand<i32>,
795 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
796 let PrintMethod = "printAddrMode6Operand";
797 let MIOperandInfo = (ops GPR:$addr, i32imm);
798 let EncoderMethod = "getAddrMode6DupAddressOpValue";
799}
800
Evan Chenga8e29892007-01-19 07:51:42 +0000801// addrmodepc := pc + reg
802//
803def addrmodepc : Operand<i32>,
804 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
805 let PrintMethod = "printAddrModePCOperand";
806 let MIOperandInfo = (ops GPR, i32imm);
807}
808
Jim Grosbache39389a2011-08-02 18:07:32 +0000809// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000810//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000811def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000812def addr_offset_none : Operand<i32>,
813 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000814 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000815 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000816 let ParserMatchClass = MemNoOffsetAsmOperand;
817 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000818}
819
Bob Wilson4f38b382009-08-21 21:58:55 +0000820def nohash_imm : Operand<i32> {
821 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000822}
823
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000824def CoprocNumAsmOperand : AsmOperandClass {
825 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000826 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000827}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000828def p_imm : Operand<i32> {
829 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000830 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000832}
833
Jim Grosbach1610a702011-07-25 20:06:30 +0000834def CoprocRegAsmOperand : AsmOperandClass {
835 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000836 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000837}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000838def c_imm : Operand<i32> {
839 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000840 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000841}
842
Evan Chenga8e29892007-01-19 07:51:42 +0000843//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000844
Evan Cheng37f25d92008-08-28 23:39:26 +0000845include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000846
847//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000848// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000849//
850
Evan Cheng3924f782008-08-29 07:36:24 +0000851/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000852/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000853multiclass AsI1_bin_irs<bits<4> opcod, string opc,
854 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000855 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000856 // The register-immediate version is re-materializable. This is useful
857 // in particular for taking the address of a local.
858 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000859 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
860 iii, opc, "\t$Rd, $Rn, $imm",
861 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
862 bits<4> Rd;
863 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000864 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000865 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000866 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000867 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000868 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000869 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000870 }
Jim Grosbach62547262010-10-11 18:51:51 +0000871 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
872 iir, opc, "\t$Rd, $Rn, $Rm",
873 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000874 bits<4> Rd;
875 bits<4> Rn;
876 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000877 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000878 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000879 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000880 let Inst{15-12} = Rd;
881 let Inst{11-4} = 0b00000000;
882 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000883 }
Owen Anderson92a20222011-07-21 18:54:16 +0000884
885 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000886 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000887 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000888 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000889 bits<4> Rd;
890 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000891 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000892 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000893 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000894 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000895 let Inst{11-5} = shift{11-5};
896 let Inst{4} = 0;
897 let Inst{3-0} = shift{3-0};
898 }
899
900 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000901 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000902 iis, opc, "\t$Rd, $Rn, $shift",
903 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
904 bits<4> Rd;
905 bits<4> Rn;
906 bits<12> shift;
907 let Inst{25} = 0;
908 let Inst{19-16} = Rn;
909 let Inst{15-12} = Rd;
910 let Inst{11-8} = shift{11-8};
911 let Inst{7} = 0;
912 let Inst{6-5} = shift{6-5};
913 let Inst{4} = 1;
914 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000915 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000916
917 // Assembly aliases for optional destination operand when it's the same
918 // as the source operand.
919 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
920 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
921 so_imm:$imm, pred:$p,
922 cc_out:$s)>,
923 Requires<[IsARM]>;
924 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
925 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
926 GPR:$Rm, pred:$p,
927 cc_out:$s)>,
928 Requires<[IsARM]>;
929 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000930 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
931 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000932 cc_out:$s)>,
933 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000934 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
935 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
936 so_reg_reg:$shift, pred:$p,
937 cc_out:$s)>,
938 Requires<[IsARM]>;
939
Evan Chenga8e29892007-01-19 07:51:42 +0000940}
941
Evan Cheng1e249e32009-06-25 20:59:23 +0000942/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000943/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000944let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000945multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
946 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
947 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000948 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
949 iii, opc, "\t$Rd, $Rn, $imm",
950 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
951 bits<4> Rd;
952 bits<4> Rn;
953 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000954 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000955 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000956 let Inst{19-16} = Rn;
957 let Inst{15-12} = Rd;
958 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000959 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000960 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
961 iir, opc, "\t$Rd, $Rn, $Rm",
962 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
963 bits<4> Rd;
964 bits<4> Rn;
965 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000966 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000967 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000968 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000969 let Inst{19-16} = Rn;
970 let Inst{15-12} = Rd;
971 let Inst{11-4} = 0b00000000;
972 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000973 }
Owen Anderson92a20222011-07-21 18:54:16 +0000974 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000975 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000976 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000977 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000978 bits<4> Rd;
979 bits<4> Rn;
980 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000981 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000982 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000983 let Inst{19-16} = Rn;
984 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000985 let Inst{11-5} = shift{11-5};
986 let Inst{4} = 0;
987 let Inst{3-0} = shift{3-0};
988 }
989
990 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000991 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000992 iis, opc, "\t$Rd, $Rn, $shift",
993 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
994 bits<4> Rd;
995 bits<4> Rn;
996 bits<12> shift;
997 let Inst{25} = 0;
998 let Inst{20} = 1;
999 let Inst{19-16} = Rn;
1000 let Inst{15-12} = Rd;
1001 let Inst{11-8} = shift{11-8};
1002 let Inst{7} = 0;
1003 let Inst{6-5} = shift{6-5};
1004 let Inst{4} = 1;
1005 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001006 }
Evan Cheng071a2792007-09-11 19:55:27 +00001007}
Evan Chengc85e8322007-07-05 07:13:32 +00001008}
1009
1010/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001011/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001012/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001013let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001014multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1015 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1016 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001017 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1018 opc, "\t$Rn, $imm",
1019 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001020 bits<4> Rn;
1021 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001022 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001023 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001024 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001025 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001026 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001027 }
1028 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1029 opc, "\t$Rn, $Rm",
1030 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001031 bits<4> Rn;
1032 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001033 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001034 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001035 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001036 let Inst{19-16} = Rn;
1037 let Inst{15-12} = 0b0000;
1038 let Inst{11-4} = 0b00000000;
1039 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001040 }
Owen Anderson92a20222011-07-21 18:54:16 +00001041 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001042 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001043 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001044 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001045 bits<4> Rn;
1046 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001047 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001048 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001049 let Inst{19-16} = Rn;
1050 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001051 let Inst{11-5} = shift{11-5};
1052 let Inst{4} = 0;
1053 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001054 }
Owen Anderson92a20222011-07-21 18:54:16 +00001055 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001056 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001057 opc, "\t$Rn, $shift",
1058 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1059 bits<4> Rn;
1060 bits<12> shift;
1061 let Inst{25} = 0;
1062 let Inst{20} = 1;
1063 let Inst{19-16} = Rn;
1064 let Inst{15-12} = 0b0000;
1065 let Inst{11-8} = shift{11-8};
1066 let Inst{7} = 0;
1067 let Inst{6-5} = shift{6-5};
1068 let Inst{4} = 1;
1069 let Inst{3-0} = shift{3-0};
1070 }
1071
Evan Cheng071a2792007-09-11 19:55:27 +00001072}
Evan Chenga8e29892007-01-19 07:51:42 +00001073}
1074
Evan Cheng576a3962010-09-25 00:49:35 +00001075/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001076/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001077/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001078class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001079 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001080 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001081 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001082 Requires<[IsARM, HasV6]> {
1083 bits<4> Rd;
1084 bits<4> Rm;
1085 bits<2> rot;
1086 let Inst{19-16} = 0b1111;
1087 let Inst{15-12} = Rd;
1088 let Inst{11-10} = rot;
1089 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001090}
1091
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001092class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001093 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001094 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1095 Requires<[IsARM, HasV6]> {
1096 bits<2> rot;
1097 let Inst{19-16} = 0b1111;
1098 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001099}
1100
Evan Cheng576a3962010-09-25 00:49:35 +00001101/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001102/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001103class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001104 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001105 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001106 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1107 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001108 Requires<[IsARM, HasV6]> {
1109 bits<4> Rd;
1110 bits<4> Rm;
1111 bits<4> Rn;
1112 bits<2> rot;
1113 let Inst{19-16} = Rn;
1114 let Inst{15-12} = Rd;
1115 let Inst{11-10} = rot;
1116 let Inst{9-4} = 0b000111;
1117 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001118}
1119
Jim Grosbach70327412011-07-27 17:48:13 +00001120class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001121 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001122 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1123 Requires<[IsARM, HasV6]> {
1124 bits<4> Rn;
1125 bits<2> rot;
1126 let Inst{19-16} = Rn;
1127 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001128}
1129
Evan Cheng62674222009-06-25 23:34:10 +00001130/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001131multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001132 string baseOpc, bit Commutable = 0> {
1133 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001134 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1135 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1136 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001137 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001138 bits<4> Rd;
1139 bits<4> Rn;
1140 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001141 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001142 let Inst{15-12} = Rd;
1143 let Inst{19-16} = Rn;
1144 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001145 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001146 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1147 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1148 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001149 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001150 bits<4> Rd;
1151 bits<4> Rn;
1152 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001153 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001154 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001155 let isCommutable = Commutable;
1156 let Inst{3-0} = Rm;
1157 let Inst{15-12} = Rd;
1158 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001159 }
Owen Anderson92a20222011-07-21 18:54:16 +00001160 def rsi : AsI1<opcod, (outs GPR:$Rd),
1161 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001162 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001163 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001164 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001165 bits<4> Rd;
1166 bits<4> Rn;
1167 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001168 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001169 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001170 let Inst{15-12} = Rd;
1171 let Inst{11-5} = shift{11-5};
1172 let Inst{4} = 0;
1173 let Inst{3-0} = shift{3-0};
1174 }
1175 def rsr : AsI1<opcod, (outs GPR:$Rd),
1176 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001177 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001178 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1179 Requires<[IsARM]> {
1180 bits<4> Rd;
1181 bits<4> Rn;
1182 bits<12> shift;
1183 let Inst{25} = 0;
1184 let Inst{19-16} = Rn;
1185 let Inst{15-12} = Rd;
1186 let Inst{11-8} = shift{11-8};
1187 let Inst{7} = 0;
1188 let Inst{6-5} = shift{6-5};
1189 let Inst{4} = 1;
1190 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001191 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001192 }
1193 // Assembly aliases for optional destination operand when it's the same
1194 // as the source operand.
1195 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1196 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1197 so_imm:$imm, pred:$p,
1198 cc_out:$s)>,
1199 Requires<[IsARM]>;
1200 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1201 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1202 GPR:$Rm, pred:$p,
1203 cc_out:$s)>,
1204 Requires<[IsARM]>;
1205 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001206 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1207 so_reg_imm:$shift, pred:$p,
1208 cc_out:$s)>,
1209 Requires<[IsARM]>;
1210 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1211 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1212 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001213 cc_out:$s)>,
1214 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001215}
1216
Jim Grosbache5165492009-11-09 00:11:35 +00001217// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001218// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1219let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001220multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001221 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001222 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001223 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001224 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001225 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001226 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1227 let isCommutable = Commutable;
1228 }
Owen Anderson92a20222011-07-21 18:54:16 +00001229 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001230 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001231 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1232 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1233 4, IIC_iALUsr,
1234 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001235}
Evan Chengc85e8322007-07-05 07:13:32 +00001236}
1237
Jim Grosbach3e556122010-10-26 22:37:02 +00001238let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001239multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001240 InstrItinClass iir, PatFrag opnode> {
1241 // Note: We use the complex addrmode_imm12 rather than just an input
1242 // GPR and a constrained immediate so that we can use this to match
1243 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001244 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001245 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1246 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001247 bits<4> Rt;
1248 bits<17> addr;
1249 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1250 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001251 let Inst{15-12} = Rt;
1252 let Inst{11-0} = addr{11-0}; // imm12
1253 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001254 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001255 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1256 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001257 bits<4> Rt;
1258 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001259 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001260 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1261 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001262 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001263 let Inst{11-0} = shift{11-0};
1264 }
1265}
1266}
1267
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001268let canFoldAsLoad = 1, isReMaterializable = 1 in {
1269multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1270 InstrItinClass iir, PatFrag opnode> {
1271 // Note: We use the complex addrmode_imm12 rather than just an input
1272 // GPR and a constrained immediate so that we can use this to match
1273 // frame index references and avoid matching constant pool references.
1274 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1275 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1276 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1277 bits<4> Rt;
1278 bits<17> addr;
1279 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1280 let Inst{19-16} = addr{16-13}; // Rn
1281 let Inst{15-12} = Rt;
1282 let Inst{11-0} = addr{11-0}; // imm12
1283 }
1284 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1285 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1286 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1287 bits<4> Rt;
1288 bits<17> shift;
1289 let shift{4} = 0; // Inst{4} = 0
1290 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1291 let Inst{19-16} = shift{16-13}; // Rn
1292 let Inst{15-12} = Rt;
1293 let Inst{11-0} = shift{11-0};
1294 }
1295}
1296}
1297
1298
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001299multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001300 InstrItinClass iir, PatFrag opnode> {
1301 // Note: We use the complex addrmode_imm12 rather than just an input
1302 // GPR and a constrained immediate so that we can use this to match
1303 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001304 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001305 (ins GPR:$Rt, addrmode_imm12:$addr),
1306 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1307 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1308 bits<4> Rt;
1309 bits<17> addr;
1310 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1311 let Inst{19-16} = addr{16-13}; // Rn
1312 let Inst{15-12} = Rt;
1313 let Inst{11-0} = addr{11-0}; // imm12
1314 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001315 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001316 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1317 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1318 bits<4> Rt;
1319 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001320 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001321 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1322 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001323 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001324 let Inst{11-0} = shift{11-0};
1325 }
1326}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001327
1328multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1329 InstrItinClass iir, PatFrag opnode> {
1330 // Note: We use the complex addrmode_imm12 rather than just an input
1331 // GPR and a constrained immediate so that we can use this to match
1332 // frame index references and avoid matching constant pool references.
1333 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1334 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1335 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1336 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1337 bits<4> Rt;
1338 bits<17> addr;
1339 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1340 let Inst{19-16} = addr{16-13}; // Rn
1341 let Inst{15-12} = Rt;
1342 let Inst{11-0} = addr{11-0}; // imm12
1343 }
1344 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1345 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1346 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1347 bits<4> Rt;
1348 bits<17> shift;
1349 let shift{4} = 0; // Inst{4} = 0
1350 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1351 let Inst{19-16} = shift{16-13}; // Rn
1352 let Inst{15-12} = Rt;
1353 let Inst{11-0} = shift{11-0};
1354 }
1355}
1356
1357
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001358//===----------------------------------------------------------------------===//
1359// Instructions
1360//===----------------------------------------------------------------------===//
1361
Evan Chenga8e29892007-01-19 07:51:42 +00001362//===----------------------------------------------------------------------===//
1363// Miscellaneous Instructions.
1364//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001365
Evan Chenga8e29892007-01-19 07:51:42 +00001366/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1367/// the function. The first operand is the ID# for this instruction, the second
1368/// is the index into the MachineConstantPool that this is, the third is the
1369/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001370let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001371def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001372PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001373 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001374
Jim Grosbach4642ad32010-02-22 23:10:38 +00001375// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1376// from removing one half of the matched pairs. That breaks PEI, which assumes
1377// these will always be in pairs, and asserts if it finds otherwise. Better way?
1378let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001379def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001380PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001381 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001382
Jim Grosbach64171712010-02-16 21:07:46 +00001383def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001384PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001385 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001386}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001387
Jim Grosbachd30970f2011-08-11 22:30:30 +00001388def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001389 Requires<[IsARM, HasV6T2]> {
1390 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001391 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001392 let Inst{7-0} = 0b00000000;
1393}
1394
Jim Grosbachd30970f2011-08-11 22:30:30 +00001395def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001396 Requires<[IsARM, HasV6T2]> {
1397 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001398 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001399 let Inst{7-0} = 0b00000001;
1400}
1401
Jim Grosbachd30970f2011-08-11 22:30:30 +00001402def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001403 Requires<[IsARM, HasV6T2]> {
1404 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001405 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001406 let Inst{7-0} = 0b00000010;
1407}
1408
Jim Grosbachd30970f2011-08-11 22:30:30 +00001409def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001410 Requires<[IsARM, HasV6T2]> {
1411 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001412 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001413 let Inst{7-0} = 0b00000011;
1414}
1415
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001416def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1417 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001418 bits<4> Rd;
1419 bits<4> Rn;
1420 bits<4> Rm;
1421 let Inst{3-0} = Rm;
1422 let Inst{15-12} = Rd;
1423 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001424 let Inst{27-20} = 0b01101000;
1425 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001426 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001427}
1428
Johnny Chenf4d81052010-02-12 22:53:19 +00001429def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001430 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001431 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001432 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001433 let Inst{7-0} = 0b00000100;
1434}
1435
Johnny Chenc6f7b272010-02-11 18:12:29 +00001436// The i32imm operand $val can be used by a debugger to store more information
1437// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001438def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1439 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001440 bits<16> val;
1441 let Inst{3-0} = val{3-0};
1442 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001443 let Inst{27-20} = 0b00010010;
1444 let Inst{7-4} = 0b0111;
1445}
1446
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001447// Change Processor State
1448// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001449class CPS<dag iops, string asm_ops>
1450 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001451 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001452 bits<2> imod;
1453 bits<3> iflags;
1454 bits<5> mode;
1455 bit M;
1456
Johnny Chenb98e1602010-02-12 18:55:33 +00001457 let Inst{31-28} = 0b1111;
1458 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001459 let Inst{19-18} = imod;
1460 let Inst{17} = M; // Enabled if mode is set;
1461 let Inst{16} = 0;
1462 let Inst{8-6} = iflags;
1463 let Inst{5} = 0;
1464 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001465}
1466
Owen Anderson35008c22011-08-09 23:05:39 +00001467let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001468let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001469 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001470 "$imod\t$iflags, $mode">;
1471let mode = 0, M = 0 in
1472 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1473
1474let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001475 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001476}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001477
Johnny Chenb92a23f2010-02-21 04:42:01 +00001478// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001479multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001480
Evan Chengdfed19f2010-11-03 06:34:55 +00001481 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001482 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001483 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001484 bits<4> Rt;
1485 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001486 let Inst{31-26} = 0b111101;
1487 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001488 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001489 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001490 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001491 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001492 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001493 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001494 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001495 }
1496
Evan Chengdfed19f2010-11-03 06:34:55 +00001497 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001498 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001499 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001500 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001501 let Inst{31-26} = 0b111101;
1502 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001503 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001504 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001505 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001506 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001507 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001508 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001509 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001510 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001511 }
1512}
1513
Evan Cheng416941d2010-11-04 05:19:35 +00001514defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1515defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1516defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001517
Jim Grosbach53a89d62011-07-22 17:46:13 +00001518def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001519 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001520 bits<1> end;
1521 let Inst{31-10} = 0b1111000100000001000000;
1522 let Inst{9} = end;
1523 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001524}
1525
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001526def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1527 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001528 bits<4> opt;
1529 let Inst{27-4} = 0b001100100000111100001111;
1530 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001531}
1532
Johnny Chenba6e0332010-02-11 17:14:31 +00001533// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001534let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001535def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001536 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001537 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001538 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001539}
1540
Evan Cheng12c3a532008-11-06 17:48:05 +00001541// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001542let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001543def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001544 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001545 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001546
Evan Cheng325474e2008-01-07 23:56:57 +00001547let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001548def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001549 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001550 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001551
Jim Grosbach53694262010-11-18 01:15:56 +00001552def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001553 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001554 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001555
Jim Grosbach53694262010-11-18 01:15:56 +00001556def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001557 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001558 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001559
Jim Grosbach53694262010-11-18 01:15:56 +00001560def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001561 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001562 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001563
Jim Grosbach53694262010-11-18 01:15:56 +00001564def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001565 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001566 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001567}
Chris Lattner13c63102008-01-06 05:55:01 +00001568let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001569def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001570 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001571
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001572def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001573 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001574 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001575
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001576def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001577 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001578}
Evan Cheng12c3a532008-11-06 17:48:05 +00001579} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001580
Evan Chenge07715c2009-06-23 05:25:29 +00001581
1582// LEApcrel - Load a pc-relative address into a register without offending the
1583// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001584let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001585// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001586// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1587// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001588def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001589 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001590 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001591 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001592 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001593 let Inst{24} = 0;
1594 let Inst{23-22} = label{13-12};
1595 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001596 let Inst{20} = 0;
1597 let Inst{19-16} = 0b1111;
1598 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001599 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001600}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001601def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001602 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001603
1604def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1605 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001606 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001607
Evan Chenga8e29892007-01-19 07:51:42 +00001608//===----------------------------------------------------------------------===//
1609// Control Flow Instructions.
1610//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001611
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001612let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1613 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001614 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001615 "bx", "\tlr", [(ARMretflag)]>,
1616 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001617 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001618 }
1619
1620 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001621 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001622 "mov", "\tpc, lr", [(ARMretflag)]>,
1623 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001624 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001625 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001626}
Rafael Espindola27185192006-09-29 21:20:16 +00001627
Bob Wilson04ea6e52009-10-28 00:37:03 +00001628// Indirect branches
1629let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001630 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001631 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001632 [(brind GPR:$dst)]>,
1633 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001634 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001635 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001636 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001637 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001638
Jim Grosbachd447ac62011-07-13 20:21:31 +00001639 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1640 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001641 Requires<[IsARM, HasV4T]> {
1642 bits<4> dst;
1643 let Inst{27-4} = 0b000100101111111111110001;
1644 let Inst{3-0} = dst;
1645 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001646}
1647
Evan Cheng1e0eab12010-11-29 22:43:27 +00001648// All calls clobber the non-callee saved registers. SP is marked as
1649// a use to prevent stack-pointer assignments that appear immediately
1650// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001651let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001652 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001653 // FIXME: Do we really need a non-predicated version? If so, it should
1654 // at least be a pseudo instruction expanding to the predicated version
1655 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001656 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001657 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001658 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001659 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001660 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001661 Requires<[IsARM, IsNotDarwin]> {
1662 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001663 bits<24> func;
1664 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001665 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001666 }
Evan Cheng277f0742007-06-19 21:05:09 +00001667
Jason W Kim685c3502011-02-04 19:47:15 +00001668 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001669 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001670 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001671 Requires<[IsARM, IsNotDarwin]> {
1672 bits<24> func;
1673 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001674 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001675 }
Evan Cheng277f0742007-06-19 21:05:09 +00001676
Evan Chenga8e29892007-01-19 07:51:42 +00001677 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001678 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001679 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001680 [(ARMcall GPR:$func)]>,
1681 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001682 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001683 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001684 let Inst{3-0} = func;
1685 }
1686
1687 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1688 IIC_Br, "blx", "\t$func",
1689 [(ARMcall_pred GPR:$func)]>,
1690 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1691 bits<4> func;
1692 let Inst{27-4} = 0b000100101111111111110011;
1693 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001694 }
1695
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001696 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001697 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001698 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001699 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001700 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001701
1702 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001703 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001704 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001705 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001706}
1707
David Goodwin1a8f36e2009-08-12 18:31:53 +00001708let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001709 // On Darwin R9 is call-clobbered.
1710 // R7 is marked as a use to prevent frame-pointer assignments from being
1711 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001712 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001713 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001714 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001715 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001716 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1717 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001718
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001719 def BLr9_pred : ARMPseudoExpand<(outs),
1720 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001721 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001722 [(ARMcall_pred tglobaladdr:$func)],
1723 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001724 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001725
1726 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001727 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001728 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001729 [(ARMcall GPR:$func)],
1730 (BLX GPR:$func)>,
1731 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001732
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001733 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001734 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001735 [(ARMcall_pred GPR:$func)],
1736 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001737 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001738
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001739 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001740 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001741 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001742 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001743 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001744
1745 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001746 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001747 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001748 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001749}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001750
David Goodwin1a8f36e2009-08-12 18:31:53 +00001751let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001752 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1753 // a two-value operand where a dag node expects two operands. :(
1754 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1755 IIC_Br, "b", "\t$target",
1756 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1757 bits<24> target;
1758 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001759 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001760 }
1761
Evan Chengaeafca02007-05-16 07:45:54 +00001762 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001763 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001764 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001765 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1766 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001767 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001768 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001769 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001770
Jim Grosbach2dc77682010-11-29 18:37:44 +00001771 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1772 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001773 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001774 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001775 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001776 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1777 // into i12 and rs suffixed versions.
1778 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001779 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001780 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001781 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001782 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001783 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001784 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001785 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001786 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001787 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001788 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001789 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001790
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001791}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001792
Jim Grosbachcf121c32011-07-28 21:57:55 +00001793// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001794def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001795 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001796 Requires<[IsARM, HasV5T]> {
1797 let Inst{31-25} = 0b1111101;
1798 bits<25> target;
1799 let Inst{23-0} = target{24-1};
1800 let Inst{24} = target{0};
1801}
1802
Jim Grosbach898e7e22011-07-13 20:25:01 +00001803// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001804def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001805 [/* pattern left blank */]> {
1806 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001807 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001808 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001809 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001810 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001811}
1812
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001813// Tail calls.
1814
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001815let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1816 // Darwin versions.
1817 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1818 Uses = [SP] in {
1819 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1820 IIC_Br, []>, Requires<[IsDarwin]>;
1821
1822 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1823 IIC_Br, []>, Requires<[IsDarwin]>;
1824
Jim Grosbach245f5e82011-07-08 18:50:22 +00001825 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001826 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001827 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1828 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001829
Jim Grosbach245f5e82011-07-08 18:50:22 +00001830 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001831 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001832 (BX GPR:$dst)>,
1833 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001834
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001835 }
1836
1837 // Non-Darwin versions (the difference is R9).
1838 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1839 Uses = [SP] in {
1840 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1841 IIC_Br, []>, Requires<[IsNotDarwin]>;
1842
1843 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1844 IIC_Br, []>, Requires<[IsNotDarwin]>;
1845
Jim Grosbach245f5e82011-07-08 18:50:22 +00001846 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001847 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001848 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1849 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001850
Jim Grosbach245f5e82011-07-08 18:50:22 +00001851 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001852 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001853 (BX GPR:$dst)>,
1854 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001855 }
1856}
1857
Jim Grosbachd30970f2011-08-11 22:30:30 +00001858// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001859def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1860 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001861 bits<4> opt;
1862 let Inst{23-4} = 0b01100000000000000111;
1863 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001864}
1865
Jim Grosbached838482011-07-26 16:24:27 +00001866// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001867let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001868def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001869 bits<24> svc;
1870 let Inst{23-0} = svc;
1871}
Johnny Chen85d5a892010-02-10 18:02:25 +00001872}
1873
Jim Grosbach5a287482011-07-29 17:51:39 +00001874// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001875class SRSI<bit wb, string asm>
1876 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1877 NoItinerary, asm, "", []> {
1878 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001879 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001880 let Inst{27-25} = 0b100;
1881 let Inst{22} = 1;
1882 let Inst{21} = wb;
1883 let Inst{20} = 0;
1884 let Inst{19-16} = 0b1101; // SP
1885 let Inst{15-5} = 0b00000101000;
1886 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001887}
1888
Jim Grosbache1cf5902011-07-29 20:26:09 +00001889def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1890 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001891}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001892def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1893 let Inst{24-23} = 0;
1894}
1895def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1896 let Inst{24-23} = 0b10;
1897}
1898def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1899 let Inst{24-23} = 0b10;
1900}
1901def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1902 let Inst{24-23} = 0b01;
1903}
1904def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1905 let Inst{24-23} = 0b01;
1906}
1907def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1908 let Inst{24-23} = 0b11;
1909}
1910def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1911 let Inst{24-23} = 0b11;
1912}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001913
Jim Grosbach5a287482011-07-29 17:51:39 +00001914// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001915class RFEI<bit wb, string asm>
1916 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1917 NoItinerary, asm, "", []> {
1918 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001919 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001920 let Inst{27-25} = 0b100;
1921 let Inst{22} = 0;
1922 let Inst{21} = wb;
1923 let Inst{20} = 1;
1924 let Inst{19-16} = Rn;
1925 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001926}
1927
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001928def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1929 let Inst{24-23} = 0;
1930}
1931def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1932 let Inst{24-23} = 0;
1933}
1934def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1935 let Inst{24-23} = 0b10;
1936}
1937def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1938 let Inst{24-23} = 0b10;
1939}
1940def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1941 let Inst{24-23} = 0b01;
1942}
1943def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1944 let Inst{24-23} = 0b01;
1945}
1946def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1947 let Inst{24-23} = 0b11;
1948}
1949def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1950 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001951}
1952
Evan Chenga8e29892007-01-19 07:51:42 +00001953//===----------------------------------------------------------------------===//
1954// Load / store Instructions.
1955//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001956
Evan Chenga8e29892007-01-19 07:51:42 +00001957// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001958
1959
Evan Cheng7e2fe912010-10-28 06:47:08 +00001960defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001961 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001962defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001963 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001964defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001965 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001966defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001967 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001968
Evan Chengfa775d02007-03-19 07:20:03 +00001969// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001970let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001971 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001972def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001973 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1974 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001975 bits<4> Rt;
1976 bits<17> addr;
1977 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1978 let Inst{19-16} = 0b1111;
1979 let Inst{15-12} = Rt;
1980 let Inst{11-0} = addr{11-0}; // imm12
1981}
Evan Chengfa775d02007-03-19 07:20:03 +00001982
Evan Chenga8e29892007-01-19 07:51:42 +00001983// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001984def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001985 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1986 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001987
Evan Chenga8e29892007-01-19 07:51:42 +00001988// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001989def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001990 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1991 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001992
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001993def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001994 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1995 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001996
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001997let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001998// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001999def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2000 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002001 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002002 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002003}
Rafael Espindolac391d162006-10-23 20:34:27 +00002004
Evan Chenga8e29892007-01-19 07:51:42 +00002005// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002006multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002007 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2008 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002009 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002010 bits<17> addr;
2011 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002012 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002013 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002014 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002015 let DecoderMethod = "DecodeLDRPreImm";
2016 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2017 }
2018
2019 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2020 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2021 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2022 bits<17> addr;
2023 let Inst{25} = 1;
2024 let Inst{23} = addr{12};
2025 let Inst{19-16} = addr{16-13};
2026 let Inst{11-0} = addr{11-0};
2027 let Inst{4} = 0;
2028 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002029 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002030 }
Owen Anderson793e7962011-07-26 20:54:26 +00002031
2032 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002033 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002034 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002035 opc, "\t$Rt, $addr, $offset",
2036 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002037 // {12} isAdd
2038 // {11-0} imm12/Rm
2039 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002040 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002041 let Inst{25} = 1;
2042 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002043 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002044 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002045
2046 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002047 }
2048
2049 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002050 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002051 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002052 opc, "\t$Rt, $addr, $offset",
2053 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002054 // {12} isAdd
2055 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002056 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002057 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002058 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002059 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002060 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002061 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002062
2063 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002064 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002065
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002066}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002067
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002068let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002069defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2070defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002071}
Rafael Espindola450856d2006-12-12 00:37:38 +00002072
Jim Grosbach45251b32011-08-11 20:41:13 +00002073multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2074 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002075 (ins addrmode3:$addr), IndexModePre,
2076 LdMiscFrm, itin,
2077 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2078 bits<14> addr;
2079 let Inst{23} = addr{8}; // U bit
2080 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2081 let Inst{19-16} = addr{12-9}; // Rn
2082 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2083 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002084 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002085 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002086 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002087 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002088 (ins addr_offset_none:$addr, am3offset:$offset),
2089 IndexModePost, LdMiscFrm, itin,
2090 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2091 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002092 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002093 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002094 let Inst{23} = offset{8}; // U bit
2095 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002096 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002097 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2098 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002099 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002100 }
2101}
Rafael Espindola4e307642006-09-08 16:59:47 +00002102
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002103let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002104defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2105defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2106defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002107let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002108def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002109 (ins addrmode3:$addr), IndexModePre,
2110 LdMiscFrm, IIC_iLoad_d_ru,
2111 "ldrd", "\t$Rt, $Rt2, $addr!",
2112 "$addr.base = $Rn_wb", []> {
2113 bits<14> addr;
2114 let Inst{23} = addr{8}; // U bit
2115 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2116 let Inst{19-16} = addr{12-9}; // Rn
2117 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2118 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002119 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002120 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002121}
Jim Grosbach45251b32011-08-11 20:41:13 +00002122def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002123 (ins addr_offset_none:$addr, am3offset:$offset),
2124 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2125 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2126 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002127 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002128 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002129 let Inst{23} = offset{8}; // U bit
2130 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002131 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002132 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2133 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002134 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002135}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002136} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002137} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002138
Jim Grosbach89958d52011-08-11 21:41:59 +00002139// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002140let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002141def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2142 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2143 IndexModePost, LdFrm, IIC_iLoad_ru,
2144 "ldrt", "\t$Rt, $addr, $offset",
2145 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002146 // {12} isAdd
2147 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002148 bits<14> offset;
2149 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002150 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002151 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002152 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002153 let Inst{19-16} = addr;
2154 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002155 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002156 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002157 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2158}
Jim Grosbach59999262011-08-10 23:43:54 +00002159
2160def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2161 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002162 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002163 "ldrt", "\t$Rt, $addr, $offset",
2164 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002165 // {12} isAdd
2166 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002167 bits<14> offset;
2168 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002169 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002170 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002171 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002172 let Inst{19-16} = addr;
2173 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002174 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002175}
Jim Grosbach3148a652011-08-08 23:28:47 +00002176
2177def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2178 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2179 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2180 "ldrbt", "\t$Rt, $addr, $offset",
2181 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002182 // {12} isAdd
2183 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002184 bits<14> offset;
2185 bits<4> addr;
2186 let Inst{25} = 1;
2187 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002188 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002189 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002190 let Inst{11-5} = offset{11-5};
2191 let Inst{4} = 0;
2192 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002193 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002194}
2195
2196def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2197 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2198 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2199 "ldrbt", "\t$Rt, $addr, $offset",
2200 "$addr.base = $Rn_wb", []> {
2201 // {12} isAdd
2202 // {11-0} imm12/Rm
2203 bits<14> offset;
2204 bits<4> addr;
2205 let Inst{25} = 0;
2206 let Inst{23} = offset{12};
2207 let Inst{21} = 1; // overwrite
2208 let Inst{19-16} = addr;
2209 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002210 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002211}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002212
2213multiclass AI3ldrT<bits<4> op, string opc> {
2214 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2215 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2216 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2217 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2218 bits<9> offset;
2219 let Inst{23} = offset{8};
2220 let Inst{22} = 1;
2221 let Inst{11-8} = offset{7-4};
2222 let Inst{3-0} = offset{3-0};
2223 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2224 }
2225 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2226 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2227 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2228 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2229 bits<5> Rm;
2230 let Inst{23} = Rm{4};
2231 let Inst{22} = 0;
2232 let Inst{11-8} = 0;
2233 let Inst{3-0} = Rm{3-0};
2234 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2235 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002236}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002237
2238defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2239defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2240defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002241}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002242
Evan Chenga8e29892007-01-19 07:51:42 +00002243// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002244
2245// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002246def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002247 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2248 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002249
Evan Chenga8e29892007-01-19 07:51:42 +00002250// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002251let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2252def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002253 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002254 "strd", "\t$Rt, $src2, $addr", []>,
2255 Requires<[IsARM, HasV5TE]> {
2256 let Inst{21} = 0;
2257}
Evan Chenga8e29892007-01-19 07:51:42 +00002258
2259// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002260multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2261 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2262 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2263 StFrm, itin,
2264 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2265 bits<17> addr;
2266 let Inst{25} = 0;
2267 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2268 let Inst{19-16} = addr{16-13}; // Rn
2269 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002270 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002271 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002272 }
Evan Chenga8e29892007-01-19 07:51:42 +00002273
Jim Grosbach19dec202011-08-05 20:35:44 +00002274 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002275 (ins GPR:$Rt, ldst_so_reg:$addr),
2276 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002277 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2278 bits<17> addr;
2279 let Inst{25} = 1;
2280 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2281 let Inst{19-16} = addr{16-13}; // Rn
2282 let Inst{11-0} = addr{11-0};
2283 let Inst{4} = 0; // Inst{4} = 0
2284 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002285 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002286 }
2287 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2288 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2289 IndexModePost, StFrm, itin,
2290 opc, "\t$Rt, $addr, $offset",
2291 "$addr.base = $Rn_wb", []> {
2292 // {12} isAdd
2293 // {11-0} imm12/Rm
2294 bits<14> offset;
2295 bits<4> addr;
2296 let Inst{25} = 1;
2297 let Inst{23} = offset{12};
2298 let Inst{19-16} = addr;
2299 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002300
2301 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002302 }
Owen Anderson793e7962011-07-26 20:54:26 +00002303
Jim Grosbach19dec202011-08-05 20:35:44 +00002304 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2305 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2306 IndexModePost, StFrm, itin,
2307 opc, "\t$Rt, $addr, $offset",
2308 "$addr.base = $Rn_wb", []> {
2309 // {12} isAdd
2310 // {11-0} imm12/Rm
2311 bits<14> offset;
2312 bits<4> addr;
2313 let Inst{25} = 0;
2314 let Inst{23} = offset{12};
2315 let Inst{19-16} = addr;
2316 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002317
2318 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002319 }
2320}
Owen Anderson793e7962011-07-26 20:54:26 +00002321
Jim Grosbach19dec202011-08-05 20:35:44 +00002322let mayStore = 1, neverHasSideEffects = 1 in {
2323defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2324defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2325}
Evan Chenga8e29892007-01-19 07:51:42 +00002326
Jim Grosbach19dec202011-08-05 20:35:44 +00002327def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2328 am2offset_reg:$offset),
2329 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2330 am2offset_reg:$offset)>;
2331def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2332 am2offset_imm:$offset),
2333 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2334 am2offset_imm:$offset)>;
2335def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2336 am2offset_reg:$offset),
2337 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2338 am2offset_reg:$offset)>;
2339def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2340 am2offset_imm:$offset),
2341 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2342 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002343
Jim Grosbach19dec202011-08-05 20:35:44 +00002344// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2345// put the patterns on the instruction definitions directly as ISel wants
2346// the address base and offset to be separate operands, not a single
2347// complex operand like we represent the instructions themselves. The
2348// pseudos map between the two.
2349let usesCustomInserter = 1,
2350 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2351def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2352 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2353 4, IIC_iStore_ru,
2354 [(set GPR:$Rn_wb,
2355 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2356def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2357 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2358 4, IIC_iStore_ru,
2359 [(set GPR:$Rn_wb,
2360 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2361def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2362 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2363 4, IIC_iStore_ru,
2364 [(set GPR:$Rn_wb,
2365 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2366def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2367 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2368 4, IIC_iStore_ru,
2369 [(set GPR:$Rn_wb,
2370 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002371def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2372 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2373 4, IIC_iStore_ru,
2374 [(set GPR:$Rn_wb,
2375 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002376}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002377
Evan Chenga8e29892007-01-19 07:51:42 +00002378
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002379
2380def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2381 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2382 StMiscFrm, IIC_iStore_bh_ru,
2383 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2384 bits<14> addr;
2385 let Inst{23} = addr{8}; // U bit
2386 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2387 let Inst{19-16} = addr{12-9}; // Rn
2388 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2389 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2390 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002391 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002392}
2393
2394def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2395 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2396 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2397 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2398 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2399 addr_offset_none:$addr,
2400 am3offset:$offset))]> {
2401 bits<10> offset;
2402 bits<4> addr;
2403 let Inst{23} = offset{8}; // U bit
2404 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2405 let Inst{19-16} = addr;
2406 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2407 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002408 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002409}
Evan Chenga8e29892007-01-19 07:51:42 +00002410
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002411let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002412def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002413 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2414 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2415 "strd", "\t$Rt, $Rt2, $addr!",
2416 "$addr.base = $Rn_wb", []> {
2417 bits<14> addr;
2418 let Inst{23} = addr{8}; // U bit
2419 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2420 let Inst{19-16} = addr{12-9}; // Rn
2421 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2422 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002423 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002424 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002425}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002426
Jim Grosbach45251b32011-08-11 20:41:13 +00002427def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002428 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2429 am3offset:$offset),
2430 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2431 "strd", "\t$Rt, $Rt2, $addr, $offset",
2432 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002433 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002434 bits<4> addr;
2435 let Inst{23} = offset{8}; // U bit
2436 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2437 let Inst{19-16} = addr;
2438 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2439 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002440 let DecoderMethod = "DecodeAddrMode3Instruction";
2441}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002442} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002443
Jim Grosbach7ce05792011-08-03 23:50:40 +00002444// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002445
Jim Grosbach10348e72011-08-11 20:04:56 +00002446def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2447 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2448 IndexModePost, StFrm, IIC_iStore_bh_ru,
2449 "strbt", "\t$Rt, $addr, $offset",
2450 "$addr.base = $Rn_wb", []> {
2451 // {12} isAdd
2452 // {11-0} imm12/Rm
2453 bits<14> offset;
2454 bits<4> addr;
2455 let Inst{25} = 1;
2456 let Inst{23} = offset{12};
2457 let Inst{21} = 1; // overwrite
2458 let Inst{19-16} = addr;
2459 let Inst{11-5} = offset{11-5};
2460 let Inst{4} = 0;
2461 let Inst{3-0} = offset{3-0};
2462 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2463}
2464
2465def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2466 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2467 IndexModePost, StFrm, IIC_iStore_bh_ru,
2468 "strbt", "\t$Rt, $addr, $offset",
2469 "$addr.base = $Rn_wb", []> {
2470 // {12} isAdd
2471 // {11-0} imm12/Rm
2472 bits<14> offset;
2473 bits<4> addr;
2474 let Inst{25} = 0;
2475 let Inst{23} = offset{12};
2476 let Inst{21} = 1; // overwrite
2477 let Inst{19-16} = addr;
2478 let Inst{11-0} = offset{11-0};
2479 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2480}
2481
Jim Grosbach342ebd52011-08-11 22:18:00 +00002482let mayStore = 1, neverHasSideEffects = 1 in {
2483def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2484 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2485 IndexModePost, StFrm, IIC_iStore_ru,
2486 "strt", "\t$Rt, $addr, $offset",
2487 "$addr.base = $Rn_wb", []> {
2488 // {12} isAdd
2489 // {11-0} imm12/Rm
2490 bits<14> offset;
2491 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002492 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002493 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002494 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002495 let Inst{19-16} = addr;
2496 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002497 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002498 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002499 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002500}
2501
Jim Grosbach342ebd52011-08-11 22:18:00 +00002502def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2503 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2504 IndexModePost, StFrm, IIC_iStore_ru,
2505 "strt", "\t$Rt, $addr, $offset",
2506 "$addr.base = $Rn_wb", []> {
2507 // {12} isAdd
2508 // {11-0} imm12/Rm
2509 bits<14> offset;
2510 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002511 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002512 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002513 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002514 let Inst{19-16} = addr;
2515 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002516 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002517}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002518}
2519
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002520
Jim Grosbach7ce05792011-08-03 23:50:40 +00002521multiclass AI3strT<bits<4> op, string opc> {
2522 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2523 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2524 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2525 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2526 bits<9> offset;
2527 let Inst{23} = offset{8};
2528 let Inst{22} = 1;
2529 let Inst{11-8} = offset{7-4};
2530 let Inst{3-0} = offset{3-0};
2531 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2532 }
2533 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2534 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2535 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2536 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2537 bits<5> Rm;
2538 let Inst{23} = Rm{4};
2539 let Inst{22} = 0;
2540 let Inst{11-8} = 0;
2541 let Inst{3-0} = Rm{3-0};
2542 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2543 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002544}
2545
Jim Grosbach7ce05792011-08-03 23:50:40 +00002546
2547defm STRHT : AI3strT<0b1011, "strht">;
2548
2549
Evan Chenga8e29892007-01-19 07:51:42 +00002550//===----------------------------------------------------------------------===//
2551// Load / store multiple Instructions.
2552//
2553
Bill Wendling6c470b82010-11-13 09:09:38 +00002554multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2555 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002556 // IA is the default, so no need for an explicit suffix on the
2557 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002558 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002559 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2560 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002561 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002562 let Inst{24-23} = 0b01; // Increment After
2563 let Inst{21} = 0; // No writeback
2564 let Inst{20} = L_bit;
2565 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002566 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002567 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2568 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002569 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002570 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002571 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002572 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002573
2574 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002575 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002576 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002577 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2578 IndexModeNone, f, itin,
2579 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2580 let Inst{24-23} = 0b00; // Decrement After
2581 let Inst{21} = 0; // No writeback
2582 let Inst{20} = L_bit;
2583 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002584 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002585 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2586 IndexModeUpd, f, itin_upd,
2587 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2588 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002589 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002590 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002591
2592 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002593 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002594 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002595 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2596 IndexModeNone, f, itin,
2597 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2598 let Inst{24-23} = 0b10; // Decrement Before
2599 let Inst{21} = 0; // No writeback
2600 let Inst{20} = L_bit;
2601 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002602 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002603 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2604 IndexModeUpd, f, itin_upd,
2605 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2606 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002607 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002608 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002609
2610 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002611 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002612 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002613 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2614 IndexModeNone, f, itin,
2615 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2616 let Inst{24-23} = 0b11; // Increment Before
2617 let Inst{21} = 0; // No writeback
2618 let Inst{20} = L_bit;
2619 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002620 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002621 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2622 IndexModeUpd, f, itin_upd,
2623 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2624 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002625 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002626 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002627
2628 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002629 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002630}
Bill Wendling6c470b82010-11-13 09:09:38 +00002631
Bill Wendlingc93989a2010-11-13 11:20:05 +00002632let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002633
2634let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2635defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2636
2637let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2638defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2639
2640} // neverHasSideEffects
2641
Bill Wendling73fe34a2010-11-16 01:16:36 +00002642// FIXME: remove when we have a way to marking a MI with these properties.
2643// FIXME: Should pc be an implicit operand like PICADD, etc?
2644let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2645 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002646def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2647 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002648 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002649 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002650 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002651
Evan Chenga8e29892007-01-19 07:51:42 +00002652//===----------------------------------------------------------------------===//
2653// Move Instructions.
2654//
2655
Evan Chengcd799b92009-06-12 20:46:18 +00002656let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002657def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2658 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2659 bits<4> Rd;
2660 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002661
Johnny Chen103bf952011-04-01 23:30:25 +00002662 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002663 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002664 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002665 let Inst{3-0} = Rm;
2666 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002667}
2668
Dale Johannesen38d5f042010-06-15 22:24:08 +00002669// A version for the smaller set of tail call registers.
2670let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002671def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002672 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2673 bits<4> Rd;
2674 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002675
Dale Johannesen38d5f042010-06-15 22:24:08 +00002676 let Inst{11-4} = 0b00000000;
2677 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002678 let Inst{3-0} = Rm;
2679 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002680}
2681
Owen Andersonde317f42011-08-09 23:33:27 +00002682def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002683 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002684 "mov", "\t$Rd, $src",
2685 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002686 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002687 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002688 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002689 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002690 let Inst{11-8} = src{11-8};
2691 let Inst{7} = 0;
2692 let Inst{6-5} = src{6-5};
2693 let Inst{4} = 1;
2694 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002695 let Inst{25} = 0;
2696}
Evan Chenga2515702007-03-19 07:09:02 +00002697
Owen Anderson152d4a42011-07-21 23:38:37 +00002698def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2699 DPSoRegImmFrm, IIC_iMOVsr,
2700 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2701 UnaryDP {
2702 bits<4> Rd;
2703 bits<12> src;
2704 let Inst{15-12} = Rd;
2705 let Inst{19-16} = 0b0000;
2706 let Inst{11-5} = src{11-5};
2707 let Inst{4} = 0;
2708 let Inst{3-0} = src{3-0};
2709 let Inst{25} = 0;
2710}
2711
Evan Chengc4af4632010-11-17 20:13:28 +00002712let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002713def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2714 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002715 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002716 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002717 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002718 let Inst{15-12} = Rd;
2719 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002720 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002721}
2722
Evan Chengc4af4632010-11-17 20:13:28 +00002723let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002724def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002725 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002726 "movw", "\t$Rd, $imm",
2727 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002728 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002729 bits<4> Rd;
2730 bits<16> imm;
2731 let Inst{15-12} = Rd;
2732 let Inst{11-0} = imm{11-0};
2733 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002734 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002735 let Inst{25} = 1;
2736}
2737
Jim Grosbachffa32252011-07-19 19:13:28 +00002738def : InstAlias<"mov${p} $Rd, $imm",
2739 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2740 Requires<[IsARM]>;
2741
Evan Cheng53519f02011-01-21 18:55:51 +00002742def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2743 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002744
2745let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002746def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2747 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002748 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002749 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002750 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002751 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002752 lo16AllZero:$imm))]>, UnaryDP,
2753 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002754 bits<4> Rd;
2755 bits<16> imm;
2756 let Inst{15-12} = Rd;
2757 let Inst{11-0} = imm{11-0};
2758 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002759 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002760 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002761}
Evan Cheng13ab0202007-07-10 18:08:01 +00002762
Evan Cheng53519f02011-01-21 18:55:51 +00002763def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2764 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002765
2766} // Constraints
2767
Evan Cheng20956592009-10-21 08:15:52 +00002768def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2769 Requires<[IsARM, HasV6T2]>;
2770
David Goodwinca01a8d2009-09-01 18:32:09 +00002771let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002772def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002773 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2774 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002775
2776// These aren't really mov instructions, but we have to define them this way
2777// due to flag operands.
2778
Evan Cheng071a2792007-09-11 19:55:27 +00002779let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002780def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002781 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2782 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002783def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002784 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2785 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002786}
Evan Chenga8e29892007-01-19 07:51:42 +00002787
Evan Chenga8e29892007-01-19 07:51:42 +00002788//===----------------------------------------------------------------------===//
2789// Extend Instructions.
2790//
2791
2792// Sign extenders
2793
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002794def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002795 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002796def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002797 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002798
Jim Grosbach70327412011-07-27 17:48:13 +00002799def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002800 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002801def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002802 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002803
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002804def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002805
Jim Grosbach70327412011-07-27 17:48:13 +00002806def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002807
2808// Zero extenders
2809
2810let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002811def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002812 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002813def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002814 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002815def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002816 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002817
Jim Grosbach542f6422010-07-28 23:25:44 +00002818// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2819// The transformation should probably be done as a combiner action
2820// instead so we can include a check for masking back in the upper
2821// eight bits of the source into the lower eight bits of the result.
2822//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002823// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002824def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002825 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002826
Jim Grosbach70327412011-07-27 17:48:13 +00002827def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002828 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002829def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002830 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002831}
2832
Evan Chenga8e29892007-01-19 07:51:42 +00002833// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002834def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002835
Evan Chenga8e29892007-01-19 07:51:42 +00002836
Owen Anderson33e57512011-08-10 00:03:03 +00002837def SBFX : I<(outs GPRnopc:$Rd),
2838 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002839 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002840 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002841 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002842 bits<4> Rd;
2843 bits<4> Rn;
2844 bits<5> lsb;
2845 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002846 let Inst{27-21} = 0b0111101;
2847 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002848 let Inst{20-16} = width;
2849 let Inst{15-12} = Rd;
2850 let Inst{11-7} = lsb;
2851 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002852}
2853
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002854def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002855 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002856 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002857 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002858 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002859 bits<4> Rd;
2860 bits<4> Rn;
2861 bits<5> lsb;
2862 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002863 let Inst{27-21} = 0b0111111;
2864 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002865 let Inst{20-16} = width;
2866 let Inst{15-12} = Rd;
2867 let Inst{11-7} = lsb;
2868 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002869}
2870
Evan Chenga8e29892007-01-19 07:51:42 +00002871//===----------------------------------------------------------------------===//
2872// Arithmetic Instructions.
2873//
2874
Jim Grosbach26421962008-10-14 20:36:24 +00002875defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002876 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002877 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002878defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002879 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002880 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002881
Evan Chengc85e8322007-07-05 07:13:32 +00002882// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002883defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002884 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002885 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2886defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002887 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002888 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002889
Evan Cheng62674222009-06-25 23:34:10 +00002890defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002891 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2892 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002893defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002894 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2895 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002896
2897// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002898let usesCustomInserter = 1 in {
2899defm ADCS : AI1_adde_sube_s_irs<
2900 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2901defm SBCS : AI1_adde_sube_s_irs<
2902 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2903}
Evan Chenga8e29892007-01-19 07:51:42 +00002904
Jim Grosbach84760882010-10-15 18:42:41 +00002905def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2906 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2907 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2908 bits<4> Rd;
2909 bits<4> Rn;
2910 bits<12> imm;
2911 let Inst{25} = 1;
2912 let Inst{15-12} = Rd;
2913 let Inst{19-16} = Rn;
2914 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002915}
Evan Cheng13ab0202007-07-10 18:08:01 +00002916
Jim Grosbach84760882010-10-15 18:42:41 +00002917def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00002918 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", []> {
Jim Grosbach84760882010-10-15 18:42:41 +00002919 bits<4> Rd;
2920 bits<4> Rn;
2921 bits<4> Rm;
2922 let Inst{11-4} = 0b00000000;
2923 let Inst{25} = 0;
2924 let Inst{3-0} = Rm;
2925 let Inst{15-12} = Rd;
2926 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002927}
2928
Owen Anderson92a20222011-07-21 18:54:16 +00002929def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002930 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002931 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002932 bits<4> Rd;
2933 bits<4> Rn;
2934 bits<12> shift;
2935 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002936 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002937 let Inst{15-12} = Rd;
2938 let Inst{11-5} = shift{11-5};
2939 let Inst{4} = 0;
2940 let Inst{3-0} = shift{3-0};
2941}
2942
2943def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002944 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002945 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2946 bits<4> Rd;
2947 bits<4> Rn;
2948 bits<12> shift;
2949 let Inst{25} = 0;
2950 let Inst{19-16} = Rn;
2951 let Inst{15-12} = Rd;
2952 let Inst{11-8} = shift{11-8};
2953 let Inst{7} = 0;
2954 let Inst{6-5} = shift{6-5};
2955 let Inst{4} = 1;
2956 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002957}
Evan Chengc85e8322007-07-05 07:13:32 +00002958
2959// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002960// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2961let usesCustomInserter = 1 in {
2962def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002963 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002964 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2965def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00002966 4, IIC_iALUr, []>;
Owen Anderson92a20222011-07-21 18:54:16 +00002967def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002968 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002969 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2970def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2971 4, IIC_iALUsr,
2972 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002973}
Evan Chengc85e8322007-07-05 07:13:32 +00002974
Evan Cheng62674222009-06-25 23:34:10 +00002975let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002976def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2977 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2978 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002979 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002980 bits<4> Rd;
2981 bits<4> Rn;
2982 bits<12> imm;
2983 let Inst{25} = 1;
2984 let Inst{15-12} = Rd;
2985 let Inst{19-16} = Rn;
2986 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002987}
Jim Grosbach84760882010-10-15 18:42:41 +00002988def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00002989 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", []> {
Jim Grosbach84760882010-10-15 18:42:41 +00002990 bits<4> Rd;
2991 bits<4> Rn;
2992 bits<4> Rm;
2993 let Inst{11-4} = 0b00000000;
2994 let Inst{25} = 0;
2995 let Inst{3-0} = Rm;
2996 let Inst{15-12} = Rd;
2997 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002998}
Owen Anderson92a20222011-07-21 18:54:16 +00002999def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00003000 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003001 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00003002 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00003003 bits<4> Rd;
3004 bits<4> Rn;
3005 bits<12> shift;
3006 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00003007 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00003008 let Inst{15-12} = Rd;
3009 let Inst{11-5} = shift{11-5};
3010 let Inst{4} = 0;
3011 let Inst{3-0} = shift{3-0};
3012}
3013def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00003014 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003015 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
3016 Requires<[IsARM]> {
3017 bits<4> Rd;
3018 bits<4> Rn;
3019 bits<12> shift;
3020 let Inst{25} = 0;
3021 let Inst{19-16} = Rn;
3022 let Inst{15-12} = Rd;
3023 let Inst{11-8} = shift{11-8};
3024 let Inst{7} = 0;
3025 let Inst{6-5} = shift{6-5};
3026 let Inst{4} = 1;
3027 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00003028}
Evan Cheng62674222009-06-25 23:34:10 +00003029}
3030
Owen Anderson92a20222011-07-21 18:54:16 +00003031
Owen Andersonb48c7912011-04-05 23:55:28 +00003032// NOTE: CPSR def omitted because it will be handled by the custom inserter.
3033let usesCustomInserter = 1, Uses = [CPSR] in {
3034def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003035 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00003036 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00003037def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00003038 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003039 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
3040def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
3041 4, IIC_iALUsr,
3042 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003043}
Evan Cheng2c614c52007-06-06 10:17:05 +00003044
Evan Chenga8e29892007-01-19 07:51:42 +00003045// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003046// The assume-no-carry-in form uses the negation of the input since add/sub
3047// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3048// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3049// details.
Evan Chenga8e29892007-01-19 07:51:42 +00003050def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3051 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003052def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
3053 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3054// The with-carry-in form matches bitwise not instead of the negation.
3055// Effectively, the inverse interpretation of the carry flag already accounts
3056// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00003057def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003058 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00003059def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
3060 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003061
3062// Note: These are implemented in C++ code, because they have to generate
3063// ADD/SUBrs instructions, which use a complex pattern that a xform function
3064// cannot produce.
3065// (mul X, 2^n+1) -> (add (X << n), X)
3066// (mul X, 2^n-1) -> (rsb X, (X << n))
3067
Jim Grosbach7931df32011-07-22 18:06:01 +00003068// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003069// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003070class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003071 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003072 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3073 string asm = "\t$Rd, $Rn, $Rm">
3074 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003075 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003076 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003077 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003078 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003079 let Inst{11-4} = op11_4;
3080 let Inst{19-16} = Rn;
3081 let Inst{15-12} = Rd;
3082 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003083}
3084
Jim Grosbach7931df32011-07-22 18:06:01 +00003085// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003086
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003087def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003088 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3089 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003090def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003091 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3092 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3093def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3094 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003095 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003096def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3097 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003098 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003099
3100def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3101def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3102def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3103def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3104def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3105def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3106def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3107def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3108def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3109def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3110def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3111def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003112
Jim Grosbach7931df32011-07-22 18:06:01 +00003113// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003114
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003115def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3116def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3117def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3118def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3119def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3120def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3121def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3122def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3123def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3124def USAX : AAI<0b01100101, 0b11110101, "usax">;
3125def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3126def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003127
Jim Grosbach7931df32011-07-22 18:06:01 +00003128// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003129
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003130def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3131def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3132def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3133def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3134def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3135def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3136def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3137def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3138def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3139def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3140def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3141def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003142
Jim Grosbachd30970f2011-08-11 22:30:30 +00003143// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003144
Jim Grosbach70987fb2010-10-18 23:35:38 +00003145def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003146 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003147 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003148 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003149 bits<4> Rd;
3150 bits<4> Rn;
3151 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003152 let Inst{27-20} = 0b01111000;
3153 let Inst{15-12} = 0b1111;
3154 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003155 let Inst{19-16} = Rd;
3156 let Inst{11-8} = Rm;
3157 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003158}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003159def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003160 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003161 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003162 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003163 bits<4> Rd;
3164 bits<4> Rn;
3165 bits<4> Rm;
3166 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003167 let Inst{27-20} = 0b01111000;
3168 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003169 let Inst{19-16} = Rd;
3170 let Inst{15-12} = Ra;
3171 let Inst{11-8} = Rm;
3172 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003173}
3174
Jim Grosbachd30970f2011-08-11 22:30:30 +00003175// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003176
Owen Anderson33e57512011-08-10 00:03:03 +00003177def SSAT : AI<(outs GPRnopc:$Rd),
3178 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003179 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003180 bits<4> Rd;
3181 bits<5> sat_imm;
3182 bits<4> Rn;
3183 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003184 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003185 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003186 let Inst{20-16} = sat_imm;
3187 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003188 let Inst{11-7} = sh{4-0};
3189 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003190 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003191}
3192
Owen Anderson33e57512011-08-10 00:03:03 +00003193def SSAT16 : AI<(outs GPRnopc:$Rd),
3194 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003195 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003196 bits<4> Rd;
3197 bits<4> sat_imm;
3198 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003199 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003200 let Inst{11-4} = 0b11110011;
3201 let Inst{15-12} = Rd;
3202 let Inst{19-16} = sat_imm;
3203 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003204}
3205
Owen Anderson33e57512011-08-10 00:03:03 +00003206def USAT : AI<(outs GPRnopc:$Rd),
3207 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003208 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003209 bits<4> Rd;
3210 bits<5> sat_imm;
3211 bits<4> Rn;
3212 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003213 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003214 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003215 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003216 let Inst{11-7} = sh{4-0};
3217 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003218 let Inst{20-16} = sat_imm;
3219 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003220}
3221
Owen Anderson33e57512011-08-10 00:03:03 +00003222def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003223 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003224 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003225 bits<4> Rd;
3226 bits<4> sat_imm;
3227 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003228 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003229 let Inst{11-4} = 0b11110011;
3230 let Inst{15-12} = Rd;
3231 let Inst{19-16} = sat_imm;
3232 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003233}
Evan Chenga8e29892007-01-19 07:51:42 +00003234
Owen Anderson33e57512011-08-10 00:03:03 +00003235def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3236 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3237def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3238 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003239
Evan Chenga8e29892007-01-19 07:51:42 +00003240//===----------------------------------------------------------------------===//
3241// Bitwise Instructions.
3242//
3243
Jim Grosbach26421962008-10-14 20:36:24 +00003244defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003245 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003246 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003247defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003248 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003249 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003250defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003251 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003252 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003253defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003254 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003255 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003256
Jim Grosbachc29769b2011-07-28 19:46:12 +00003257// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3258// like in the actual instruction encoding. The complexity of mapping the mask
3259// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3260// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003261def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003262 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003263 "bfc", "\t$Rd, $imm", "$src = $Rd",
3264 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003265 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003266 bits<4> Rd;
3267 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003268 let Inst{27-21} = 0b0111110;
3269 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003270 let Inst{15-12} = Rd;
3271 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003272 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003273}
3274
Johnny Chenb2503c02010-02-17 06:31:48 +00003275// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003276def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3277 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3278 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3279 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3280 bf_inv_mask_imm:$imm))]>,
3281 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003282 bits<4> Rd;
3283 bits<4> Rn;
3284 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003285 let Inst{27-21} = 0b0111110;
3286 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003287 let Inst{15-12} = Rd;
3288 let Inst{11-7} = imm{4-0}; // lsb
3289 let Inst{20-16} = imm{9-5}; // width
3290 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003291}
3292
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003293// GNU as only supports this form of bfi (w/ 4 arguments)
3294let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003295def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003296 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003297 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003298 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3299 []>, Requires<[IsARM, HasV6T2]> {
3300 bits<4> Rd;
3301 bits<4> Rn;
3302 bits<5> lsb;
3303 bits<5> width;
3304 let Inst{27-21} = 0b0111110;
3305 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3306 let Inst{15-12} = Rd;
3307 let Inst{11-7} = lsb;
3308 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3309 let Inst{3-0} = Rn;
3310}
3311
Jim Grosbach36860462010-10-21 22:19:32 +00003312def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3313 "mvn", "\t$Rd, $Rm",
3314 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3315 bits<4> Rd;
3316 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003317 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003318 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003319 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003320 let Inst{15-12} = Rd;
3321 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003322}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003323def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3324 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003325 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003326 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003327 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003328 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003329 let Inst{19-16} = 0b0000;
3330 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003331 let Inst{11-5} = shift{11-5};
3332 let Inst{4} = 0;
3333 let Inst{3-0} = shift{3-0};
3334}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003335def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3336 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003337 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3338 bits<4> Rd;
3339 bits<12> shift;
3340 let Inst{25} = 0;
3341 let Inst{19-16} = 0b0000;
3342 let Inst{15-12} = Rd;
3343 let Inst{11-8} = shift{11-8};
3344 let Inst{7} = 0;
3345 let Inst{6-5} = shift{6-5};
3346 let Inst{4} = 1;
3347 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003348}
Evan Chengc4af4632010-11-17 20:13:28 +00003349let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003350def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3351 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3352 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3353 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003354 bits<12> imm;
3355 let Inst{25} = 1;
3356 let Inst{19-16} = 0b0000;
3357 let Inst{15-12} = Rd;
3358 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003359}
Evan Chenga8e29892007-01-19 07:51:42 +00003360
3361def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3362 (BICri GPR:$src, so_imm_not:$imm)>;
3363
3364//===----------------------------------------------------------------------===//
3365// Multiply Instructions.
3366//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003367class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3368 string opc, string asm, list<dag> pattern>
3369 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3370 bits<4> Rd;
3371 bits<4> Rm;
3372 bits<4> Rn;
3373 let Inst{19-16} = Rd;
3374 let Inst{11-8} = Rm;
3375 let Inst{3-0} = Rn;
3376}
3377class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3378 string opc, string asm, list<dag> pattern>
3379 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3380 bits<4> RdLo;
3381 bits<4> RdHi;
3382 bits<4> Rm;
3383 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003384 let Inst{19-16} = RdHi;
3385 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003386 let Inst{11-8} = Rm;
3387 let Inst{3-0} = Rn;
3388}
Evan Chenga8e29892007-01-19 07:51:42 +00003389
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003390// FIXME: The v5 pseudos are only necessary for the additional Constraint
3391// property. Remove them when it's possible to add those properties
3392// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003393let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003394def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3395 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003396 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003397 Requires<[IsARM, HasV6]> {
3398 let Inst{15-12} = 0b0000;
3399}
Evan Chenga8e29892007-01-19 07:51:42 +00003400
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003401let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003402def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3403 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003404 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003405 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3406 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003407 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003408}
3409
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003410def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3411 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003412 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3413 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003414 bits<4> Ra;
3415 let Inst{15-12} = Ra;
3416}
Evan Chenga8e29892007-01-19 07:51:42 +00003417
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003418let Constraints = "@earlyclobber $Rd" in
3419def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3420 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003421 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003422 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3423 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3424 Requires<[IsARM, NoV6]>;
3425
Jim Grosbach65711012010-11-19 22:22:37 +00003426def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3427 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3428 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003429 Requires<[IsARM, HasV6T2]> {
3430 bits<4> Rd;
3431 bits<4> Rm;
3432 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003433 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003434 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003435 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003436 let Inst{11-8} = Rm;
3437 let Inst{3-0} = Rn;
3438}
Evan Chengedcbada2009-07-06 22:05:45 +00003439
Evan Chenga8e29892007-01-19 07:51:42 +00003440// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003441let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003442let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003443def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003444 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003445 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3446 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003447
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003448def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003449 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003450 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3451 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003452
3453let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3454def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3455 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003456 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003457 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3458 Requires<[IsARM, NoV6]>;
3459
3460def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3461 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003462 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003463 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3464 Requires<[IsARM, NoV6]>;
3465}
Evan Cheng8de898a2009-06-26 00:19:44 +00003466}
Evan Chenga8e29892007-01-19 07:51:42 +00003467
3468// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003469def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3470 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003471 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3472 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003473def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3474 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003475 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3476 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003477
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003478def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3479 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3480 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3481 Requires<[IsARM, HasV6]> {
3482 bits<4> RdLo;
3483 bits<4> RdHi;
3484 bits<4> Rm;
3485 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003486 let Inst{19-16} = RdHi;
3487 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003488 let Inst{11-8} = Rm;
3489 let Inst{3-0} = Rn;
3490}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003491
3492let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3493def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3494 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003495 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003496 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3497 Requires<[IsARM, NoV6]>;
3498def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3499 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003500 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003501 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3502 Requires<[IsARM, NoV6]>;
3503def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3504 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003505 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003506 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3507 Requires<[IsARM, NoV6]>;
3508}
3509
Evan Chengcd799b92009-06-12 20:46:18 +00003510} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003511
3512// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003513def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3514 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3515 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003516 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003517 let Inst{15-12} = 0b1111;
3518}
Evan Cheng13ab0202007-07-10 18:08:01 +00003519
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003520def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003521 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003522 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003523 let Inst{15-12} = 0b1111;
3524}
3525
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003526def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3527 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3528 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3529 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3530 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003531
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003532def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3533 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003534 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003535 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003536
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003537def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3538 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3539 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3540 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3541 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003542
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003543def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3544 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003545 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003546 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003547
Raul Herbster37fb5b12007-08-30 23:25:47 +00003548multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003549 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3550 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3551 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3552 (sext_inreg GPR:$Rm, i16)))]>,
3553 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003554
Jim Grosbach3870b752010-10-22 18:35:16 +00003555 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3556 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3557 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3558 (sra GPR:$Rm, (i32 16))))]>,
3559 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003560
Jim Grosbach3870b752010-10-22 18:35:16 +00003561 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3562 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3563 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3564 (sext_inreg GPR:$Rm, i16)))]>,
3565 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003566
Jim Grosbach3870b752010-10-22 18:35:16 +00003567 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3568 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3569 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3570 (sra GPR:$Rm, (i32 16))))]>,
3571 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003572
Jim Grosbach3870b752010-10-22 18:35:16 +00003573 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3574 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3575 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3576 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3577 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003578
Jim Grosbach3870b752010-10-22 18:35:16 +00003579 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3580 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3581 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3582 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3583 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003584}
3585
Raul Herbster37fb5b12007-08-30 23:25:47 +00003586
3587multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003588 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003589 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3590 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003591 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003592 [(set GPRnopc:$Rd, (add GPR:$Ra,
3593 (opnode (sext_inreg GPRnopc:$Rn, i16),
3594 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003595 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003596
Owen Anderson33e57512011-08-10 00:03:03 +00003597 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3598 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003599 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003600 [(set GPRnopc:$Rd,
3601 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3602 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003603 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003604
Owen Anderson33e57512011-08-10 00:03:03 +00003605 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3606 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003607 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003608 [(set GPRnopc:$Rd,
3609 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3610 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003611 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003612
Owen Anderson33e57512011-08-10 00:03:03 +00003613 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3614 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003615 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003616 [(set GPRnopc:$Rd,
3617 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3618 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003619 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003620
Owen Anderson33e57512011-08-10 00:03:03 +00003621 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3622 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003623 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003624 [(set GPRnopc:$Rd,
3625 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3626 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003627 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003628
Owen Anderson33e57512011-08-10 00:03:03 +00003629 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3630 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003631 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003632 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003633 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3634 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003635 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003636 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003637}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003638
Raul Herbster37fb5b12007-08-30 23:25:47 +00003639defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3640defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003641
Jim Grosbachd30970f2011-08-11 22:30:30 +00003642// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003643def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3644 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003645 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003646 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003647
Owen Anderson33e57512011-08-10 00:03:03 +00003648def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3649 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003650 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003651 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003652
Owen Anderson33e57512011-08-10 00:03:03 +00003653def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3654 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003655 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003656 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003657
Owen Anderson33e57512011-08-10 00:03:03 +00003658def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3659 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003660 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003661 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003662
Jim Grosbachd30970f2011-08-11 22:30:30 +00003663// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003664class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3665 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003666 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003667 bits<4> Rn;
3668 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003669 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003670 let Inst{22} = long;
3671 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003672 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003673 let Inst{7} = 0;
3674 let Inst{6} = sub;
3675 let Inst{5} = swap;
3676 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003677 let Inst{3-0} = Rn;
3678}
3679class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3680 InstrItinClass itin, string opc, string asm>
3681 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3682 bits<4> Rd;
3683 let Inst{15-12} = 0b1111;
3684 let Inst{19-16} = Rd;
3685}
3686class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3687 InstrItinClass itin, string opc, string asm>
3688 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3689 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003690 bits<4> Rd;
3691 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003692 let Inst{15-12} = Ra;
3693}
3694class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3695 InstrItinClass itin, string opc, string asm>
3696 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3697 bits<4> RdLo;
3698 bits<4> RdHi;
3699 let Inst{19-16} = RdHi;
3700 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003701}
3702
3703multiclass AI_smld<bit sub, string opc> {
3704
Owen Anderson33e57512011-08-10 00:03:03 +00003705 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3706 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003707 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003708
Owen Anderson33e57512011-08-10 00:03:03 +00003709 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3710 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003711 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003712
Owen Anderson33e57512011-08-10 00:03:03 +00003713 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3714 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003715 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003716
Owen Anderson33e57512011-08-10 00:03:03 +00003717 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3718 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003719 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003720
3721}
3722
3723defm SMLA : AI_smld<0, "smla">;
3724defm SMLS : AI_smld<1, "smls">;
3725
Johnny Chen2ec5e492010-02-22 21:50:40 +00003726multiclass AI_sdml<bit sub, string opc> {
3727
Jim Grosbache15defc2011-08-10 23:23:47 +00003728 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3729 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3730 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3731 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003732}
3733
3734defm SMUA : AI_sdml<0, "smua">;
3735defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003736
Evan Chenga8e29892007-01-19 07:51:42 +00003737//===----------------------------------------------------------------------===//
3738// Misc. Arithmetic Instructions.
3739//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003740
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003741def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3742 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3743 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003744
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003745def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3746 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3747 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3748 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003749
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003750def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3751 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3752 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003753
Evan Cheng9568e5c2011-06-21 06:01:08 +00003754let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003755def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3756 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003757 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003758 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003759
Evan Cheng9568e5c2011-06-21 06:01:08 +00003760let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003761def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3762 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003763 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003764 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003765
Evan Chengf60ceac2011-06-15 17:17:48 +00003766def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3767 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3768 (REVSH GPR:$Rm)>;
3769
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003770def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003771 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3772 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003773 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003774 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003775 0xFFFF0000)))]>,
3776 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003777
Evan Chenga8e29892007-01-19 07:51:42 +00003778// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003779def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3780 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3781def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003782 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003783
Bob Wilsondc66eda2010-08-16 22:26:55 +00003784// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3785// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003786def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003787 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3788 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003789 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003790 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003791 0xFFFF)))]>,
3792 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003793
Evan Chenga8e29892007-01-19 07:51:42 +00003794// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3795// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003796def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003797 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003798def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003799 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003800 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003801
Evan Chenga8e29892007-01-19 07:51:42 +00003802//===----------------------------------------------------------------------===//
3803// Comparison Instructions...
3804//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003805
Jim Grosbach26421962008-10-14 20:36:24 +00003806defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003807 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003808 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003809
Jim Grosbach97a884d2010-12-07 20:41:06 +00003810// ARMcmpZ can re-use the above instruction definitions.
3811def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3812 (CMPri GPR:$src, so_imm:$imm)>;
3813def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3814 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003815def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3816 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3817def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3818 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003819
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003820// FIXME: We have to be careful when using the CMN instruction and comparison
3821// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003822// results:
3823//
3824// rsbs r1, r1, 0
3825// cmp r0, r1
3826// mov r0, #0
3827// it ls
3828// mov r0, #1
3829//
3830// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003831//
Bill Wendling6165e872010-08-26 18:33:51 +00003832// cmn r0, r1
3833// mov r0, #0
3834// it ls
3835// mov r0, #1
3836//
3837// However, the CMN gives the *opposite* result when r1 is 0. This is because
3838// the carry flag is set in the CMP case but not in the CMN case. In short, the
3839// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3840// value of r0 and the carry bit (because the "carry bit" parameter to
3841// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3842// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3843// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3844// parameter to AddWithCarry is defined as 0).
3845//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003846// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003847//
3848// x = 0
3849// ~x = 0xFFFF FFFF
3850// ~x + 1 = 0x1 0000 0000
3851// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3852//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003853// Therefore, we should disable CMN when comparing against zero, until we can
3854// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3855// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003856//
3857// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3858//
3859// This is related to <rdar://problem/7569620>.
3860//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003861//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3862// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003863
Evan Chenga8e29892007-01-19 07:51:42 +00003864// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003865defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003866 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003867 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003868defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003869 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003870 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003871
David Goodwinc0309b42009-06-29 15:33:01 +00003872defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003873 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003874 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003875
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003876//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3877// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003878
David Goodwinc0309b42009-06-29 15:33:01 +00003879def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003880 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003881
Evan Cheng218977b2010-07-13 19:27:42 +00003882// Pseudo i64 compares for some floating point compares.
3883let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3884 Defs = [CPSR] in {
3885def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003886 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003887 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003888 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3889
3890def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003891 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003892 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3893} // usesCustomInserter
3894
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003895
Evan Chenga8e29892007-01-19 07:51:42 +00003896// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003897// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003898// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003899let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003900def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003901 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003902 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3903 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003904def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3905 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003906 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003907 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3908 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003909 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003910def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3911 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3912 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003913 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3914 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003915 RegConstraint<"$false = $Rd">;
3916
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003917
Evan Chengc4af4632010-11-17 20:13:28 +00003918let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003919def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003920 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003921 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003922 []>,
3923 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003924
Evan Chengc4af4632010-11-17 20:13:28 +00003925let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003926def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3927 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003928 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003929 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003930 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003931
Evan Cheng63f35442010-11-13 02:25:14 +00003932// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003933let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003934def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3935 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003936 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003937
Evan Chengc4af4632010-11-17 20:13:28 +00003938let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003939def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3940 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003941 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003942 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003943 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003944} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003945
Jim Grosbach3728e962009-12-10 00:11:09 +00003946//===----------------------------------------------------------------------===//
3947// Atomic operations intrinsics
3948//
3949
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003950def MemBarrierOptOperand : AsmOperandClass {
3951 let Name = "MemBarrierOpt";
3952 let ParserMethod = "parseMemBarrierOptOperand";
3953}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003954def memb_opt : Operand<i32> {
3955 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003956 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00003957 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003958}
Jim Grosbach3728e962009-12-10 00:11:09 +00003959
Bob Wilsonf74a4292010-10-30 00:54:37 +00003960// memory barriers protect the atomic sequences
3961let hasSideEffects = 1 in {
3962def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3963 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3964 Requires<[IsARM, HasDB]> {
3965 bits<4> opt;
3966 let Inst{31-4} = 0xf57ff05;
3967 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003968}
Jim Grosbach3728e962009-12-10 00:11:09 +00003969}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003970
Bob Wilsonf74a4292010-10-30 00:54:37 +00003971def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003972 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003973 Requires<[IsARM, HasDB]> {
3974 bits<4> opt;
3975 let Inst{31-4} = 0xf57ff04;
3976 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003977}
3978
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003979// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003980def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3981 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003982 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003983 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003984 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003985 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003986}
3987
Jim Grosbach66869102009-12-11 18:52:41 +00003988let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003989 let Uses = [CPSR] in {
3990 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003991 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003992 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3993 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003994 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003995 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3996 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003997 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003998 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3999 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004000 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004001 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4002 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004003 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004004 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4005 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004006 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004007 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004008 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4009 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4010 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4011 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4012 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4013 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4014 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4015 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4016 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4017 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4018 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4019 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004020 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004021 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004022 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4023 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004024 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004025 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4026 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004027 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004028 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4029 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004030 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004031 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4032 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004033 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004034 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4035 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004036 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004037 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004038 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4039 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4040 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4041 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4042 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4043 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4044 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4045 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4046 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4047 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4048 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4049 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004050 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004051 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004052 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4053 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004054 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004055 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4056 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004057 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004058 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4059 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004060 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004061 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4062 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004063 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004064 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4065 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004066 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004067 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004068 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4069 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4070 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4071 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4072 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4073 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4074 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4076 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4077 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4078 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4079 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004080
4081 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004082 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004083 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4084 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004085 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004086 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4087 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004088 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004089 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4090
Jim Grosbache801dc42009-12-12 01:40:06 +00004091 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004092 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004093 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4094 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004095 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004096 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4097 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004098 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004099 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4100}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004101}
4102
4103let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004104def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4105 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004106 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004107def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4108 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004109def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4110 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004111let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004112def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004113 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004114 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004115}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004116}
4117
Jim Grosbach86875a22010-10-29 19:58:57 +00004118let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004119def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004120 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004121def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004122 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004123def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004124 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004125}
4126
4127let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004128def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004129 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004130 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004131 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004132}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004133
Jim Grosbachd30970f2011-08-11 22:30:30 +00004134def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004135 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004136 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004137}
4138
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004139// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004140let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004141def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4142 "swp", []>;
4143def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4144 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004145}
4146
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004147//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004148// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004149//
4150
Jim Grosbach83ab0702011-07-13 22:01:08 +00004151def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4152 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004153 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004154 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4155 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004156 bits<4> opc1;
4157 bits<4> CRn;
4158 bits<4> CRd;
4159 bits<4> cop;
4160 bits<3> opc2;
4161 bits<4> CRm;
4162
4163 let Inst{3-0} = CRm;
4164 let Inst{4} = 0;
4165 let Inst{7-5} = opc2;
4166 let Inst{11-8} = cop;
4167 let Inst{15-12} = CRd;
4168 let Inst{19-16} = CRn;
4169 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004170}
4171
Jim Grosbach83ab0702011-07-13 22:01:08 +00004172def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4173 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004174 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004175 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4176 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004177 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004178 bits<4> opc1;
4179 bits<4> CRn;
4180 bits<4> CRd;
4181 bits<4> cop;
4182 bits<3> opc2;
4183 bits<4> CRm;
4184
4185 let Inst{3-0} = CRm;
4186 let Inst{4} = 0;
4187 let Inst{7-5} = opc2;
4188 let Inst{11-8} = cop;
4189 let Inst{15-12} = CRd;
4190 let Inst{19-16} = CRn;
4191 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004192}
4193
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004194class ACI<dag oops, dag iops, string opc, string asm,
4195 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004196 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004197 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004198 let Inst{27-25} = 0b110;
4199}
4200
Johnny Chen670a4562011-04-04 23:39:08 +00004201multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004202 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004203 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004204 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4205 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004206 let Inst{31-28} = op31_28;
4207 let Inst{24} = 1; // P = 1
4208 let Inst{21} = 0; // W = 0
4209 let Inst{22} = 0; // D = 0
4210 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004211 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004212 }
4213
4214 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004215 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4216 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004217 let Inst{31-28} = op31_28;
4218 let Inst{24} = 1; // P = 1
4219 let Inst{21} = 1; // W = 1
4220 let Inst{22} = 0; // D = 0
4221 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004222 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004223 }
4224
4225 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004226 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4227 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004228 let Inst{31-28} = op31_28;
4229 let Inst{24} = 0; // P = 0
4230 let Inst{21} = 1; // W = 1
4231 let Inst{22} = 0; // D = 0
4232 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004233 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004234 }
4235
4236 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004237 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4238 ops),
4239 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004240 let Inst{31-28} = op31_28;
4241 let Inst{24} = 0; // P = 0
4242 let Inst{23} = 1; // U = 1
4243 let Inst{21} = 0; // W = 0
4244 let Inst{22} = 0; // D = 0
4245 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004246 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004247 }
4248
4249 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004250 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4251 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004252 let Inst{31-28} = op31_28;
4253 let Inst{24} = 1; // P = 1
4254 let Inst{21} = 0; // W = 0
4255 let Inst{22} = 1; // D = 1
4256 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004257 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004258 }
4259
4260 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004261 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4262 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4263 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004264 let Inst{31-28} = op31_28;
4265 let Inst{24} = 1; // P = 1
4266 let Inst{21} = 1; // W = 1
4267 let Inst{22} = 1; // D = 1
4268 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004269 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004270 }
4271
4272 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004273 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004274 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004275 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004276 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004277 let Inst{31-28} = op31_28;
4278 let Inst{24} = 0; // P = 0
4279 let Inst{21} = 1; // W = 1
4280 let Inst{22} = 1; // D = 1
4281 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004282 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004283 }
4284
4285 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004286 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4287 ops),
4288 !strconcat(!strconcat(opc, "l"), cond),
4289 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004290 let Inst{31-28} = op31_28;
4291 let Inst{24} = 0; // P = 0
4292 let Inst{23} = 1; // U = 1
4293 let Inst{21} = 0; // W = 0
4294 let Inst{22} = 1; // D = 1
4295 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004296 let DecoderMethod = "DecodeCopMemInstruction";
4297 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004298 }
4299}
4300
Johnny Chen670a4562011-04-04 23:39:08 +00004301defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4302defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4303defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4304defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004305
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004306//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004307// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004308//
4309
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004310class MovRCopro<string opc, bit direction, dag oops, dag iops,
4311 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004312 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004313 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004314 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004315 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004316
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004317 bits<4> Rt;
4318 bits<4> cop;
4319 bits<3> opc1;
4320 bits<3> opc2;
4321 bits<4> CRm;
4322 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004323
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004324 let Inst{15-12} = Rt;
4325 let Inst{11-8} = cop;
4326 let Inst{23-21} = opc1;
4327 let Inst{7-5} = opc2;
4328 let Inst{3-0} = CRm;
4329 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004330}
4331
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004332def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004333 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004334 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4335 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004336 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4337 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004338def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004339 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004340 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4341 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004342
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004343def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4344 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4345
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004346class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4347 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004348 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004349 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004350 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004351 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004352 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004353
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004354 bits<4> Rt;
4355 bits<4> cop;
4356 bits<3> opc1;
4357 bits<3> opc2;
4358 bits<4> CRm;
4359 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004360
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004361 let Inst{15-12} = Rt;
4362 let Inst{11-8} = cop;
4363 let Inst{23-21} = opc1;
4364 let Inst{7-5} = opc2;
4365 let Inst{3-0} = CRm;
4366 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004367}
4368
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004369def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004370 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004371 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4372 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004373 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4374 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004375def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004376 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004377 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4378 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004379
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004380def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4381 imm:$CRm, imm:$opc2),
4382 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4383
Jim Grosbachd30970f2011-08-11 22:30:30 +00004384class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004385 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004386 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004387 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004388 let Inst{23-21} = 0b010;
4389 let Inst{20} = direction;
4390
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004391 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004392 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004393 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004394 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004395 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004396
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004397 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004398 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004399 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004400 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004401 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004402}
4403
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004404def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4405 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4406 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004407def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4408
Jim Grosbachd30970f2011-08-11 22:30:30 +00004409class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004410 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004411 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4412 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004413 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004414 let Inst{23-21} = 0b010;
4415 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004416
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004417 bits<4> Rt;
4418 bits<4> Rt2;
4419 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004420 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004421 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004422
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004423 let Inst{15-12} = Rt;
4424 let Inst{19-16} = Rt2;
4425 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004426 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004427 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004428}
4429
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004430def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4431 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4432 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004433def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004434
Johnny Chenb98e1602010-02-12 18:55:33 +00004435//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004436// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004437//
4438
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004439// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004440def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4441 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004442 bits<4> Rd;
4443 let Inst{23-16} = 0b00001111;
4444 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004445 let Inst{7-4} = 0b0000;
4446}
4447
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004448def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4449
4450def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4451 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004452 bits<4> Rd;
4453 let Inst{23-16} = 0b01001111;
4454 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004455 let Inst{7-4} = 0b0000;
4456}
4457
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004458// Move from ARM core register to Special Register
4459//
4460// No need to have both system and application versions, the encodings are the
4461// same and the assembly parser has no way to distinguish between them. The mask
4462// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4463// the mask with the fields to be accessed in the special register.
4464def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004465 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004466 bits<5> mask;
4467 bits<4> Rn;
4468
4469 let Inst{23} = 0;
4470 let Inst{22} = mask{4}; // R bit
4471 let Inst{21-20} = 0b10;
4472 let Inst{19-16} = mask{3-0};
4473 let Inst{15-12} = 0b1111;
4474 let Inst{11-4} = 0b00000000;
4475 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004476}
4477
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004478def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004479 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004480 bits<5> mask;
4481 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004482
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004483 let Inst{23} = 0;
4484 let Inst{22} = mask{4}; // R bit
4485 let Inst{21-20} = 0b10;
4486 let Inst{19-16} = mask{3-0};
4487 let Inst{15-12} = 0b1111;
4488 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004489}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004490
4491//===----------------------------------------------------------------------===//
4492// TLS Instructions
4493//
4494
4495// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004496// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004497// complete with fixup for the aeabi_read_tp function.
4498let isCall = 1,
4499 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4500 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4501 [(set R0, ARMthread_pointer)]>;
4502}
4503
4504//===----------------------------------------------------------------------===//
4505// SJLJ Exception handling intrinsics
4506// eh_sjlj_setjmp() is an instruction sequence to store the return
4507// address and save #0 in R0 for the non-longjmp case.
4508// Since by its nature we may be coming from some other function to get
4509// here, and we're using the stack frame for the containing function to
4510// save/restore registers, we can't keep anything live in regs across
4511// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004512// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004513// except for our own input by listing the relevant registers in Defs. By
4514// doing so, we also cause the prologue/epilogue code to actively preserve
4515// all of the callee-saved resgisters, which is exactly what we want.
4516// A constant value is passed in $val, and we use the location as a scratch.
4517//
4518// These are pseudo-instructions and are lowered to individual MC-insts, so
4519// no encoding information is necessary.
4520let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004521 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004522 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004523 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4524 NoItinerary,
4525 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4526 Requires<[IsARM, HasVFP2]>;
4527}
4528
4529let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004530 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004531 hasSideEffects = 1, isBarrier = 1 in {
4532 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4533 NoItinerary,
4534 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4535 Requires<[IsARM, NoVFP]>;
4536}
4537
4538// FIXME: Non-Darwin version(s)
4539let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4540 Defs = [ R7, LR, SP ] in {
4541def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4542 NoItinerary,
4543 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4544 Requires<[IsARM, IsDarwin]>;
4545}
4546
4547// eh.sjlj.dispatchsetup pseudo-instruction.
4548// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4549// handled when the pseudo is expanded (which happens before any passes
4550// that need the instruction size).
4551let isBarrier = 1, hasSideEffects = 1 in
4552def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004553 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4554 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004555 Requires<[IsDarwin]>;
4556
4557//===----------------------------------------------------------------------===//
4558// Non-Instruction Patterns
4559//
4560
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004561// ARMv4 indirect branch using (MOVr PC, dst)
4562let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4563 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004564 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004565 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4566 Requires<[IsARM, NoV4T]>;
4567
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004568// Large immediate handling.
4569
4570// 32-bit immediate using two piece so_imms or movw + movt.
4571// This is a single pseudo instruction, the benefit is that it can be remat'd
4572// as a single unit instead of having to handle reg inputs.
4573// FIXME: Remove this when we can do generalized remat.
4574let isReMaterializable = 1, isMoveImm = 1 in
4575def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4576 [(set GPR:$dst, (arm_i32imm:$src))]>,
4577 Requires<[IsARM]>;
4578
4579// Pseudo instruction that combines movw + movt + add pc (if PIC).
4580// It also makes it possible to rematerialize the instructions.
4581// FIXME: Remove this when we can do generalized remat and when machine licm
4582// can properly the instructions.
4583let isReMaterializable = 1 in {
4584def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4585 IIC_iMOVix2addpc,
4586 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4587 Requires<[IsARM, UseMovt]>;
4588
4589def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4590 IIC_iMOVix2,
4591 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4592 Requires<[IsARM, UseMovt]>;
4593
4594let AddedComplexity = 10 in
4595def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4596 IIC_iMOVix2ld,
4597 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4598 Requires<[IsARM, UseMovt]>;
4599} // isReMaterializable
4600
4601// ConstantPool, GlobalAddress, and JumpTable
4602def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4603 Requires<[IsARM, DontUseMovt]>;
4604def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4605def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4606 Requires<[IsARM, UseMovt]>;
4607def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4608 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4609
4610// TODO: add,sub,and, 3-instr forms?
4611
4612// Tail calls
4613def : ARMPat<(ARMtcret tcGPR:$dst),
4614 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4615
4616def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4617 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4618
4619def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4620 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4621
4622def : ARMPat<(ARMtcret tcGPR:$dst),
4623 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4624
4625def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4626 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4627
4628def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4629 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4630
4631// Direct calls
4632def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4633 Requires<[IsARM, IsNotDarwin]>;
4634def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4635 Requires<[IsARM, IsDarwin]>;
4636
4637// zextload i1 -> zextload i8
4638def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4639def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4640
4641// extload -> zextload
4642def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4643def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4644def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4645def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4646
4647def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4648
4649def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4650def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4651
4652// smul* and smla*
4653def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4654 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4655 (SMULBB GPR:$a, GPR:$b)>;
4656def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4657 (SMULBB GPR:$a, GPR:$b)>;
4658def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4659 (sra GPR:$b, (i32 16))),
4660 (SMULBT GPR:$a, GPR:$b)>;
4661def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4662 (SMULBT GPR:$a, GPR:$b)>;
4663def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4664 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4665 (SMULTB GPR:$a, GPR:$b)>;
4666def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4667 (SMULTB GPR:$a, GPR:$b)>;
4668def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4669 (i32 16)),
4670 (SMULWB GPR:$a, GPR:$b)>;
4671def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4672 (SMULWB GPR:$a, GPR:$b)>;
4673
4674def : ARMV5TEPat<(add GPR:$acc,
4675 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4676 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4677 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4678def : ARMV5TEPat<(add GPR:$acc,
4679 (mul sext_16_node:$a, sext_16_node:$b)),
4680 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4681def : ARMV5TEPat<(add GPR:$acc,
4682 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4683 (sra GPR:$b, (i32 16)))),
4684 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4685def : ARMV5TEPat<(add GPR:$acc,
4686 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4687 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4688def : ARMV5TEPat<(add GPR:$acc,
4689 (mul (sra GPR:$a, (i32 16)),
4690 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4691 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4692def : ARMV5TEPat<(add GPR:$acc,
4693 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4694 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4695def : ARMV5TEPat<(add GPR:$acc,
4696 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4697 (i32 16))),
4698 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4699def : ARMV5TEPat<(add GPR:$acc,
4700 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4701 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4702
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004703
4704// Pre-v7 uses MCR for synchronization barriers.
4705def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4706 Requires<[IsARM, HasV6]>;
4707
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004708// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004709let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004710def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4711def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004712def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004713def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4714 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4715def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4716 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4717}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004718
4719def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4720def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004721
Owen Anderson33e57512011-08-10 00:03:03 +00004722def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4723 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4724def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4725 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004726
Eli Friedman069e2ed2011-08-26 02:59:24 +00004727// Atomic load/store patterns
4728def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4729 (LDRBrs ldst_so_reg:$src)>;
4730def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4731 (LDRBi12 addrmode_imm12:$src)>;
4732def : ARMPat<(atomic_load_16 addrmode3:$src),
4733 (LDRH addrmode3:$src)>;
4734def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4735 (LDRrs ldst_so_reg:$src)>;
4736def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4737 (LDRi12 addrmode_imm12:$src)>;
4738def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4739 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4740def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4741 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4742def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4743 (STRH GPR:$val, addrmode3:$ptr)>;
4744def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4745 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4746def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4747 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4748
4749
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004750//===----------------------------------------------------------------------===//
4751// Thumb Support
4752//
4753
4754include "ARMInstrThumb.td"
4755
4756//===----------------------------------------------------------------------===//
4757// Thumb2 Support
4758//
4759
4760include "ARMInstrThumb2.td"
4761
4762//===----------------------------------------------------------------------===//
4763// Floating Point Support
4764//
4765
4766include "ARMInstrVFP.td"
4767
4768//===----------------------------------------------------------------------===//
4769// Advanced SIMD (NEON) Support
4770//
4771
4772include "ARMInstrNEON.td"
4773
Jim Grosbachc83d5042011-07-14 19:47:47 +00004774//===----------------------------------------------------------------------===//
4775// Assembler aliases
4776//
4777
4778// Memory barriers
4779def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4780def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4781def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4782
4783// System instructions
4784def : MnemonicAlias<"swi", "svc">;
4785
4786// Load / Store Multiple
4787def : MnemonicAlias<"ldmfd", "ldm">;
4788def : MnemonicAlias<"ldmia", "ldm">;
4789def : MnemonicAlias<"stmfd", "stmdb">;
4790def : MnemonicAlias<"stmia", "stm">;
4791def : MnemonicAlias<"stmea", "stm">;
4792
Jim Grosbachf6c05252011-07-21 17:23:04 +00004793// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4794// shift amount is zero (i.e., unspecified).
4795def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004796 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4797 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004798def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004799 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4800 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004801
4802// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004803def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4804def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004805
4806// RSB two-operand forms (optional explicit destination operand)
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004807def : ARMInstAlias<"rsb${s}${p} $Rdn, $imm",
4808 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>;
4809def : ARMInstAlias<"rsb${s}${p} $Rdn, $Rm",
4810 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>;
4811def : ARMInstAlias<"rsb${s}${p} $Rdn, $shift",
Jim Grosbach86fdff02011-07-21 22:37:43 +00004812 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004813 cc_out:$s)>;
4814def : ARMInstAlias<"rsb${s}${p} $Rdn, $shift",
Jim Grosbach86fdff02011-07-21 22:37:43 +00004815 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004816 cc_out:$s)>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004817// RSC two-operand forms (optional explicit destination operand)
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004818def : ARMInstAlias<"rsc${s}${p} $Rdn, $imm",
4819 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>;
4820def : ARMInstAlias<"rsc${s}${p} $Rdn, $Rm",
4821 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>;
4822def : ARMInstAlias<"rsc${s}${p} $Rdn, $shift",
Jim Grosbachf7901932011-07-21 22:56:30 +00004823 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004824 cc_out:$s)>;
4825def : ARMInstAlias<"rsc${s}${p} $Rdn, $shift",
Jim Grosbachf7901932011-07-21 22:56:30 +00004826 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004827 cc_out:$s)>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004828
Jim Grosbachaddec772011-07-27 22:34:17 +00004829// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004830def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004831 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004832def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004833 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004834
4835
4836// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004837def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004838 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004839def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004840 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004841def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004842 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004843def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004844 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004845def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004846 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004847def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004848 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004849
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004850def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004851 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004852def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004853 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004854def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004855 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004856def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004857 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004858def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004859 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004860def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004861 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004862
4863
4864// RFE aliases
4865def : MnemonicAlias<"rfefa", "rfeda">;
4866def : MnemonicAlias<"rfeea", "rfedb">;
4867def : MnemonicAlias<"rfefd", "rfeia">;
4868def : MnemonicAlias<"rfeed", "rfeib">;
4869def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004870
4871// SRS aliases
4872def : MnemonicAlias<"srsfa", "srsda">;
4873def : MnemonicAlias<"srsea", "srsdb">;
4874def : MnemonicAlias<"srsfd", "srsia">;
4875def : MnemonicAlias<"srsed", "srsib">;
4876def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004877
4878// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4879// Note that the write-back output register is a dummy operand for MC (it's
4880// only meaningful for codegen), so we just pass zero here.
4881// FIXME: tblgen not cooperating with argument conversions.
4882//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4883// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4884//def : InstAlias<"ldrht${p} $Rt, $addr",
4885// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4886//def : InstAlias<"ldrsht${p} $Rt, $addr",
4887// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;