blob: 7ec6ce28b5a77e53d85374a0f4d6c262b4c26a70 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
208def IsARM : Predicate<"!Subtarget->isThumb()">,
209 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000210def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
211def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000212def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">,
213 AssemblerPredicate<"ModeNaCl">;
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000215// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def UseMovt : Predicate<"Subtarget->useMovt()">;
217def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000218def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000219
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000220//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000221// ARM Flag Definitions.
222
223class RegConstraint<string C> {
224 string Constraints = C;
225}
226
227//===----------------------------------------------------------------------===//
228// ARM specific transformation functions and pattern fragments.
229//
230
Evan Chenga8e29892007-01-19 07:51:42 +0000231// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
232// so_imm_neg def below.
233def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000235}]>;
236
237// so_imm_not_XFORM - Return a so_imm value packed into the format described for
238// so_imm_not def below.
239def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000241}]>;
242
Evan Chenga8e29892007-01-19 07:51:42 +0000243/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000244def imm1_15 : ImmLeaf<i32, [{
245 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
248/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000249def imm16_31 : ImmLeaf<i32, [{
250 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000251}]>;
252
Jim Grosbach64171712010-02-16 21:07:46 +0000253def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000255 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000256 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Evan Chenga2515702007-03-19 07:09:02 +0000258def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000260 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000261 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000262
263// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
264def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000265 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000266}]>;
267
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000268/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000269def hi16 : SDNodeXForm<imm, [{
270 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
271}]>;
272
273def lo16AllZero : PatLeaf<(i32 imm), [{
274 // Returns true if all low 16-bits are 0.
275 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000276}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000277
Jim Grosbach619e0d62011-07-13 19:24:09 +0000278/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000279def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000280def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000281 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000282}]> {
283 let ParserMatchClass = Imm0_65535AsmOperand;
284}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000285
Evan Cheng342e3162011-08-30 01:34:54 +0000286class BinOpWithFlagFrag<dag res> :
287 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000288class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
289class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Evan Chengc4af4632010-11-17 20:13:28 +0000291// An 'and' node with a single use.
292def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
293 return N->hasOneUse();
294}]>;
295
296// An 'xor' node with a single use.
297def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
298 return N->hasOneUse();
299}]>;
300
Evan Cheng48575f62010-12-05 22:04:16 +0000301// An 'fmul' node with a single use.
302def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
303 return N->hasOneUse();
304}]>;
305
306// An 'fadd' node which checks for single non-hazardous use.
307def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
308 return hasNoVMLxHazardUse(N);
309}]>;
310
311// An 'fsub' node which checks for single non-hazardous use.
312def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
313 return hasNoVMLxHazardUse(N);
314}]>;
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316//===----------------------------------------------------------------------===//
317// Operand Definitions.
318//
319
320// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000322def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000323 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000325 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000326}
Evan Chenga8e29892007-01-19 07:51:42 +0000327
Jason W Kim685c3502011-02-04 19:47:15 +0000328// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000329def uncondbrtarget : Operand<OtherVT> {
330 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000331 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000332}
333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// Branch target for ARM. Handles conditional/unconditional
335def br_target : Operand<OtherVT> {
336 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000338}
339
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000340// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000341// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000342def bltarget : Operand<i32> {
343 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000344 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346}
347
Jason W Kim685c3502011-02-04 19:47:15 +0000348// Call target for ARM. Handles conditional/unconditional
349// FIXME: rename bl_target to t2_bltarget?
350def bl_target : Operand<i32> {
351 // Encoded the same as branch targets.
352 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000353 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000354}
355
Owen Andersonf1eab592011-08-26 23:32:08 +0000356def blx_target : Operand<i32> {
357 // Encoded the same as branch targets.
358 let EncoderMethod = "getARMBLXTargetOpValue";
359 let OperandType = "OPERAND_PCREL";
360}
Jason W Kim685c3502011-02-04 19:47:15 +0000361
Evan Chenga8e29892007-01-19 07:51:42 +0000362// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000363def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000364def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000365 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000366 let ParserMatchClass = RegListAsmOperand;
367 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000368 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000369}
370
Jim Grosbach1610a702011-07-25 20:06:30 +0000371def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000372def dpr_reglist : Operand<i32> {
373 let EncoderMethod = "getRegisterListOpValue";
374 let ParserMatchClass = DPRRegListAsmOperand;
375 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000377}
378
Jim Grosbach1610a702011-07-25 20:06:30 +0000379def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000380def spr_reglist : Operand<i32> {
381 let EncoderMethod = "getRegisterListOpValue";
382 let ParserMatchClass = SPRRegListAsmOperand;
383 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000385}
386
Evan Chenga8e29892007-01-19 07:51:42 +0000387// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
388def cpinst_operand : Operand<i32> {
389 let PrintMethod = "printCPInstOperand";
390}
391
Evan Chenga8e29892007-01-19 07:51:42 +0000392// Local PC labels.
393def pclabel : Operand<i32> {
394 let PrintMethod = "printPCLabel";
395}
396
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000397// ADR instruction labels.
398def adrlabel : Operand<i32> {
399 let EncoderMethod = "getAdrLabelOpValue";
400}
401
Owen Anderson498ec202010-10-27 22:49:00 +0000402def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000403 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000404 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000405}
406
Jim Grosbachb35ad412010-10-13 19:56:10 +0000407// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000408def rot_imm_XFORM: SDNodeXForm<imm, [{
409 switch (N->getZExtValue()){
410 default: assert(0);
411 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
412 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
413 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
414 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
415 }
416}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000417def RotImmAsmOperand : AsmOperandClass {
418 let Name = "RotImm";
419 let ParserMethod = "parseRotImm";
420}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000421def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
422 int32_t v = N->getZExtValue();
423 return v == 8 || v == 16 || v == 24; }],
424 rot_imm_XFORM> {
425 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000426 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000427}
428
Bob Wilson22f5dc72010-08-16 18:27:34 +0000429// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430// (asr or lsl). The 6-bit immediate encodes as:
431// {5} 0 ==> lsl
432// 1 asr
433// {4-0} imm5 shift amount.
434// asr #32 encoded as imm5 == 0.
435def ShifterImmAsmOperand : AsmOperandClass {
436 let Name = "ShifterImm";
437 let ParserMethod = "parseShifterImm";
438}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000439def shift_imm : Operand<i32> {
440 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000441 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000442}
443
Owen Anderson92a20222011-07-21 18:54:16 +0000444// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_reg : Operand<i32>, // reg reg imm
447 ComplexPattern<i32, 3, "SelectRegShifterOperand",
448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegRegOpValue";
450 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000452 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000453 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
Owen Anderson92a20222011-07-21 18:54:16 +0000455
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000456def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000457def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000458 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000459 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000460 let EncoderMethod = "getSORegImmOpValue";
461 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000463 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000464 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000465}
466
467// FIXME: Does this need to be distinct from so_reg?
468def shift_so_reg_reg : Operand<i32>, // reg reg imm
469 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
470 [shl,srl,sra,rotr]> {
471 let EncoderMethod = "getSORegRegOpValue";
472 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000473 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000474 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000475}
476
Jim Grosbache8606dc2011-07-13 17:50:29 +0000477// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000478def shift_so_reg_imm : Operand<i32>, // reg reg imm
479 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000480 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000481 let EncoderMethod = "getSORegImmOpValue";
482 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000484 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000485}
Evan Chenga8e29892007-01-19 07:51:42 +0000486
Owen Anderson152d4a42011-07-21 23:38:37 +0000487
Evan Chenga8e29892007-01-19 07:51:42 +0000488// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000489// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000490def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000491def so_imm : Operand<i32>, ImmLeaf<i32, [{
492 return ARM_AM::getSOImmVal(Imm) != -1;
493 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000494 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000495 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000496 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000497}
498
Evan Chengc70d1842007-03-20 08:11:30 +0000499// Break so_imm's up into two pieces. This handles immediates with up to 16
500// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
501// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000502def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000503 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000504}]>;
505
506/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
507///
508def arm_i32imm : PatLeaf<(imm), [{
509 if (Subtarget->hasV6T2Ops())
510 return true;
511 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
512}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000513
Jim Grosbachb2756af2011-08-01 21:55:12 +0000514/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000515def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
516def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
517 return Imm >= 0 && Imm < 8;
518}]> {
519 let ParserMatchClass = Imm0_7AsmOperand;
520}
521
Jim Grosbachb2756af2011-08-01 21:55:12 +0000522/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000523def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
524def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
525 return Imm >= 0 && Imm < 16;
526}]> {
527 let ParserMatchClass = Imm0_15AsmOperand;
528}
529
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000530/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000531def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000532def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
533 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000534}]> {
535 let ParserMatchClass = Imm0_31AsmOperand;
536}
Evan Chenga8e29892007-01-19 07:51:42 +0000537
Jim Grosbach02c84602011-08-01 22:02:20 +0000538/// imm0_255 predicate - Immediate in the range [0,255].
539def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
540def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
541 let ParserMatchClass = Imm0_255AsmOperand;
542}
543
Jim Grosbachffa32252011-07-19 19:13:28 +0000544// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
545// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000546//
Jim Grosbachffa32252011-07-19 19:13:28 +0000547// FIXME: This really needs a Thumb version separate from the ARM version.
548// While the range is the same, and can thus use the same match class,
549// the encoding is different so it should have a different encoder method.
550def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
551def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000552 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000553 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000554}
555
Jim Grosbached838482011-07-26 16:24:27 +0000556/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
557def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
558def imm24b : Operand<i32>, ImmLeaf<i32, [{
559 return Imm >= 0 && Imm <= 0xffffff;
560}]> {
561 let ParserMatchClass = Imm24bitAsmOperand;
562}
563
564
Evan Chenga9688c42010-12-11 04:11:38 +0000565/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
566/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567def BitfieldAsmOperand : AsmOperandClass {
568 let Name = "Bitfield";
569 let ParserMethod = "parseBitfield";
570}
Evan Chenga9688c42010-12-11 04:11:38 +0000571def bf_inv_mask_imm : Operand<i32>,
572 PatLeaf<(imm), [{
573 return ARM::isBitFieldInvertedMask(N->getZExtValue());
574}] > {
575 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
576 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000577 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000578 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000579}
580
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000581/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000582def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
583 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000584}]>;
585
586/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000587def width_imm : Operand<i32>, ImmLeaf<i32, [{
588 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000589}] > {
590 let EncoderMethod = "getMsbOpValue";
591}
592
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000593def imm1_32_XFORM: SDNodeXForm<imm, [{
594 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
595}]>;
596def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000597def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
598 uint64_t Imm = N->getZExtValue();
599 return Imm > 0 && Imm <= 32;
600 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000601 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000602 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000603 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000604}
605
Jim Grosbachf4943352011-07-25 23:09:14 +0000606def imm1_16_XFORM: SDNodeXForm<imm, [{
607 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
608}]>;
609def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
610def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
611 imm1_16_XFORM> {
612 let PrintMethod = "printImmPlusOneOperand";
613 let ParserMatchClass = Imm1_16AsmOperand;
614}
615
Evan Chenga8e29892007-01-19 07:51:42 +0000616// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000617// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000618//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000619def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000620def addrmode_imm12 : Operand<i32>,
621 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000622 // 12-bit immediate operand. Note that instructions using this encode
623 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
624 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000625
Chris Lattner2ac19022010-11-15 05:19:05 +0000626 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000627 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000628 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000629 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000630 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000631}
Jim Grosbach3e556122010-10-26 22:37:02 +0000632// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000633//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000634def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000635def ldst_so_reg : Operand<i32>,
636 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000637 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000638 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000639 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000640 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000641 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000642 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000643}
644
Jim Grosbach7ce05792011-08-03 23:50:40 +0000645// postidx_imm8 := +/- [0,255]
646//
647// 9 bit value:
648// {8} 1 is imm8 is non-negative. 0 otherwise.
649// {7-0} [0,255] imm8 value.
650def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
651def postidx_imm8 : Operand<i32> {
652 let PrintMethod = "printPostIdxImm8Operand";
653 let ParserMatchClass = PostIdxImm8AsmOperand;
654 let MIOperandInfo = (ops i32imm);
655}
656
Owen Anderson154c41d2011-08-04 18:24:14 +0000657// postidx_imm8s4 := +/- [0,1020]
658//
659// 9 bit value:
660// {8} 1 is imm8 is non-negative. 0 otherwise.
661// {7-0} [0,255] imm8 value, scaled by 4.
662def postidx_imm8s4 : Operand<i32> {
663 let PrintMethod = "printPostIdxImm8s4Operand";
664 let MIOperandInfo = (ops i32imm);
665}
666
667
Jim Grosbach7ce05792011-08-03 23:50:40 +0000668// postidx_reg := +/- reg
669//
670def PostIdxRegAsmOperand : AsmOperandClass {
671 let Name = "PostIdxReg";
672 let ParserMethod = "parsePostIdxReg";
673}
674def postidx_reg : Operand<i32> {
675 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000676 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000677 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678 let ParserMatchClass = PostIdxRegAsmOperand;
679 let MIOperandInfo = (ops GPR, i32imm);
680}
681
682
Jim Grosbach3e556122010-10-26 22:37:02 +0000683// addrmode2 := reg +/- imm12
684// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000685//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000686// FIXME: addrmode2 should be refactored the rest of the way to always
687// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
688def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000689def addrmode2 : Operand<i32>,
690 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000691 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000692 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000693 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000694 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
695}
696
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000697def PostIdxRegShiftedAsmOperand : AsmOperandClass {
698 let Name = "PostIdxRegShifted";
699 let ParserMethod = "parsePostIdxReg";
700}
Owen Anderson793e7962011-07-26 20:54:26 +0000701def am2offset_reg : Operand<i32>,
702 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000703 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000704 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000705 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000706 // When using this for assembly, it's always as a post-index offset.
707 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000708 let MIOperandInfo = (ops GPR, i32imm);
709}
710
Jim Grosbach039c2e12011-08-04 23:01:30 +0000711// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
712// the GPR is purely vestigal at this point.
713def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000714def am2offset_imm : Operand<i32>,
715 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
716 [], [SDNPWantRoot]> {
717 let EncoderMethod = "getAddrMode2OffsetOpValue";
718 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000719 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000720 let MIOperandInfo = (ops GPR, i32imm);
721}
722
723
Evan Chenga8e29892007-01-19 07:51:42 +0000724// addrmode3 := reg +/- reg
725// addrmode3 := reg +/- imm8
726//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000727// FIXME: split into imm vs. reg versions.
728def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000729def addrmode3 : Operand<i32>,
730 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000731 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000732 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000733 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000734 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
735}
736
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000737// FIXME: split into imm vs. reg versions.
738// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000739def AM3OffsetAsmOperand : AsmOperandClass {
740 let Name = "AM3Offset";
741 let ParserMethod = "parseAM3Offset";
742}
Evan Chenga8e29892007-01-19 07:51:42 +0000743def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000744 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
745 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000746 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000747 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000748 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000749 let MIOperandInfo = (ops GPR, i32imm);
750}
751
Jim Grosbache6913602010-11-03 01:01:43 +0000752// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000753//
Jim Grosbache6913602010-11-03 01:01:43 +0000754def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000755 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000756 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000757}
758
759// addrmode5 := reg +/- imm8*4
760//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000761def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000762def addrmode5 : Operand<i32>,
763 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
764 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000765 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000766 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000767 let ParserMatchClass = AddrMode5AsmOperand;
768 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000769}
770
Bob Wilsond3a07652011-02-07 17:43:09 +0000771// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000772//
773def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000774 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000775 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000776 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000777 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000778 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000779}
780
Bob Wilsonda525062011-02-25 06:42:42 +0000781def am6offset : Operand<i32>,
782 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
783 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000784 let PrintMethod = "printAddrMode6OffsetOperand";
785 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000786 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000787 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000788}
789
Mon P Wang183c6272011-05-09 17:47:27 +0000790// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
791// (single element from one lane) for size 32.
792def addrmode6oneL32 : Operand<i32>,
793 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
794 let PrintMethod = "printAddrMode6Operand";
795 let MIOperandInfo = (ops GPR:$addr, i32imm);
796 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
797}
798
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000799// Special version of addrmode6 to handle alignment encoding for VLD-dup
800// instructions, specifically VLD4-dup.
801def addrmode6dup : Operand<i32>,
802 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
803 let PrintMethod = "printAddrMode6Operand";
804 let MIOperandInfo = (ops GPR:$addr, i32imm);
805 let EncoderMethod = "getAddrMode6DupAddressOpValue";
806}
807
Evan Chenga8e29892007-01-19 07:51:42 +0000808// addrmodepc := pc + reg
809//
810def addrmodepc : Operand<i32>,
811 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
812 let PrintMethod = "printAddrModePCOperand";
813 let MIOperandInfo = (ops GPR, i32imm);
814}
815
Jim Grosbache39389a2011-08-02 18:07:32 +0000816// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000817//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000818def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000819def addr_offset_none : Operand<i32>,
820 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000821 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000822 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000823 let ParserMatchClass = MemNoOffsetAsmOperand;
824 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000825}
826
Bob Wilson4f38b382009-08-21 21:58:55 +0000827def nohash_imm : Operand<i32> {
828 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000829}
830
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000831def CoprocNumAsmOperand : AsmOperandClass {
832 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000833 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000834}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000835def p_imm : Operand<i32> {
836 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000837 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000838 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000839}
840
Jim Grosbach1610a702011-07-25 20:06:30 +0000841def CoprocRegAsmOperand : AsmOperandClass {
842 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000843 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000844}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000845def c_imm : Operand<i32> {
846 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000847 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000848}
849
Evan Chenga8e29892007-01-19 07:51:42 +0000850//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000851
Evan Cheng37f25d92008-08-28 23:39:26 +0000852include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000853
854//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000855// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000856//
857
Evan Cheng3924f782008-08-29 07:36:24 +0000858/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000859/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000860multiclass AsI1_bin_irs<bits<4> opcod, string opc,
861 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000862 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000863 // The register-immediate version is re-materializable. This is useful
864 // in particular for taking the address of a local.
865 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000866 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
867 iii, opc, "\t$Rd, $Rn, $imm",
868 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
869 bits<4> Rd;
870 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000871 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000873 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000874 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000875 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000876 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000877 }
Jim Grosbach62547262010-10-11 18:51:51 +0000878 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
879 iir, opc, "\t$Rd, $Rn, $Rm",
880 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000881 bits<4> Rd;
882 bits<4> Rn;
883 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000884 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000885 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000886 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000887 let Inst{15-12} = Rd;
888 let Inst{11-4} = 0b00000000;
889 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000890 }
Owen Anderson92a20222011-07-21 18:54:16 +0000891
892 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000893 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000894 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000895 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000896 bits<4> Rd;
897 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000898 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000899 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000900 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000901 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000902 let Inst{11-5} = shift{11-5};
903 let Inst{4} = 0;
904 let Inst{3-0} = shift{3-0};
905 }
906
907 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000908 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000909 iis, opc, "\t$Rd, $Rn, $shift",
910 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
911 bits<4> Rd;
912 bits<4> Rn;
913 bits<12> shift;
914 let Inst{25} = 0;
915 let Inst{19-16} = Rn;
916 let Inst{15-12} = Rd;
917 let Inst{11-8} = shift{11-8};
918 let Inst{7} = 0;
919 let Inst{6-5} = shift{6-5};
920 let Inst{4} = 1;
921 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000922 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000923
924 // Assembly aliases for optional destination operand when it's the same
925 // as the source operand.
926 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
927 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
928 so_imm:$imm, pred:$p,
929 cc_out:$s)>,
930 Requires<[IsARM]>;
931 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
932 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
933 GPR:$Rm, pred:$p,
934 cc_out:$s)>,
935 Requires<[IsARM]>;
936 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000937 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
938 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000939 cc_out:$s)>,
940 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000941 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
942 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
943 so_reg_reg:$shift, pred:$p,
944 cc_out:$s)>,
945 Requires<[IsARM]>;
946
Evan Chenga8e29892007-01-19 07:51:42 +0000947}
948
Evan Cheng342e3162011-08-30 01:34:54 +0000949/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
950/// reversed. The 'rr' form is only defined for the disassembler; for codegen
951/// it is equivalent to the AsI1_bin_irs counterpart.
952multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
953 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
954 PatFrag opnode, string baseOpc, bit Commutable = 0> {
955 // The register-immediate version is re-materializable. This is useful
956 // in particular for taking the address of a local.
957 let isReMaterializable = 1 in {
958 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
959 iii, opc, "\t$Rd, $Rn, $imm",
960 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
961 bits<4> Rd;
962 bits<4> Rn;
963 bits<12> imm;
964 let Inst{25} = 1;
965 let Inst{19-16} = Rn;
966 let Inst{15-12} = Rd;
967 let Inst{11-0} = imm;
968 }
969 }
970 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
971 iir, opc, "\t$Rd, $Rn, $Rm",
972 [/* pattern left blank */]> {
973 bits<4> Rd;
974 bits<4> Rn;
975 bits<4> Rm;
976 let Inst{11-4} = 0b00000000;
977 let Inst{25} = 0;
978 let Inst{3-0} = Rm;
979 let Inst{15-12} = Rd;
980 let Inst{19-16} = Rn;
981 }
982
983 def rsi : AsI1<opcod, (outs GPR:$Rd),
984 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
985 iis, opc, "\t$Rd, $Rn, $shift",
986 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
987 bits<4> Rd;
988 bits<4> Rn;
989 bits<12> shift;
990 let Inst{25} = 0;
991 let Inst{19-16} = Rn;
992 let Inst{15-12} = Rd;
993 let Inst{11-5} = shift{11-5};
994 let Inst{4} = 0;
995 let Inst{3-0} = shift{3-0};
996 }
997
998 def rsr : AsI1<opcod, (outs GPR:$Rd),
999 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1000 iis, opc, "\t$Rd, $Rn, $shift",
1001 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1002 bits<4> Rd;
1003 bits<4> Rn;
1004 bits<12> shift;
1005 let Inst{25} = 0;
1006 let Inst{19-16} = Rn;
1007 let Inst{15-12} = Rd;
1008 let Inst{11-8} = shift{11-8};
1009 let Inst{7} = 0;
1010 let Inst{6-5} = shift{6-5};
1011 let Inst{4} = 1;
1012 let Inst{3-0} = shift{3-0};
1013 }
1014
1015 // Assembly aliases for optional destination operand when it's the same
1016 // as the source operand.
1017 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1018 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1019 so_imm:$imm, pred:$p,
1020 cc_out:$s)>,
1021 Requires<[IsARM]>;
1022 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1023 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1024 GPR:$Rm, pred:$p,
1025 cc_out:$s)>,
1026 Requires<[IsARM]>;
1027 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1028 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1029 so_reg_imm:$shift, pred:$p,
1030 cc_out:$s)>,
1031 Requires<[IsARM]>;
1032 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1033 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1034 so_reg_reg:$shift, pred:$p,
1035 cc_out:$s)>,
1036 Requires<[IsARM]>;
1037
1038}
1039
1040/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except sets 's' bit.
1041let isCodeGenOnly = 1, Defs = [CPSR] in {
1042multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1043 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1044 PatFrag opnode, bit Commutable = 0> {
1045 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1046 iii, opc, "\t$Rd, $Rn, $imm",
1047 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]> {
1048 bits<4> Rd;
1049 bits<4> Rn;
1050 bits<12> imm;
1051 let Inst{25} = 1;
1052 let Inst{19-16} = Rn;
1053 let Inst{15-12} = Rd;
1054 let Inst{11-0} = imm;
1055 }
1056
1057 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1058 iir, opc, "\t$Rd, $Rn, $Rm",
1059 [/* pattern left blank */]> {
1060 bits<4> Rd;
1061 bits<4> Rn;
1062 bits<4> Rm;
1063 let Inst{11-4} = 0b00000000;
1064 let Inst{25} = 0;
1065 let Inst{3-0} = Rm;
1066 let Inst{15-12} = Rd;
1067 let Inst{19-16} = Rn;
1068 }
1069
1070 def rsi : AsI1<opcod, (outs GPR:$Rd),
1071 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1072 iis, opc, "\t$Rd, $Rn, $shift",
1073 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1074 bits<4> Rd;
1075 bits<4> Rn;
1076 bits<12> shift;
1077 let Inst{25} = 0;
1078 let Inst{19-16} = Rn;
1079 let Inst{15-12} = Rd;
1080 let Inst{11-5} = shift{11-5};
1081 let Inst{4} = 0;
1082 let Inst{3-0} = shift{3-0};
1083 }
1084
1085 def rsr : AsI1<opcod, (outs GPR:$Rd),
1086 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1087 iis, opc, "\t$Rd, $Rn, $shift",
1088 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1089 bits<4> Rd;
1090 bits<4> Rn;
1091 bits<12> shift;
1092 let Inst{25} = 0;
1093 let Inst{19-16} = Rn;
1094 let Inst{15-12} = Rd;
1095 let Inst{11-8} = shift{11-8};
1096 let Inst{7} = 0;
1097 let Inst{6-5} = shift{6-5};
1098 let Inst{4} = 1;
1099 let Inst{3-0} = shift{3-0};
1100 }
1101}
1102}
1103
Evan Cheng1e249e32009-06-25 20:59:23 +00001104/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +00001105/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +00001106let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +00001107multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
1108 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1109 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001110 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1111 iii, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001112 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001113 bits<4> Rd;
1114 bits<4> Rn;
1115 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001116 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001117 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001118 let Inst{19-16} = Rn;
1119 let Inst{15-12} = Rd;
1120 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001121 }
Jim Grosbach89c898f2010-10-13 00:50:27 +00001122 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1123 iir, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001124 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001125 bits<4> Rd;
1126 bits<4> Rn;
1127 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001128 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001129 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001130 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001131 let Inst{19-16} = Rn;
1132 let Inst{15-12} = Rd;
1133 let Inst{11-4} = 0b00000000;
1134 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001135 }
Owen Anderson92a20222011-07-21 18:54:16 +00001136 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001137 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001138 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001139 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001140 bits<4> Rd;
1141 bits<4> Rn;
1142 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001143 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001144 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001145 let Inst{19-16} = Rn;
1146 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00001147 let Inst{11-5} = shift{11-5};
1148 let Inst{4} = 0;
1149 let Inst{3-0} = shift{3-0};
1150 }
1151
Evan Cheng342e3162011-08-30 01:34:54 +00001152 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001153 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001154 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001155 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001156 bits<4> Rd;
1157 bits<4> Rn;
1158 bits<12> shift;
1159 let Inst{25} = 0;
1160 let Inst{20} = 1;
1161 let Inst{19-16} = Rn;
1162 let Inst{15-12} = Rd;
1163 let Inst{11-8} = shift{11-8};
1164 let Inst{7} = 0;
1165 let Inst{6-5} = shift{6-5};
1166 let Inst{4} = 1;
1167 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001168 }
Evan Cheng071a2792007-09-11 19:55:27 +00001169}
Evan Chengc85e8322007-07-05 07:13:32 +00001170}
1171
1172/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001173/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001174/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001175let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001176multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1177 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1178 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001179 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1180 opc, "\t$Rn, $imm",
1181 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001182 bits<4> Rn;
1183 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001184 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001185 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001186 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001187 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001188 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001189 }
1190 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1191 opc, "\t$Rn, $Rm",
1192 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001193 bits<4> Rn;
1194 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001195 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001196 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001197 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001198 let Inst{19-16} = Rn;
1199 let Inst{15-12} = 0b0000;
1200 let Inst{11-4} = 0b00000000;
1201 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001202 }
Owen Anderson92a20222011-07-21 18:54:16 +00001203 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001204 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001205 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001206 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001207 bits<4> Rn;
1208 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001209 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001210 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001211 let Inst{19-16} = Rn;
1212 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001213 let Inst{11-5} = shift{11-5};
1214 let Inst{4} = 0;
1215 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001216 }
Owen Anderson92a20222011-07-21 18:54:16 +00001217 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001218 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001219 opc, "\t$Rn, $shift",
1220 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1221 bits<4> Rn;
1222 bits<12> shift;
1223 let Inst{25} = 0;
1224 let Inst{20} = 1;
1225 let Inst{19-16} = Rn;
1226 let Inst{15-12} = 0b0000;
1227 let Inst{11-8} = shift{11-8};
1228 let Inst{7} = 0;
1229 let Inst{6-5} = shift{6-5};
1230 let Inst{4} = 1;
1231 let Inst{3-0} = shift{3-0};
1232 }
1233
Evan Cheng071a2792007-09-11 19:55:27 +00001234}
Evan Chenga8e29892007-01-19 07:51:42 +00001235}
1236
Evan Cheng576a3962010-09-25 00:49:35 +00001237/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001238/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001239/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001240class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001241 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001242 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001243 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001244 Requires<[IsARM, HasV6]> {
1245 bits<4> Rd;
1246 bits<4> Rm;
1247 bits<2> rot;
1248 let Inst{19-16} = 0b1111;
1249 let Inst{15-12} = Rd;
1250 let Inst{11-10} = rot;
1251 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001252}
1253
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001254class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001255 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001256 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1257 Requires<[IsARM, HasV6]> {
1258 bits<2> rot;
1259 let Inst{19-16} = 0b1111;
1260 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001261}
1262
Evan Cheng576a3962010-09-25 00:49:35 +00001263/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001264/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001265class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001266 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001267 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001268 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1269 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001270 Requires<[IsARM, HasV6]> {
1271 bits<4> Rd;
1272 bits<4> Rm;
1273 bits<4> Rn;
1274 bits<2> rot;
1275 let Inst{19-16} = Rn;
1276 let Inst{15-12} = Rd;
1277 let Inst{11-10} = rot;
1278 let Inst{9-4} = 0b000111;
1279 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001280}
1281
Jim Grosbach70327412011-07-27 17:48:13 +00001282class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001283 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001284 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1285 Requires<[IsARM, HasV6]> {
1286 bits<4> Rn;
1287 bits<2> rot;
1288 let Inst{19-16} = Rn;
1289 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001290}
1291
Evan Cheng62674222009-06-25 23:34:10 +00001292/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001293multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001294 string baseOpc, bit Commutable = 0> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001295 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001296 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1297 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001298 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001299 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001300 bits<4> Rd;
1301 bits<4> Rn;
1302 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001303 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001304 let Inst{15-12} = Rd;
1305 let Inst{19-16} = Rn;
1306 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001307 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001308 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1309 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001310 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001311 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001312 bits<4> Rd;
1313 bits<4> Rn;
1314 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001315 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001316 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001317 let isCommutable = Commutable;
1318 let Inst{3-0} = Rm;
1319 let Inst{15-12} = Rd;
1320 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001321 }
Owen Anderson92a20222011-07-21 18:54:16 +00001322 def rsi : AsI1<opcod, (outs GPR:$Rd),
1323 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001324 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001325 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001326 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001327 bits<4> Rd;
1328 bits<4> Rn;
1329 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001330 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001331 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001332 let Inst{15-12} = Rd;
1333 let Inst{11-5} = shift{11-5};
1334 let Inst{4} = 0;
1335 let Inst{3-0} = shift{3-0};
1336 }
1337 def rsr : AsI1<opcod, (outs GPR:$Rd),
1338 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001339 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001340 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001341 Requires<[IsARM]> {
1342 bits<4> Rd;
1343 bits<4> Rn;
1344 bits<12> shift;
1345 let Inst{25} = 0;
1346 let Inst{19-16} = Rn;
1347 let Inst{15-12} = Rd;
1348 let Inst{11-8} = shift{11-8};
1349 let Inst{7} = 0;
1350 let Inst{6-5} = shift{6-5};
1351 let Inst{4} = 1;
1352 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001353 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001354 }
Evan Cheng342e3162011-08-30 01:34:54 +00001355
Jim Grosbach37ee4642011-07-13 17:57:17 +00001356 // Assembly aliases for optional destination operand when it's the same
1357 // as the source operand.
1358 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1359 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1360 so_imm:$imm, pred:$p,
1361 cc_out:$s)>,
1362 Requires<[IsARM]>;
1363 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1364 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1365 GPR:$Rm, pred:$p,
1366 cc_out:$s)>,
1367 Requires<[IsARM]>;
1368 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001369 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1370 so_reg_imm:$shift, pred:$p,
1371 cc_out:$s)>,
1372 Requires<[IsARM]>;
1373 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1374 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1375 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001376 cc_out:$s)>,
1377 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001378}
1379
Evan Cheng342e3162011-08-30 01:34:54 +00001380/// AI1_rsc_irs - Define instructions and patterns for rsc
1381multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1382 string baseOpc> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001383 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001384 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1385 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1386 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1387 Requires<[IsARM]> {
1388 bits<4> Rd;
1389 bits<4> Rn;
1390 bits<12> imm;
1391 let Inst{25} = 1;
1392 let Inst{15-12} = Rd;
1393 let Inst{19-16} = Rn;
1394 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001395 }
Evan Cheng342e3162011-08-30 01:34:54 +00001396 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1397 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1398 [/* pattern left blank */]> {
1399 bits<4> Rd;
1400 bits<4> Rn;
1401 bits<4> Rm;
1402 let Inst{11-4} = 0b00000000;
1403 let Inst{25} = 0;
1404 let Inst{3-0} = Rm;
1405 let Inst{15-12} = Rd;
1406 let Inst{19-16} = Rn;
1407 }
1408 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1409 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1410 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1411 Requires<[IsARM]> {
1412 bits<4> Rd;
1413 bits<4> Rn;
1414 bits<12> shift;
1415 let Inst{25} = 0;
1416 let Inst{19-16} = Rn;
1417 let Inst{15-12} = Rd;
1418 let Inst{11-5} = shift{11-5};
1419 let Inst{4} = 0;
1420 let Inst{3-0} = shift{3-0};
1421 }
1422 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1423 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1424 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1425 Requires<[IsARM]> {
1426 bits<4> Rd;
1427 bits<4> Rn;
1428 bits<12> shift;
1429 let Inst{25} = 0;
1430 let Inst{19-16} = Rn;
1431 let Inst{15-12} = Rd;
1432 let Inst{11-8} = shift{11-8};
1433 let Inst{7} = 0;
1434 let Inst{6-5} = shift{6-5};
1435 let Inst{4} = 1;
1436 let Inst{3-0} = shift{3-0};
1437 }
1438 }
1439
1440 // Assembly aliases for optional destination operand when it's the same
1441 // as the source operand.
1442 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1443 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1444 so_imm:$imm, pred:$p,
1445 cc_out:$s)>,
1446 Requires<[IsARM]>;
1447 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1448 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1449 GPR:$Rm, pred:$p,
1450 cc_out:$s)>,
1451 Requires<[IsARM]>;
1452 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1453 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1454 so_reg_imm:$shift, pred:$p,
1455 cc_out:$s)>,
1456 Requires<[IsARM]>;
1457 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1458 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1459 so_reg_reg:$shift, pred:$p,
1460 cc_out:$s)>,
1461 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001462}
1463
Jim Grosbach3e556122010-10-26 22:37:02 +00001464let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001465multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001466 InstrItinClass iir, PatFrag opnode> {
1467 // Note: We use the complex addrmode_imm12 rather than just an input
1468 // GPR and a constrained immediate so that we can use this to match
1469 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001470 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001471 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1472 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001473 bits<4> Rt;
1474 bits<17> addr;
1475 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1476 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001477 let Inst{15-12} = Rt;
1478 let Inst{11-0} = addr{11-0}; // imm12
1479 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001480 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001481 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1482 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001483 bits<4> Rt;
1484 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001485 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001486 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1487 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001488 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001489 let Inst{11-0} = shift{11-0};
1490 }
1491}
1492}
1493
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001494let canFoldAsLoad = 1, isReMaterializable = 1 in {
1495multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1496 InstrItinClass iir, PatFrag opnode> {
1497 // Note: We use the complex addrmode_imm12 rather than just an input
1498 // GPR and a constrained immediate so that we can use this to match
1499 // frame index references and avoid matching constant pool references.
1500 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1501 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1502 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1503 bits<4> Rt;
1504 bits<17> addr;
1505 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1506 let Inst{19-16} = addr{16-13}; // Rn
1507 let Inst{15-12} = Rt;
1508 let Inst{11-0} = addr{11-0}; // imm12
1509 }
1510 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1511 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1512 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1513 bits<4> Rt;
1514 bits<17> shift;
1515 let shift{4} = 0; // Inst{4} = 0
1516 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1517 let Inst{19-16} = shift{16-13}; // Rn
1518 let Inst{15-12} = Rt;
1519 let Inst{11-0} = shift{11-0};
1520 }
1521}
1522}
1523
1524
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001525multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001526 InstrItinClass iir, PatFrag opnode> {
1527 // Note: We use the complex addrmode_imm12 rather than just an input
1528 // GPR and a constrained immediate so that we can use this to match
1529 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001530 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001531 (ins GPR:$Rt, addrmode_imm12:$addr),
1532 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1533 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1534 bits<4> Rt;
1535 bits<17> addr;
1536 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1537 let Inst{19-16} = addr{16-13}; // Rn
1538 let Inst{15-12} = Rt;
1539 let Inst{11-0} = addr{11-0}; // imm12
1540 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001541 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001542 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1543 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1544 bits<4> Rt;
1545 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001546 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001547 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1548 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001549 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001550 let Inst{11-0} = shift{11-0};
1551 }
1552}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001553
1554multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1555 InstrItinClass iir, PatFrag opnode> {
1556 // Note: We use the complex addrmode_imm12 rather than just an input
1557 // GPR and a constrained immediate so that we can use this to match
1558 // frame index references and avoid matching constant pool references.
1559 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1560 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1561 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1562 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1563 bits<4> Rt;
1564 bits<17> addr;
1565 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1566 let Inst{19-16} = addr{16-13}; // Rn
1567 let Inst{15-12} = Rt;
1568 let Inst{11-0} = addr{11-0}; // imm12
1569 }
1570 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1571 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1572 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1573 bits<4> Rt;
1574 bits<17> shift;
1575 let shift{4} = 0; // Inst{4} = 0
1576 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1577 let Inst{19-16} = shift{16-13}; // Rn
1578 let Inst{15-12} = Rt;
1579 let Inst{11-0} = shift{11-0};
1580 }
1581}
1582
1583
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001584//===----------------------------------------------------------------------===//
1585// Instructions
1586//===----------------------------------------------------------------------===//
1587
Evan Chenga8e29892007-01-19 07:51:42 +00001588//===----------------------------------------------------------------------===//
1589// Miscellaneous Instructions.
1590//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001591
Evan Chenga8e29892007-01-19 07:51:42 +00001592/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1593/// the function. The first operand is the ID# for this instruction, the second
1594/// is the index into the MachineConstantPool that this is, the third is the
1595/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001596let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001597def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001598PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001599 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001600
Jim Grosbach4642ad32010-02-22 23:10:38 +00001601// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1602// from removing one half of the matched pairs. That breaks PEI, which assumes
1603// these will always be in pairs, and asserts if it finds otherwise. Better way?
1604let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001605def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001606PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001607 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001608
Jim Grosbach64171712010-02-16 21:07:46 +00001609def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001610PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001611 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001612}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001613
Eli Friedman2bdffe42011-08-31 00:31:29 +00001614// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1615// (These psuedos use a hand-written selection code).
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00001616let usesCustomInserter = 1, Defs = [CPSR] in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001617def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1618 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1619 NoItinerary, []>;
1620def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1621 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1622 NoItinerary, []>;
1623def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1624 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1625 NoItinerary, []>;
1626def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1627 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1628 NoItinerary, []>;
1629def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1630 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1631 NoItinerary, []>;
1632def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1633 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1634 NoItinerary, []>;
1635def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1636 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1637 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001638def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1639 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1640 GPR:$set1, GPR:$set2),
1641 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001642}
1643
Jim Grosbachd30970f2011-08-11 22:30:30 +00001644def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001645 Requires<[IsARM, HasV6T2]> {
1646 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001647 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001648 let Inst{7-0} = 0b00000000;
1649}
1650
Jim Grosbachd30970f2011-08-11 22:30:30 +00001651def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001652 Requires<[IsARM, HasV6T2]> {
1653 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001654 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001655 let Inst{7-0} = 0b00000001;
1656}
1657
Jim Grosbachd30970f2011-08-11 22:30:30 +00001658def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001659 Requires<[IsARM, HasV6T2]> {
1660 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001661 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001662 let Inst{7-0} = 0b00000010;
1663}
1664
Jim Grosbachd30970f2011-08-11 22:30:30 +00001665def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001666 Requires<[IsARM, HasV6T2]> {
1667 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001668 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001669 let Inst{7-0} = 0b00000011;
1670}
1671
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001672def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1673 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001674 bits<4> Rd;
1675 bits<4> Rn;
1676 bits<4> Rm;
1677 let Inst{3-0} = Rm;
1678 let Inst{15-12} = Rd;
1679 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001680 let Inst{27-20} = 0b01101000;
1681 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001682 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001683}
1684
Johnny Chenf4d81052010-02-12 22:53:19 +00001685def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001686 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001687 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001688 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001689 let Inst{7-0} = 0b00000100;
1690}
1691
Johnny Chenc6f7b272010-02-11 18:12:29 +00001692// The i32imm operand $val can be used by a debugger to store more information
1693// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001694def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1695 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001696 bits<16> val;
1697 let Inst{3-0} = val{3-0};
1698 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001699 let Inst{27-20} = 0b00010010;
1700 let Inst{7-4} = 0b0111;
1701}
1702
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001703// Change Processor State
1704// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001705class CPS<dag iops, string asm_ops>
1706 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001707 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001708 bits<2> imod;
1709 bits<3> iflags;
1710 bits<5> mode;
1711 bit M;
1712
Johnny Chenb98e1602010-02-12 18:55:33 +00001713 let Inst{31-28} = 0b1111;
1714 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001715 let Inst{19-18} = imod;
1716 let Inst{17} = M; // Enabled if mode is set;
1717 let Inst{16} = 0;
1718 let Inst{8-6} = iflags;
1719 let Inst{5} = 0;
1720 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001721}
1722
Owen Anderson35008c22011-08-09 23:05:39 +00001723let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001724let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001725 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001726 "$imod\t$iflags, $mode">;
1727let mode = 0, M = 0 in
1728 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1729
1730let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001731 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001732}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001733
Johnny Chenb92a23f2010-02-21 04:42:01 +00001734// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001735multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001736
Evan Chengdfed19f2010-11-03 06:34:55 +00001737 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001738 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001739 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001740 bits<4> Rt;
1741 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001742 let Inst{31-26} = 0b111101;
1743 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001744 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001745 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001746 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001747 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001748 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001749 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001750 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001751 }
1752
Evan Chengdfed19f2010-11-03 06:34:55 +00001753 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001754 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001755 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001756 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001757 let Inst{31-26} = 0b111101;
1758 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001759 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001760 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001761 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001762 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001763 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001764 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001765 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001766 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001767 }
1768}
1769
Evan Cheng416941d2010-11-04 05:19:35 +00001770defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1771defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1772defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001773
Jim Grosbach53a89d62011-07-22 17:46:13 +00001774def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001775 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001776 bits<1> end;
1777 let Inst{31-10} = 0b1111000100000001000000;
1778 let Inst{9} = end;
1779 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001780}
1781
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001782def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1783 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001784 bits<4> opt;
1785 let Inst{27-4} = 0b001100100000111100001111;
1786 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001787}
1788
Johnny Chenba6e0332010-02-11 17:14:31 +00001789// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001790let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001791def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001792 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001793 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001794 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001795}
1796
Evan Cheng12c3a532008-11-06 17:48:05 +00001797// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001798let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001799def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001800 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001801 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001802
Evan Cheng325474e2008-01-07 23:56:57 +00001803let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001804def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001805 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001806 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001807
Jim Grosbach53694262010-11-18 01:15:56 +00001808def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001809 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001810 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001811
Jim Grosbach53694262010-11-18 01:15:56 +00001812def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001813 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001814 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001815
Jim Grosbach53694262010-11-18 01:15:56 +00001816def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001817 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001818 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001819
Jim Grosbach53694262010-11-18 01:15:56 +00001820def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001821 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001822 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001823}
Chris Lattner13c63102008-01-06 05:55:01 +00001824let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001825def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001826 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001827
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001828def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001829 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001830 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001831
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001832def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001833 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001834}
Evan Cheng12c3a532008-11-06 17:48:05 +00001835} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001836
Evan Chenge07715c2009-06-23 05:25:29 +00001837
1838// LEApcrel - Load a pc-relative address into a register without offending the
1839// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001840let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001841// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001842// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1843// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001844def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001845 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001846 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001847 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001848 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001849 let Inst{24} = 0;
1850 let Inst{23-22} = label{13-12};
1851 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001852 let Inst{20} = 0;
1853 let Inst{19-16} = 0b1111;
1854 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001855 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001856}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001857def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001858 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001859
1860def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1861 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001862 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001863
Evan Chenga8e29892007-01-19 07:51:42 +00001864//===----------------------------------------------------------------------===//
1865// Control Flow Instructions.
1866//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001867
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001868let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1869 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001870 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001871 "bx", "\tlr", [(ARMretflag)]>,
1872 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001873 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001874 }
1875
1876 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001877 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001878 "mov", "\tpc, lr", [(ARMretflag)]>,
1879 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001880 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001881 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001882}
Rafael Espindola27185192006-09-29 21:20:16 +00001883
Bob Wilson04ea6e52009-10-28 00:37:03 +00001884// Indirect branches
1885let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001886 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001887 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001888 [(brind GPR:$dst)]>,
1889 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001890 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001891 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001892 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001893 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001894
Jim Grosbachd447ac62011-07-13 20:21:31 +00001895 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1896 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001897 Requires<[IsARM, HasV4T]> {
1898 bits<4> dst;
1899 let Inst{27-4} = 0b000100101111111111110001;
1900 let Inst{3-0} = dst;
1901 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001902}
1903
Evan Cheng1e0eab12010-11-29 22:43:27 +00001904// All calls clobber the non-callee saved registers. SP is marked as
1905// a use to prevent stack-pointer assignments that appear immediately
1906// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001907let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001908 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001909 // FIXME: Do we really need a non-predicated version? If so, it should
1910 // at least be a pseudo instruction expanding to the predicated version
1911 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001912 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001913 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001914 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001915 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001916 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001917 Requires<[IsARM, IsNotDarwin]> {
1918 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001919 bits<24> func;
1920 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001921 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001922 }
Evan Cheng277f0742007-06-19 21:05:09 +00001923
Jason W Kim685c3502011-02-04 19:47:15 +00001924 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001925 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001926 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001927 Requires<[IsARM, IsNotDarwin]> {
1928 bits<24> func;
1929 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001930 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001931 }
Evan Cheng277f0742007-06-19 21:05:09 +00001932
Evan Chenga8e29892007-01-19 07:51:42 +00001933 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001934 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001935 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001936 [(ARMcall GPR:$func)]>,
1937 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001938 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001939 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001940 let Inst{3-0} = func;
1941 }
1942
1943 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1944 IIC_Br, "blx", "\t$func",
1945 [(ARMcall_pred GPR:$func)]>,
1946 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1947 bits<4> func;
1948 let Inst{27-4} = 0b000100101111111111110011;
1949 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001950 }
1951
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001952 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001953 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001954 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001955 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001956 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001957
1958 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001959 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001960 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001961 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001962}
1963
David Goodwin1a8f36e2009-08-12 18:31:53 +00001964let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001965 // On Darwin R9 is call-clobbered.
1966 // R7 is marked as a use to prevent frame-pointer assignments from being
1967 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001968 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001969 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001970 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001971 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001972 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1973 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001974
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001975 def BLr9_pred : ARMPseudoExpand<(outs),
1976 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001977 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001978 [(ARMcall_pred tglobaladdr:$func)],
1979 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001980 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001981
1982 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001983 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001984 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001985 [(ARMcall GPR:$func)],
1986 (BLX GPR:$func)>,
1987 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001988
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001989 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001990 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001991 [(ARMcall_pred GPR:$func)],
1992 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001993 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001994
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001995 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001996 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001997 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001998 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001999 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00002000
2001 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002002 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002003 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002004 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00002005}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002006
David Goodwin1a8f36e2009-08-12 18:31:53 +00002007let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002008 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
2009 // a two-value operand where a dag node expects two operands. :(
2010 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
2011 IIC_Br, "b", "\t$target",
2012 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
2013 bits<24> target;
2014 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002015 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002016 }
2017
Evan Chengaeafca02007-05-16 07:45:54 +00002018 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002019 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00002020 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00002021 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2022 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002023 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00002024 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002025 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002026
Jim Grosbach2dc77682010-11-29 18:37:44 +00002027 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2028 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002029 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002030 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002031 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002032 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2033 // into i12 and rs suffixed versions.
2034 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002035 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002036 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002037 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002038 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002039 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002040 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002041 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002042 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002043 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002044 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002045 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002046
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002047}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002048
Jim Grosbachcf121c32011-07-28 21:57:55 +00002049// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002050def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002051 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002052 Requires<[IsARM, HasV5T]> {
2053 let Inst{31-25} = 0b1111101;
2054 bits<25> target;
2055 let Inst{23-0} = target{24-1};
2056 let Inst{24} = target{0};
2057}
2058
Jim Grosbach898e7e22011-07-13 20:25:01 +00002059// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002060def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002061 [/* pattern left blank */]> {
2062 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002063 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002064 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002065 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002066 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002067}
2068
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002069// Tail calls.
2070
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002071let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2072 // Darwin versions.
2073 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2074 Uses = [SP] in {
2075 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2076 IIC_Br, []>, Requires<[IsDarwin]>;
2077
2078 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2079 IIC_Br, []>, Requires<[IsDarwin]>;
2080
Jim Grosbach245f5e82011-07-08 18:50:22 +00002081 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002082 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002083 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2084 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002085
Jim Grosbach245f5e82011-07-08 18:50:22 +00002086 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002087 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002088 (BX GPR:$dst)>,
2089 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002090
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002091 }
2092
2093 // Non-Darwin versions (the difference is R9).
2094 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2095 Uses = [SP] in {
2096 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2097 IIC_Br, []>, Requires<[IsNotDarwin]>;
2098
2099 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2100 IIC_Br, []>, Requires<[IsNotDarwin]>;
2101
Jim Grosbach245f5e82011-07-08 18:50:22 +00002102 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002103 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002104 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2105 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002106
Jim Grosbach245f5e82011-07-08 18:50:22 +00002107 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002108 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002109 (BX GPR:$dst)>,
2110 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002111 }
2112}
2113
Jim Grosbachd30970f2011-08-11 22:30:30 +00002114// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002115def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2116 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002117 bits<4> opt;
2118 let Inst{23-4} = 0b01100000000000000111;
2119 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002120}
2121
Jim Grosbached838482011-07-26 16:24:27 +00002122// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002123let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002124def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002125 bits<24> svc;
2126 let Inst{23-0} = svc;
2127}
Johnny Chen85d5a892010-02-10 18:02:25 +00002128}
2129
Jim Grosbach5a287482011-07-29 17:51:39 +00002130// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002131class SRSI<bit wb, string asm>
2132 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2133 NoItinerary, asm, "", []> {
2134 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002135 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002136 let Inst{27-25} = 0b100;
2137 let Inst{22} = 1;
2138 let Inst{21} = wb;
2139 let Inst{20} = 0;
2140 let Inst{19-16} = 0b1101; // SP
2141 let Inst{15-5} = 0b00000101000;
2142 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002143}
2144
Jim Grosbache1cf5902011-07-29 20:26:09 +00002145def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2146 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002147}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002148def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2149 let Inst{24-23} = 0;
2150}
2151def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2152 let Inst{24-23} = 0b10;
2153}
2154def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2155 let Inst{24-23} = 0b10;
2156}
2157def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2158 let Inst{24-23} = 0b01;
2159}
2160def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2161 let Inst{24-23} = 0b01;
2162}
2163def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2164 let Inst{24-23} = 0b11;
2165}
2166def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2167 let Inst{24-23} = 0b11;
2168}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002169
Jim Grosbach5a287482011-07-29 17:51:39 +00002170// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002171class RFEI<bit wb, string asm>
2172 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2173 NoItinerary, asm, "", []> {
2174 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002175 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002176 let Inst{27-25} = 0b100;
2177 let Inst{22} = 0;
2178 let Inst{21} = wb;
2179 let Inst{20} = 1;
2180 let Inst{19-16} = Rn;
2181 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002182}
2183
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002184def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2185 let Inst{24-23} = 0;
2186}
2187def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2188 let Inst{24-23} = 0;
2189}
2190def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2191 let Inst{24-23} = 0b10;
2192}
2193def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2194 let Inst{24-23} = 0b10;
2195}
2196def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2197 let Inst{24-23} = 0b01;
2198}
2199def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2200 let Inst{24-23} = 0b01;
2201}
2202def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2203 let Inst{24-23} = 0b11;
2204}
2205def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2206 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002207}
2208
Evan Chenga8e29892007-01-19 07:51:42 +00002209//===----------------------------------------------------------------------===//
2210// Load / store Instructions.
2211//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002212
Evan Chenga8e29892007-01-19 07:51:42 +00002213// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002214
2215
Evan Cheng7e2fe912010-10-28 06:47:08 +00002216defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002217 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002218defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002219 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002220defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002221 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002222defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002223 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002224
Evan Chengfa775d02007-03-19 07:20:03 +00002225// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002226let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002227 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002228def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002229 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2230 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002231 bits<4> Rt;
2232 bits<17> addr;
2233 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2234 let Inst{19-16} = 0b1111;
2235 let Inst{15-12} = Rt;
2236 let Inst{11-0} = addr{11-0}; // imm12
2237}
Evan Chengfa775d02007-03-19 07:20:03 +00002238
Evan Chenga8e29892007-01-19 07:51:42 +00002239// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002240def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002241 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2242 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002243
Evan Chenga8e29892007-01-19 07:51:42 +00002244// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002245def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002246 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2247 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002248
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002249def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002250 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2251 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002252
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002253let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002254// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002255def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2256 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002257 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002258 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002259}
Rafael Espindolac391d162006-10-23 20:34:27 +00002260
Evan Chenga8e29892007-01-19 07:51:42 +00002261// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002262multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002263 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2264 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002265 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002266 bits<17> addr;
2267 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002268 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002269 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002270 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002271 let DecoderMethod = "DecodeLDRPreImm";
2272 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2273 }
2274
2275 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2276 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2277 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2278 bits<17> addr;
2279 let Inst{25} = 1;
2280 let Inst{23} = addr{12};
2281 let Inst{19-16} = addr{16-13};
2282 let Inst{11-0} = addr{11-0};
2283 let Inst{4} = 0;
2284 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002285 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002286 }
Owen Anderson793e7962011-07-26 20:54:26 +00002287
2288 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002289 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002290 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002291 opc, "\t$Rt, $addr, $offset",
2292 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002293 // {12} isAdd
2294 // {11-0} imm12/Rm
2295 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002296 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002297 let Inst{25} = 1;
2298 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002299 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002300 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002301
2302 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002303 }
2304
2305 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002306 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002307 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002308 opc, "\t$Rt, $addr, $offset",
2309 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002310 // {12} isAdd
2311 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002312 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002313 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002314 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002315 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002316 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002317 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002318
2319 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002320 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002321
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002322}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002323
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002324let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002325defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2326defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002327}
Rafael Espindola450856d2006-12-12 00:37:38 +00002328
Jim Grosbach45251b32011-08-11 20:41:13 +00002329multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2330 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002331 (ins addrmode3:$addr), IndexModePre,
2332 LdMiscFrm, itin,
2333 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2334 bits<14> addr;
2335 let Inst{23} = addr{8}; // U bit
2336 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2337 let Inst{19-16} = addr{12-9}; // Rn
2338 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2339 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002340 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002341 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002342 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002343 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002344 (ins addr_offset_none:$addr, am3offset:$offset),
2345 IndexModePost, LdMiscFrm, itin,
2346 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2347 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002348 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002349 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002350 let Inst{23} = offset{8}; // U bit
2351 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002352 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002353 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2354 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002355 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002356 }
2357}
Rafael Espindola4e307642006-09-08 16:59:47 +00002358
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002359let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002360defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2361defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2362defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002363let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002364def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002365 (ins addrmode3:$addr), IndexModePre,
2366 LdMiscFrm, IIC_iLoad_d_ru,
2367 "ldrd", "\t$Rt, $Rt2, $addr!",
2368 "$addr.base = $Rn_wb", []> {
2369 bits<14> addr;
2370 let Inst{23} = addr{8}; // U bit
2371 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2372 let Inst{19-16} = addr{12-9}; // Rn
2373 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2374 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002375 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002376 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002377}
Jim Grosbach45251b32011-08-11 20:41:13 +00002378def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002379 (ins addr_offset_none:$addr, am3offset:$offset),
2380 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2381 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2382 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002383 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002384 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002385 let Inst{23} = offset{8}; // U bit
2386 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002387 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002388 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2389 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002390 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002391}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002392} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002393} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002394
Jim Grosbach89958d52011-08-11 21:41:59 +00002395// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002396let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002397def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2398 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2399 IndexModePost, LdFrm, IIC_iLoad_ru,
2400 "ldrt", "\t$Rt, $addr, $offset",
2401 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002402 // {12} isAdd
2403 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002404 bits<14> offset;
2405 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002406 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002407 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002408 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002409 let Inst{19-16} = addr;
2410 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002411 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002412 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002413 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2414}
Jim Grosbach59999262011-08-10 23:43:54 +00002415
2416def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2417 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002418 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002419 "ldrt", "\t$Rt, $addr, $offset",
2420 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002421 // {12} isAdd
2422 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002423 bits<14> offset;
2424 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002425 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002426 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002427 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002428 let Inst{19-16} = addr;
2429 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002430 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002431}
Jim Grosbach3148a652011-08-08 23:28:47 +00002432
2433def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2434 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2435 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2436 "ldrbt", "\t$Rt, $addr, $offset",
2437 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002438 // {12} isAdd
2439 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002440 bits<14> offset;
2441 bits<4> addr;
2442 let Inst{25} = 1;
2443 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002444 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002445 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002446 let Inst{11-5} = offset{11-5};
2447 let Inst{4} = 0;
2448 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002449 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002450}
2451
2452def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2453 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2454 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2455 "ldrbt", "\t$Rt, $addr, $offset",
2456 "$addr.base = $Rn_wb", []> {
2457 // {12} isAdd
2458 // {11-0} imm12/Rm
2459 bits<14> offset;
2460 bits<4> addr;
2461 let Inst{25} = 0;
2462 let Inst{23} = offset{12};
2463 let Inst{21} = 1; // overwrite
2464 let Inst{19-16} = addr;
2465 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002466 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002467}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002468
2469multiclass AI3ldrT<bits<4> op, string opc> {
2470 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2471 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2472 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2473 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2474 bits<9> offset;
2475 let Inst{23} = offset{8};
2476 let Inst{22} = 1;
2477 let Inst{11-8} = offset{7-4};
2478 let Inst{3-0} = offset{3-0};
2479 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2480 }
2481 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2482 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2483 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2484 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2485 bits<5> Rm;
2486 let Inst{23} = Rm{4};
2487 let Inst{22} = 0;
2488 let Inst{11-8} = 0;
2489 let Inst{3-0} = Rm{3-0};
2490 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2491 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002492}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002493
2494defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2495defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2496defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002497}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002498
Evan Chenga8e29892007-01-19 07:51:42 +00002499// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002500
2501// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002502def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002503 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2504 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002505
Evan Chenga8e29892007-01-19 07:51:42 +00002506// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002507let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2508def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002509 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002510 "strd", "\t$Rt, $src2, $addr", []>,
2511 Requires<[IsARM, HasV5TE]> {
2512 let Inst{21} = 0;
2513}
Evan Chenga8e29892007-01-19 07:51:42 +00002514
2515// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002516multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2517 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2518 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2519 StFrm, itin,
2520 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2521 bits<17> addr;
2522 let Inst{25} = 0;
2523 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2524 let Inst{19-16} = addr{16-13}; // Rn
2525 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002526 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002527 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002528 }
Evan Chenga8e29892007-01-19 07:51:42 +00002529
Jim Grosbach19dec202011-08-05 20:35:44 +00002530 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002531 (ins GPR:$Rt, ldst_so_reg:$addr),
2532 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002533 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2534 bits<17> addr;
2535 let Inst{25} = 1;
2536 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2537 let Inst{19-16} = addr{16-13}; // Rn
2538 let Inst{11-0} = addr{11-0};
2539 let Inst{4} = 0; // Inst{4} = 0
2540 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002541 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002542 }
2543 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2544 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2545 IndexModePost, StFrm, itin,
2546 opc, "\t$Rt, $addr, $offset",
2547 "$addr.base = $Rn_wb", []> {
2548 // {12} isAdd
2549 // {11-0} imm12/Rm
2550 bits<14> offset;
2551 bits<4> addr;
2552 let Inst{25} = 1;
2553 let Inst{23} = offset{12};
2554 let Inst{19-16} = addr;
2555 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002556
2557 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002558 }
Owen Anderson793e7962011-07-26 20:54:26 +00002559
Jim Grosbach19dec202011-08-05 20:35:44 +00002560 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2561 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2562 IndexModePost, StFrm, itin,
2563 opc, "\t$Rt, $addr, $offset",
2564 "$addr.base = $Rn_wb", []> {
2565 // {12} isAdd
2566 // {11-0} imm12/Rm
2567 bits<14> offset;
2568 bits<4> addr;
2569 let Inst{25} = 0;
2570 let Inst{23} = offset{12};
2571 let Inst{19-16} = addr;
2572 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002573
2574 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002575 }
2576}
Owen Anderson793e7962011-07-26 20:54:26 +00002577
Jim Grosbach19dec202011-08-05 20:35:44 +00002578let mayStore = 1, neverHasSideEffects = 1 in {
2579defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2580defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2581}
Evan Chenga8e29892007-01-19 07:51:42 +00002582
Jim Grosbach19dec202011-08-05 20:35:44 +00002583def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2584 am2offset_reg:$offset),
2585 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2586 am2offset_reg:$offset)>;
2587def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2588 am2offset_imm:$offset),
2589 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2590 am2offset_imm:$offset)>;
2591def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2592 am2offset_reg:$offset),
2593 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2594 am2offset_reg:$offset)>;
2595def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2596 am2offset_imm:$offset),
2597 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2598 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002599
Jim Grosbach19dec202011-08-05 20:35:44 +00002600// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2601// put the patterns on the instruction definitions directly as ISel wants
2602// the address base and offset to be separate operands, not a single
2603// complex operand like we represent the instructions themselves. The
2604// pseudos map between the two.
2605let usesCustomInserter = 1,
2606 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2607def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2608 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2609 4, IIC_iStore_ru,
2610 [(set GPR:$Rn_wb,
2611 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2612def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2613 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2614 4, IIC_iStore_ru,
2615 [(set GPR:$Rn_wb,
2616 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2617def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2618 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2619 4, IIC_iStore_ru,
2620 [(set GPR:$Rn_wb,
2621 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2622def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2623 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2624 4, IIC_iStore_ru,
2625 [(set GPR:$Rn_wb,
2626 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002627def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2628 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2629 4, IIC_iStore_ru,
2630 [(set GPR:$Rn_wb,
2631 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002632}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002633
Evan Chenga8e29892007-01-19 07:51:42 +00002634
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002635
2636def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2637 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2638 StMiscFrm, IIC_iStore_bh_ru,
2639 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2640 bits<14> addr;
2641 let Inst{23} = addr{8}; // U bit
2642 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2643 let Inst{19-16} = addr{12-9}; // Rn
2644 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2645 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2646 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002647 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002648}
2649
2650def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2651 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2652 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2653 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2654 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2655 addr_offset_none:$addr,
2656 am3offset:$offset))]> {
2657 bits<10> offset;
2658 bits<4> addr;
2659 let Inst{23} = offset{8}; // U bit
2660 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2661 let Inst{19-16} = addr;
2662 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2663 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002664 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002665}
Evan Chenga8e29892007-01-19 07:51:42 +00002666
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002667let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002668def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002669 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2670 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2671 "strd", "\t$Rt, $Rt2, $addr!",
2672 "$addr.base = $Rn_wb", []> {
2673 bits<14> addr;
2674 let Inst{23} = addr{8}; // U bit
2675 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2676 let Inst{19-16} = addr{12-9}; // Rn
2677 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2678 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002679 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002680 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002681}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002682
Jim Grosbach45251b32011-08-11 20:41:13 +00002683def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002684 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2685 am3offset:$offset),
2686 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2687 "strd", "\t$Rt, $Rt2, $addr, $offset",
2688 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002689 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002690 bits<4> addr;
2691 let Inst{23} = offset{8}; // U bit
2692 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2693 let Inst{19-16} = addr;
2694 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2695 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002696 let DecoderMethod = "DecodeAddrMode3Instruction";
2697}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002698} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002699
Jim Grosbach7ce05792011-08-03 23:50:40 +00002700// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002701
Jim Grosbach10348e72011-08-11 20:04:56 +00002702def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2703 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2704 IndexModePost, StFrm, IIC_iStore_bh_ru,
2705 "strbt", "\t$Rt, $addr, $offset",
2706 "$addr.base = $Rn_wb", []> {
2707 // {12} isAdd
2708 // {11-0} imm12/Rm
2709 bits<14> offset;
2710 bits<4> addr;
2711 let Inst{25} = 1;
2712 let Inst{23} = offset{12};
2713 let Inst{21} = 1; // overwrite
2714 let Inst{19-16} = addr;
2715 let Inst{11-5} = offset{11-5};
2716 let Inst{4} = 0;
2717 let Inst{3-0} = offset{3-0};
2718 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2719}
2720
2721def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2722 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2723 IndexModePost, StFrm, IIC_iStore_bh_ru,
2724 "strbt", "\t$Rt, $addr, $offset",
2725 "$addr.base = $Rn_wb", []> {
2726 // {12} isAdd
2727 // {11-0} imm12/Rm
2728 bits<14> offset;
2729 bits<4> addr;
2730 let Inst{25} = 0;
2731 let Inst{23} = offset{12};
2732 let Inst{21} = 1; // overwrite
2733 let Inst{19-16} = addr;
2734 let Inst{11-0} = offset{11-0};
2735 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2736}
2737
Jim Grosbach342ebd52011-08-11 22:18:00 +00002738let mayStore = 1, neverHasSideEffects = 1 in {
2739def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2740 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2741 IndexModePost, StFrm, IIC_iStore_ru,
2742 "strt", "\t$Rt, $addr, $offset",
2743 "$addr.base = $Rn_wb", []> {
2744 // {12} isAdd
2745 // {11-0} imm12/Rm
2746 bits<14> offset;
2747 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002748 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002749 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002750 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002751 let Inst{19-16} = addr;
2752 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002753 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002754 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002755 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002756}
2757
Jim Grosbach342ebd52011-08-11 22:18:00 +00002758def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2759 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2760 IndexModePost, StFrm, IIC_iStore_ru,
2761 "strt", "\t$Rt, $addr, $offset",
2762 "$addr.base = $Rn_wb", []> {
2763 // {12} isAdd
2764 // {11-0} imm12/Rm
2765 bits<14> offset;
2766 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002767 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002768 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002769 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002770 let Inst{19-16} = addr;
2771 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002772 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002773}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002774}
2775
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002776
Jim Grosbach7ce05792011-08-03 23:50:40 +00002777multiclass AI3strT<bits<4> op, string opc> {
2778 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2779 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2780 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2781 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2782 bits<9> offset;
2783 let Inst{23} = offset{8};
2784 let Inst{22} = 1;
2785 let Inst{11-8} = offset{7-4};
2786 let Inst{3-0} = offset{3-0};
2787 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2788 }
2789 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2790 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2791 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2792 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2793 bits<5> Rm;
2794 let Inst{23} = Rm{4};
2795 let Inst{22} = 0;
2796 let Inst{11-8} = 0;
2797 let Inst{3-0} = Rm{3-0};
2798 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2799 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002800}
2801
Jim Grosbach7ce05792011-08-03 23:50:40 +00002802
2803defm STRHT : AI3strT<0b1011, "strht">;
2804
2805
Evan Chenga8e29892007-01-19 07:51:42 +00002806//===----------------------------------------------------------------------===//
2807// Load / store multiple Instructions.
2808//
2809
Bill Wendling6c470b82010-11-13 09:09:38 +00002810multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2811 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002812 // IA is the default, so no need for an explicit suffix on the
2813 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002814 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002815 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2816 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002817 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002818 let Inst{24-23} = 0b01; // Increment After
2819 let Inst{21} = 0; // No writeback
2820 let Inst{20} = L_bit;
2821 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002822 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002823 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2824 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002825 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002826 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002827 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002828 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002829
2830 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002831 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002832 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002833 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2834 IndexModeNone, f, itin,
2835 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2836 let Inst{24-23} = 0b00; // Decrement After
2837 let Inst{21} = 0; // No writeback
2838 let Inst{20} = L_bit;
2839 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002840 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002841 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2842 IndexModeUpd, f, itin_upd,
2843 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2844 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002845 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002846 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002847
2848 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002849 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002850 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002851 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2852 IndexModeNone, f, itin,
2853 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2854 let Inst{24-23} = 0b10; // Decrement Before
2855 let Inst{21} = 0; // No writeback
2856 let Inst{20} = L_bit;
2857 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002858 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002859 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2860 IndexModeUpd, f, itin_upd,
2861 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2862 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002863 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002864 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002865
2866 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002867 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002868 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002869 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2870 IndexModeNone, f, itin,
2871 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2872 let Inst{24-23} = 0b11; // Increment Before
2873 let Inst{21} = 0; // No writeback
2874 let Inst{20} = L_bit;
2875 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002876 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002877 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2878 IndexModeUpd, f, itin_upd,
2879 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2880 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002881 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002882 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002883
2884 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002885 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002886}
Bill Wendling6c470b82010-11-13 09:09:38 +00002887
Bill Wendlingc93989a2010-11-13 11:20:05 +00002888let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002889
2890let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2891defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2892
2893let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2894defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2895
2896} // neverHasSideEffects
2897
Bill Wendling73fe34a2010-11-16 01:16:36 +00002898// FIXME: remove when we have a way to marking a MI with these properties.
2899// FIXME: Should pc be an implicit operand like PICADD, etc?
2900let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2901 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002902def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2903 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002904 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002905 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002906 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002907
Evan Chenga8e29892007-01-19 07:51:42 +00002908//===----------------------------------------------------------------------===//
2909// Move Instructions.
2910//
2911
Evan Chengcd799b92009-06-12 20:46:18 +00002912let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002913def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2914 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2915 bits<4> Rd;
2916 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002917
Johnny Chen103bf952011-04-01 23:30:25 +00002918 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002919 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002920 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002921 let Inst{3-0} = Rm;
2922 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002923}
2924
Dale Johannesen38d5f042010-06-15 22:24:08 +00002925// A version for the smaller set of tail call registers.
2926let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002927def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002928 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2929 bits<4> Rd;
2930 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002931
Dale Johannesen38d5f042010-06-15 22:24:08 +00002932 let Inst{11-4} = 0b00000000;
2933 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002934 let Inst{3-0} = Rm;
2935 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002936}
2937
Owen Andersonde317f42011-08-09 23:33:27 +00002938def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002939 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002940 "mov", "\t$Rd, $src",
2941 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002942 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002943 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002944 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002945 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002946 let Inst{11-8} = src{11-8};
2947 let Inst{7} = 0;
2948 let Inst{6-5} = src{6-5};
2949 let Inst{4} = 1;
2950 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002951 let Inst{25} = 0;
2952}
Evan Chenga2515702007-03-19 07:09:02 +00002953
Owen Anderson152d4a42011-07-21 23:38:37 +00002954def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2955 DPSoRegImmFrm, IIC_iMOVsr,
2956 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2957 UnaryDP {
2958 bits<4> Rd;
2959 bits<12> src;
2960 let Inst{15-12} = Rd;
2961 let Inst{19-16} = 0b0000;
2962 let Inst{11-5} = src{11-5};
2963 let Inst{4} = 0;
2964 let Inst{3-0} = src{3-0};
2965 let Inst{25} = 0;
2966}
2967
Evan Chengc4af4632010-11-17 20:13:28 +00002968let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002969def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2970 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002971 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002972 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002973 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002974 let Inst{15-12} = Rd;
2975 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002976 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002977}
2978
Evan Chengc4af4632010-11-17 20:13:28 +00002979let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002980def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002981 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002982 "movw", "\t$Rd, $imm",
2983 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002984 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002985 bits<4> Rd;
2986 bits<16> imm;
2987 let Inst{15-12} = Rd;
2988 let Inst{11-0} = imm{11-0};
2989 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002990 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002991 let Inst{25} = 1;
2992}
2993
Jim Grosbachffa32252011-07-19 19:13:28 +00002994def : InstAlias<"mov${p} $Rd, $imm",
2995 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2996 Requires<[IsARM]>;
2997
Evan Cheng53519f02011-01-21 18:55:51 +00002998def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2999 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003000
3001let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00003002def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
3003 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003004 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003005 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00003006 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00003007 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003008 lo16AllZero:$imm))]>, UnaryDP,
3009 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003010 bits<4> Rd;
3011 bits<16> imm;
3012 let Inst{15-12} = Rd;
3013 let Inst{11-0} = imm{11-0};
3014 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003015 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003016 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00003017}
Evan Cheng13ab0202007-07-10 18:08:01 +00003018
Evan Cheng53519f02011-01-21 18:55:51 +00003019def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3020 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003021
3022} // Constraints
3023
Evan Cheng20956592009-10-21 08:15:52 +00003024def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3025 Requires<[IsARM, HasV6T2]>;
3026
David Goodwinca01a8d2009-09-01 18:32:09 +00003027let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003028def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003029 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3030 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003031
3032// These aren't really mov instructions, but we have to define them this way
3033// due to flag operands.
3034
Evan Cheng071a2792007-09-11 19:55:27 +00003035let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003036def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003037 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3038 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003039def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003040 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3041 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003042}
Evan Chenga8e29892007-01-19 07:51:42 +00003043
Evan Chenga8e29892007-01-19 07:51:42 +00003044//===----------------------------------------------------------------------===//
3045// Extend Instructions.
3046//
3047
3048// Sign extenders
3049
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003050def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003051 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003052def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003053 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003054
Jim Grosbach70327412011-07-27 17:48:13 +00003055def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003056 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003057def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003058 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003059
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003060def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003061
Jim Grosbach70327412011-07-27 17:48:13 +00003062def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003063
3064// Zero extenders
3065
3066let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003067def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003068 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003069def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003070 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003071def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003072 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003073
Jim Grosbach542f6422010-07-28 23:25:44 +00003074// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3075// The transformation should probably be done as a combiner action
3076// instead so we can include a check for masking back in the upper
3077// eight bits of the source into the lower eight bits of the result.
3078//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003079// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003080def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003081 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003082
Jim Grosbach70327412011-07-27 17:48:13 +00003083def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003084 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003085def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003086 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003087}
3088
Evan Chenga8e29892007-01-19 07:51:42 +00003089// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003090def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003091
Evan Chenga8e29892007-01-19 07:51:42 +00003092
Owen Anderson33e57512011-08-10 00:03:03 +00003093def SBFX : I<(outs GPRnopc:$Rd),
3094 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003095 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003096 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003097 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003098 bits<4> Rd;
3099 bits<4> Rn;
3100 bits<5> lsb;
3101 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003102 let Inst{27-21} = 0b0111101;
3103 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003104 let Inst{20-16} = width;
3105 let Inst{15-12} = Rd;
3106 let Inst{11-7} = lsb;
3107 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003108}
3109
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003110def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003111 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003112 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003113 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003114 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003115 bits<4> Rd;
3116 bits<4> Rn;
3117 bits<5> lsb;
3118 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003119 let Inst{27-21} = 0b0111111;
3120 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003121 let Inst{20-16} = width;
3122 let Inst{15-12} = Rd;
3123 let Inst{11-7} = lsb;
3124 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003125}
3126
Evan Chenga8e29892007-01-19 07:51:42 +00003127//===----------------------------------------------------------------------===//
3128// Arithmetic Instructions.
3129//
3130
Jim Grosbach26421962008-10-14 20:36:24 +00003131defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003132 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003133 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003134defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003135 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003136 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003137
Evan Chengc85e8322007-07-05 07:13:32 +00003138// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00003139defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003140 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003141 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00003142defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003143 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003144 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003145
Evan Cheng62674222009-06-25 23:34:10 +00003146defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003147 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003148 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003149defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003150 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003151 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003152
Evan Cheng342e3162011-08-30 01:34:54 +00003153defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3154 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3155 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
3156defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3157 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3158 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003159
Evan Cheng342e3162011-08-30 01:34:54 +00003160defm RSC : AI1_rsc_irs<0b0111, "rsc",
3161 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3162 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003163
Evan Chenga8e29892007-01-19 07:51:42 +00003164// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003165// The assume-no-carry-in form uses the negation of the input since add/sub
3166// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3167// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3168// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003169def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3170 (SUBri GPR:$src, so_imm_neg:$imm)>;
3171def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3172 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3173
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003174// The with-carry-in form matches bitwise not instead of the negation.
3175// Effectively, the inverse interpretation of the carry flag already accounts
3176// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003177def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3178 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003179
3180// Note: These are implemented in C++ code, because they have to generate
3181// ADD/SUBrs instructions, which use a complex pattern that a xform function
3182// cannot produce.
3183// (mul X, 2^n+1) -> (add (X << n), X)
3184// (mul X, 2^n-1) -> (rsb X, (X << n))
3185
Jim Grosbach7931df32011-07-22 18:06:01 +00003186// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003187// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003188class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003189 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003190 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3191 string asm = "\t$Rd, $Rn, $Rm">
3192 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003193 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003194 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003195 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003196 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003197 let Inst{11-4} = op11_4;
3198 let Inst{19-16} = Rn;
3199 let Inst{15-12} = Rd;
3200 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003201}
3202
Jim Grosbach7931df32011-07-22 18:06:01 +00003203// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003204
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003205def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003206 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3207 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003208def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003209 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3210 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3211def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3212 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003213 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003214def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3215 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003216 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003217
3218def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3219def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3220def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3221def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3222def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3223def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3224def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3225def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3226def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3227def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3228def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3229def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003230
Jim Grosbach7931df32011-07-22 18:06:01 +00003231// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003232
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003233def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3234def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3235def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3236def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3237def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3238def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3239def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3240def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3241def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3242def USAX : AAI<0b01100101, 0b11110101, "usax">;
3243def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3244def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003245
Jim Grosbach7931df32011-07-22 18:06:01 +00003246// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003247
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003248def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3249def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3250def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3251def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3252def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3253def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3254def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3255def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3256def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3257def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3258def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3259def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003260
Jim Grosbachd30970f2011-08-11 22:30:30 +00003261// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003262
Jim Grosbach70987fb2010-10-18 23:35:38 +00003263def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003264 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003265 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003266 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003267 bits<4> Rd;
3268 bits<4> Rn;
3269 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003270 let Inst{27-20} = 0b01111000;
3271 let Inst{15-12} = 0b1111;
3272 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003273 let Inst{19-16} = Rd;
3274 let Inst{11-8} = Rm;
3275 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003276}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003277def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003278 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003279 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003280 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003281 bits<4> Rd;
3282 bits<4> Rn;
3283 bits<4> Rm;
3284 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003285 let Inst{27-20} = 0b01111000;
3286 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003287 let Inst{19-16} = Rd;
3288 let Inst{15-12} = Ra;
3289 let Inst{11-8} = Rm;
3290 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003291}
3292
Jim Grosbachd30970f2011-08-11 22:30:30 +00003293// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003294
Owen Anderson33e57512011-08-10 00:03:03 +00003295def SSAT : AI<(outs GPRnopc:$Rd),
3296 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003297 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003298 bits<4> Rd;
3299 bits<5> sat_imm;
3300 bits<4> Rn;
3301 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003302 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003303 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003304 let Inst{20-16} = sat_imm;
3305 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003306 let Inst{11-7} = sh{4-0};
3307 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003308 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003309}
3310
Owen Anderson33e57512011-08-10 00:03:03 +00003311def SSAT16 : AI<(outs GPRnopc:$Rd),
3312 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003313 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003314 bits<4> Rd;
3315 bits<4> sat_imm;
3316 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003317 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003318 let Inst{11-4} = 0b11110011;
3319 let Inst{15-12} = Rd;
3320 let Inst{19-16} = sat_imm;
3321 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003322}
3323
Owen Anderson33e57512011-08-10 00:03:03 +00003324def USAT : AI<(outs GPRnopc:$Rd),
3325 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003326 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003327 bits<4> Rd;
3328 bits<5> sat_imm;
3329 bits<4> Rn;
3330 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003331 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003332 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003333 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003334 let Inst{11-7} = sh{4-0};
3335 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003336 let Inst{20-16} = sat_imm;
3337 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003338}
3339
Owen Anderson33e57512011-08-10 00:03:03 +00003340def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003341 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003342 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003343 bits<4> Rd;
3344 bits<4> sat_imm;
3345 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003346 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003347 let Inst{11-4} = 0b11110011;
3348 let Inst{15-12} = Rd;
3349 let Inst{19-16} = sat_imm;
3350 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003351}
Evan Chenga8e29892007-01-19 07:51:42 +00003352
Owen Anderson33e57512011-08-10 00:03:03 +00003353def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3354 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3355def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3356 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003357
Evan Chenga8e29892007-01-19 07:51:42 +00003358//===----------------------------------------------------------------------===//
3359// Bitwise Instructions.
3360//
3361
Jim Grosbach26421962008-10-14 20:36:24 +00003362defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003363 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003364 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003365defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003366 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003367 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003368defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003369 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003370 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003371defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003372 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003373 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003374
Jim Grosbachc29769b2011-07-28 19:46:12 +00003375// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3376// like in the actual instruction encoding. The complexity of mapping the mask
3377// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3378// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003379def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003380 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003381 "bfc", "\t$Rd, $imm", "$src = $Rd",
3382 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003383 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003384 bits<4> Rd;
3385 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003386 let Inst{27-21} = 0b0111110;
3387 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003388 let Inst{15-12} = Rd;
3389 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003390 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003391}
3392
Johnny Chenb2503c02010-02-17 06:31:48 +00003393// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003394def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3395 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3396 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3397 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3398 bf_inv_mask_imm:$imm))]>,
3399 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003400 bits<4> Rd;
3401 bits<4> Rn;
3402 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003403 let Inst{27-21} = 0b0111110;
3404 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003405 let Inst{15-12} = Rd;
3406 let Inst{11-7} = imm{4-0}; // lsb
3407 let Inst{20-16} = imm{9-5}; // width
3408 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003409}
3410
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003411// GNU as only supports this form of bfi (w/ 4 arguments)
3412let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003413def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003414 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003415 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003416 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3417 []>, Requires<[IsARM, HasV6T2]> {
3418 bits<4> Rd;
3419 bits<4> Rn;
3420 bits<5> lsb;
3421 bits<5> width;
3422 let Inst{27-21} = 0b0111110;
3423 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3424 let Inst{15-12} = Rd;
3425 let Inst{11-7} = lsb;
3426 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3427 let Inst{3-0} = Rn;
3428}
3429
Jim Grosbach36860462010-10-21 22:19:32 +00003430def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3431 "mvn", "\t$Rd, $Rm",
3432 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3433 bits<4> Rd;
3434 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003435 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003436 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003437 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003438 let Inst{15-12} = Rd;
3439 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003440}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003441def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3442 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003443 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003444 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003445 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003446 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003447 let Inst{19-16} = 0b0000;
3448 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003449 let Inst{11-5} = shift{11-5};
3450 let Inst{4} = 0;
3451 let Inst{3-0} = shift{3-0};
3452}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003453def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3454 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003455 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3456 bits<4> Rd;
3457 bits<12> shift;
3458 let Inst{25} = 0;
3459 let Inst{19-16} = 0b0000;
3460 let Inst{15-12} = Rd;
3461 let Inst{11-8} = shift{11-8};
3462 let Inst{7} = 0;
3463 let Inst{6-5} = shift{6-5};
3464 let Inst{4} = 1;
3465 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003466}
Evan Chengc4af4632010-11-17 20:13:28 +00003467let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003468def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3469 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3470 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3471 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003472 bits<12> imm;
3473 let Inst{25} = 1;
3474 let Inst{19-16} = 0b0000;
3475 let Inst{15-12} = Rd;
3476 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003477}
Evan Chenga8e29892007-01-19 07:51:42 +00003478
3479def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3480 (BICri GPR:$src, so_imm_not:$imm)>;
3481
3482//===----------------------------------------------------------------------===//
3483// Multiply Instructions.
3484//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003485class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3486 string opc, string asm, list<dag> pattern>
3487 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3488 bits<4> Rd;
3489 bits<4> Rm;
3490 bits<4> Rn;
3491 let Inst{19-16} = Rd;
3492 let Inst{11-8} = Rm;
3493 let Inst{3-0} = Rn;
3494}
3495class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3496 string opc, string asm, list<dag> pattern>
3497 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3498 bits<4> RdLo;
3499 bits<4> RdHi;
3500 bits<4> Rm;
3501 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003502 let Inst{19-16} = RdHi;
3503 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003504 let Inst{11-8} = Rm;
3505 let Inst{3-0} = Rn;
3506}
Evan Chenga8e29892007-01-19 07:51:42 +00003507
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003508// FIXME: The v5 pseudos are only necessary for the additional Constraint
3509// property. Remove them when it's possible to add those properties
3510// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003511let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003512def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3513 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003514 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003515 Requires<[IsARM, HasV6]> {
3516 let Inst{15-12} = 0b0000;
3517}
Evan Chenga8e29892007-01-19 07:51:42 +00003518
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003519let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003520def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3521 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003522 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003523 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3524 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003525 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003526}
3527
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003528def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3529 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003530 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3531 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003532 bits<4> Ra;
3533 let Inst{15-12} = Ra;
3534}
Evan Chenga8e29892007-01-19 07:51:42 +00003535
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003536let Constraints = "@earlyclobber $Rd" in
3537def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3538 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003539 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003540 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3541 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3542 Requires<[IsARM, NoV6]>;
3543
Jim Grosbach65711012010-11-19 22:22:37 +00003544def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3545 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3546 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003547 Requires<[IsARM, HasV6T2]> {
3548 bits<4> Rd;
3549 bits<4> Rm;
3550 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003551 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003552 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003553 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003554 let Inst{11-8} = Rm;
3555 let Inst{3-0} = Rn;
3556}
Evan Chengedcbada2009-07-06 22:05:45 +00003557
Evan Chenga8e29892007-01-19 07:51:42 +00003558// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003559let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003560let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003561def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003562 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003563 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3564 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003565
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003566def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003567 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003568 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3569 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003570
3571let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3572def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3573 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003574 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003575 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3576 Requires<[IsARM, NoV6]>;
3577
3578def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3579 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003580 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003581 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3582 Requires<[IsARM, NoV6]>;
3583}
Evan Cheng8de898a2009-06-26 00:19:44 +00003584}
Evan Chenga8e29892007-01-19 07:51:42 +00003585
3586// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003587def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3588 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003589 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3590 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003591def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3592 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003593 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3594 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003595
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003596def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3597 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3598 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3599 Requires<[IsARM, HasV6]> {
3600 bits<4> RdLo;
3601 bits<4> RdHi;
3602 bits<4> Rm;
3603 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003604 let Inst{19-16} = RdHi;
3605 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003606 let Inst{11-8} = Rm;
3607 let Inst{3-0} = Rn;
3608}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003609
3610let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3611def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3612 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003613 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003614 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3615 Requires<[IsARM, NoV6]>;
3616def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3617 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003618 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003619 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3620 Requires<[IsARM, NoV6]>;
3621def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3622 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003623 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003624 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3625 Requires<[IsARM, NoV6]>;
3626}
3627
Evan Chengcd799b92009-06-12 20:46:18 +00003628} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003629
3630// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003631def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3632 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3633 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003634 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003635 let Inst{15-12} = 0b1111;
3636}
Evan Cheng13ab0202007-07-10 18:08:01 +00003637
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003638def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003639 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003640 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003641 let Inst{15-12} = 0b1111;
3642}
3643
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003644def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3645 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3646 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3647 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3648 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003649
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003650def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3651 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003652 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003653 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003654
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003655def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3656 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3657 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3658 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3659 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003660
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003661def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3662 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003663 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003664 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003665
Raul Herbster37fb5b12007-08-30 23:25:47 +00003666multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003667 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3668 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3669 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3670 (sext_inreg GPR:$Rm, i16)))]>,
3671 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003672
Jim Grosbach3870b752010-10-22 18:35:16 +00003673 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3674 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3675 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3676 (sra GPR:$Rm, (i32 16))))]>,
3677 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003678
Jim Grosbach3870b752010-10-22 18:35:16 +00003679 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3680 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3681 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3682 (sext_inreg GPR:$Rm, i16)))]>,
3683 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003684
Jim Grosbach3870b752010-10-22 18:35:16 +00003685 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3686 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3687 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3688 (sra GPR:$Rm, (i32 16))))]>,
3689 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003690
Jim Grosbach3870b752010-10-22 18:35:16 +00003691 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3692 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3693 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3694 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3695 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003696
Jim Grosbach3870b752010-10-22 18:35:16 +00003697 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3698 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3699 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3700 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3701 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003702}
3703
Raul Herbster37fb5b12007-08-30 23:25:47 +00003704
3705multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003706 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003707 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3708 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003709 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003710 [(set GPRnopc:$Rd, (add GPR:$Ra,
3711 (opnode (sext_inreg GPRnopc:$Rn, i16),
3712 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003713 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003714
Owen Anderson33e57512011-08-10 00:03:03 +00003715 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3716 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003717 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003718 [(set GPRnopc:$Rd,
3719 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3720 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003721 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003722
Owen Anderson33e57512011-08-10 00:03:03 +00003723 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3724 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003725 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003726 [(set GPRnopc:$Rd,
3727 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3728 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003729 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003730
Owen Anderson33e57512011-08-10 00:03:03 +00003731 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3732 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003733 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003734 [(set GPRnopc:$Rd,
3735 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3736 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003737 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003738
Owen Anderson33e57512011-08-10 00:03:03 +00003739 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3740 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003741 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003742 [(set GPRnopc:$Rd,
3743 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3744 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003745 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003746
Owen Anderson33e57512011-08-10 00:03:03 +00003747 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3748 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003749 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003750 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003751 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3752 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003753 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003754 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003755}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003756
Raul Herbster37fb5b12007-08-30 23:25:47 +00003757defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3758defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003759
Jim Grosbachd30970f2011-08-11 22:30:30 +00003760// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003761def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3762 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003763 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003764 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003765
Owen Anderson33e57512011-08-10 00:03:03 +00003766def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3767 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003768 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003769 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003770
Owen Anderson33e57512011-08-10 00:03:03 +00003771def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3772 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003773 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003774 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003775
Owen Anderson33e57512011-08-10 00:03:03 +00003776def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3777 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003778 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003779 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003780
Jim Grosbachd30970f2011-08-11 22:30:30 +00003781// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003782class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3783 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003784 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003785 bits<4> Rn;
3786 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003787 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003788 let Inst{22} = long;
3789 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003790 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003791 let Inst{7} = 0;
3792 let Inst{6} = sub;
3793 let Inst{5} = swap;
3794 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003795 let Inst{3-0} = Rn;
3796}
3797class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3798 InstrItinClass itin, string opc, string asm>
3799 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3800 bits<4> Rd;
3801 let Inst{15-12} = 0b1111;
3802 let Inst{19-16} = Rd;
3803}
3804class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3805 InstrItinClass itin, string opc, string asm>
3806 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3807 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003808 bits<4> Rd;
3809 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003810 let Inst{15-12} = Ra;
3811}
3812class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3813 InstrItinClass itin, string opc, string asm>
3814 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3815 bits<4> RdLo;
3816 bits<4> RdHi;
3817 let Inst{19-16} = RdHi;
3818 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003819}
3820
3821multiclass AI_smld<bit sub, string opc> {
3822
Owen Anderson33e57512011-08-10 00:03:03 +00003823 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3824 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003825 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003826
Owen Anderson33e57512011-08-10 00:03:03 +00003827 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3828 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003829 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003830
Owen Anderson33e57512011-08-10 00:03:03 +00003831 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3832 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003833 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003834
Owen Anderson33e57512011-08-10 00:03:03 +00003835 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3836 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003837 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003838
3839}
3840
3841defm SMLA : AI_smld<0, "smla">;
3842defm SMLS : AI_smld<1, "smls">;
3843
Johnny Chen2ec5e492010-02-22 21:50:40 +00003844multiclass AI_sdml<bit sub, string opc> {
3845
Jim Grosbache15defc2011-08-10 23:23:47 +00003846 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3847 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3848 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3849 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003850}
3851
3852defm SMUA : AI_sdml<0, "smua">;
3853defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003854
Evan Chenga8e29892007-01-19 07:51:42 +00003855//===----------------------------------------------------------------------===//
3856// Misc. Arithmetic Instructions.
3857//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003858
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003859def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3860 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3861 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003862
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003863def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3864 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3865 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3866 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003867
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003868def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3869 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3870 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003871
Evan Cheng9568e5c2011-06-21 06:01:08 +00003872let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003873def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3874 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003875 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003876 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003877
Evan Cheng9568e5c2011-06-21 06:01:08 +00003878let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003879def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3880 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003881 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003882 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003883
Evan Chengf60ceac2011-06-15 17:17:48 +00003884def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3885 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3886 (REVSH GPR:$Rm)>;
3887
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003888def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003889 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3890 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003891 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003892 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003893 0xFFFF0000)))]>,
3894 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003895
Evan Chenga8e29892007-01-19 07:51:42 +00003896// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003897def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3898 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3899def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003900 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003901
Bob Wilsondc66eda2010-08-16 22:26:55 +00003902// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3903// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003904def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003905 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3906 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003907 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003908 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003909 0xFFFF)))]>,
3910 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003911
Evan Chenga8e29892007-01-19 07:51:42 +00003912// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3913// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003914def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003915 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003916def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003917 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003918 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003919
Evan Chenga8e29892007-01-19 07:51:42 +00003920//===----------------------------------------------------------------------===//
3921// Comparison Instructions...
3922//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003923
Jim Grosbach26421962008-10-14 20:36:24 +00003924defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003925 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003926 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003927
Jim Grosbach97a884d2010-12-07 20:41:06 +00003928// ARMcmpZ can re-use the above instruction definitions.
3929def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3930 (CMPri GPR:$src, so_imm:$imm)>;
3931def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3932 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003933def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3934 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3935def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3936 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003937
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003938// FIXME: We have to be careful when using the CMN instruction and comparison
3939// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003940// results:
3941//
3942// rsbs r1, r1, 0
3943// cmp r0, r1
3944// mov r0, #0
3945// it ls
3946// mov r0, #1
3947//
3948// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003949//
Bill Wendling6165e872010-08-26 18:33:51 +00003950// cmn r0, r1
3951// mov r0, #0
3952// it ls
3953// mov r0, #1
3954//
3955// However, the CMN gives the *opposite* result when r1 is 0. This is because
3956// the carry flag is set in the CMP case but not in the CMN case. In short, the
3957// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3958// value of r0 and the carry bit (because the "carry bit" parameter to
3959// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3960// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3961// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3962// parameter to AddWithCarry is defined as 0).
3963//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003964// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003965//
3966// x = 0
3967// ~x = 0xFFFF FFFF
3968// ~x + 1 = 0x1 0000 0000
3969// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3970//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003971// Therefore, we should disable CMN when comparing against zero, until we can
3972// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3973// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003974//
3975// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3976//
3977// This is related to <rdar://problem/7569620>.
3978//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003979//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3980// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003981
Evan Chenga8e29892007-01-19 07:51:42 +00003982// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003983defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003984 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003985 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003986defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003987 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003988 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003989
David Goodwinc0309b42009-06-29 15:33:01 +00003990defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003991 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003992 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003993
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003994//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3995// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003996
David Goodwinc0309b42009-06-29 15:33:01 +00003997def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003998 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003999
Evan Cheng218977b2010-07-13 19:27:42 +00004000// Pseudo i64 compares for some floating point compares.
4001let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
4002 Defs = [CPSR] in {
4003def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00004004 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004005 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004006 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
4007
4008def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004009 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004010 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
4011} // usesCustomInserter
4012
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00004013
Evan Chenga8e29892007-01-19 07:51:42 +00004014// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00004015// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00004016// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00004017let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004018def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004019 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004020 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
4021 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004022def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4023 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004024 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004025 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4026 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004027 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004028def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4029 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4030 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004031 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4032 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004033 RegConstraint<"$false = $Rd">;
4034
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004035
Evan Chengc4af4632010-11-17 20:13:28 +00004036let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004037def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004038 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004039 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004040 []>,
4041 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004042
Evan Chengc4af4632010-11-17 20:13:28 +00004043let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004044def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4045 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004046 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004047 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004048 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004049
Evan Cheng63f35442010-11-13 02:25:14 +00004050// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004051let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004052def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4053 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004054 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004055
Evan Chengc4af4632010-11-17 20:13:28 +00004056let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004057def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4058 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004059 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004060 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004061 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004062} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004063
Jim Grosbach3728e962009-12-10 00:11:09 +00004064//===----------------------------------------------------------------------===//
4065// Atomic operations intrinsics
4066//
4067
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004068def MemBarrierOptOperand : AsmOperandClass {
4069 let Name = "MemBarrierOpt";
4070 let ParserMethod = "parseMemBarrierOptOperand";
4071}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004072def memb_opt : Operand<i32> {
4073 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004074 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004075 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004076}
Jim Grosbach3728e962009-12-10 00:11:09 +00004077
Bob Wilsonf74a4292010-10-30 00:54:37 +00004078// memory barriers protect the atomic sequences
4079let hasSideEffects = 1 in {
4080def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4081 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4082 Requires<[IsARM, HasDB]> {
4083 bits<4> opt;
4084 let Inst{31-4} = 0xf57ff05;
4085 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004086}
Jim Grosbach3728e962009-12-10 00:11:09 +00004087}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004088
Bob Wilsonf74a4292010-10-30 00:54:37 +00004089def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004090 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004091 Requires<[IsARM, HasDB]> {
4092 bits<4> opt;
4093 let Inst{31-4} = 0xf57ff04;
4094 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004095}
4096
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004097// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004098def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4099 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004100 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004101 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004102 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004103 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004104}
4105
Jim Grosbach66869102009-12-11 18:52:41 +00004106let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004107 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004108 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004109 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004110 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4111 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004113 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4114 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004115 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004116 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4117 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004118 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004119 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4120 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004121 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004122 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4123 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004124 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004125 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004126 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4128 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4129 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4131 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4132 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4134 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4135 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4137 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004138 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004140 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4141 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004143 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4144 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4147 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004149 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4150 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004152 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4153 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004155 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004156 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4158 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4159 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4161 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4162 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4164 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4165 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4167 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004168 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004169 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004170 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4171 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004172 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004173 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4174 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004175 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004176 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4177 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004178 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004179 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4180 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004181 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004182 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4183 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004184 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004185 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004186 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4187 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4188 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4189 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4190 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4191 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4192 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4193 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4194 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4195 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4196 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4197 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004198
4199 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004200 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004201 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4202 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004203 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004204 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4205 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004206 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004207 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4208
Jim Grosbache801dc42009-12-12 01:40:06 +00004209 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004210 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004211 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4212 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004213 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004214 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4215 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004216 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004217 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4218}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004219}
4220
4221let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004222def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4223 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004224 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004225def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4226 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004227def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4228 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004229let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004230def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004231 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004232 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004233}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004234}
4235
Jim Grosbach86875a22010-10-29 19:58:57 +00004236let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004237def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004238 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004239def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004240 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004241def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004242 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004243}
4244
4245let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004246def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004247 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004248 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004249 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004250}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004251
Jim Grosbachd30970f2011-08-11 22:30:30 +00004252def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004253 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004254 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004255}
4256
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004257// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004258let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004259def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4260 "swp", []>;
4261def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4262 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004263}
4264
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004265//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004266// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004267//
4268
Jim Grosbach83ab0702011-07-13 22:01:08 +00004269def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4270 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004271 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004272 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4273 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004274 bits<4> opc1;
4275 bits<4> CRn;
4276 bits<4> CRd;
4277 bits<4> cop;
4278 bits<3> opc2;
4279 bits<4> CRm;
4280
4281 let Inst{3-0} = CRm;
4282 let Inst{4} = 0;
4283 let Inst{7-5} = opc2;
4284 let Inst{11-8} = cop;
4285 let Inst{15-12} = CRd;
4286 let Inst{19-16} = CRn;
4287 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004288}
4289
Jim Grosbach83ab0702011-07-13 22:01:08 +00004290def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4291 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004292 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004293 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4294 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004295 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004296 bits<4> opc1;
4297 bits<4> CRn;
4298 bits<4> CRd;
4299 bits<4> cop;
4300 bits<3> opc2;
4301 bits<4> CRm;
4302
4303 let Inst{3-0} = CRm;
4304 let Inst{4} = 0;
4305 let Inst{7-5} = opc2;
4306 let Inst{11-8} = cop;
4307 let Inst{15-12} = CRd;
4308 let Inst{19-16} = CRn;
4309 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004310}
4311
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004312class ACI<dag oops, dag iops, string opc, string asm,
4313 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004314 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004315 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004316 let Inst{27-25} = 0b110;
4317}
4318
Johnny Chen670a4562011-04-04 23:39:08 +00004319multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004320 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004321 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004322 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4323 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004324 let Inst{31-28} = op31_28;
4325 let Inst{24} = 1; // P = 1
4326 let Inst{21} = 0; // W = 0
4327 let Inst{22} = 0; // D = 0
4328 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004329 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004330 }
4331
4332 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004333 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4334 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004335 let Inst{31-28} = op31_28;
4336 let Inst{24} = 1; // P = 1
4337 let Inst{21} = 1; // W = 1
4338 let Inst{22} = 0; // D = 0
4339 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004340 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004341 }
4342
4343 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004344 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4345 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004346 let Inst{31-28} = op31_28;
4347 let Inst{24} = 0; // P = 0
4348 let Inst{21} = 1; // W = 1
4349 let Inst{22} = 0; // D = 0
4350 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004351 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004352 }
4353
4354 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004355 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4356 ops),
4357 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004358 let Inst{31-28} = op31_28;
4359 let Inst{24} = 0; // P = 0
4360 let Inst{23} = 1; // U = 1
4361 let Inst{21} = 0; // W = 0
4362 let Inst{22} = 0; // D = 0
4363 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004364 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004365 }
4366
4367 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004368 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4369 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004370 let Inst{31-28} = op31_28;
4371 let Inst{24} = 1; // P = 1
4372 let Inst{21} = 0; // W = 0
4373 let Inst{22} = 1; // D = 1
4374 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004375 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004376 }
4377
4378 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004379 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4380 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4381 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004382 let Inst{31-28} = op31_28;
4383 let Inst{24} = 1; // P = 1
4384 let Inst{21} = 1; // W = 1
4385 let Inst{22} = 1; // D = 1
4386 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004387 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004388 }
4389
4390 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004391 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004392 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004393 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004394 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004395 let Inst{31-28} = op31_28;
4396 let Inst{24} = 0; // P = 0
4397 let Inst{21} = 1; // W = 1
4398 let Inst{22} = 1; // D = 1
4399 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004400 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004401 }
4402
4403 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004404 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4405 ops),
4406 !strconcat(!strconcat(opc, "l"), cond),
4407 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004408 let Inst{31-28} = op31_28;
4409 let Inst{24} = 0; // P = 0
4410 let Inst{23} = 1; // U = 1
4411 let Inst{21} = 0; // W = 0
4412 let Inst{22} = 1; // D = 1
4413 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004414 let DecoderMethod = "DecodeCopMemInstruction";
4415 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004416 }
4417}
4418
Johnny Chen670a4562011-04-04 23:39:08 +00004419defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4420defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4421defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4422defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004423
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004424//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004425// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004426//
4427
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004428class MovRCopro<string opc, bit direction, dag oops, dag iops,
4429 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004430 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004431 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004432 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004433 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004434
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004435 bits<4> Rt;
4436 bits<4> cop;
4437 bits<3> opc1;
4438 bits<3> opc2;
4439 bits<4> CRm;
4440 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004441
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004442 let Inst{15-12} = Rt;
4443 let Inst{11-8} = cop;
4444 let Inst{23-21} = opc1;
4445 let Inst{7-5} = opc2;
4446 let Inst{3-0} = CRm;
4447 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004448}
4449
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004450def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004451 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004452 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4453 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004454 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4455 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004456def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004457 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004458 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4459 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004460
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004461def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4462 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4463
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004464class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4465 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004466 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004467 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004468 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004469 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004470 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004471
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004472 bits<4> Rt;
4473 bits<4> cop;
4474 bits<3> opc1;
4475 bits<3> opc2;
4476 bits<4> CRm;
4477 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004478
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004479 let Inst{15-12} = Rt;
4480 let Inst{11-8} = cop;
4481 let Inst{23-21} = opc1;
4482 let Inst{7-5} = opc2;
4483 let Inst{3-0} = CRm;
4484 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004485}
4486
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004487def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004488 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004489 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4490 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004491 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4492 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004493def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004494 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004495 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4496 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004497
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004498def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4499 imm:$CRm, imm:$opc2),
4500 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4501
Jim Grosbachd30970f2011-08-11 22:30:30 +00004502class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004503 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004504 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004505 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004506 let Inst{23-21} = 0b010;
4507 let Inst{20} = direction;
4508
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004509 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004510 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004511 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004512 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004513 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004514
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004515 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004516 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004517 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004518 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004519 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004520}
4521
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004522def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4523 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4524 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004525def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4526
Jim Grosbachd30970f2011-08-11 22:30:30 +00004527class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004528 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004529 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4530 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004531 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004532 let Inst{23-21} = 0b010;
4533 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004534
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004535 bits<4> Rt;
4536 bits<4> Rt2;
4537 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004538 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004539 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004540
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004541 let Inst{15-12} = Rt;
4542 let Inst{19-16} = Rt2;
4543 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004544 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004545 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004546}
4547
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004548def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4549 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4550 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004551def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004552
Johnny Chenb98e1602010-02-12 18:55:33 +00004553//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004554// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004555//
4556
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004557// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004558def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4559 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004560 bits<4> Rd;
4561 let Inst{23-16} = 0b00001111;
4562 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004563 let Inst{7-4} = 0b0000;
4564}
4565
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004566def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4567
4568def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4569 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004570 bits<4> Rd;
4571 let Inst{23-16} = 0b01001111;
4572 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004573 let Inst{7-4} = 0b0000;
4574}
4575
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004576// Move from ARM core register to Special Register
4577//
4578// No need to have both system and application versions, the encodings are the
4579// same and the assembly parser has no way to distinguish between them. The mask
4580// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4581// the mask with the fields to be accessed in the special register.
4582def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004583 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004584 bits<5> mask;
4585 bits<4> Rn;
4586
4587 let Inst{23} = 0;
4588 let Inst{22} = mask{4}; // R bit
4589 let Inst{21-20} = 0b10;
4590 let Inst{19-16} = mask{3-0};
4591 let Inst{15-12} = 0b1111;
4592 let Inst{11-4} = 0b00000000;
4593 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004594}
4595
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004596def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004597 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004598 bits<5> mask;
4599 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004600
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004601 let Inst{23} = 0;
4602 let Inst{22} = mask{4}; // R bit
4603 let Inst{21-20} = 0b10;
4604 let Inst{19-16} = mask{3-0};
4605 let Inst{15-12} = 0b1111;
4606 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004607}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004608
4609//===----------------------------------------------------------------------===//
4610// TLS Instructions
4611//
4612
4613// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004614// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004615// complete with fixup for the aeabi_read_tp function.
4616let isCall = 1,
4617 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4618 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4619 [(set R0, ARMthread_pointer)]>;
4620}
4621
4622//===----------------------------------------------------------------------===//
4623// SJLJ Exception handling intrinsics
4624// eh_sjlj_setjmp() is an instruction sequence to store the return
4625// address and save #0 in R0 for the non-longjmp case.
4626// Since by its nature we may be coming from some other function to get
4627// here, and we're using the stack frame for the containing function to
4628// save/restore registers, we can't keep anything live in regs across
4629// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004630// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004631// except for our own input by listing the relevant registers in Defs. By
4632// doing so, we also cause the prologue/epilogue code to actively preserve
4633// all of the callee-saved resgisters, which is exactly what we want.
4634// A constant value is passed in $val, and we use the location as a scratch.
4635//
4636// These are pseudo-instructions and are lowered to individual MC-insts, so
4637// no encoding information is necessary.
4638let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004639 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004640 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004641 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4642 NoItinerary,
4643 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4644 Requires<[IsARM, HasVFP2]>;
4645}
4646
4647let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004648 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004649 hasSideEffects = 1, isBarrier = 1 in {
4650 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4651 NoItinerary,
4652 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4653 Requires<[IsARM, NoVFP]>;
4654}
4655
4656// FIXME: Non-Darwin version(s)
4657let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4658 Defs = [ R7, LR, SP ] in {
4659def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4660 NoItinerary,
4661 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4662 Requires<[IsARM, IsDarwin]>;
4663}
4664
4665// eh.sjlj.dispatchsetup pseudo-instruction.
4666// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4667// handled when the pseudo is expanded (which happens before any passes
4668// that need the instruction size).
4669let isBarrier = 1, hasSideEffects = 1 in
4670def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004671 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4672 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004673 Requires<[IsDarwin]>;
4674
4675//===----------------------------------------------------------------------===//
4676// Non-Instruction Patterns
4677//
4678
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004679// ARMv4 indirect branch using (MOVr PC, dst)
4680let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4681 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004682 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004683 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4684 Requires<[IsARM, NoV4T]>;
4685
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004686// Large immediate handling.
4687
4688// 32-bit immediate using two piece so_imms or movw + movt.
4689// This is a single pseudo instruction, the benefit is that it can be remat'd
4690// as a single unit instead of having to handle reg inputs.
4691// FIXME: Remove this when we can do generalized remat.
4692let isReMaterializable = 1, isMoveImm = 1 in
4693def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4694 [(set GPR:$dst, (arm_i32imm:$src))]>,
4695 Requires<[IsARM]>;
4696
4697// Pseudo instruction that combines movw + movt + add pc (if PIC).
4698// It also makes it possible to rematerialize the instructions.
4699// FIXME: Remove this when we can do generalized remat and when machine licm
4700// can properly the instructions.
4701let isReMaterializable = 1 in {
4702def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4703 IIC_iMOVix2addpc,
4704 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4705 Requires<[IsARM, UseMovt]>;
4706
4707def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4708 IIC_iMOVix2,
4709 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4710 Requires<[IsARM, UseMovt]>;
4711
4712let AddedComplexity = 10 in
4713def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4714 IIC_iMOVix2ld,
4715 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4716 Requires<[IsARM, UseMovt]>;
4717} // isReMaterializable
4718
4719// ConstantPool, GlobalAddress, and JumpTable
4720def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4721 Requires<[IsARM, DontUseMovt]>;
4722def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4723def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4724 Requires<[IsARM, UseMovt]>;
4725def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4726 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4727
4728// TODO: add,sub,and, 3-instr forms?
4729
4730// Tail calls
4731def : ARMPat<(ARMtcret tcGPR:$dst),
4732 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4733
4734def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4735 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4736
4737def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4738 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4739
4740def : ARMPat<(ARMtcret tcGPR:$dst),
4741 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4742
4743def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4744 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4745
4746def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4747 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4748
4749// Direct calls
4750def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4751 Requires<[IsARM, IsNotDarwin]>;
4752def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4753 Requires<[IsARM, IsDarwin]>;
4754
4755// zextload i1 -> zextload i8
4756def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4757def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4758
4759// extload -> zextload
4760def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4761def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4762def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4763def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4764
4765def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4766
4767def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4768def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4769
4770// smul* and smla*
4771def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4772 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4773 (SMULBB GPR:$a, GPR:$b)>;
4774def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4775 (SMULBB GPR:$a, GPR:$b)>;
4776def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4777 (sra GPR:$b, (i32 16))),
4778 (SMULBT GPR:$a, GPR:$b)>;
4779def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4780 (SMULBT GPR:$a, GPR:$b)>;
4781def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4782 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4783 (SMULTB GPR:$a, GPR:$b)>;
4784def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4785 (SMULTB GPR:$a, GPR:$b)>;
4786def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4787 (i32 16)),
4788 (SMULWB GPR:$a, GPR:$b)>;
4789def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4790 (SMULWB GPR:$a, GPR:$b)>;
4791
4792def : ARMV5TEPat<(add GPR:$acc,
4793 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4794 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4795 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4796def : ARMV5TEPat<(add GPR:$acc,
4797 (mul sext_16_node:$a, sext_16_node:$b)),
4798 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4799def : ARMV5TEPat<(add GPR:$acc,
4800 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4801 (sra GPR:$b, (i32 16)))),
4802 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4803def : ARMV5TEPat<(add GPR:$acc,
4804 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4805 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4806def : ARMV5TEPat<(add GPR:$acc,
4807 (mul (sra GPR:$a, (i32 16)),
4808 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4809 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4810def : ARMV5TEPat<(add GPR:$acc,
4811 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4812 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4813def : ARMV5TEPat<(add GPR:$acc,
4814 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4815 (i32 16))),
4816 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4817def : ARMV5TEPat<(add GPR:$acc,
4818 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4819 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4820
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004821
4822// Pre-v7 uses MCR for synchronization barriers.
4823def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4824 Requires<[IsARM, HasV6]>;
4825
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004826// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004827let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004828def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4829def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004830def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004831def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4832 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4833def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4834 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4835}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004836
4837def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4838def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004839
Owen Anderson33e57512011-08-10 00:03:03 +00004840def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4841 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4842def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4843 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004844
Eli Friedman069e2ed2011-08-26 02:59:24 +00004845// Atomic load/store patterns
4846def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4847 (LDRBrs ldst_so_reg:$src)>;
4848def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4849 (LDRBi12 addrmode_imm12:$src)>;
4850def : ARMPat<(atomic_load_16 addrmode3:$src),
4851 (LDRH addrmode3:$src)>;
4852def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4853 (LDRrs ldst_so_reg:$src)>;
4854def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4855 (LDRi12 addrmode_imm12:$src)>;
4856def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4857 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4858def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4859 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4860def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4861 (STRH GPR:$val, addrmode3:$ptr)>;
4862def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4863 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4864def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4865 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4866
4867
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004868//===----------------------------------------------------------------------===//
4869// Thumb Support
4870//
4871
4872include "ARMInstrThumb.td"
4873
4874//===----------------------------------------------------------------------===//
4875// Thumb2 Support
4876//
4877
4878include "ARMInstrThumb2.td"
4879
4880//===----------------------------------------------------------------------===//
4881// Floating Point Support
4882//
4883
4884include "ARMInstrVFP.td"
4885
4886//===----------------------------------------------------------------------===//
4887// Advanced SIMD (NEON) Support
4888//
4889
4890include "ARMInstrNEON.td"
4891
Jim Grosbachc83d5042011-07-14 19:47:47 +00004892//===----------------------------------------------------------------------===//
4893// Assembler aliases
4894//
4895
4896// Memory barriers
4897def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4898def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4899def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4900
4901// System instructions
4902def : MnemonicAlias<"swi", "svc">;
4903
4904// Load / Store Multiple
4905def : MnemonicAlias<"ldmfd", "ldm">;
4906def : MnemonicAlias<"ldmia", "ldm">;
4907def : MnemonicAlias<"stmfd", "stmdb">;
4908def : MnemonicAlias<"stmia", "stm">;
4909def : MnemonicAlias<"stmea", "stm">;
4910
Jim Grosbachf6c05252011-07-21 17:23:04 +00004911// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4912// shift amount is zero (i.e., unspecified).
4913def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004914 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4915 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004916def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004917 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4918 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004919
4920// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004921def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4922def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004923
Jim Grosbachaddec772011-07-27 22:34:17 +00004924// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004925def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004926 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004927def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004928 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004929
4930
4931// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004932def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004933 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004934def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004935 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004936def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004937 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004938def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004939 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004940def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004941 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004942def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004943 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004944
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004945def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004946 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004947def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004948 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004949def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004950 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004951def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004952 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004953def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004954 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004955def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004956 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004957
4958
4959// RFE aliases
4960def : MnemonicAlias<"rfefa", "rfeda">;
4961def : MnemonicAlias<"rfeea", "rfedb">;
4962def : MnemonicAlias<"rfefd", "rfeia">;
4963def : MnemonicAlias<"rfeed", "rfeib">;
4964def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004965
4966// SRS aliases
4967def : MnemonicAlias<"srsfa", "srsda">;
4968def : MnemonicAlias<"srsea", "srsdb">;
4969def : MnemonicAlias<"srsfd", "srsia">;
4970def : MnemonicAlias<"srsed", "srsib">;
4971def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004972
4973// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4974// Note that the write-back output register is a dummy operand for MC (it's
4975// only meaningful for codegen), so we just pass zero here.
4976// FIXME: tblgen not cooperating with argument conversions.
4977//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4978// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4979//def : InstAlias<"ldrht${p} $Rt, $addr",
4980// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4981//def : InstAlias<"ldrsht${p} $Rt, $addr",
4982// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;