blob: abac9f271ecc8416df91f2c26b25687294c970bb [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Eli Friedman2bdffe42011-08-31 00:31:29 +000072def SDTARMatomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
73 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Jim Grosbach469bbdb2010-07-16 23:05:05 +000074
Evan Cheng342e3162011-08-30 01:34:54 +000075def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
76 [SDTCisSameAs<0, 2>,
77 SDTCisSameAs<0, 3>,
78 SDTCisInt<0>, SDTCisVT<1, i32>]>;
79
80// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
81def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
82 [SDTCisSameAs<0, 2>,
83 SDTCisSameAs<0, 3>,
84 SDTCisInt<0>,
85 SDTCisVT<1, i32>,
86 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087// Node definitions.
88def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000090def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000091def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000092
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000095def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000096 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000097
98def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000099 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000100 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000101def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000102 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000103 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000106 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Chris Lattner48be23c2008-01-15 22:02:54 +0000108def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
111def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
114def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000116
117def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
118 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000119def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
120 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000121
Evan Cheng218977b2010-07-13 19:27:42 +0000122def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
123 [SDNPHasChain]>;
124
Evan Chenga8e29892007-01-19 07:51:42 +0000125def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000126 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000127
David Goodwinc0309b42009-06-29 15:33:01 +0000128def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000129 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000130
Evan Chenga8e29892007-01-19 07:51:42 +0000131def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
132
Chris Lattner036609b2010-12-23 18:28:41 +0000133def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
134def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
135def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000136
Evan Cheng342e3162011-08-30 01:34:54 +0000137def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
138 [SDNPCommutative]>;
139def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
140def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
141def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
142
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000143def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000144def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
145 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000146def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000147 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
148def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
149 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
150
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000151
Evan Cheng11db0682010-08-11 06:22:01 +0000152def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
153 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000154def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000155 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000156def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000157 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000158
Evan Chengf609bb82010-01-19 00:44:15 +0000159def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
160
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000161def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000162 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000163
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000164
165def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
166
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000167//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000168// ARM Instruction Predicate Definitions.
169//
Evan Chengebdeeab2011-07-08 01:53:10 +0000170def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
171 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
173def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000174def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
175 AssemblerPredicate<"HasV5TEOps">;
176def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
177 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000178def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000179def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
180 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000181def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000182def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
183 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000184def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
186 AssemblerPredicate<"FeatureVFP2">;
187def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
188 AssemblerPredicate<"FeatureVFP3">;
189def HasNEON : Predicate<"Subtarget->hasNEON()">,
190 AssemblerPredicate<"FeatureNEON">;
191def HasFP16 : Predicate<"Subtarget->hasFP16()">,
192 AssemblerPredicate<"FeatureFP16">;
193def HasDivide : Predicate<"Subtarget->hasDivide()">,
194 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000195def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000197def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000199def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000201def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000202 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000203def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000204def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000205def IsThumb : Predicate<"Subtarget->isThumb()">,
206 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000207def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000208def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
209 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
210def IsARM : Predicate<"!Subtarget->isThumb()">,
211 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000212def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
213def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000215// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def UseMovt : Predicate<"Subtarget->useMovt()">;
217def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000218def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000219
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000220//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000221// ARM Flag Definitions.
222
223class RegConstraint<string C> {
224 string Constraints = C;
225}
226
227//===----------------------------------------------------------------------===//
228// ARM specific transformation functions and pattern fragments.
229//
230
Evan Chenga8e29892007-01-19 07:51:42 +0000231// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
232// so_imm_neg def below.
233def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000235}]>;
236
237// so_imm_not_XFORM - Return a so_imm value packed into the format described for
238// so_imm_not def below.
239def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000241}]>;
242
Evan Chenga8e29892007-01-19 07:51:42 +0000243/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000244def imm1_15 : ImmLeaf<i32, [{
245 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
248/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000249def imm16_31 : ImmLeaf<i32, [{
250 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000251}]>;
252
Jim Grosbach64171712010-02-16 21:07:46 +0000253def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000255 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000256 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Evan Chenga2515702007-03-19 07:09:02 +0000258def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000260 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000261 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000262
263// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
264def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000265 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000266}]>;
267
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000268/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000269def hi16 : SDNodeXForm<imm, [{
270 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
271}]>;
272
273def lo16AllZero : PatLeaf<(i32 imm), [{
274 // Returns true if all low 16-bits are 0.
275 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000276}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000277
Jim Grosbach619e0d62011-07-13 19:24:09 +0000278/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000279def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000280def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000281 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000282}]> {
283 let ParserMatchClass = Imm0_65535AsmOperand;
284}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000285
Evan Cheng342e3162011-08-30 01:34:54 +0000286class BinOpWithFlagFrag<dag res> :
287 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000288class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
289class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Evan Chengc4af4632010-11-17 20:13:28 +0000291// An 'and' node with a single use.
292def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
293 return N->hasOneUse();
294}]>;
295
296// An 'xor' node with a single use.
297def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
298 return N->hasOneUse();
299}]>;
300
Evan Cheng48575f62010-12-05 22:04:16 +0000301// An 'fmul' node with a single use.
302def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
303 return N->hasOneUse();
304}]>;
305
306// An 'fadd' node which checks for single non-hazardous use.
307def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
308 return hasNoVMLxHazardUse(N);
309}]>;
310
311// An 'fsub' node which checks for single non-hazardous use.
312def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
313 return hasNoVMLxHazardUse(N);
314}]>;
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316//===----------------------------------------------------------------------===//
317// Operand Definitions.
318//
319
320// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000322def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000323 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000325 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000326}
Evan Chenga8e29892007-01-19 07:51:42 +0000327
Jason W Kim685c3502011-02-04 19:47:15 +0000328// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000329def uncondbrtarget : Operand<OtherVT> {
330 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000331 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000332}
333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// Branch target for ARM. Handles conditional/unconditional
335def br_target : Operand<OtherVT> {
336 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000338}
339
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000340// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000341// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000342def bltarget : Operand<i32> {
343 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000344 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346}
347
Jason W Kim685c3502011-02-04 19:47:15 +0000348// Call target for ARM. Handles conditional/unconditional
349// FIXME: rename bl_target to t2_bltarget?
350def bl_target : Operand<i32> {
351 // Encoded the same as branch targets.
352 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000353 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000354}
355
Owen Andersonf1eab592011-08-26 23:32:08 +0000356def blx_target : Operand<i32> {
357 // Encoded the same as branch targets.
358 let EncoderMethod = "getARMBLXTargetOpValue";
359 let OperandType = "OPERAND_PCREL";
360}
Jason W Kim685c3502011-02-04 19:47:15 +0000361
Evan Chenga8e29892007-01-19 07:51:42 +0000362// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000363def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000364def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000365 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000366 let ParserMatchClass = RegListAsmOperand;
367 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000368 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000369}
370
Jim Grosbach1610a702011-07-25 20:06:30 +0000371def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000372def dpr_reglist : Operand<i32> {
373 let EncoderMethod = "getRegisterListOpValue";
374 let ParserMatchClass = DPRRegListAsmOperand;
375 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000377}
378
Jim Grosbach1610a702011-07-25 20:06:30 +0000379def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000380def spr_reglist : Operand<i32> {
381 let EncoderMethod = "getRegisterListOpValue";
382 let ParserMatchClass = SPRRegListAsmOperand;
383 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000385}
386
Evan Chenga8e29892007-01-19 07:51:42 +0000387// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
388def cpinst_operand : Operand<i32> {
389 let PrintMethod = "printCPInstOperand";
390}
391
Evan Chenga8e29892007-01-19 07:51:42 +0000392// Local PC labels.
393def pclabel : Operand<i32> {
394 let PrintMethod = "printPCLabel";
395}
396
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000397// ADR instruction labels.
398def adrlabel : Operand<i32> {
399 let EncoderMethod = "getAdrLabelOpValue";
400}
401
Owen Anderson498ec202010-10-27 22:49:00 +0000402def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000403 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000404 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000405}
406
Jim Grosbachb35ad412010-10-13 19:56:10 +0000407// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000408def rot_imm_XFORM: SDNodeXForm<imm, [{
409 switch (N->getZExtValue()){
410 default: assert(0);
411 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
412 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
413 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
414 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
415 }
416}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000417def RotImmAsmOperand : AsmOperandClass {
418 let Name = "RotImm";
419 let ParserMethod = "parseRotImm";
420}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000421def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
422 int32_t v = N->getZExtValue();
423 return v == 8 || v == 16 || v == 24; }],
424 rot_imm_XFORM> {
425 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000426 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000427}
428
Bob Wilson22f5dc72010-08-16 18:27:34 +0000429// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430// (asr or lsl). The 6-bit immediate encodes as:
431// {5} 0 ==> lsl
432// 1 asr
433// {4-0} imm5 shift amount.
434// asr #32 encoded as imm5 == 0.
435def ShifterImmAsmOperand : AsmOperandClass {
436 let Name = "ShifterImm";
437 let ParserMethod = "parseShifterImm";
438}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000439def shift_imm : Operand<i32> {
440 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000441 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000442}
443
Owen Anderson92a20222011-07-21 18:54:16 +0000444// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_reg : Operand<i32>, // reg reg imm
447 ComplexPattern<i32, 3, "SelectRegShifterOperand",
448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegRegOpValue";
450 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000452 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000453 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
Owen Anderson92a20222011-07-21 18:54:16 +0000455
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000456def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000457def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000458 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000459 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000460 let EncoderMethod = "getSORegImmOpValue";
461 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000463 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000464 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000465}
466
467// FIXME: Does this need to be distinct from so_reg?
468def shift_so_reg_reg : Operand<i32>, // reg reg imm
469 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
470 [shl,srl,sra,rotr]> {
471 let EncoderMethod = "getSORegRegOpValue";
472 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000473 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000474 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000475}
476
Jim Grosbache8606dc2011-07-13 17:50:29 +0000477// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000478def shift_so_reg_imm : Operand<i32>, // reg reg imm
479 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000480 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000481 let EncoderMethod = "getSORegImmOpValue";
482 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000484 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000485}
Evan Chenga8e29892007-01-19 07:51:42 +0000486
Owen Anderson152d4a42011-07-21 23:38:37 +0000487
Evan Chenga8e29892007-01-19 07:51:42 +0000488// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000489// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000490def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000491def so_imm : Operand<i32>, ImmLeaf<i32, [{
492 return ARM_AM::getSOImmVal(Imm) != -1;
493 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000494 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000495 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000496 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000497}
498
Evan Chengc70d1842007-03-20 08:11:30 +0000499// Break so_imm's up into two pieces. This handles immediates with up to 16
500// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
501// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000502def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000503 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000504}]>;
505
506/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
507///
508def arm_i32imm : PatLeaf<(imm), [{
509 if (Subtarget->hasV6T2Ops())
510 return true;
511 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
512}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000513
Jim Grosbachb2756af2011-08-01 21:55:12 +0000514/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000515def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
516def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
517 return Imm >= 0 && Imm < 8;
518}]> {
519 let ParserMatchClass = Imm0_7AsmOperand;
520}
521
Jim Grosbachb2756af2011-08-01 21:55:12 +0000522/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000523def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
524def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
525 return Imm >= 0 && Imm < 16;
526}]> {
527 let ParserMatchClass = Imm0_15AsmOperand;
528}
529
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000530/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000531def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000532def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
533 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000534}]> {
535 let ParserMatchClass = Imm0_31AsmOperand;
536}
Evan Chenga8e29892007-01-19 07:51:42 +0000537
Jim Grosbach02c84602011-08-01 22:02:20 +0000538/// imm0_255 predicate - Immediate in the range [0,255].
539def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
540def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
541 let ParserMatchClass = Imm0_255AsmOperand;
542}
543
Jim Grosbachffa32252011-07-19 19:13:28 +0000544// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
545// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000546//
Jim Grosbachffa32252011-07-19 19:13:28 +0000547// FIXME: This really needs a Thumb version separate from the ARM version.
548// While the range is the same, and can thus use the same match class,
549// the encoding is different so it should have a different encoder method.
550def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
551def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000552 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000553 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000554}
555
Jim Grosbached838482011-07-26 16:24:27 +0000556/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
557def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
558def imm24b : Operand<i32>, ImmLeaf<i32, [{
559 return Imm >= 0 && Imm <= 0xffffff;
560}]> {
561 let ParserMatchClass = Imm24bitAsmOperand;
562}
563
564
Evan Chenga9688c42010-12-11 04:11:38 +0000565/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
566/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567def BitfieldAsmOperand : AsmOperandClass {
568 let Name = "Bitfield";
569 let ParserMethod = "parseBitfield";
570}
Evan Chenga9688c42010-12-11 04:11:38 +0000571def bf_inv_mask_imm : Operand<i32>,
572 PatLeaf<(imm), [{
573 return ARM::isBitFieldInvertedMask(N->getZExtValue());
574}] > {
575 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
576 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000577 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000578 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000579}
580
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000581/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000582def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
583 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000584}]>;
585
586/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000587def width_imm : Operand<i32>, ImmLeaf<i32, [{
588 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000589}] > {
590 let EncoderMethod = "getMsbOpValue";
591}
592
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000593def imm1_32_XFORM: SDNodeXForm<imm, [{
594 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
595}]>;
596def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000597def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
598 uint64_t Imm = N->getZExtValue();
599 return Imm > 0 && Imm <= 32;
600 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000601 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000602 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000603 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000604}
605
Jim Grosbachf4943352011-07-25 23:09:14 +0000606def imm1_16_XFORM: SDNodeXForm<imm, [{
607 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
608}]>;
609def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
610def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
611 imm1_16_XFORM> {
612 let PrintMethod = "printImmPlusOneOperand";
613 let ParserMatchClass = Imm1_16AsmOperand;
614}
615
Evan Chenga8e29892007-01-19 07:51:42 +0000616// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000617// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000618//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000619def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000620def addrmode_imm12 : Operand<i32>,
621 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000622 // 12-bit immediate operand. Note that instructions using this encode
623 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
624 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000625
Chris Lattner2ac19022010-11-15 05:19:05 +0000626 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000627 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000628 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000629 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000630 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000631}
Jim Grosbach3e556122010-10-26 22:37:02 +0000632// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000633//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000634def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000635def ldst_so_reg : Operand<i32>,
636 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000637 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000638 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000639 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000640 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000641 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000642 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000643}
644
Jim Grosbach7ce05792011-08-03 23:50:40 +0000645// postidx_imm8 := +/- [0,255]
646//
647// 9 bit value:
648// {8} 1 is imm8 is non-negative. 0 otherwise.
649// {7-0} [0,255] imm8 value.
650def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
651def postidx_imm8 : Operand<i32> {
652 let PrintMethod = "printPostIdxImm8Operand";
653 let ParserMatchClass = PostIdxImm8AsmOperand;
654 let MIOperandInfo = (ops i32imm);
655}
656
Owen Anderson154c41d2011-08-04 18:24:14 +0000657// postidx_imm8s4 := +/- [0,1020]
658//
659// 9 bit value:
660// {8} 1 is imm8 is non-negative. 0 otherwise.
661// {7-0} [0,255] imm8 value, scaled by 4.
662def postidx_imm8s4 : Operand<i32> {
663 let PrintMethod = "printPostIdxImm8s4Operand";
664 let MIOperandInfo = (ops i32imm);
665}
666
667
Jim Grosbach7ce05792011-08-03 23:50:40 +0000668// postidx_reg := +/- reg
669//
670def PostIdxRegAsmOperand : AsmOperandClass {
671 let Name = "PostIdxReg";
672 let ParserMethod = "parsePostIdxReg";
673}
674def postidx_reg : Operand<i32> {
675 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000676 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000677 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678 let ParserMatchClass = PostIdxRegAsmOperand;
679 let MIOperandInfo = (ops GPR, i32imm);
680}
681
682
Jim Grosbach3e556122010-10-26 22:37:02 +0000683// addrmode2 := reg +/- imm12
684// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000685//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000686// FIXME: addrmode2 should be refactored the rest of the way to always
687// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
688def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000689def addrmode2 : Operand<i32>,
690 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000691 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000692 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000693 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000694 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
695}
696
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000697def PostIdxRegShiftedAsmOperand : AsmOperandClass {
698 let Name = "PostIdxRegShifted";
699 let ParserMethod = "parsePostIdxReg";
700}
Owen Anderson793e7962011-07-26 20:54:26 +0000701def am2offset_reg : Operand<i32>,
702 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000703 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000704 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000705 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000706 // When using this for assembly, it's always as a post-index offset.
707 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000708 let MIOperandInfo = (ops GPR, i32imm);
709}
710
Jim Grosbach039c2e12011-08-04 23:01:30 +0000711// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
712// the GPR is purely vestigal at this point.
713def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000714def am2offset_imm : Operand<i32>,
715 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
716 [], [SDNPWantRoot]> {
717 let EncoderMethod = "getAddrMode2OffsetOpValue";
718 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000719 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000720 let MIOperandInfo = (ops GPR, i32imm);
721}
722
723
Evan Chenga8e29892007-01-19 07:51:42 +0000724// addrmode3 := reg +/- reg
725// addrmode3 := reg +/- imm8
726//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000727// FIXME: split into imm vs. reg versions.
728def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000729def addrmode3 : Operand<i32>,
730 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000731 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000732 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000733 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000734 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
735}
736
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000737// FIXME: split into imm vs. reg versions.
738// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000739def AM3OffsetAsmOperand : AsmOperandClass {
740 let Name = "AM3Offset";
741 let ParserMethod = "parseAM3Offset";
742}
Evan Chenga8e29892007-01-19 07:51:42 +0000743def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000744 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
745 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000746 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000747 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000748 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000749 let MIOperandInfo = (ops GPR, i32imm);
750}
751
Jim Grosbache6913602010-11-03 01:01:43 +0000752// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000753//
Jim Grosbache6913602010-11-03 01:01:43 +0000754def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000755 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000756 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000757}
758
759// addrmode5 := reg +/- imm8*4
760//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000761def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000762def addrmode5 : Operand<i32>,
763 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
764 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000765 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000766 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000767 let ParserMatchClass = AddrMode5AsmOperand;
768 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000769}
770
Bob Wilsond3a07652011-02-07 17:43:09 +0000771// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000772//
773def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000774 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000775 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000776 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000777 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000778 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000779}
780
Bob Wilsonda525062011-02-25 06:42:42 +0000781def am6offset : Operand<i32>,
782 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
783 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000784 let PrintMethod = "printAddrMode6OffsetOperand";
785 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000786 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000787 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000788}
789
Mon P Wang183c6272011-05-09 17:47:27 +0000790// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
791// (single element from one lane) for size 32.
792def addrmode6oneL32 : Operand<i32>,
793 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
794 let PrintMethod = "printAddrMode6Operand";
795 let MIOperandInfo = (ops GPR:$addr, i32imm);
796 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
797}
798
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000799// Special version of addrmode6 to handle alignment encoding for VLD-dup
800// instructions, specifically VLD4-dup.
801def addrmode6dup : Operand<i32>,
802 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
803 let PrintMethod = "printAddrMode6Operand";
804 let MIOperandInfo = (ops GPR:$addr, i32imm);
805 let EncoderMethod = "getAddrMode6DupAddressOpValue";
806}
807
Evan Chenga8e29892007-01-19 07:51:42 +0000808// addrmodepc := pc + reg
809//
810def addrmodepc : Operand<i32>,
811 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
812 let PrintMethod = "printAddrModePCOperand";
813 let MIOperandInfo = (ops GPR, i32imm);
814}
815
Jim Grosbache39389a2011-08-02 18:07:32 +0000816// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000817//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000818def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000819def addr_offset_none : Operand<i32>,
820 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000821 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000822 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000823 let ParserMatchClass = MemNoOffsetAsmOperand;
824 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000825}
826
Bob Wilson4f38b382009-08-21 21:58:55 +0000827def nohash_imm : Operand<i32> {
828 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000829}
830
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000831def CoprocNumAsmOperand : AsmOperandClass {
832 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000833 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000834}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000835def p_imm : Operand<i32> {
836 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000837 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000838 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000839}
840
Jim Grosbach1610a702011-07-25 20:06:30 +0000841def CoprocRegAsmOperand : AsmOperandClass {
842 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000843 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000844}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000845def c_imm : Operand<i32> {
846 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000847 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000848}
849
Evan Chenga8e29892007-01-19 07:51:42 +0000850//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000851
Evan Cheng37f25d92008-08-28 23:39:26 +0000852include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000853
854//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000855// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000856//
857
Evan Cheng3924f782008-08-29 07:36:24 +0000858/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000859/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000860multiclass AsI1_bin_irs<bits<4> opcod, string opc,
861 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000862 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000863 // The register-immediate version is re-materializable. This is useful
864 // in particular for taking the address of a local.
865 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000866 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
867 iii, opc, "\t$Rd, $Rn, $imm",
868 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
869 bits<4> Rd;
870 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000871 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000873 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000874 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000875 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000876 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000877 }
Jim Grosbach62547262010-10-11 18:51:51 +0000878 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
879 iir, opc, "\t$Rd, $Rn, $Rm",
880 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000881 bits<4> Rd;
882 bits<4> Rn;
883 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000884 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000885 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000886 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000887 let Inst{15-12} = Rd;
888 let Inst{11-4} = 0b00000000;
889 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000890 }
Owen Anderson92a20222011-07-21 18:54:16 +0000891
892 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000893 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000894 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000895 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000896 bits<4> Rd;
897 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000898 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000899 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000900 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000901 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000902 let Inst{11-5} = shift{11-5};
903 let Inst{4} = 0;
904 let Inst{3-0} = shift{3-0};
905 }
906
907 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000908 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000909 iis, opc, "\t$Rd, $Rn, $shift",
910 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
911 bits<4> Rd;
912 bits<4> Rn;
913 bits<12> shift;
914 let Inst{25} = 0;
915 let Inst{19-16} = Rn;
916 let Inst{15-12} = Rd;
917 let Inst{11-8} = shift{11-8};
918 let Inst{7} = 0;
919 let Inst{6-5} = shift{6-5};
920 let Inst{4} = 1;
921 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000922 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000923
924 // Assembly aliases for optional destination operand when it's the same
925 // as the source operand.
926 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
927 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
928 so_imm:$imm, pred:$p,
929 cc_out:$s)>,
930 Requires<[IsARM]>;
931 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
932 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
933 GPR:$Rm, pred:$p,
934 cc_out:$s)>,
935 Requires<[IsARM]>;
936 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000937 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
938 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000939 cc_out:$s)>,
940 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000941 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
942 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
943 so_reg_reg:$shift, pred:$p,
944 cc_out:$s)>,
945 Requires<[IsARM]>;
946
Evan Chenga8e29892007-01-19 07:51:42 +0000947}
948
Evan Cheng342e3162011-08-30 01:34:54 +0000949/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
950/// reversed. The 'rr' form is only defined for the disassembler; for codegen
951/// it is equivalent to the AsI1_bin_irs counterpart.
952multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
953 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
954 PatFrag opnode, string baseOpc, bit Commutable = 0> {
955 // The register-immediate version is re-materializable. This is useful
956 // in particular for taking the address of a local.
957 let isReMaterializable = 1 in {
958 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
959 iii, opc, "\t$Rd, $Rn, $imm",
960 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
961 bits<4> Rd;
962 bits<4> Rn;
963 bits<12> imm;
964 let Inst{25} = 1;
965 let Inst{19-16} = Rn;
966 let Inst{15-12} = Rd;
967 let Inst{11-0} = imm;
968 }
969 }
970 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
971 iir, opc, "\t$Rd, $Rn, $Rm",
972 [/* pattern left blank */]> {
973 bits<4> Rd;
974 bits<4> Rn;
975 bits<4> Rm;
976 let Inst{11-4} = 0b00000000;
977 let Inst{25} = 0;
978 let Inst{3-0} = Rm;
979 let Inst{15-12} = Rd;
980 let Inst{19-16} = Rn;
981 }
982
983 def rsi : AsI1<opcod, (outs GPR:$Rd),
984 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
985 iis, opc, "\t$Rd, $Rn, $shift",
986 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
987 bits<4> Rd;
988 bits<4> Rn;
989 bits<12> shift;
990 let Inst{25} = 0;
991 let Inst{19-16} = Rn;
992 let Inst{15-12} = Rd;
993 let Inst{11-5} = shift{11-5};
994 let Inst{4} = 0;
995 let Inst{3-0} = shift{3-0};
996 }
997
998 def rsr : AsI1<opcod, (outs GPR:$Rd),
999 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1000 iis, opc, "\t$Rd, $Rn, $shift",
1001 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1002 bits<4> Rd;
1003 bits<4> Rn;
1004 bits<12> shift;
1005 let Inst{25} = 0;
1006 let Inst{19-16} = Rn;
1007 let Inst{15-12} = Rd;
1008 let Inst{11-8} = shift{11-8};
1009 let Inst{7} = 0;
1010 let Inst{6-5} = shift{6-5};
1011 let Inst{4} = 1;
1012 let Inst{3-0} = shift{3-0};
1013 }
1014
1015 // Assembly aliases for optional destination operand when it's the same
1016 // as the source operand.
1017 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1018 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1019 so_imm:$imm, pred:$p,
1020 cc_out:$s)>,
1021 Requires<[IsARM]>;
1022 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1023 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1024 GPR:$Rm, pred:$p,
1025 cc_out:$s)>,
1026 Requires<[IsARM]>;
1027 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1028 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1029 so_reg_imm:$shift, pred:$p,
1030 cc_out:$s)>,
1031 Requires<[IsARM]>;
1032 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1033 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1034 so_reg_reg:$shift, pred:$p,
1035 cc_out:$s)>,
1036 Requires<[IsARM]>;
1037
1038}
1039
1040/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except sets 's' bit.
1041let isCodeGenOnly = 1, Defs = [CPSR] in {
1042multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1043 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1044 PatFrag opnode, bit Commutable = 0> {
1045 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1046 iii, opc, "\t$Rd, $Rn, $imm",
1047 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]> {
1048 bits<4> Rd;
1049 bits<4> Rn;
1050 bits<12> imm;
1051 let Inst{25} = 1;
1052 let Inst{19-16} = Rn;
1053 let Inst{15-12} = Rd;
1054 let Inst{11-0} = imm;
1055 }
1056
1057 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1058 iir, opc, "\t$Rd, $Rn, $Rm",
1059 [/* pattern left blank */]> {
1060 bits<4> Rd;
1061 bits<4> Rn;
1062 bits<4> Rm;
1063 let Inst{11-4} = 0b00000000;
1064 let Inst{25} = 0;
1065 let Inst{3-0} = Rm;
1066 let Inst{15-12} = Rd;
1067 let Inst{19-16} = Rn;
1068 }
1069
1070 def rsi : AsI1<opcod, (outs GPR:$Rd),
1071 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1072 iis, opc, "\t$Rd, $Rn, $shift",
1073 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1074 bits<4> Rd;
1075 bits<4> Rn;
1076 bits<12> shift;
1077 let Inst{25} = 0;
1078 let Inst{19-16} = Rn;
1079 let Inst{15-12} = Rd;
1080 let Inst{11-5} = shift{11-5};
1081 let Inst{4} = 0;
1082 let Inst{3-0} = shift{3-0};
1083 }
1084
1085 def rsr : AsI1<opcod, (outs GPR:$Rd),
1086 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1087 iis, opc, "\t$Rd, $Rn, $shift",
1088 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1089 bits<4> Rd;
1090 bits<4> Rn;
1091 bits<12> shift;
1092 let Inst{25} = 0;
1093 let Inst{19-16} = Rn;
1094 let Inst{15-12} = Rd;
1095 let Inst{11-8} = shift{11-8};
1096 let Inst{7} = 0;
1097 let Inst{6-5} = shift{6-5};
1098 let Inst{4} = 1;
1099 let Inst{3-0} = shift{3-0};
1100 }
1101}
1102}
1103
Evan Cheng1e249e32009-06-25 20:59:23 +00001104/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +00001105/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +00001106let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +00001107multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
1108 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1109 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001110 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1111 iii, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001112 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001113 bits<4> Rd;
1114 bits<4> Rn;
1115 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001116 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001117 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001118 let Inst{19-16} = Rn;
1119 let Inst{15-12} = Rd;
1120 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001121 }
Jim Grosbach89c898f2010-10-13 00:50:27 +00001122 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1123 iir, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001124 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001125 bits<4> Rd;
1126 bits<4> Rn;
1127 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001128 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001129 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001130 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001131 let Inst{19-16} = Rn;
1132 let Inst{15-12} = Rd;
1133 let Inst{11-4} = 0b00000000;
1134 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001135 }
Owen Anderson92a20222011-07-21 18:54:16 +00001136 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001137 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001138 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001139 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001140 bits<4> Rd;
1141 bits<4> Rn;
1142 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001143 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001144 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001145 let Inst{19-16} = Rn;
1146 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00001147 let Inst{11-5} = shift{11-5};
1148 let Inst{4} = 0;
1149 let Inst{3-0} = shift{3-0};
1150 }
1151
Evan Cheng342e3162011-08-30 01:34:54 +00001152 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001153 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001154 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001155 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001156 bits<4> Rd;
1157 bits<4> Rn;
1158 bits<12> shift;
1159 let Inst{25} = 0;
1160 let Inst{20} = 1;
1161 let Inst{19-16} = Rn;
1162 let Inst{15-12} = Rd;
1163 let Inst{11-8} = shift{11-8};
1164 let Inst{7} = 0;
1165 let Inst{6-5} = shift{6-5};
1166 let Inst{4} = 1;
1167 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001168 }
Evan Cheng071a2792007-09-11 19:55:27 +00001169}
Evan Chengc85e8322007-07-05 07:13:32 +00001170}
1171
1172/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001173/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001174/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001175let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001176multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1177 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1178 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001179 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1180 opc, "\t$Rn, $imm",
1181 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001182 bits<4> Rn;
1183 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001184 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001185 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001186 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001187 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001188 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001189 }
1190 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1191 opc, "\t$Rn, $Rm",
1192 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001193 bits<4> Rn;
1194 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001195 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001196 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001197 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001198 let Inst{19-16} = Rn;
1199 let Inst{15-12} = 0b0000;
1200 let Inst{11-4} = 0b00000000;
1201 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001202 }
Owen Anderson92a20222011-07-21 18:54:16 +00001203 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001204 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001205 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001206 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001207 bits<4> Rn;
1208 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001209 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001210 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001211 let Inst{19-16} = Rn;
1212 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001213 let Inst{11-5} = shift{11-5};
1214 let Inst{4} = 0;
1215 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001216 }
Owen Anderson92a20222011-07-21 18:54:16 +00001217 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001218 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001219 opc, "\t$Rn, $shift",
1220 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1221 bits<4> Rn;
1222 bits<12> shift;
1223 let Inst{25} = 0;
1224 let Inst{20} = 1;
1225 let Inst{19-16} = Rn;
1226 let Inst{15-12} = 0b0000;
1227 let Inst{11-8} = shift{11-8};
1228 let Inst{7} = 0;
1229 let Inst{6-5} = shift{6-5};
1230 let Inst{4} = 1;
1231 let Inst{3-0} = shift{3-0};
1232 }
1233
Evan Cheng071a2792007-09-11 19:55:27 +00001234}
Evan Chenga8e29892007-01-19 07:51:42 +00001235}
1236
Evan Cheng576a3962010-09-25 00:49:35 +00001237/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001238/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001239/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001240class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001241 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001242 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001243 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001244 Requires<[IsARM, HasV6]> {
1245 bits<4> Rd;
1246 bits<4> Rm;
1247 bits<2> rot;
1248 let Inst{19-16} = 0b1111;
1249 let Inst{15-12} = Rd;
1250 let Inst{11-10} = rot;
1251 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001252}
1253
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001254class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001255 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001256 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1257 Requires<[IsARM, HasV6]> {
1258 bits<2> rot;
1259 let Inst{19-16} = 0b1111;
1260 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001261}
1262
Evan Cheng576a3962010-09-25 00:49:35 +00001263/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001264/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001265class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001266 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001267 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001268 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1269 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001270 Requires<[IsARM, HasV6]> {
1271 bits<4> Rd;
1272 bits<4> Rm;
1273 bits<4> Rn;
1274 bits<2> rot;
1275 let Inst{19-16} = Rn;
1276 let Inst{15-12} = Rd;
1277 let Inst{11-10} = rot;
1278 let Inst{9-4} = 0b000111;
1279 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001280}
1281
Jim Grosbach70327412011-07-27 17:48:13 +00001282class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001283 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001284 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1285 Requires<[IsARM, HasV6]> {
1286 bits<4> Rn;
1287 bits<2> rot;
1288 let Inst{19-16} = Rn;
1289 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001290}
1291
Evan Cheng62674222009-06-25 23:34:10 +00001292/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001293multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001294 string baseOpc, bit Commutable = 0> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001295 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001296 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1297 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001298 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001299 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001300 bits<4> Rd;
1301 bits<4> Rn;
1302 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001303 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001304 let Inst{15-12} = Rd;
1305 let Inst{19-16} = Rn;
1306 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001307 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001308 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1309 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001310 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001311 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001312 bits<4> Rd;
1313 bits<4> Rn;
1314 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001315 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001316 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001317 let isCommutable = Commutable;
1318 let Inst{3-0} = Rm;
1319 let Inst{15-12} = Rd;
1320 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001321 }
Owen Anderson92a20222011-07-21 18:54:16 +00001322 def rsi : AsI1<opcod, (outs GPR:$Rd),
1323 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001324 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001325 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001326 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001327 bits<4> Rd;
1328 bits<4> Rn;
1329 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001330 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001331 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001332 let Inst{15-12} = Rd;
1333 let Inst{11-5} = shift{11-5};
1334 let Inst{4} = 0;
1335 let Inst{3-0} = shift{3-0};
1336 }
1337 def rsr : AsI1<opcod, (outs GPR:$Rd),
1338 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001339 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001340 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001341 Requires<[IsARM]> {
1342 bits<4> Rd;
1343 bits<4> Rn;
1344 bits<12> shift;
1345 let Inst{25} = 0;
1346 let Inst{19-16} = Rn;
1347 let Inst{15-12} = Rd;
1348 let Inst{11-8} = shift{11-8};
1349 let Inst{7} = 0;
1350 let Inst{6-5} = shift{6-5};
1351 let Inst{4} = 1;
1352 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001353 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001354 }
Evan Cheng342e3162011-08-30 01:34:54 +00001355
Jim Grosbach37ee4642011-07-13 17:57:17 +00001356 // Assembly aliases for optional destination operand when it's the same
1357 // as the source operand.
1358 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1359 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1360 so_imm:$imm, pred:$p,
1361 cc_out:$s)>,
1362 Requires<[IsARM]>;
1363 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1364 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1365 GPR:$Rm, pred:$p,
1366 cc_out:$s)>,
1367 Requires<[IsARM]>;
1368 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001369 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1370 so_reg_imm:$shift, pred:$p,
1371 cc_out:$s)>,
1372 Requires<[IsARM]>;
1373 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1374 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1375 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001376 cc_out:$s)>,
1377 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001378}
1379
Evan Cheng342e3162011-08-30 01:34:54 +00001380/// AI1_rsc_irs - Define instructions and patterns for rsc
1381multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1382 string baseOpc> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001383 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001384 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1385 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1386 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1387 Requires<[IsARM]> {
1388 bits<4> Rd;
1389 bits<4> Rn;
1390 bits<12> imm;
1391 let Inst{25} = 1;
1392 let Inst{15-12} = Rd;
1393 let Inst{19-16} = Rn;
1394 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001395 }
Evan Cheng342e3162011-08-30 01:34:54 +00001396 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1397 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1398 [/* pattern left blank */]> {
1399 bits<4> Rd;
1400 bits<4> Rn;
1401 bits<4> Rm;
1402 let Inst{11-4} = 0b00000000;
1403 let Inst{25} = 0;
1404 let Inst{3-0} = Rm;
1405 let Inst{15-12} = Rd;
1406 let Inst{19-16} = Rn;
1407 }
1408 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1409 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1410 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1411 Requires<[IsARM]> {
1412 bits<4> Rd;
1413 bits<4> Rn;
1414 bits<12> shift;
1415 let Inst{25} = 0;
1416 let Inst{19-16} = Rn;
1417 let Inst{15-12} = Rd;
1418 let Inst{11-5} = shift{11-5};
1419 let Inst{4} = 0;
1420 let Inst{3-0} = shift{3-0};
1421 }
1422 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1423 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1424 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1425 Requires<[IsARM]> {
1426 bits<4> Rd;
1427 bits<4> Rn;
1428 bits<12> shift;
1429 let Inst{25} = 0;
1430 let Inst{19-16} = Rn;
1431 let Inst{15-12} = Rd;
1432 let Inst{11-8} = shift{11-8};
1433 let Inst{7} = 0;
1434 let Inst{6-5} = shift{6-5};
1435 let Inst{4} = 1;
1436 let Inst{3-0} = shift{3-0};
1437 }
1438 }
1439
1440 // Assembly aliases for optional destination operand when it's the same
1441 // as the source operand.
1442 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1443 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1444 so_imm:$imm, pred:$p,
1445 cc_out:$s)>,
1446 Requires<[IsARM]>;
1447 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1448 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1449 GPR:$Rm, pred:$p,
1450 cc_out:$s)>,
1451 Requires<[IsARM]>;
1452 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1453 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1454 so_reg_imm:$shift, pred:$p,
1455 cc_out:$s)>,
1456 Requires<[IsARM]>;
1457 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1458 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1459 so_reg_reg:$shift, pred:$p,
1460 cc_out:$s)>,
1461 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001462}
1463
Jim Grosbach3e556122010-10-26 22:37:02 +00001464let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001465multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001466 InstrItinClass iir, PatFrag opnode> {
1467 // Note: We use the complex addrmode_imm12 rather than just an input
1468 // GPR and a constrained immediate so that we can use this to match
1469 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001470 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001471 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1472 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001473 bits<4> Rt;
1474 bits<17> addr;
1475 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1476 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001477 let Inst{15-12} = Rt;
1478 let Inst{11-0} = addr{11-0}; // imm12
1479 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001480 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001481 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1482 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001483 bits<4> Rt;
1484 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001485 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001486 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1487 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001488 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001489 let Inst{11-0} = shift{11-0};
1490 }
1491}
1492}
1493
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001494let canFoldAsLoad = 1, isReMaterializable = 1 in {
1495multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1496 InstrItinClass iir, PatFrag opnode> {
1497 // Note: We use the complex addrmode_imm12 rather than just an input
1498 // GPR and a constrained immediate so that we can use this to match
1499 // frame index references and avoid matching constant pool references.
1500 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1501 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1502 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1503 bits<4> Rt;
1504 bits<17> addr;
1505 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1506 let Inst{19-16} = addr{16-13}; // Rn
1507 let Inst{15-12} = Rt;
1508 let Inst{11-0} = addr{11-0}; // imm12
1509 }
1510 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1511 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1512 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1513 bits<4> Rt;
1514 bits<17> shift;
1515 let shift{4} = 0; // Inst{4} = 0
1516 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1517 let Inst{19-16} = shift{16-13}; // Rn
1518 let Inst{15-12} = Rt;
1519 let Inst{11-0} = shift{11-0};
1520 }
1521}
1522}
1523
1524
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001525multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001526 InstrItinClass iir, PatFrag opnode> {
1527 // Note: We use the complex addrmode_imm12 rather than just an input
1528 // GPR and a constrained immediate so that we can use this to match
1529 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001530 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001531 (ins GPR:$Rt, addrmode_imm12:$addr),
1532 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1533 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1534 bits<4> Rt;
1535 bits<17> addr;
1536 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1537 let Inst{19-16} = addr{16-13}; // Rn
1538 let Inst{15-12} = Rt;
1539 let Inst{11-0} = addr{11-0}; // imm12
1540 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001541 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001542 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1543 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1544 bits<4> Rt;
1545 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001546 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001547 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1548 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001549 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001550 let Inst{11-0} = shift{11-0};
1551 }
1552}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001553
1554multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1555 InstrItinClass iir, PatFrag opnode> {
1556 // Note: We use the complex addrmode_imm12 rather than just an input
1557 // GPR and a constrained immediate so that we can use this to match
1558 // frame index references and avoid matching constant pool references.
1559 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1560 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1561 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1562 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1563 bits<4> Rt;
1564 bits<17> addr;
1565 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1566 let Inst{19-16} = addr{16-13}; // Rn
1567 let Inst{15-12} = Rt;
1568 let Inst{11-0} = addr{11-0}; // imm12
1569 }
1570 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1571 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1572 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1573 bits<4> Rt;
1574 bits<17> shift;
1575 let shift{4} = 0; // Inst{4} = 0
1576 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1577 let Inst{19-16} = shift{16-13}; // Rn
1578 let Inst{15-12} = Rt;
1579 let Inst{11-0} = shift{11-0};
1580 }
1581}
1582
1583
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001584//===----------------------------------------------------------------------===//
1585// Instructions
1586//===----------------------------------------------------------------------===//
1587
Evan Chenga8e29892007-01-19 07:51:42 +00001588//===----------------------------------------------------------------------===//
1589// Miscellaneous Instructions.
1590//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001591
Evan Chenga8e29892007-01-19 07:51:42 +00001592/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1593/// the function. The first operand is the ID# for this instruction, the second
1594/// is the index into the MachineConstantPool that this is, the third is the
1595/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001596let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001597def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001598PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001599 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001600
Jim Grosbach4642ad32010-02-22 23:10:38 +00001601// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1602// from removing one half of the matched pairs. That breaks PEI, which assumes
1603// these will always be in pairs, and asserts if it finds otherwise. Better way?
1604let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001605def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001606PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001607 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001608
Jim Grosbach64171712010-02-16 21:07:46 +00001609def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001610PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001611 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001612}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001613
Eli Friedman2bdffe42011-08-31 00:31:29 +00001614// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1615// (These psuedos use a hand-written selection code).
1616let usesCustomInserter = 1, Uses = [CPSR] in {
1617def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1618 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1619 NoItinerary, []>;
1620def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1621 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1622 NoItinerary, []>;
1623def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1624 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1625 NoItinerary, []>;
1626def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1627 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1628 NoItinerary, []>;
1629def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1630 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1631 NoItinerary, []>;
1632def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1633 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1634 NoItinerary, []>;
1635def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1636 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1637 NoItinerary, []>;
1638}
1639
Jim Grosbachd30970f2011-08-11 22:30:30 +00001640def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001641 Requires<[IsARM, HasV6T2]> {
1642 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001643 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001644 let Inst{7-0} = 0b00000000;
1645}
1646
Jim Grosbachd30970f2011-08-11 22:30:30 +00001647def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001648 Requires<[IsARM, HasV6T2]> {
1649 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001650 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001651 let Inst{7-0} = 0b00000001;
1652}
1653
Jim Grosbachd30970f2011-08-11 22:30:30 +00001654def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001655 Requires<[IsARM, HasV6T2]> {
1656 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001657 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001658 let Inst{7-0} = 0b00000010;
1659}
1660
Jim Grosbachd30970f2011-08-11 22:30:30 +00001661def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001662 Requires<[IsARM, HasV6T2]> {
1663 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001664 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001665 let Inst{7-0} = 0b00000011;
1666}
1667
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001668def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1669 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001670 bits<4> Rd;
1671 bits<4> Rn;
1672 bits<4> Rm;
1673 let Inst{3-0} = Rm;
1674 let Inst{15-12} = Rd;
1675 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001676 let Inst{27-20} = 0b01101000;
1677 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001678 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001679}
1680
Johnny Chenf4d81052010-02-12 22:53:19 +00001681def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001682 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001683 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001684 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001685 let Inst{7-0} = 0b00000100;
1686}
1687
Johnny Chenc6f7b272010-02-11 18:12:29 +00001688// The i32imm operand $val can be used by a debugger to store more information
1689// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001690def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1691 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001692 bits<16> val;
1693 let Inst{3-0} = val{3-0};
1694 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001695 let Inst{27-20} = 0b00010010;
1696 let Inst{7-4} = 0b0111;
1697}
1698
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001699// Change Processor State
1700// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001701class CPS<dag iops, string asm_ops>
1702 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001703 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001704 bits<2> imod;
1705 bits<3> iflags;
1706 bits<5> mode;
1707 bit M;
1708
Johnny Chenb98e1602010-02-12 18:55:33 +00001709 let Inst{31-28} = 0b1111;
1710 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001711 let Inst{19-18} = imod;
1712 let Inst{17} = M; // Enabled if mode is set;
1713 let Inst{16} = 0;
1714 let Inst{8-6} = iflags;
1715 let Inst{5} = 0;
1716 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001717}
1718
Owen Anderson35008c22011-08-09 23:05:39 +00001719let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001720let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001721 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001722 "$imod\t$iflags, $mode">;
1723let mode = 0, M = 0 in
1724 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1725
1726let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001727 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001728}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001729
Johnny Chenb92a23f2010-02-21 04:42:01 +00001730// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001731multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001732
Evan Chengdfed19f2010-11-03 06:34:55 +00001733 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001734 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001735 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001736 bits<4> Rt;
1737 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001738 let Inst{31-26} = 0b111101;
1739 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001740 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001741 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001742 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001743 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001744 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001745 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001746 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001747 }
1748
Evan Chengdfed19f2010-11-03 06:34:55 +00001749 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001750 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001751 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001752 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001753 let Inst{31-26} = 0b111101;
1754 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001755 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001756 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001757 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001758 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001759 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001760 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001761 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001762 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001763 }
1764}
1765
Evan Cheng416941d2010-11-04 05:19:35 +00001766defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1767defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1768defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001769
Jim Grosbach53a89d62011-07-22 17:46:13 +00001770def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001771 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001772 bits<1> end;
1773 let Inst{31-10} = 0b1111000100000001000000;
1774 let Inst{9} = end;
1775 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001776}
1777
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001778def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1779 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001780 bits<4> opt;
1781 let Inst{27-4} = 0b001100100000111100001111;
1782 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001783}
1784
Johnny Chenba6e0332010-02-11 17:14:31 +00001785// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001786let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001787def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001788 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001789 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001790 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001791}
1792
Evan Cheng12c3a532008-11-06 17:48:05 +00001793// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001794let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001795def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001796 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001797 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001798
Evan Cheng325474e2008-01-07 23:56:57 +00001799let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001800def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001801 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001802 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001803
Jim Grosbach53694262010-11-18 01:15:56 +00001804def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001805 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001806 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001807
Jim Grosbach53694262010-11-18 01:15:56 +00001808def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001809 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001810 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001811
Jim Grosbach53694262010-11-18 01:15:56 +00001812def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001813 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001814 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001815
Jim Grosbach53694262010-11-18 01:15:56 +00001816def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001817 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001818 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001819}
Chris Lattner13c63102008-01-06 05:55:01 +00001820let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001821def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001822 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001823
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001824def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001825 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001826 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001827
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001828def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001829 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001830}
Evan Cheng12c3a532008-11-06 17:48:05 +00001831} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001832
Evan Chenge07715c2009-06-23 05:25:29 +00001833
1834// LEApcrel - Load a pc-relative address into a register without offending the
1835// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001836let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001837// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001838// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1839// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001840def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001841 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001842 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001843 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001844 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001845 let Inst{24} = 0;
1846 let Inst{23-22} = label{13-12};
1847 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001848 let Inst{20} = 0;
1849 let Inst{19-16} = 0b1111;
1850 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001851 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001852}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001853def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001854 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001855
1856def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1857 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001858 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001859
Evan Chenga8e29892007-01-19 07:51:42 +00001860//===----------------------------------------------------------------------===//
1861// Control Flow Instructions.
1862//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001863
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001864let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1865 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001866 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001867 "bx", "\tlr", [(ARMretflag)]>,
1868 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001869 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001870 }
1871
1872 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001873 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001874 "mov", "\tpc, lr", [(ARMretflag)]>,
1875 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001876 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001877 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001878}
Rafael Espindola27185192006-09-29 21:20:16 +00001879
Bob Wilson04ea6e52009-10-28 00:37:03 +00001880// Indirect branches
1881let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001882 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001883 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001884 [(brind GPR:$dst)]>,
1885 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001886 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001887 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001888 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001889 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001890
Jim Grosbachd447ac62011-07-13 20:21:31 +00001891 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1892 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001893 Requires<[IsARM, HasV4T]> {
1894 bits<4> dst;
1895 let Inst{27-4} = 0b000100101111111111110001;
1896 let Inst{3-0} = dst;
1897 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001898}
1899
Evan Cheng1e0eab12010-11-29 22:43:27 +00001900// All calls clobber the non-callee saved registers. SP is marked as
1901// a use to prevent stack-pointer assignments that appear immediately
1902// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001903let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001904 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001905 // FIXME: Do we really need a non-predicated version? If so, it should
1906 // at least be a pseudo instruction expanding to the predicated version
1907 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001908 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001909 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001910 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001911 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001912 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001913 Requires<[IsARM, IsNotDarwin]> {
1914 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001915 bits<24> func;
1916 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001917 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001918 }
Evan Cheng277f0742007-06-19 21:05:09 +00001919
Jason W Kim685c3502011-02-04 19:47:15 +00001920 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001921 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001922 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001923 Requires<[IsARM, IsNotDarwin]> {
1924 bits<24> func;
1925 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001926 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001927 }
Evan Cheng277f0742007-06-19 21:05:09 +00001928
Evan Chenga8e29892007-01-19 07:51:42 +00001929 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001930 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001931 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001932 [(ARMcall GPR:$func)]>,
1933 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001934 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001935 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001936 let Inst{3-0} = func;
1937 }
1938
1939 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1940 IIC_Br, "blx", "\t$func",
1941 [(ARMcall_pred GPR:$func)]>,
1942 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1943 bits<4> func;
1944 let Inst{27-4} = 0b000100101111111111110011;
1945 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001946 }
1947
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001948 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001949 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001950 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001951 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001952 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001953
1954 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001955 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001956 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001957 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001958}
1959
David Goodwin1a8f36e2009-08-12 18:31:53 +00001960let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001961 // On Darwin R9 is call-clobbered.
1962 // R7 is marked as a use to prevent frame-pointer assignments from being
1963 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001964 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001965 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001966 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001967 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001968 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1969 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001970
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001971 def BLr9_pred : ARMPseudoExpand<(outs),
1972 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001973 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001974 [(ARMcall_pred tglobaladdr:$func)],
1975 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001976 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001977
1978 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001979 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001980 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001981 [(ARMcall GPR:$func)],
1982 (BLX GPR:$func)>,
1983 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001984
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001985 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001986 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001987 [(ARMcall_pred GPR:$func)],
1988 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001989 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001990
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001991 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001992 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001993 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001994 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001995 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001996
1997 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001998 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001999 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002000 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00002001}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002002
David Goodwin1a8f36e2009-08-12 18:31:53 +00002003let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002004 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
2005 // a two-value operand where a dag node expects two operands. :(
2006 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
2007 IIC_Br, "b", "\t$target",
2008 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
2009 bits<24> target;
2010 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002011 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002012 }
2013
Evan Chengaeafca02007-05-16 07:45:54 +00002014 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002015 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00002016 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00002017 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2018 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002019 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00002020 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002021 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002022
Jim Grosbach2dc77682010-11-29 18:37:44 +00002023 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2024 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002025 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002026 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002027 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002028 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2029 // into i12 and rs suffixed versions.
2030 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002031 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002032 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002033 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002034 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002035 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002036 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002037 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002038 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002039 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002040 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002041 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002042
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002043}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002044
Jim Grosbachcf121c32011-07-28 21:57:55 +00002045// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002046def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002047 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002048 Requires<[IsARM, HasV5T]> {
2049 let Inst{31-25} = 0b1111101;
2050 bits<25> target;
2051 let Inst{23-0} = target{24-1};
2052 let Inst{24} = target{0};
2053}
2054
Jim Grosbach898e7e22011-07-13 20:25:01 +00002055// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002056def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002057 [/* pattern left blank */]> {
2058 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002059 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002060 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002061 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002062 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002063}
2064
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002065// Tail calls.
2066
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002067let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2068 // Darwin versions.
2069 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2070 Uses = [SP] in {
2071 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2072 IIC_Br, []>, Requires<[IsDarwin]>;
2073
2074 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2075 IIC_Br, []>, Requires<[IsDarwin]>;
2076
Jim Grosbach245f5e82011-07-08 18:50:22 +00002077 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002078 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002079 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2080 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002081
Jim Grosbach245f5e82011-07-08 18:50:22 +00002082 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002083 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002084 (BX GPR:$dst)>,
2085 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002086
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002087 }
2088
2089 // Non-Darwin versions (the difference is R9).
2090 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2091 Uses = [SP] in {
2092 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2093 IIC_Br, []>, Requires<[IsNotDarwin]>;
2094
2095 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2096 IIC_Br, []>, Requires<[IsNotDarwin]>;
2097
Jim Grosbach245f5e82011-07-08 18:50:22 +00002098 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002099 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002100 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2101 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002102
Jim Grosbach245f5e82011-07-08 18:50:22 +00002103 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002104 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002105 (BX GPR:$dst)>,
2106 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002107 }
2108}
2109
Jim Grosbachd30970f2011-08-11 22:30:30 +00002110// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002111def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2112 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002113 bits<4> opt;
2114 let Inst{23-4} = 0b01100000000000000111;
2115 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002116}
2117
Jim Grosbached838482011-07-26 16:24:27 +00002118// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002119let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002120def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002121 bits<24> svc;
2122 let Inst{23-0} = svc;
2123}
Johnny Chen85d5a892010-02-10 18:02:25 +00002124}
2125
Jim Grosbach5a287482011-07-29 17:51:39 +00002126// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002127class SRSI<bit wb, string asm>
2128 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2129 NoItinerary, asm, "", []> {
2130 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002131 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002132 let Inst{27-25} = 0b100;
2133 let Inst{22} = 1;
2134 let Inst{21} = wb;
2135 let Inst{20} = 0;
2136 let Inst{19-16} = 0b1101; // SP
2137 let Inst{15-5} = 0b00000101000;
2138 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002139}
2140
Jim Grosbache1cf5902011-07-29 20:26:09 +00002141def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2142 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002143}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002144def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2145 let Inst{24-23} = 0;
2146}
2147def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2148 let Inst{24-23} = 0b10;
2149}
2150def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2151 let Inst{24-23} = 0b10;
2152}
2153def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2154 let Inst{24-23} = 0b01;
2155}
2156def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2157 let Inst{24-23} = 0b01;
2158}
2159def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2160 let Inst{24-23} = 0b11;
2161}
2162def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2163 let Inst{24-23} = 0b11;
2164}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002165
Jim Grosbach5a287482011-07-29 17:51:39 +00002166// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002167class RFEI<bit wb, string asm>
2168 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2169 NoItinerary, asm, "", []> {
2170 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002171 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002172 let Inst{27-25} = 0b100;
2173 let Inst{22} = 0;
2174 let Inst{21} = wb;
2175 let Inst{20} = 1;
2176 let Inst{19-16} = Rn;
2177 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002178}
2179
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002180def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2181 let Inst{24-23} = 0;
2182}
2183def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2184 let Inst{24-23} = 0;
2185}
2186def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2187 let Inst{24-23} = 0b10;
2188}
2189def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2190 let Inst{24-23} = 0b10;
2191}
2192def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2193 let Inst{24-23} = 0b01;
2194}
2195def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2196 let Inst{24-23} = 0b01;
2197}
2198def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2199 let Inst{24-23} = 0b11;
2200}
2201def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2202 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002203}
2204
Evan Chenga8e29892007-01-19 07:51:42 +00002205//===----------------------------------------------------------------------===//
2206// Load / store Instructions.
2207//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002208
Evan Chenga8e29892007-01-19 07:51:42 +00002209// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002210
2211
Evan Cheng7e2fe912010-10-28 06:47:08 +00002212defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002213 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002214defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002215 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002216defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002217 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002218defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002219 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002220
Evan Chengfa775d02007-03-19 07:20:03 +00002221// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002222let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002223 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002224def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002225 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2226 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002227 bits<4> Rt;
2228 bits<17> addr;
2229 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2230 let Inst{19-16} = 0b1111;
2231 let Inst{15-12} = Rt;
2232 let Inst{11-0} = addr{11-0}; // imm12
2233}
Evan Chengfa775d02007-03-19 07:20:03 +00002234
Evan Chenga8e29892007-01-19 07:51:42 +00002235// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002236def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002237 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2238 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002239
Evan Chenga8e29892007-01-19 07:51:42 +00002240// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002241def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002242 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2243 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002244
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002245def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002246 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2247 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002248
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002249let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002250// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002251def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2252 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002253 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002254 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002255}
Rafael Espindolac391d162006-10-23 20:34:27 +00002256
Evan Chenga8e29892007-01-19 07:51:42 +00002257// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002258multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002259 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2260 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002261 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002262 bits<17> addr;
2263 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002264 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002265 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002266 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002267 let DecoderMethod = "DecodeLDRPreImm";
2268 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2269 }
2270
2271 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2272 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2273 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2274 bits<17> addr;
2275 let Inst{25} = 1;
2276 let Inst{23} = addr{12};
2277 let Inst{19-16} = addr{16-13};
2278 let Inst{11-0} = addr{11-0};
2279 let Inst{4} = 0;
2280 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002281 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002282 }
Owen Anderson793e7962011-07-26 20:54:26 +00002283
2284 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002285 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002286 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002287 opc, "\t$Rt, $addr, $offset",
2288 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002289 // {12} isAdd
2290 // {11-0} imm12/Rm
2291 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002292 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002293 let Inst{25} = 1;
2294 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002295 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002296 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002297
2298 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002299 }
2300
2301 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002302 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002303 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002304 opc, "\t$Rt, $addr, $offset",
2305 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002306 // {12} isAdd
2307 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002308 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002309 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002310 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002311 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002312 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002313 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002314
2315 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002316 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002317
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002318}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002319
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002320let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002321defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2322defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002323}
Rafael Espindola450856d2006-12-12 00:37:38 +00002324
Jim Grosbach45251b32011-08-11 20:41:13 +00002325multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2326 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002327 (ins addrmode3:$addr), IndexModePre,
2328 LdMiscFrm, itin,
2329 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2330 bits<14> addr;
2331 let Inst{23} = addr{8}; // U bit
2332 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2333 let Inst{19-16} = addr{12-9}; // Rn
2334 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2335 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002336 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002337 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002338 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002339 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002340 (ins addr_offset_none:$addr, am3offset:$offset),
2341 IndexModePost, LdMiscFrm, itin,
2342 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2343 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002344 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002345 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002346 let Inst{23} = offset{8}; // U bit
2347 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002348 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002349 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2350 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002351 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002352 }
2353}
Rafael Espindola4e307642006-09-08 16:59:47 +00002354
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002355let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002356defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2357defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2358defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002359let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002360def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002361 (ins addrmode3:$addr), IndexModePre,
2362 LdMiscFrm, IIC_iLoad_d_ru,
2363 "ldrd", "\t$Rt, $Rt2, $addr!",
2364 "$addr.base = $Rn_wb", []> {
2365 bits<14> addr;
2366 let Inst{23} = addr{8}; // U bit
2367 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2368 let Inst{19-16} = addr{12-9}; // Rn
2369 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2370 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002371 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002372 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002373}
Jim Grosbach45251b32011-08-11 20:41:13 +00002374def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002375 (ins addr_offset_none:$addr, am3offset:$offset),
2376 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2377 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2378 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002379 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002380 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002381 let Inst{23} = offset{8}; // U bit
2382 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002383 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002384 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2385 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002386 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002387}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002388} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002389} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002390
Jim Grosbach89958d52011-08-11 21:41:59 +00002391// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002392let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002393def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2394 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2395 IndexModePost, LdFrm, IIC_iLoad_ru,
2396 "ldrt", "\t$Rt, $addr, $offset",
2397 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002398 // {12} isAdd
2399 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002400 bits<14> offset;
2401 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002402 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002403 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002404 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002405 let Inst{19-16} = addr;
2406 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002407 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002408 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002409 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2410}
Jim Grosbach59999262011-08-10 23:43:54 +00002411
2412def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2413 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002414 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002415 "ldrt", "\t$Rt, $addr, $offset",
2416 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002417 // {12} isAdd
2418 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002419 bits<14> offset;
2420 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002421 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002422 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002423 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002424 let Inst{19-16} = addr;
2425 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002426 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002427}
Jim Grosbach3148a652011-08-08 23:28:47 +00002428
2429def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2430 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2431 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2432 "ldrbt", "\t$Rt, $addr, $offset",
2433 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002434 // {12} isAdd
2435 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002436 bits<14> offset;
2437 bits<4> addr;
2438 let Inst{25} = 1;
2439 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002440 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002441 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002442 let Inst{11-5} = offset{11-5};
2443 let Inst{4} = 0;
2444 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002445 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002446}
2447
2448def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2449 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2450 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2451 "ldrbt", "\t$Rt, $addr, $offset",
2452 "$addr.base = $Rn_wb", []> {
2453 // {12} isAdd
2454 // {11-0} imm12/Rm
2455 bits<14> offset;
2456 bits<4> addr;
2457 let Inst{25} = 0;
2458 let Inst{23} = offset{12};
2459 let Inst{21} = 1; // overwrite
2460 let Inst{19-16} = addr;
2461 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002462 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002463}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002464
2465multiclass AI3ldrT<bits<4> op, string opc> {
2466 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2467 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2468 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2469 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2470 bits<9> offset;
2471 let Inst{23} = offset{8};
2472 let Inst{22} = 1;
2473 let Inst{11-8} = offset{7-4};
2474 let Inst{3-0} = offset{3-0};
2475 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2476 }
2477 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2478 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2479 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2480 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2481 bits<5> Rm;
2482 let Inst{23} = Rm{4};
2483 let Inst{22} = 0;
2484 let Inst{11-8} = 0;
2485 let Inst{3-0} = Rm{3-0};
2486 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2487 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002488}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002489
2490defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2491defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2492defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002493}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002494
Evan Chenga8e29892007-01-19 07:51:42 +00002495// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002496
2497// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002498def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002499 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2500 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002501
Evan Chenga8e29892007-01-19 07:51:42 +00002502// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002503let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2504def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002505 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002506 "strd", "\t$Rt, $src2, $addr", []>,
2507 Requires<[IsARM, HasV5TE]> {
2508 let Inst{21} = 0;
2509}
Evan Chenga8e29892007-01-19 07:51:42 +00002510
2511// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002512multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2513 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2514 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2515 StFrm, itin,
2516 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2517 bits<17> addr;
2518 let Inst{25} = 0;
2519 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2520 let Inst{19-16} = addr{16-13}; // Rn
2521 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002522 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002523 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002524 }
Evan Chenga8e29892007-01-19 07:51:42 +00002525
Jim Grosbach19dec202011-08-05 20:35:44 +00002526 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002527 (ins GPR:$Rt, ldst_so_reg:$addr),
2528 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002529 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2530 bits<17> addr;
2531 let Inst{25} = 1;
2532 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2533 let Inst{19-16} = addr{16-13}; // Rn
2534 let Inst{11-0} = addr{11-0};
2535 let Inst{4} = 0; // Inst{4} = 0
2536 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002537 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002538 }
2539 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2540 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2541 IndexModePost, StFrm, itin,
2542 opc, "\t$Rt, $addr, $offset",
2543 "$addr.base = $Rn_wb", []> {
2544 // {12} isAdd
2545 // {11-0} imm12/Rm
2546 bits<14> offset;
2547 bits<4> addr;
2548 let Inst{25} = 1;
2549 let Inst{23} = offset{12};
2550 let Inst{19-16} = addr;
2551 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002552
2553 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002554 }
Owen Anderson793e7962011-07-26 20:54:26 +00002555
Jim Grosbach19dec202011-08-05 20:35:44 +00002556 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2557 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2558 IndexModePost, StFrm, itin,
2559 opc, "\t$Rt, $addr, $offset",
2560 "$addr.base = $Rn_wb", []> {
2561 // {12} isAdd
2562 // {11-0} imm12/Rm
2563 bits<14> offset;
2564 bits<4> addr;
2565 let Inst{25} = 0;
2566 let Inst{23} = offset{12};
2567 let Inst{19-16} = addr;
2568 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002569
2570 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002571 }
2572}
Owen Anderson793e7962011-07-26 20:54:26 +00002573
Jim Grosbach19dec202011-08-05 20:35:44 +00002574let mayStore = 1, neverHasSideEffects = 1 in {
2575defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2576defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2577}
Evan Chenga8e29892007-01-19 07:51:42 +00002578
Jim Grosbach19dec202011-08-05 20:35:44 +00002579def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2580 am2offset_reg:$offset),
2581 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2582 am2offset_reg:$offset)>;
2583def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2584 am2offset_imm:$offset),
2585 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2586 am2offset_imm:$offset)>;
2587def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2588 am2offset_reg:$offset),
2589 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2590 am2offset_reg:$offset)>;
2591def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2592 am2offset_imm:$offset),
2593 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2594 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002595
Jim Grosbach19dec202011-08-05 20:35:44 +00002596// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2597// put the patterns on the instruction definitions directly as ISel wants
2598// the address base and offset to be separate operands, not a single
2599// complex operand like we represent the instructions themselves. The
2600// pseudos map between the two.
2601let usesCustomInserter = 1,
2602 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2603def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2604 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2605 4, IIC_iStore_ru,
2606 [(set GPR:$Rn_wb,
2607 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2608def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2609 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2610 4, IIC_iStore_ru,
2611 [(set GPR:$Rn_wb,
2612 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2613def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2614 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2615 4, IIC_iStore_ru,
2616 [(set GPR:$Rn_wb,
2617 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2618def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2619 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2620 4, IIC_iStore_ru,
2621 [(set GPR:$Rn_wb,
2622 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002623def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2624 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2625 4, IIC_iStore_ru,
2626 [(set GPR:$Rn_wb,
2627 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002628}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002629
Evan Chenga8e29892007-01-19 07:51:42 +00002630
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002631
2632def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2633 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2634 StMiscFrm, IIC_iStore_bh_ru,
2635 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2636 bits<14> addr;
2637 let Inst{23} = addr{8}; // U bit
2638 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2639 let Inst{19-16} = addr{12-9}; // Rn
2640 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2641 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2642 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002643 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002644}
2645
2646def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2647 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2648 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2649 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2650 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2651 addr_offset_none:$addr,
2652 am3offset:$offset))]> {
2653 bits<10> offset;
2654 bits<4> addr;
2655 let Inst{23} = offset{8}; // U bit
2656 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2657 let Inst{19-16} = addr;
2658 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2659 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002660 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002661}
Evan Chenga8e29892007-01-19 07:51:42 +00002662
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002663let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002664def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002665 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2666 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2667 "strd", "\t$Rt, $Rt2, $addr!",
2668 "$addr.base = $Rn_wb", []> {
2669 bits<14> addr;
2670 let Inst{23} = addr{8}; // U bit
2671 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2672 let Inst{19-16} = addr{12-9}; // Rn
2673 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2674 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002675 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002676 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002677}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002678
Jim Grosbach45251b32011-08-11 20:41:13 +00002679def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002680 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2681 am3offset:$offset),
2682 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2683 "strd", "\t$Rt, $Rt2, $addr, $offset",
2684 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002685 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002686 bits<4> addr;
2687 let Inst{23} = offset{8}; // U bit
2688 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2689 let Inst{19-16} = addr;
2690 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2691 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002692 let DecoderMethod = "DecodeAddrMode3Instruction";
2693}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002694} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002695
Jim Grosbach7ce05792011-08-03 23:50:40 +00002696// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002697
Jim Grosbach10348e72011-08-11 20:04:56 +00002698def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2699 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2700 IndexModePost, StFrm, IIC_iStore_bh_ru,
2701 "strbt", "\t$Rt, $addr, $offset",
2702 "$addr.base = $Rn_wb", []> {
2703 // {12} isAdd
2704 // {11-0} imm12/Rm
2705 bits<14> offset;
2706 bits<4> addr;
2707 let Inst{25} = 1;
2708 let Inst{23} = offset{12};
2709 let Inst{21} = 1; // overwrite
2710 let Inst{19-16} = addr;
2711 let Inst{11-5} = offset{11-5};
2712 let Inst{4} = 0;
2713 let Inst{3-0} = offset{3-0};
2714 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2715}
2716
2717def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2718 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2719 IndexModePost, StFrm, IIC_iStore_bh_ru,
2720 "strbt", "\t$Rt, $addr, $offset",
2721 "$addr.base = $Rn_wb", []> {
2722 // {12} isAdd
2723 // {11-0} imm12/Rm
2724 bits<14> offset;
2725 bits<4> addr;
2726 let Inst{25} = 0;
2727 let Inst{23} = offset{12};
2728 let Inst{21} = 1; // overwrite
2729 let Inst{19-16} = addr;
2730 let Inst{11-0} = offset{11-0};
2731 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2732}
2733
Jim Grosbach342ebd52011-08-11 22:18:00 +00002734let mayStore = 1, neverHasSideEffects = 1 in {
2735def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2736 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2737 IndexModePost, StFrm, IIC_iStore_ru,
2738 "strt", "\t$Rt, $addr, $offset",
2739 "$addr.base = $Rn_wb", []> {
2740 // {12} isAdd
2741 // {11-0} imm12/Rm
2742 bits<14> offset;
2743 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002744 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002745 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002746 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002747 let Inst{19-16} = addr;
2748 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002749 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002750 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002751 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002752}
2753
Jim Grosbach342ebd52011-08-11 22:18:00 +00002754def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2755 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2756 IndexModePost, StFrm, IIC_iStore_ru,
2757 "strt", "\t$Rt, $addr, $offset",
2758 "$addr.base = $Rn_wb", []> {
2759 // {12} isAdd
2760 // {11-0} imm12/Rm
2761 bits<14> offset;
2762 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002763 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002764 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002765 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002766 let Inst{19-16} = addr;
2767 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002768 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002769}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002770}
2771
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002772
Jim Grosbach7ce05792011-08-03 23:50:40 +00002773multiclass AI3strT<bits<4> op, string opc> {
2774 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2775 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2776 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2777 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2778 bits<9> offset;
2779 let Inst{23} = offset{8};
2780 let Inst{22} = 1;
2781 let Inst{11-8} = offset{7-4};
2782 let Inst{3-0} = offset{3-0};
2783 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2784 }
2785 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2786 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2787 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2788 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2789 bits<5> Rm;
2790 let Inst{23} = Rm{4};
2791 let Inst{22} = 0;
2792 let Inst{11-8} = 0;
2793 let Inst{3-0} = Rm{3-0};
2794 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2795 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002796}
2797
Jim Grosbach7ce05792011-08-03 23:50:40 +00002798
2799defm STRHT : AI3strT<0b1011, "strht">;
2800
2801
Evan Chenga8e29892007-01-19 07:51:42 +00002802//===----------------------------------------------------------------------===//
2803// Load / store multiple Instructions.
2804//
2805
Bill Wendling6c470b82010-11-13 09:09:38 +00002806multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2807 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002808 // IA is the default, so no need for an explicit suffix on the
2809 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002810 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002811 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2812 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002813 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002814 let Inst{24-23} = 0b01; // Increment After
2815 let Inst{21} = 0; // No writeback
2816 let Inst{20} = L_bit;
2817 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002818 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002819 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2820 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002821 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002822 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002823 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002824 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002825
2826 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002827 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002828 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002829 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2830 IndexModeNone, f, itin,
2831 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2832 let Inst{24-23} = 0b00; // Decrement After
2833 let Inst{21} = 0; // No writeback
2834 let Inst{20} = L_bit;
2835 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002836 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002837 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2838 IndexModeUpd, f, itin_upd,
2839 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2840 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002841 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002842 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002843
2844 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002845 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002846 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002847 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2848 IndexModeNone, f, itin,
2849 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2850 let Inst{24-23} = 0b10; // Decrement Before
2851 let Inst{21} = 0; // No writeback
2852 let Inst{20} = L_bit;
2853 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002854 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002855 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2856 IndexModeUpd, f, itin_upd,
2857 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2858 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002859 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002860 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002861
2862 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002863 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002864 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002865 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2866 IndexModeNone, f, itin,
2867 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2868 let Inst{24-23} = 0b11; // Increment Before
2869 let Inst{21} = 0; // No writeback
2870 let Inst{20} = L_bit;
2871 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002872 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002873 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2874 IndexModeUpd, f, itin_upd,
2875 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2876 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002877 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002878 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002879
2880 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002881 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002882}
Bill Wendling6c470b82010-11-13 09:09:38 +00002883
Bill Wendlingc93989a2010-11-13 11:20:05 +00002884let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002885
2886let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2887defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2888
2889let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2890defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2891
2892} // neverHasSideEffects
2893
Bill Wendling73fe34a2010-11-16 01:16:36 +00002894// FIXME: remove when we have a way to marking a MI with these properties.
2895// FIXME: Should pc be an implicit operand like PICADD, etc?
2896let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2897 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002898def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2899 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002900 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002901 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002902 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002903
Evan Chenga8e29892007-01-19 07:51:42 +00002904//===----------------------------------------------------------------------===//
2905// Move Instructions.
2906//
2907
Evan Chengcd799b92009-06-12 20:46:18 +00002908let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002909def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2910 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2911 bits<4> Rd;
2912 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002913
Johnny Chen103bf952011-04-01 23:30:25 +00002914 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002915 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002916 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002917 let Inst{3-0} = Rm;
2918 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002919}
2920
Dale Johannesen38d5f042010-06-15 22:24:08 +00002921// A version for the smaller set of tail call registers.
2922let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002923def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002924 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2925 bits<4> Rd;
2926 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002927
Dale Johannesen38d5f042010-06-15 22:24:08 +00002928 let Inst{11-4} = 0b00000000;
2929 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002930 let Inst{3-0} = Rm;
2931 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002932}
2933
Owen Andersonde317f42011-08-09 23:33:27 +00002934def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002935 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002936 "mov", "\t$Rd, $src",
2937 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002938 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002939 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002940 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002941 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002942 let Inst{11-8} = src{11-8};
2943 let Inst{7} = 0;
2944 let Inst{6-5} = src{6-5};
2945 let Inst{4} = 1;
2946 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002947 let Inst{25} = 0;
2948}
Evan Chenga2515702007-03-19 07:09:02 +00002949
Owen Anderson152d4a42011-07-21 23:38:37 +00002950def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2951 DPSoRegImmFrm, IIC_iMOVsr,
2952 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2953 UnaryDP {
2954 bits<4> Rd;
2955 bits<12> src;
2956 let Inst{15-12} = Rd;
2957 let Inst{19-16} = 0b0000;
2958 let Inst{11-5} = src{11-5};
2959 let Inst{4} = 0;
2960 let Inst{3-0} = src{3-0};
2961 let Inst{25} = 0;
2962}
2963
Evan Chengc4af4632010-11-17 20:13:28 +00002964let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002965def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2966 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002967 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002968 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002969 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002970 let Inst{15-12} = Rd;
2971 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002972 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002973}
2974
Evan Chengc4af4632010-11-17 20:13:28 +00002975let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002976def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002977 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002978 "movw", "\t$Rd, $imm",
2979 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002980 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002981 bits<4> Rd;
2982 bits<16> imm;
2983 let Inst{15-12} = Rd;
2984 let Inst{11-0} = imm{11-0};
2985 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002986 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002987 let Inst{25} = 1;
2988}
2989
Jim Grosbachffa32252011-07-19 19:13:28 +00002990def : InstAlias<"mov${p} $Rd, $imm",
2991 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2992 Requires<[IsARM]>;
2993
Evan Cheng53519f02011-01-21 18:55:51 +00002994def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2995 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002996
2997let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002998def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2999 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003000 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003001 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00003002 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00003003 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003004 lo16AllZero:$imm))]>, UnaryDP,
3005 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003006 bits<4> Rd;
3007 bits<16> imm;
3008 let Inst{15-12} = Rd;
3009 let Inst{11-0} = imm{11-0};
3010 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003011 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003012 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00003013}
Evan Cheng13ab0202007-07-10 18:08:01 +00003014
Evan Cheng53519f02011-01-21 18:55:51 +00003015def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3016 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003017
3018} // Constraints
3019
Evan Cheng20956592009-10-21 08:15:52 +00003020def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3021 Requires<[IsARM, HasV6T2]>;
3022
David Goodwinca01a8d2009-09-01 18:32:09 +00003023let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003024def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003025 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3026 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003027
3028// These aren't really mov instructions, but we have to define them this way
3029// due to flag operands.
3030
Evan Cheng071a2792007-09-11 19:55:27 +00003031let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003032def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003033 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3034 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003035def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003036 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3037 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003038}
Evan Chenga8e29892007-01-19 07:51:42 +00003039
Evan Chenga8e29892007-01-19 07:51:42 +00003040//===----------------------------------------------------------------------===//
3041// Extend Instructions.
3042//
3043
3044// Sign extenders
3045
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003046def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003047 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003048def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003049 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003050
Jim Grosbach70327412011-07-27 17:48:13 +00003051def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003052 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003053def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003054 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003055
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003056def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003057
Jim Grosbach70327412011-07-27 17:48:13 +00003058def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003059
3060// Zero extenders
3061
3062let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003063def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003064 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003065def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003066 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003067def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003068 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003069
Jim Grosbach542f6422010-07-28 23:25:44 +00003070// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3071// The transformation should probably be done as a combiner action
3072// instead so we can include a check for masking back in the upper
3073// eight bits of the source into the lower eight bits of the result.
3074//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003075// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003076def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003077 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003078
Jim Grosbach70327412011-07-27 17:48:13 +00003079def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003080 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003081def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003082 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003083}
3084
Evan Chenga8e29892007-01-19 07:51:42 +00003085// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003086def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003087
Evan Chenga8e29892007-01-19 07:51:42 +00003088
Owen Anderson33e57512011-08-10 00:03:03 +00003089def SBFX : I<(outs GPRnopc:$Rd),
3090 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003091 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003092 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003093 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003094 bits<4> Rd;
3095 bits<4> Rn;
3096 bits<5> lsb;
3097 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003098 let Inst{27-21} = 0b0111101;
3099 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003100 let Inst{20-16} = width;
3101 let Inst{15-12} = Rd;
3102 let Inst{11-7} = lsb;
3103 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003104}
3105
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003106def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003107 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003108 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003109 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003110 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003111 bits<4> Rd;
3112 bits<4> Rn;
3113 bits<5> lsb;
3114 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003115 let Inst{27-21} = 0b0111111;
3116 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003117 let Inst{20-16} = width;
3118 let Inst{15-12} = Rd;
3119 let Inst{11-7} = lsb;
3120 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003121}
3122
Evan Chenga8e29892007-01-19 07:51:42 +00003123//===----------------------------------------------------------------------===//
3124// Arithmetic Instructions.
3125//
3126
Jim Grosbach26421962008-10-14 20:36:24 +00003127defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003128 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003129 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003130defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003131 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003132 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003133
Evan Chengc85e8322007-07-05 07:13:32 +00003134// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00003135defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003136 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003137 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00003138defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003139 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003140 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003141
Evan Cheng62674222009-06-25 23:34:10 +00003142defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003143 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003144 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003145defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003146 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003147 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003148
Evan Cheng342e3162011-08-30 01:34:54 +00003149defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3150 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3151 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
3152defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3153 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3154 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003155
Evan Cheng342e3162011-08-30 01:34:54 +00003156defm RSC : AI1_rsc_irs<0b0111, "rsc",
3157 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3158 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003159
Evan Chenga8e29892007-01-19 07:51:42 +00003160// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003161// The assume-no-carry-in form uses the negation of the input since add/sub
3162// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3163// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3164// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003165def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3166 (SUBri GPR:$src, so_imm_neg:$imm)>;
3167def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3168 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3169
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003170// The with-carry-in form matches bitwise not instead of the negation.
3171// Effectively, the inverse interpretation of the carry flag already accounts
3172// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003173def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3174 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003175
3176// Note: These are implemented in C++ code, because they have to generate
3177// ADD/SUBrs instructions, which use a complex pattern that a xform function
3178// cannot produce.
3179// (mul X, 2^n+1) -> (add (X << n), X)
3180// (mul X, 2^n-1) -> (rsb X, (X << n))
3181
Jim Grosbach7931df32011-07-22 18:06:01 +00003182// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003183// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003184class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003185 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003186 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3187 string asm = "\t$Rd, $Rn, $Rm">
3188 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003189 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003190 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003191 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003192 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003193 let Inst{11-4} = op11_4;
3194 let Inst{19-16} = Rn;
3195 let Inst{15-12} = Rd;
3196 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003197}
3198
Jim Grosbach7931df32011-07-22 18:06:01 +00003199// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003200
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003201def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003202 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3203 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003204def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003205 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3206 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3207def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3208 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003209 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003210def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3211 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003212 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003213
3214def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3215def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3216def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3217def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3218def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3219def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3220def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3221def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3222def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3223def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3224def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3225def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003226
Jim Grosbach7931df32011-07-22 18:06:01 +00003227// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003228
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003229def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3230def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3231def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3232def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3233def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3234def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3235def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3236def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3237def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3238def USAX : AAI<0b01100101, 0b11110101, "usax">;
3239def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3240def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003241
Jim Grosbach7931df32011-07-22 18:06:01 +00003242// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003243
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003244def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3245def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3246def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3247def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3248def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3249def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3250def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3251def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3252def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3253def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3254def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3255def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003256
Jim Grosbachd30970f2011-08-11 22:30:30 +00003257// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003258
Jim Grosbach70987fb2010-10-18 23:35:38 +00003259def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003260 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003261 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003262 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003263 bits<4> Rd;
3264 bits<4> Rn;
3265 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003266 let Inst{27-20} = 0b01111000;
3267 let Inst{15-12} = 0b1111;
3268 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003269 let Inst{19-16} = Rd;
3270 let Inst{11-8} = Rm;
3271 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003272}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003273def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003274 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003275 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003276 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003277 bits<4> Rd;
3278 bits<4> Rn;
3279 bits<4> Rm;
3280 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003281 let Inst{27-20} = 0b01111000;
3282 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003283 let Inst{19-16} = Rd;
3284 let Inst{15-12} = Ra;
3285 let Inst{11-8} = Rm;
3286 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003287}
3288
Jim Grosbachd30970f2011-08-11 22:30:30 +00003289// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003290
Owen Anderson33e57512011-08-10 00:03:03 +00003291def SSAT : AI<(outs GPRnopc:$Rd),
3292 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003293 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003294 bits<4> Rd;
3295 bits<5> sat_imm;
3296 bits<4> Rn;
3297 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003298 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003299 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003300 let Inst{20-16} = sat_imm;
3301 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003302 let Inst{11-7} = sh{4-0};
3303 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003304 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003305}
3306
Owen Anderson33e57512011-08-10 00:03:03 +00003307def SSAT16 : AI<(outs GPRnopc:$Rd),
3308 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003309 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003310 bits<4> Rd;
3311 bits<4> sat_imm;
3312 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003313 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003314 let Inst{11-4} = 0b11110011;
3315 let Inst{15-12} = Rd;
3316 let Inst{19-16} = sat_imm;
3317 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003318}
3319
Owen Anderson33e57512011-08-10 00:03:03 +00003320def USAT : AI<(outs GPRnopc:$Rd),
3321 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003322 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003323 bits<4> Rd;
3324 bits<5> sat_imm;
3325 bits<4> Rn;
3326 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003327 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003328 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003329 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003330 let Inst{11-7} = sh{4-0};
3331 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003332 let Inst{20-16} = sat_imm;
3333 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003334}
3335
Owen Anderson33e57512011-08-10 00:03:03 +00003336def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003337 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003338 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003339 bits<4> Rd;
3340 bits<4> sat_imm;
3341 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003342 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003343 let Inst{11-4} = 0b11110011;
3344 let Inst{15-12} = Rd;
3345 let Inst{19-16} = sat_imm;
3346 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003347}
Evan Chenga8e29892007-01-19 07:51:42 +00003348
Owen Anderson33e57512011-08-10 00:03:03 +00003349def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3350 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3351def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3352 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003353
Evan Chenga8e29892007-01-19 07:51:42 +00003354//===----------------------------------------------------------------------===//
3355// Bitwise Instructions.
3356//
3357
Jim Grosbach26421962008-10-14 20:36:24 +00003358defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003359 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003360 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003361defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003362 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003363 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003364defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003365 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003366 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003367defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003368 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003369 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003370
Jim Grosbachc29769b2011-07-28 19:46:12 +00003371// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3372// like in the actual instruction encoding. The complexity of mapping the mask
3373// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3374// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003375def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003376 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003377 "bfc", "\t$Rd, $imm", "$src = $Rd",
3378 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003379 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003380 bits<4> Rd;
3381 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003382 let Inst{27-21} = 0b0111110;
3383 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003384 let Inst{15-12} = Rd;
3385 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003386 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003387}
3388
Johnny Chenb2503c02010-02-17 06:31:48 +00003389// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003390def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3391 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3392 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3393 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3394 bf_inv_mask_imm:$imm))]>,
3395 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003396 bits<4> Rd;
3397 bits<4> Rn;
3398 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003399 let Inst{27-21} = 0b0111110;
3400 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003401 let Inst{15-12} = Rd;
3402 let Inst{11-7} = imm{4-0}; // lsb
3403 let Inst{20-16} = imm{9-5}; // width
3404 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003405}
3406
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003407// GNU as only supports this form of bfi (w/ 4 arguments)
3408let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003409def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003410 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003411 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003412 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3413 []>, Requires<[IsARM, HasV6T2]> {
3414 bits<4> Rd;
3415 bits<4> Rn;
3416 bits<5> lsb;
3417 bits<5> width;
3418 let Inst{27-21} = 0b0111110;
3419 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3420 let Inst{15-12} = Rd;
3421 let Inst{11-7} = lsb;
3422 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3423 let Inst{3-0} = Rn;
3424}
3425
Jim Grosbach36860462010-10-21 22:19:32 +00003426def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3427 "mvn", "\t$Rd, $Rm",
3428 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3429 bits<4> Rd;
3430 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003431 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003432 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003433 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003434 let Inst{15-12} = Rd;
3435 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003436}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003437def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3438 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003439 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003440 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003441 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003442 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003443 let Inst{19-16} = 0b0000;
3444 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003445 let Inst{11-5} = shift{11-5};
3446 let Inst{4} = 0;
3447 let Inst{3-0} = shift{3-0};
3448}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003449def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3450 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003451 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3452 bits<4> Rd;
3453 bits<12> shift;
3454 let Inst{25} = 0;
3455 let Inst{19-16} = 0b0000;
3456 let Inst{15-12} = Rd;
3457 let Inst{11-8} = shift{11-8};
3458 let Inst{7} = 0;
3459 let Inst{6-5} = shift{6-5};
3460 let Inst{4} = 1;
3461 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003462}
Evan Chengc4af4632010-11-17 20:13:28 +00003463let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003464def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3465 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3466 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3467 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003468 bits<12> imm;
3469 let Inst{25} = 1;
3470 let Inst{19-16} = 0b0000;
3471 let Inst{15-12} = Rd;
3472 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003473}
Evan Chenga8e29892007-01-19 07:51:42 +00003474
3475def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3476 (BICri GPR:$src, so_imm_not:$imm)>;
3477
3478//===----------------------------------------------------------------------===//
3479// Multiply Instructions.
3480//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003481class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3482 string opc, string asm, list<dag> pattern>
3483 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3484 bits<4> Rd;
3485 bits<4> Rm;
3486 bits<4> Rn;
3487 let Inst{19-16} = Rd;
3488 let Inst{11-8} = Rm;
3489 let Inst{3-0} = Rn;
3490}
3491class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3492 string opc, string asm, list<dag> pattern>
3493 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3494 bits<4> RdLo;
3495 bits<4> RdHi;
3496 bits<4> Rm;
3497 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003498 let Inst{19-16} = RdHi;
3499 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003500 let Inst{11-8} = Rm;
3501 let Inst{3-0} = Rn;
3502}
Evan Chenga8e29892007-01-19 07:51:42 +00003503
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003504// FIXME: The v5 pseudos are only necessary for the additional Constraint
3505// property. Remove them when it's possible to add those properties
3506// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003507let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003508def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3509 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003510 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003511 Requires<[IsARM, HasV6]> {
3512 let Inst{15-12} = 0b0000;
3513}
Evan Chenga8e29892007-01-19 07:51:42 +00003514
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003515let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003516def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3517 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003518 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003519 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3520 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003521 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003522}
3523
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003524def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3525 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003526 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3527 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003528 bits<4> Ra;
3529 let Inst{15-12} = Ra;
3530}
Evan Chenga8e29892007-01-19 07:51:42 +00003531
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003532let Constraints = "@earlyclobber $Rd" in
3533def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3534 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003535 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003536 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3537 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3538 Requires<[IsARM, NoV6]>;
3539
Jim Grosbach65711012010-11-19 22:22:37 +00003540def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3541 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3542 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003543 Requires<[IsARM, HasV6T2]> {
3544 bits<4> Rd;
3545 bits<4> Rm;
3546 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003547 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003548 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003549 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003550 let Inst{11-8} = Rm;
3551 let Inst{3-0} = Rn;
3552}
Evan Chengedcbada2009-07-06 22:05:45 +00003553
Evan Chenga8e29892007-01-19 07:51:42 +00003554// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003555let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003556let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003557def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003558 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003559 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3560 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003561
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003562def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003563 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003564 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3565 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003566
3567let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3568def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3569 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003570 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003571 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3572 Requires<[IsARM, NoV6]>;
3573
3574def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3575 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003576 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003577 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3578 Requires<[IsARM, NoV6]>;
3579}
Evan Cheng8de898a2009-06-26 00:19:44 +00003580}
Evan Chenga8e29892007-01-19 07:51:42 +00003581
3582// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003583def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3584 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003585 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3586 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003587def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3588 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003589 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3590 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003591
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003592def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3593 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3594 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3595 Requires<[IsARM, HasV6]> {
3596 bits<4> RdLo;
3597 bits<4> RdHi;
3598 bits<4> Rm;
3599 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003600 let Inst{19-16} = RdHi;
3601 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003602 let Inst{11-8} = Rm;
3603 let Inst{3-0} = Rn;
3604}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003605
3606let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3607def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3608 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003609 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003610 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3611 Requires<[IsARM, NoV6]>;
3612def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3613 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003614 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003615 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3616 Requires<[IsARM, NoV6]>;
3617def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3618 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003619 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003620 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3621 Requires<[IsARM, NoV6]>;
3622}
3623
Evan Chengcd799b92009-06-12 20:46:18 +00003624} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003625
3626// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003627def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3628 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3629 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003630 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003631 let Inst{15-12} = 0b1111;
3632}
Evan Cheng13ab0202007-07-10 18:08:01 +00003633
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003634def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003635 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003636 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003637 let Inst{15-12} = 0b1111;
3638}
3639
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003640def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3641 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3642 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3643 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3644 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003645
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003646def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3647 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003648 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003649 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003650
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003651def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3652 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3653 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3654 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3655 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003656
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003657def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3658 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003659 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003660 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003661
Raul Herbster37fb5b12007-08-30 23:25:47 +00003662multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003663 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3664 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3665 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3666 (sext_inreg GPR:$Rm, i16)))]>,
3667 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003668
Jim Grosbach3870b752010-10-22 18:35:16 +00003669 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3670 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3671 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3672 (sra GPR:$Rm, (i32 16))))]>,
3673 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003674
Jim Grosbach3870b752010-10-22 18:35:16 +00003675 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3676 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3677 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3678 (sext_inreg GPR:$Rm, i16)))]>,
3679 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003680
Jim Grosbach3870b752010-10-22 18:35:16 +00003681 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3682 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3683 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3684 (sra GPR:$Rm, (i32 16))))]>,
3685 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003686
Jim Grosbach3870b752010-10-22 18:35:16 +00003687 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3688 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3689 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3690 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3691 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003692
Jim Grosbach3870b752010-10-22 18:35:16 +00003693 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3694 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3695 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3696 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3697 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003698}
3699
Raul Herbster37fb5b12007-08-30 23:25:47 +00003700
3701multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003702 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003703 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3704 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003705 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003706 [(set GPRnopc:$Rd, (add GPR:$Ra,
3707 (opnode (sext_inreg GPRnopc:$Rn, i16),
3708 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003709 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003710
Owen Anderson33e57512011-08-10 00:03:03 +00003711 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3712 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003713 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003714 [(set GPRnopc:$Rd,
3715 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3716 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003717 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003718
Owen Anderson33e57512011-08-10 00:03:03 +00003719 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3720 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003721 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003722 [(set GPRnopc:$Rd,
3723 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3724 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003725 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003726
Owen Anderson33e57512011-08-10 00:03:03 +00003727 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3728 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003729 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003730 [(set GPRnopc:$Rd,
3731 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3732 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003733 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003734
Owen Anderson33e57512011-08-10 00:03:03 +00003735 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3736 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003737 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003738 [(set GPRnopc:$Rd,
3739 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3740 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003741 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003742
Owen Anderson33e57512011-08-10 00:03:03 +00003743 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3744 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003745 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003746 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003747 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3748 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003749 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003750 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003751}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003752
Raul Herbster37fb5b12007-08-30 23:25:47 +00003753defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3754defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003755
Jim Grosbachd30970f2011-08-11 22:30:30 +00003756// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003757def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3758 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003759 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003760 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003761
Owen Anderson33e57512011-08-10 00:03:03 +00003762def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3763 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003764 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003765 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003766
Owen Anderson33e57512011-08-10 00:03:03 +00003767def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3768 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003769 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003770 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003771
Owen Anderson33e57512011-08-10 00:03:03 +00003772def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3773 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003774 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003775 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003776
Jim Grosbachd30970f2011-08-11 22:30:30 +00003777// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003778class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3779 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003780 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003781 bits<4> Rn;
3782 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003783 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003784 let Inst{22} = long;
3785 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003786 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003787 let Inst{7} = 0;
3788 let Inst{6} = sub;
3789 let Inst{5} = swap;
3790 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003791 let Inst{3-0} = Rn;
3792}
3793class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3794 InstrItinClass itin, string opc, string asm>
3795 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3796 bits<4> Rd;
3797 let Inst{15-12} = 0b1111;
3798 let Inst{19-16} = Rd;
3799}
3800class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3801 InstrItinClass itin, string opc, string asm>
3802 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3803 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003804 bits<4> Rd;
3805 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003806 let Inst{15-12} = Ra;
3807}
3808class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3809 InstrItinClass itin, string opc, string asm>
3810 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3811 bits<4> RdLo;
3812 bits<4> RdHi;
3813 let Inst{19-16} = RdHi;
3814 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003815}
3816
3817multiclass AI_smld<bit sub, string opc> {
3818
Owen Anderson33e57512011-08-10 00:03:03 +00003819 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3820 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003821 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003822
Owen Anderson33e57512011-08-10 00:03:03 +00003823 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3824 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003825 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003826
Owen Anderson33e57512011-08-10 00:03:03 +00003827 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3828 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003829 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003830
Owen Anderson33e57512011-08-10 00:03:03 +00003831 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3832 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003833 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003834
3835}
3836
3837defm SMLA : AI_smld<0, "smla">;
3838defm SMLS : AI_smld<1, "smls">;
3839
Johnny Chen2ec5e492010-02-22 21:50:40 +00003840multiclass AI_sdml<bit sub, string opc> {
3841
Jim Grosbache15defc2011-08-10 23:23:47 +00003842 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3843 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3844 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3845 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003846}
3847
3848defm SMUA : AI_sdml<0, "smua">;
3849defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003850
Evan Chenga8e29892007-01-19 07:51:42 +00003851//===----------------------------------------------------------------------===//
3852// Misc. Arithmetic Instructions.
3853//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003854
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003855def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3856 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3857 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003858
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003859def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3860 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3861 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3862 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003863
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003864def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3865 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3866 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003867
Evan Cheng9568e5c2011-06-21 06:01:08 +00003868let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003869def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3870 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003871 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003872 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003873
Evan Cheng9568e5c2011-06-21 06:01:08 +00003874let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003875def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3876 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003877 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003878 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003879
Evan Chengf60ceac2011-06-15 17:17:48 +00003880def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3881 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3882 (REVSH GPR:$Rm)>;
3883
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003884def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003885 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3886 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003887 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003888 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003889 0xFFFF0000)))]>,
3890 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003891
Evan Chenga8e29892007-01-19 07:51:42 +00003892// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003893def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3894 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3895def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003896 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003897
Bob Wilsondc66eda2010-08-16 22:26:55 +00003898// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3899// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003900def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003901 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3902 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003903 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003904 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003905 0xFFFF)))]>,
3906 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003907
Evan Chenga8e29892007-01-19 07:51:42 +00003908// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3909// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003910def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003911 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003912def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003913 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003914 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003915
Evan Chenga8e29892007-01-19 07:51:42 +00003916//===----------------------------------------------------------------------===//
3917// Comparison Instructions...
3918//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003919
Jim Grosbach26421962008-10-14 20:36:24 +00003920defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003921 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003922 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003923
Jim Grosbach97a884d2010-12-07 20:41:06 +00003924// ARMcmpZ can re-use the above instruction definitions.
3925def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3926 (CMPri GPR:$src, so_imm:$imm)>;
3927def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3928 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003929def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3930 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3931def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3932 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003933
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003934// FIXME: We have to be careful when using the CMN instruction and comparison
3935// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003936// results:
3937//
3938// rsbs r1, r1, 0
3939// cmp r0, r1
3940// mov r0, #0
3941// it ls
3942// mov r0, #1
3943//
3944// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003945//
Bill Wendling6165e872010-08-26 18:33:51 +00003946// cmn r0, r1
3947// mov r0, #0
3948// it ls
3949// mov r0, #1
3950//
3951// However, the CMN gives the *opposite* result when r1 is 0. This is because
3952// the carry flag is set in the CMP case but not in the CMN case. In short, the
3953// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3954// value of r0 and the carry bit (because the "carry bit" parameter to
3955// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3956// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3957// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3958// parameter to AddWithCarry is defined as 0).
3959//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003960// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003961//
3962// x = 0
3963// ~x = 0xFFFF FFFF
3964// ~x + 1 = 0x1 0000 0000
3965// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3966//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003967// Therefore, we should disable CMN when comparing against zero, until we can
3968// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3969// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003970//
3971// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3972//
3973// This is related to <rdar://problem/7569620>.
3974//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003975//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3976// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003977
Evan Chenga8e29892007-01-19 07:51:42 +00003978// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003979defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003980 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003981 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003982defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003983 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003984 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003985
David Goodwinc0309b42009-06-29 15:33:01 +00003986defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003987 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003988 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003989
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003990//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3991// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003992
David Goodwinc0309b42009-06-29 15:33:01 +00003993def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003994 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003995
Evan Cheng218977b2010-07-13 19:27:42 +00003996// Pseudo i64 compares for some floating point compares.
3997let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3998 Defs = [CPSR] in {
3999def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00004000 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004001 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004002 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
4003
4004def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004005 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004006 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
4007} // usesCustomInserter
4008
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00004009
Evan Chenga8e29892007-01-19 07:51:42 +00004010// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00004011// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00004012// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00004013let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004014def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004015 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004016 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
4017 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004018def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4019 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004020 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004021 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4022 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004023 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004024def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4025 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4026 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004027 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4028 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004029 RegConstraint<"$false = $Rd">;
4030
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004031
Evan Chengc4af4632010-11-17 20:13:28 +00004032let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004033def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004034 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004035 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004036 []>,
4037 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004038
Evan Chengc4af4632010-11-17 20:13:28 +00004039let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004040def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4041 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004042 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004043 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004044 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004045
Evan Cheng63f35442010-11-13 02:25:14 +00004046// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004047let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004048def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4049 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004050 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004051
Evan Chengc4af4632010-11-17 20:13:28 +00004052let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004053def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4054 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004055 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004056 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004057 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004058} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004059
Jim Grosbach3728e962009-12-10 00:11:09 +00004060//===----------------------------------------------------------------------===//
4061// Atomic operations intrinsics
4062//
4063
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004064def MemBarrierOptOperand : AsmOperandClass {
4065 let Name = "MemBarrierOpt";
4066 let ParserMethod = "parseMemBarrierOptOperand";
4067}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004068def memb_opt : Operand<i32> {
4069 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004070 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004071 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004072}
Jim Grosbach3728e962009-12-10 00:11:09 +00004073
Bob Wilsonf74a4292010-10-30 00:54:37 +00004074// memory barriers protect the atomic sequences
4075let hasSideEffects = 1 in {
4076def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4077 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4078 Requires<[IsARM, HasDB]> {
4079 bits<4> opt;
4080 let Inst{31-4} = 0xf57ff05;
4081 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004082}
Jim Grosbach3728e962009-12-10 00:11:09 +00004083}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004084
Bob Wilsonf74a4292010-10-30 00:54:37 +00004085def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004086 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004087 Requires<[IsARM, HasDB]> {
4088 bits<4> opt;
4089 let Inst{31-4} = 0xf57ff04;
4090 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004091}
4092
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004093// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004094def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4095 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004096 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004097 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004098 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004099 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004100}
4101
Jim Grosbach66869102009-12-11 18:52:41 +00004102let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004103 let Uses = [CPSR] in {
4104 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004105 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004106 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4107 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004108 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004109 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4110 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004111 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004112 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4113 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004114 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004115 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4116 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004117 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004118 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4119 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004121 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004122 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4124 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4125 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4127 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4128 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4130 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4131 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4133 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004134 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004136 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4137 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004139 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4140 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004141 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004142 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4143 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004144 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004145 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4146 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004147 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004148 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4149 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004150 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004151 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004152 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4154 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4155 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4157 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4158 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4159 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4160 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4161 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4162 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4163 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004164 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004165 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004166 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4167 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004168 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004169 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4170 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004172 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4173 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004175 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4176 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004178 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4179 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004181 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004182 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4183 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4184 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4185 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4186 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4187 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4188 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4189 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4190 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4191 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4192 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4193 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004194
4195 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004196 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004197 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4198 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004199 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004200 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4201 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004202 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004203 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4204
Jim Grosbache801dc42009-12-12 01:40:06 +00004205 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004206 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004207 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4208 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004209 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004210 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4211 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004212 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004213 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4214}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004215}
4216
4217let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004218def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4219 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004220 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004221def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4222 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004223def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4224 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004225let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004226def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004227 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004228 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004229}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004230}
4231
Jim Grosbach86875a22010-10-29 19:58:57 +00004232let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004233def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004234 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004235def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004236 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004237def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004238 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004239}
4240
4241let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004242def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004243 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004244 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004245 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004246}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004247
Jim Grosbachd30970f2011-08-11 22:30:30 +00004248def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004249 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004250 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004251}
4252
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004253// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004254let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004255def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4256 "swp", []>;
4257def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4258 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004259}
4260
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004261//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004262// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004263//
4264
Jim Grosbach83ab0702011-07-13 22:01:08 +00004265def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4266 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004267 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004268 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4269 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004270 bits<4> opc1;
4271 bits<4> CRn;
4272 bits<4> CRd;
4273 bits<4> cop;
4274 bits<3> opc2;
4275 bits<4> CRm;
4276
4277 let Inst{3-0} = CRm;
4278 let Inst{4} = 0;
4279 let Inst{7-5} = opc2;
4280 let Inst{11-8} = cop;
4281 let Inst{15-12} = CRd;
4282 let Inst{19-16} = CRn;
4283 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004284}
4285
Jim Grosbach83ab0702011-07-13 22:01:08 +00004286def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4287 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004288 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004289 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4290 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004291 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004292 bits<4> opc1;
4293 bits<4> CRn;
4294 bits<4> CRd;
4295 bits<4> cop;
4296 bits<3> opc2;
4297 bits<4> CRm;
4298
4299 let Inst{3-0} = CRm;
4300 let Inst{4} = 0;
4301 let Inst{7-5} = opc2;
4302 let Inst{11-8} = cop;
4303 let Inst{15-12} = CRd;
4304 let Inst{19-16} = CRn;
4305 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004306}
4307
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004308class ACI<dag oops, dag iops, string opc, string asm,
4309 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004310 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004311 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004312 let Inst{27-25} = 0b110;
4313}
4314
Johnny Chen670a4562011-04-04 23:39:08 +00004315multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004316 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004317 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004318 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4319 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004320 let Inst{31-28} = op31_28;
4321 let Inst{24} = 1; // P = 1
4322 let Inst{21} = 0; // W = 0
4323 let Inst{22} = 0; // D = 0
4324 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004325 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004326 }
4327
4328 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004329 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4330 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004331 let Inst{31-28} = op31_28;
4332 let Inst{24} = 1; // P = 1
4333 let Inst{21} = 1; // W = 1
4334 let Inst{22} = 0; // D = 0
4335 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004336 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004337 }
4338
4339 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004340 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4341 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004342 let Inst{31-28} = op31_28;
4343 let Inst{24} = 0; // P = 0
4344 let Inst{21} = 1; // W = 1
4345 let Inst{22} = 0; // D = 0
4346 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004347 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004348 }
4349
4350 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004351 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4352 ops),
4353 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004354 let Inst{31-28} = op31_28;
4355 let Inst{24} = 0; // P = 0
4356 let Inst{23} = 1; // U = 1
4357 let Inst{21} = 0; // W = 0
4358 let Inst{22} = 0; // D = 0
4359 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004360 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004361 }
4362
4363 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004364 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4365 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004366 let Inst{31-28} = op31_28;
4367 let Inst{24} = 1; // P = 1
4368 let Inst{21} = 0; // W = 0
4369 let Inst{22} = 1; // D = 1
4370 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004371 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004372 }
4373
4374 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004375 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4376 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4377 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004378 let Inst{31-28} = op31_28;
4379 let Inst{24} = 1; // P = 1
4380 let Inst{21} = 1; // W = 1
4381 let Inst{22} = 1; // D = 1
4382 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004383 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004384 }
4385
4386 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004387 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004388 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004389 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004390 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004391 let Inst{31-28} = op31_28;
4392 let Inst{24} = 0; // P = 0
4393 let Inst{21} = 1; // W = 1
4394 let Inst{22} = 1; // D = 1
4395 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004396 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004397 }
4398
4399 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004400 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4401 ops),
4402 !strconcat(!strconcat(opc, "l"), cond),
4403 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004404 let Inst{31-28} = op31_28;
4405 let Inst{24} = 0; // P = 0
4406 let Inst{23} = 1; // U = 1
4407 let Inst{21} = 0; // W = 0
4408 let Inst{22} = 1; // D = 1
4409 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004410 let DecoderMethod = "DecodeCopMemInstruction";
4411 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004412 }
4413}
4414
Johnny Chen670a4562011-04-04 23:39:08 +00004415defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4416defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4417defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4418defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004419
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004420//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004421// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004422//
4423
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004424class MovRCopro<string opc, bit direction, dag oops, dag iops,
4425 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004426 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004427 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004428 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004429 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004430
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004431 bits<4> Rt;
4432 bits<4> cop;
4433 bits<3> opc1;
4434 bits<3> opc2;
4435 bits<4> CRm;
4436 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004437
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004438 let Inst{15-12} = Rt;
4439 let Inst{11-8} = cop;
4440 let Inst{23-21} = opc1;
4441 let Inst{7-5} = opc2;
4442 let Inst{3-0} = CRm;
4443 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004444}
4445
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004446def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004447 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004448 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4449 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004450 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4451 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004452def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004453 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004454 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4455 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004456
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004457def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4458 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4459
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004460class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4461 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004462 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004463 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004464 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004465 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004466 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004467
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004468 bits<4> Rt;
4469 bits<4> cop;
4470 bits<3> opc1;
4471 bits<3> opc2;
4472 bits<4> CRm;
4473 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004474
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004475 let Inst{15-12} = Rt;
4476 let Inst{11-8} = cop;
4477 let Inst{23-21} = opc1;
4478 let Inst{7-5} = opc2;
4479 let Inst{3-0} = CRm;
4480 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004481}
4482
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004483def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004484 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004485 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4486 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004487 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4488 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004489def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004490 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004491 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4492 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004493
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004494def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4495 imm:$CRm, imm:$opc2),
4496 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4497
Jim Grosbachd30970f2011-08-11 22:30:30 +00004498class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004499 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004500 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004501 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004502 let Inst{23-21} = 0b010;
4503 let Inst{20} = direction;
4504
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004505 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004506 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004507 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004508 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004509 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004510
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004511 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004512 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004513 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004514 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004515 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004516}
4517
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004518def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4519 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4520 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004521def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4522
Jim Grosbachd30970f2011-08-11 22:30:30 +00004523class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004524 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004525 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4526 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004527 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004528 let Inst{23-21} = 0b010;
4529 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004530
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004531 bits<4> Rt;
4532 bits<4> Rt2;
4533 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004534 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004535 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004536
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004537 let Inst{15-12} = Rt;
4538 let Inst{19-16} = Rt2;
4539 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004540 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004541 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004542}
4543
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004544def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4545 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4546 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004547def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004548
Johnny Chenb98e1602010-02-12 18:55:33 +00004549//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004550// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004551//
4552
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004553// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004554def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4555 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004556 bits<4> Rd;
4557 let Inst{23-16} = 0b00001111;
4558 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004559 let Inst{7-4} = 0b0000;
4560}
4561
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004562def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4563
4564def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4565 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004566 bits<4> Rd;
4567 let Inst{23-16} = 0b01001111;
4568 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004569 let Inst{7-4} = 0b0000;
4570}
4571
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004572// Move from ARM core register to Special Register
4573//
4574// No need to have both system and application versions, the encodings are the
4575// same and the assembly parser has no way to distinguish between them. The mask
4576// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4577// the mask with the fields to be accessed in the special register.
4578def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004579 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004580 bits<5> mask;
4581 bits<4> Rn;
4582
4583 let Inst{23} = 0;
4584 let Inst{22} = mask{4}; // R bit
4585 let Inst{21-20} = 0b10;
4586 let Inst{19-16} = mask{3-0};
4587 let Inst{15-12} = 0b1111;
4588 let Inst{11-4} = 0b00000000;
4589 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004590}
4591
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004592def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004593 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004594 bits<5> mask;
4595 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004596
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004597 let Inst{23} = 0;
4598 let Inst{22} = mask{4}; // R bit
4599 let Inst{21-20} = 0b10;
4600 let Inst{19-16} = mask{3-0};
4601 let Inst{15-12} = 0b1111;
4602 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004603}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004604
4605//===----------------------------------------------------------------------===//
4606// TLS Instructions
4607//
4608
4609// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004610// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004611// complete with fixup for the aeabi_read_tp function.
4612let isCall = 1,
4613 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4614 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4615 [(set R0, ARMthread_pointer)]>;
4616}
4617
4618//===----------------------------------------------------------------------===//
4619// SJLJ Exception handling intrinsics
4620// eh_sjlj_setjmp() is an instruction sequence to store the return
4621// address and save #0 in R0 for the non-longjmp case.
4622// Since by its nature we may be coming from some other function to get
4623// here, and we're using the stack frame for the containing function to
4624// save/restore registers, we can't keep anything live in regs across
4625// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004626// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004627// except for our own input by listing the relevant registers in Defs. By
4628// doing so, we also cause the prologue/epilogue code to actively preserve
4629// all of the callee-saved resgisters, which is exactly what we want.
4630// A constant value is passed in $val, and we use the location as a scratch.
4631//
4632// These are pseudo-instructions and are lowered to individual MC-insts, so
4633// no encoding information is necessary.
4634let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004635 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004636 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004637 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4638 NoItinerary,
4639 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4640 Requires<[IsARM, HasVFP2]>;
4641}
4642
4643let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004644 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004645 hasSideEffects = 1, isBarrier = 1 in {
4646 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4647 NoItinerary,
4648 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4649 Requires<[IsARM, NoVFP]>;
4650}
4651
4652// FIXME: Non-Darwin version(s)
4653let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4654 Defs = [ R7, LR, SP ] in {
4655def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4656 NoItinerary,
4657 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4658 Requires<[IsARM, IsDarwin]>;
4659}
4660
4661// eh.sjlj.dispatchsetup pseudo-instruction.
4662// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4663// handled when the pseudo is expanded (which happens before any passes
4664// that need the instruction size).
4665let isBarrier = 1, hasSideEffects = 1 in
4666def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004667 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4668 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004669 Requires<[IsDarwin]>;
4670
4671//===----------------------------------------------------------------------===//
4672// Non-Instruction Patterns
4673//
4674
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004675// ARMv4 indirect branch using (MOVr PC, dst)
4676let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4677 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004678 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004679 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4680 Requires<[IsARM, NoV4T]>;
4681
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004682// Large immediate handling.
4683
4684// 32-bit immediate using two piece so_imms or movw + movt.
4685// This is a single pseudo instruction, the benefit is that it can be remat'd
4686// as a single unit instead of having to handle reg inputs.
4687// FIXME: Remove this when we can do generalized remat.
4688let isReMaterializable = 1, isMoveImm = 1 in
4689def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4690 [(set GPR:$dst, (arm_i32imm:$src))]>,
4691 Requires<[IsARM]>;
4692
4693// Pseudo instruction that combines movw + movt + add pc (if PIC).
4694// It also makes it possible to rematerialize the instructions.
4695// FIXME: Remove this when we can do generalized remat and when machine licm
4696// can properly the instructions.
4697let isReMaterializable = 1 in {
4698def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4699 IIC_iMOVix2addpc,
4700 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4701 Requires<[IsARM, UseMovt]>;
4702
4703def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4704 IIC_iMOVix2,
4705 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4706 Requires<[IsARM, UseMovt]>;
4707
4708let AddedComplexity = 10 in
4709def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4710 IIC_iMOVix2ld,
4711 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4712 Requires<[IsARM, UseMovt]>;
4713} // isReMaterializable
4714
4715// ConstantPool, GlobalAddress, and JumpTable
4716def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4717 Requires<[IsARM, DontUseMovt]>;
4718def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4719def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4720 Requires<[IsARM, UseMovt]>;
4721def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4722 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4723
4724// TODO: add,sub,and, 3-instr forms?
4725
4726// Tail calls
4727def : ARMPat<(ARMtcret tcGPR:$dst),
4728 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4729
4730def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4731 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4732
4733def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4734 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4735
4736def : ARMPat<(ARMtcret tcGPR:$dst),
4737 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4738
4739def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4740 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4741
4742def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4743 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4744
4745// Direct calls
4746def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4747 Requires<[IsARM, IsNotDarwin]>;
4748def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4749 Requires<[IsARM, IsDarwin]>;
4750
4751// zextload i1 -> zextload i8
4752def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4753def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4754
4755// extload -> zextload
4756def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4757def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4758def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4759def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4760
4761def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4762
4763def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4764def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4765
4766// smul* and smla*
4767def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4768 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4769 (SMULBB GPR:$a, GPR:$b)>;
4770def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4771 (SMULBB GPR:$a, GPR:$b)>;
4772def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4773 (sra GPR:$b, (i32 16))),
4774 (SMULBT GPR:$a, GPR:$b)>;
4775def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4776 (SMULBT GPR:$a, GPR:$b)>;
4777def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4778 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4779 (SMULTB GPR:$a, GPR:$b)>;
4780def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4781 (SMULTB GPR:$a, GPR:$b)>;
4782def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4783 (i32 16)),
4784 (SMULWB GPR:$a, GPR:$b)>;
4785def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4786 (SMULWB GPR:$a, GPR:$b)>;
4787
4788def : ARMV5TEPat<(add GPR:$acc,
4789 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4790 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4791 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4792def : ARMV5TEPat<(add GPR:$acc,
4793 (mul sext_16_node:$a, sext_16_node:$b)),
4794 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4795def : ARMV5TEPat<(add GPR:$acc,
4796 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4797 (sra GPR:$b, (i32 16)))),
4798 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4799def : ARMV5TEPat<(add GPR:$acc,
4800 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4801 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4802def : ARMV5TEPat<(add GPR:$acc,
4803 (mul (sra GPR:$a, (i32 16)),
4804 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4805 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4806def : ARMV5TEPat<(add GPR:$acc,
4807 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4808 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4809def : ARMV5TEPat<(add GPR:$acc,
4810 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4811 (i32 16))),
4812 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4813def : ARMV5TEPat<(add GPR:$acc,
4814 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4815 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4816
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004817
4818// Pre-v7 uses MCR for synchronization barriers.
4819def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4820 Requires<[IsARM, HasV6]>;
4821
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004822// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004823let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004824def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4825def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004826def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004827def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4828 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4829def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4830 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4831}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004832
4833def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4834def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004835
Owen Anderson33e57512011-08-10 00:03:03 +00004836def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4837 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4838def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4839 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004840
Eli Friedman069e2ed2011-08-26 02:59:24 +00004841// Atomic load/store patterns
4842def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4843 (LDRBrs ldst_so_reg:$src)>;
4844def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4845 (LDRBi12 addrmode_imm12:$src)>;
4846def : ARMPat<(atomic_load_16 addrmode3:$src),
4847 (LDRH addrmode3:$src)>;
4848def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4849 (LDRrs ldst_so_reg:$src)>;
4850def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4851 (LDRi12 addrmode_imm12:$src)>;
4852def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4853 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4854def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4855 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4856def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4857 (STRH GPR:$val, addrmode3:$ptr)>;
4858def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4859 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4860def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4861 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4862
4863
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004864//===----------------------------------------------------------------------===//
4865// Thumb Support
4866//
4867
4868include "ARMInstrThumb.td"
4869
4870//===----------------------------------------------------------------------===//
4871// Thumb2 Support
4872//
4873
4874include "ARMInstrThumb2.td"
4875
4876//===----------------------------------------------------------------------===//
4877// Floating Point Support
4878//
4879
4880include "ARMInstrVFP.td"
4881
4882//===----------------------------------------------------------------------===//
4883// Advanced SIMD (NEON) Support
4884//
4885
4886include "ARMInstrNEON.td"
4887
Jim Grosbachc83d5042011-07-14 19:47:47 +00004888//===----------------------------------------------------------------------===//
4889// Assembler aliases
4890//
4891
4892// Memory barriers
4893def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4894def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4895def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4896
4897// System instructions
4898def : MnemonicAlias<"swi", "svc">;
4899
4900// Load / Store Multiple
4901def : MnemonicAlias<"ldmfd", "ldm">;
4902def : MnemonicAlias<"ldmia", "ldm">;
4903def : MnemonicAlias<"stmfd", "stmdb">;
4904def : MnemonicAlias<"stmia", "stm">;
4905def : MnemonicAlias<"stmea", "stm">;
4906
Jim Grosbachf6c05252011-07-21 17:23:04 +00004907// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4908// shift amount is zero (i.e., unspecified).
4909def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004910 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4911 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004912def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004913 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4914 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004915
4916// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004917def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4918def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004919
Jim Grosbachaddec772011-07-27 22:34:17 +00004920// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004921def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004922 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004923def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004924 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004925
4926
4927// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004928def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004929 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004930def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004931 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004932def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004933 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004934def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004935 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004936def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004937 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004938def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004939 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004940
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004941def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004942 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004943def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004944 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004945def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004946 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004947def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004948 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004949def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004950 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004951def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004952 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004953
4954
4955// RFE aliases
4956def : MnemonicAlias<"rfefa", "rfeda">;
4957def : MnemonicAlias<"rfeea", "rfedb">;
4958def : MnemonicAlias<"rfefd", "rfeia">;
4959def : MnemonicAlias<"rfeed", "rfeib">;
4960def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004961
4962// SRS aliases
4963def : MnemonicAlias<"srsfa", "srsda">;
4964def : MnemonicAlias<"srsea", "srsdb">;
4965def : MnemonicAlias<"srsfd", "srsia">;
4966def : MnemonicAlias<"srsed", "srsib">;
4967def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004968
4969// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4970// Note that the write-back output register is a dummy operand for MC (it's
4971// only meaningful for codegen), so we just pass zero here.
4972// FIXME: tblgen not cooperating with argument conversions.
4973//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4974// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4975//def : InstAlias<"ldrht${p} $Rt, $addr",
4976// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4977//def : InstAlias<"ldrsht${p} $Rt, $addr",
4978// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;