blob: 818735561c533b1059aa41543577f16091542455 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
208def IsARM : Predicate<"!Subtarget->isThumb()">,
209 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000210def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
211def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000212def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">,
213 AssemblerPredicate<"ModeNaCl">;
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000215// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def UseMovt : Predicate<"Subtarget->useMovt()">;
217def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000218def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000219
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000220//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000221// ARM Flag Definitions.
222
223class RegConstraint<string C> {
224 string Constraints = C;
225}
226
227//===----------------------------------------------------------------------===//
228// ARM specific transformation functions and pattern fragments.
229//
230
Evan Chenga8e29892007-01-19 07:51:42 +0000231// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
232// so_imm_neg def below.
233def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000235}]>;
236
237// so_imm_not_XFORM - Return a so_imm value packed into the format described for
238// so_imm_not def below.
239def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000241}]>;
242
Evan Chenga8e29892007-01-19 07:51:42 +0000243/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000244def imm1_15 : ImmLeaf<i32, [{
245 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
248/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000249def imm16_31 : ImmLeaf<i32, [{
250 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000251}]>;
252
Jim Grosbach64171712010-02-16 21:07:46 +0000253def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000255 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000256 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Evan Chenga2515702007-03-19 07:09:02 +0000258def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000260 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000261 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000262
263// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
264def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000265 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000266}]>;
267
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000268/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000269def hi16 : SDNodeXForm<imm, [{
270 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
271}]>;
272
273def lo16AllZero : PatLeaf<(i32 imm), [{
274 // Returns true if all low 16-bits are 0.
275 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000276}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000277
Jim Grosbach619e0d62011-07-13 19:24:09 +0000278/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000279def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000280def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000281 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000282}]> {
283 let ParserMatchClass = Imm0_65535AsmOperand;
284}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000285
Evan Cheng342e3162011-08-30 01:34:54 +0000286class BinOpWithFlagFrag<dag res> :
287 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000288class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
289class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Evan Chengc4af4632010-11-17 20:13:28 +0000291// An 'and' node with a single use.
292def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
293 return N->hasOneUse();
294}]>;
295
296// An 'xor' node with a single use.
297def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
298 return N->hasOneUse();
299}]>;
300
Evan Cheng48575f62010-12-05 22:04:16 +0000301// An 'fmul' node with a single use.
302def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
303 return N->hasOneUse();
304}]>;
305
306// An 'fadd' node which checks for single non-hazardous use.
307def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
308 return hasNoVMLxHazardUse(N);
309}]>;
310
311// An 'fsub' node which checks for single non-hazardous use.
312def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
313 return hasNoVMLxHazardUse(N);
314}]>;
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316//===----------------------------------------------------------------------===//
317// Operand Definitions.
318//
319
320// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000322def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000323 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000325 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000326}
Evan Chenga8e29892007-01-19 07:51:42 +0000327
Jason W Kim685c3502011-02-04 19:47:15 +0000328// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000329def uncondbrtarget : Operand<OtherVT> {
330 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000331 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000332}
333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// Branch target for ARM. Handles conditional/unconditional
335def br_target : Operand<OtherVT> {
336 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000338}
339
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000340// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000341// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000342def bltarget : Operand<i32> {
343 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000344 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346}
347
Jason W Kim685c3502011-02-04 19:47:15 +0000348// Call target for ARM. Handles conditional/unconditional
349// FIXME: rename bl_target to t2_bltarget?
350def bl_target : Operand<i32> {
351 // Encoded the same as branch targets.
352 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000353 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000354}
355
Owen Andersonf1eab592011-08-26 23:32:08 +0000356def blx_target : Operand<i32> {
357 // Encoded the same as branch targets.
358 let EncoderMethod = "getARMBLXTargetOpValue";
359 let OperandType = "OPERAND_PCREL";
360}
Jason W Kim685c3502011-02-04 19:47:15 +0000361
Evan Chenga8e29892007-01-19 07:51:42 +0000362// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000363def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000364def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000365 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000366 let ParserMatchClass = RegListAsmOperand;
367 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000368 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000369}
370
Jim Grosbach1610a702011-07-25 20:06:30 +0000371def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000372def dpr_reglist : Operand<i32> {
373 let EncoderMethod = "getRegisterListOpValue";
374 let ParserMatchClass = DPRRegListAsmOperand;
375 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000377}
378
Jim Grosbach1610a702011-07-25 20:06:30 +0000379def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000380def spr_reglist : Operand<i32> {
381 let EncoderMethod = "getRegisterListOpValue";
382 let ParserMatchClass = SPRRegListAsmOperand;
383 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000385}
386
Evan Chenga8e29892007-01-19 07:51:42 +0000387// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
388def cpinst_operand : Operand<i32> {
389 let PrintMethod = "printCPInstOperand";
390}
391
Evan Chenga8e29892007-01-19 07:51:42 +0000392// Local PC labels.
393def pclabel : Operand<i32> {
394 let PrintMethod = "printPCLabel";
395}
396
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000397// ADR instruction labels.
398def adrlabel : Operand<i32> {
399 let EncoderMethod = "getAdrLabelOpValue";
400}
401
Owen Anderson498ec202010-10-27 22:49:00 +0000402def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000403 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000404 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000405}
406
Jim Grosbachb35ad412010-10-13 19:56:10 +0000407// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000408def rot_imm_XFORM: SDNodeXForm<imm, [{
409 switch (N->getZExtValue()){
410 default: assert(0);
411 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
412 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
413 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
414 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
415 }
416}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000417def RotImmAsmOperand : AsmOperandClass {
418 let Name = "RotImm";
419 let ParserMethod = "parseRotImm";
420}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000421def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
422 int32_t v = N->getZExtValue();
423 return v == 8 || v == 16 || v == 24; }],
424 rot_imm_XFORM> {
425 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000426 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000427}
428
Bob Wilson22f5dc72010-08-16 18:27:34 +0000429// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430// (asr or lsl). The 6-bit immediate encodes as:
431// {5} 0 ==> lsl
432// 1 asr
433// {4-0} imm5 shift amount.
434// asr #32 encoded as imm5 == 0.
435def ShifterImmAsmOperand : AsmOperandClass {
436 let Name = "ShifterImm";
437 let ParserMethod = "parseShifterImm";
438}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000439def shift_imm : Operand<i32> {
440 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000441 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000442}
443
Owen Anderson92a20222011-07-21 18:54:16 +0000444// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_reg : Operand<i32>, // reg reg imm
447 ComplexPattern<i32, 3, "SelectRegShifterOperand",
448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegRegOpValue";
450 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000452 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000453 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
Owen Anderson92a20222011-07-21 18:54:16 +0000455
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000456def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000457def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000458 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000459 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000460 let EncoderMethod = "getSORegImmOpValue";
461 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000463 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000464 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000465}
466
467// FIXME: Does this need to be distinct from so_reg?
468def shift_so_reg_reg : Operand<i32>, // reg reg imm
469 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
470 [shl,srl,sra,rotr]> {
471 let EncoderMethod = "getSORegRegOpValue";
472 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000473 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000474 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000475}
476
Jim Grosbache8606dc2011-07-13 17:50:29 +0000477// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000478def shift_so_reg_imm : Operand<i32>, // reg reg imm
479 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000480 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000481 let EncoderMethod = "getSORegImmOpValue";
482 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000484 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000485}
Evan Chenga8e29892007-01-19 07:51:42 +0000486
Owen Anderson152d4a42011-07-21 23:38:37 +0000487
Evan Chenga8e29892007-01-19 07:51:42 +0000488// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000489// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000490def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000491def so_imm : Operand<i32>, ImmLeaf<i32, [{
492 return ARM_AM::getSOImmVal(Imm) != -1;
493 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000494 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000495 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000496 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000497}
498
Evan Chengc70d1842007-03-20 08:11:30 +0000499// Break so_imm's up into two pieces. This handles immediates with up to 16
500// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
501// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000502def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000503 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000504}]>;
505
506/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
507///
508def arm_i32imm : PatLeaf<(imm), [{
509 if (Subtarget->hasV6T2Ops())
510 return true;
511 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
512}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000513
Jim Grosbachb2756af2011-08-01 21:55:12 +0000514/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000515def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
516def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
517 return Imm >= 0 && Imm < 8;
518}]> {
519 let ParserMatchClass = Imm0_7AsmOperand;
520}
521
Jim Grosbachb2756af2011-08-01 21:55:12 +0000522/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000523def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
524def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
525 return Imm >= 0 && Imm < 16;
526}]> {
527 let ParserMatchClass = Imm0_15AsmOperand;
528}
529
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000530/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000531def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000532def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
533 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000534}]> {
535 let ParserMatchClass = Imm0_31AsmOperand;
536}
Evan Chenga8e29892007-01-19 07:51:42 +0000537
Jim Grosbach02c84602011-08-01 22:02:20 +0000538/// imm0_255 predicate - Immediate in the range [0,255].
539def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
540def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
541 let ParserMatchClass = Imm0_255AsmOperand;
542}
543
Jim Grosbachffa32252011-07-19 19:13:28 +0000544// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
545// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000546//
Jim Grosbachffa32252011-07-19 19:13:28 +0000547// FIXME: This really needs a Thumb version separate from the ARM version.
548// While the range is the same, and can thus use the same match class,
549// the encoding is different so it should have a different encoder method.
550def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
551def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000552 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000553 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000554}
555
Jim Grosbached838482011-07-26 16:24:27 +0000556/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
557def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
558def imm24b : Operand<i32>, ImmLeaf<i32, [{
559 return Imm >= 0 && Imm <= 0xffffff;
560}]> {
561 let ParserMatchClass = Imm24bitAsmOperand;
562}
563
564
Evan Chenga9688c42010-12-11 04:11:38 +0000565/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
566/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567def BitfieldAsmOperand : AsmOperandClass {
568 let Name = "Bitfield";
569 let ParserMethod = "parseBitfield";
570}
Evan Chenga9688c42010-12-11 04:11:38 +0000571def bf_inv_mask_imm : Operand<i32>,
572 PatLeaf<(imm), [{
573 return ARM::isBitFieldInvertedMask(N->getZExtValue());
574}] > {
575 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
576 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000577 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000578 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000579}
580
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000581def imm1_32_XFORM: SDNodeXForm<imm, [{
582 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
583}]>;
584def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000585def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
586 uint64_t Imm = N->getZExtValue();
587 return Imm > 0 && Imm <= 32;
588 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000589 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000590 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000591 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000592}
593
Jim Grosbachf4943352011-07-25 23:09:14 +0000594def imm1_16_XFORM: SDNodeXForm<imm, [{
595 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
596}]>;
597def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
598def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
599 imm1_16_XFORM> {
600 let PrintMethod = "printImmPlusOneOperand";
601 let ParserMatchClass = Imm1_16AsmOperand;
602}
603
Evan Chenga8e29892007-01-19 07:51:42 +0000604// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000605// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000606//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000607def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000608def addrmode_imm12 : Operand<i32>,
609 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000610 // 12-bit immediate operand. Note that instructions using this encode
611 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
612 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000613
Chris Lattner2ac19022010-11-15 05:19:05 +0000614 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000615 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000616 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000617 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000618 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000619}
Jim Grosbach3e556122010-10-26 22:37:02 +0000620// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000621//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000622def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000623def ldst_so_reg : Operand<i32>,
624 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000625 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000626 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000627 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000628 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000629 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000630 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000631}
632
Jim Grosbach7ce05792011-08-03 23:50:40 +0000633// postidx_imm8 := +/- [0,255]
634//
635// 9 bit value:
636// {8} 1 is imm8 is non-negative. 0 otherwise.
637// {7-0} [0,255] imm8 value.
638def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
639def postidx_imm8 : Operand<i32> {
640 let PrintMethod = "printPostIdxImm8Operand";
641 let ParserMatchClass = PostIdxImm8AsmOperand;
642 let MIOperandInfo = (ops i32imm);
643}
644
Owen Anderson154c41d2011-08-04 18:24:14 +0000645// postidx_imm8s4 := +/- [0,1020]
646//
647// 9 bit value:
648// {8} 1 is imm8 is non-negative. 0 otherwise.
649// {7-0} [0,255] imm8 value, scaled by 4.
650def postidx_imm8s4 : Operand<i32> {
651 let PrintMethod = "printPostIdxImm8s4Operand";
652 let MIOperandInfo = (ops i32imm);
653}
654
655
Jim Grosbach7ce05792011-08-03 23:50:40 +0000656// postidx_reg := +/- reg
657//
658def PostIdxRegAsmOperand : AsmOperandClass {
659 let Name = "PostIdxReg";
660 let ParserMethod = "parsePostIdxReg";
661}
662def postidx_reg : Operand<i32> {
663 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000664 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000665 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000666 let ParserMatchClass = PostIdxRegAsmOperand;
667 let MIOperandInfo = (ops GPR, i32imm);
668}
669
670
Jim Grosbach3e556122010-10-26 22:37:02 +0000671// addrmode2 := reg +/- imm12
672// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000673//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000674// FIXME: addrmode2 should be refactored the rest of the way to always
675// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
676def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000677def addrmode2 : Operand<i32>,
678 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000679 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000680 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000681 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000682 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
683}
684
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000685def PostIdxRegShiftedAsmOperand : AsmOperandClass {
686 let Name = "PostIdxRegShifted";
687 let ParserMethod = "parsePostIdxReg";
688}
Owen Anderson793e7962011-07-26 20:54:26 +0000689def am2offset_reg : Operand<i32>,
690 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000691 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000692 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000693 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000694 // When using this for assembly, it's always as a post-index offset.
695 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000696 let MIOperandInfo = (ops GPR, i32imm);
697}
698
Jim Grosbach039c2e12011-08-04 23:01:30 +0000699// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
700// the GPR is purely vestigal at this point.
701def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000702def am2offset_imm : Operand<i32>,
703 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
704 [], [SDNPWantRoot]> {
705 let EncoderMethod = "getAddrMode2OffsetOpValue";
706 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000707 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000708 let MIOperandInfo = (ops GPR, i32imm);
709}
710
711
Evan Chenga8e29892007-01-19 07:51:42 +0000712// addrmode3 := reg +/- reg
713// addrmode3 := reg +/- imm8
714//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000715// FIXME: split into imm vs. reg versions.
716def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000717def addrmode3 : Operand<i32>,
718 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000719 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000720 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000721 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000722 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
723}
724
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000725// FIXME: split into imm vs. reg versions.
726// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000727def AM3OffsetAsmOperand : AsmOperandClass {
728 let Name = "AM3Offset";
729 let ParserMethod = "parseAM3Offset";
730}
Evan Chenga8e29892007-01-19 07:51:42 +0000731def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000732 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
733 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000734 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000735 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000736 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000737 let MIOperandInfo = (ops GPR, i32imm);
738}
739
Jim Grosbache6913602010-11-03 01:01:43 +0000740// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000741//
Jim Grosbache6913602010-11-03 01:01:43 +0000742def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000743 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000744 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000745}
746
747// addrmode5 := reg +/- imm8*4
748//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000749def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000750def addrmode5 : Operand<i32>,
751 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
752 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000753 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000754 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000755 let ParserMatchClass = AddrMode5AsmOperand;
756 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000757}
758
Bob Wilsond3a07652011-02-07 17:43:09 +0000759// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000760//
761def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000762 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000763 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000764 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000765 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000766 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000767}
768
Bob Wilsonda525062011-02-25 06:42:42 +0000769def am6offset : Operand<i32>,
770 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
771 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000772 let PrintMethod = "printAddrMode6OffsetOperand";
773 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000774 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000775 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000776}
777
Mon P Wang183c6272011-05-09 17:47:27 +0000778// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
779// (single element from one lane) for size 32.
780def addrmode6oneL32 : Operand<i32>,
781 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
782 let PrintMethod = "printAddrMode6Operand";
783 let MIOperandInfo = (ops GPR:$addr, i32imm);
784 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
785}
786
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000787// Special version of addrmode6 to handle alignment encoding for VLD-dup
788// instructions, specifically VLD4-dup.
789def addrmode6dup : Operand<i32>,
790 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
791 let PrintMethod = "printAddrMode6Operand";
792 let MIOperandInfo = (ops GPR:$addr, i32imm);
793 let EncoderMethod = "getAddrMode6DupAddressOpValue";
794}
795
Evan Chenga8e29892007-01-19 07:51:42 +0000796// addrmodepc := pc + reg
797//
798def addrmodepc : Operand<i32>,
799 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
800 let PrintMethod = "printAddrModePCOperand";
801 let MIOperandInfo = (ops GPR, i32imm);
802}
803
Jim Grosbache39389a2011-08-02 18:07:32 +0000804// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000805//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000806def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000807def addr_offset_none : Operand<i32>,
808 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000809 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000810 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000811 let ParserMatchClass = MemNoOffsetAsmOperand;
812 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000813}
814
Bob Wilson4f38b382009-08-21 21:58:55 +0000815def nohash_imm : Operand<i32> {
816 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000817}
818
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000819def CoprocNumAsmOperand : AsmOperandClass {
820 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000821 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000822}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000823def p_imm : Operand<i32> {
824 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000825 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000826 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000827}
828
Jim Grosbach1610a702011-07-25 20:06:30 +0000829def CoprocRegAsmOperand : AsmOperandClass {
830 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000831 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000832}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000833def c_imm : Operand<i32> {
834 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000835 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000836}
837
Evan Chenga8e29892007-01-19 07:51:42 +0000838//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000839
Evan Cheng37f25d92008-08-28 23:39:26 +0000840include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000841
842//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000843// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000844//
845
Evan Cheng3924f782008-08-29 07:36:24 +0000846/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000847/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000848multiclass AsI1_bin_irs<bits<4> opcod, string opc,
849 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000850 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000851 // The register-immediate version is re-materializable. This is useful
852 // in particular for taking the address of a local.
853 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000854 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
855 iii, opc, "\t$Rd, $Rn, $imm",
856 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
857 bits<4> Rd;
858 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000859 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000860 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000861 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000862 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000863 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000864 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000865 }
Jim Grosbach62547262010-10-11 18:51:51 +0000866 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
867 iir, opc, "\t$Rd, $Rn, $Rm",
868 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000869 bits<4> Rd;
870 bits<4> Rn;
871 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000873 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000874 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000875 let Inst{15-12} = Rd;
876 let Inst{11-4} = 0b00000000;
877 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000878 }
Owen Anderson92a20222011-07-21 18:54:16 +0000879
880 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000881 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000882 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000883 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000884 bits<4> Rd;
885 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000886 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000887 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000888 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000889 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000890 let Inst{11-5} = shift{11-5};
891 let Inst{4} = 0;
892 let Inst{3-0} = shift{3-0};
893 }
894
895 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000896 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000897 iis, opc, "\t$Rd, $Rn, $shift",
898 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
899 bits<4> Rd;
900 bits<4> Rn;
901 bits<12> shift;
902 let Inst{25} = 0;
903 let Inst{19-16} = Rn;
904 let Inst{15-12} = Rd;
905 let Inst{11-8} = shift{11-8};
906 let Inst{7} = 0;
907 let Inst{6-5} = shift{6-5};
908 let Inst{4} = 1;
909 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000910 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000911
912 // Assembly aliases for optional destination operand when it's the same
913 // as the source operand.
914 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
915 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
916 so_imm:$imm, pred:$p,
917 cc_out:$s)>,
918 Requires<[IsARM]>;
919 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
920 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
921 GPR:$Rm, pred:$p,
922 cc_out:$s)>,
923 Requires<[IsARM]>;
924 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000925 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
926 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000927 cc_out:$s)>,
928 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000929 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
930 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
931 so_reg_reg:$shift, pred:$p,
932 cc_out:$s)>,
933 Requires<[IsARM]>;
934
Evan Chenga8e29892007-01-19 07:51:42 +0000935}
936
Evan Cheng342e3162011-08-30 01:34:54 +0000937/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
938/// reversed. The 'rr' form is only defined for the disassembler; for codegen
939/// it is equivalent to the AsI1_bin_irs counterpart.
940multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
941 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
942 PatFrag opnode, string baseOpc, bit Commutable = 0> {
943 // The register-immediate version is re-materializable. This is useful
944 // in particular for taking the address of a local.
945 let isReMaterializable = 1 in {
946 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
947 iii, opc, "\t$Rd, $Rn, $imm",
948 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
949 bits<4> Rd;
950 bits<4> Rn;
951 bits<12> imm;
952 let Inst{25} = 1;
953 let Inst{19-16} = Rn;
954 let Inst{15-12} = Rd;
955 let Inst{11-0} = imm;
956 }
957 }
958 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
959 iir, opc, "\t$Rd, $Rn, $Rm",
960 [/* pattern left blank */]> {
961 bits<4> Rd;
962 bits<4> Rn;
963 bits<4> Rm;
964 let Inst{11-4} = 0b00000000;
965 let Inst{25} = 0;
966 let Inst{3-0} = Rm;
967 let Inst{15-12} = Rd;
968 let Inst{19-16} = Rn;
969 }
970
971 def rsi : AsI1<opcod, (outs GPR:$Rd),
972 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
973 iis, opc, "\t$Rd, $Rn, $shift",
974 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
975 bits<4> Rd;
976 bits<4> Rn;
977 bits<12> shift;
978 let Inst{25} = 0;
979 let Inst{19-16} = Rn;
980 let Inst{15-12} = Rd;
981 let Inst{11-5} = shift{11-5};
982 let Inst{4} = 0;
983 let Inst{3-0} = shift{3-0};
984 }
985
986 def rsr : AsI1<opcod, (outs GPR:$Rd),
987 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
988 iis, opc, "\t$Rd, $Rn, $shift",
989 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
990 bits<4> Rd;
991 bits<4> Rn;
992 bits<12> shift;
993 let Inst{25} = 0;
994 let Inst{19-16} = Rn;
995 let Inst{15-12} = Rd;
996 let Inst{11-8} = shift{11-8};
997 let Inst{7} = 0;
998 let Inst{6-5} = shift{6-5};
999 let Inst{4} = 1;
1000 let Inst{3-0} = shift{3-0};
1001 }
1002
1003 // Assembly aliases for optional destination operand when it's the same
1004 // as the source operand.
1005 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1006 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1007 so_imm:$imm, pred:$p,
1008 cc_out:$s)>,
1009 Requires<[IsARM]>;
1010 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1011 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1012 GPR:$Rm, pred:$p,
1013 cc_out:$s)>,
1014 Requires<[IsARM]>;
1015 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1016 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1017 so_reg_imm:$shift, pred:$p,
1018 cc_out:$s)>,
1019 Requires<[IsARM]>;
1020 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1021 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1022 so_reg_reg:$shift, pred:$p,
1023 cc_out:$s)>,
1024 Requires<[IsARM]>;
1025
1026}
1027
Evan Cheng4a517082011-09-06 18:52:20 +00001028/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except it sets 's' bit by default.
1029let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001030multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1031 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1032 PatFrag opnode, bit Commutable = 0> {
1033 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1034 iii, opc, "\t$Rd, $Rn, $imm",
1035 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]> {
1036 bits<4> Rd;
1037 bits<4> Rn;
1038 bits<12> imm;
1039 let Inst{25} = 1;
1040 let Inst{19-16} = Rn;
1041 let Inst{15-12} = Rd;
1042 let Inst{11-0} = imm;
1043 }
1044
1045 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1046 iir, opc, "\t$Rd, $Rn, $Rm",
1047 [/* pattern left blank */]> {
1048 bits<4> Rd;
1049 bits<4> Rn;
1050 bits<4> Rm;
1051 let Inst{11-4} = 0b00000000;
1052 let Inst{25} = 0;
1053 let Inst{3-0} = Rm;
1054 let Inst{15-12} = Rd;
1055 let Inst{19-16} = Rn;
1056 }
1057
1058 def rsi : AsI1<opcod, (outs GPR:$Rd),
1059 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1060 iis, opc, "\t$Rd, $Rn, $shift",
1061 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1062 bits<4> Rd;
1063 bits<4> Rn;
1064 bits<12> shift;
1065 let Inst{25} = 0;
1066 let Inst{19-16} = Rn;
1067 let Inst{15-12} = Rd;
1068 let Inst{11-5} = shift{11-5};
1069 let Inst{4} = 0;
1070 let Inst{3-0} = shift{3-0};
1071 }
1072
1073 def rsr : AsI1<opcod, (outs GPR:$Rd),
1074 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1075 iis, opc, "\t$Rd, $Rn, $shift",
1076 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1077 bits<4> Rd;
1078 bits<4> Rn;
1079 bits<12> shift;
1080 let Inst{25} = 0;
1081 let Inst{19-16} = Rn;
1082 let Inst{15-12} = Rd;
1083 let Inst{11-8} = shift{11-8};
1084 let Inst{7} = 0;
1085 let Inst{6-5} = shift{6-5};
1086 let Inst{4} = 1;
1087 let Inst{3-0} = shift{3-0};
1088 }
1089}
1090}
1091
Evan Cheng4a517082011-09-06 18:52:20 +00001092/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
1093let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
1094multiclass AsI1_bin_s_irs<bits<4> opcod, string opc,
Evan Cheng7e1bf302010-09-29 00:27:46 +00001095 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1096 PatFrag opnode, bit Commutable = 0> {
Evan Cheng4a517082011-09-06 18:52:20 +00001097 let isReMaterializable = 1 in {
1098 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001099 iii, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001100 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001101 bits<4> Rd;
1102 bits<4> Rn;
1103 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001104 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001105 let Inst{19-16} = Rn;
1106 let Inst{15-12} = Rd;
1107 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001108 }
Evan Cheng4a517082011-09-06 18:52:20 +00001109 }
1110 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001111 iir, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001112 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001113 bits<4> Rd;
1114 bits<4> Rn;
1115 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001116 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001117 let Inst{25} = 0;
Jim Grosbach28b10822010-11-02 17:59:04 +00001118 let Inst{19-16} = Rn;
1119 let Inst{15-12} = Rd;
1120 let Inst{11-4} = 0b00000000;
1121 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001122 }
Evan Cheng4a517082011-09-06 18:52:20 +00001123 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001124 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001125 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001126 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001127 bits<4> Rd;
1128 bits<4> Rn;
1129 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001130 let Inst{25} = 0;
Jim Grosbach28b10822010-11-02 17:59:04 +00001131 let Inst{19-16} = Rn;
1132 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00001133 let Inst{11-5} = shift{11-5};
1134 let Inst{4} = 0;
1135 let Inst{3-0} = shift{3-0};
1136 }
1137
Evan Cheng4a517082011-09-06 18:52:20 +00001138 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001139 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001140 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001141 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001142 bits<4> Rd;
1143 bits<4> Rn;
1144 bits<12> shift;
1145 let Inst{25} = 0;
1146 let Inst{20} = 1;
1147 let Inst{19-16} = Rn;
1148 let Inst{15-12} = Rd;
1149 let Inst{11-8} = shift{11-8};
1150 let Inst{7} = 0;
1151 let Inst{6-5} = shift{6-5};
1152 let Inst{4} = 1;
1153 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001154 }
Evan Cheng071a2792007-09-11 19:55:27 +00001155}
Evan Chengc85e8322007-07-05 07:13:32 +00001156}
1157
1158/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001159/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001160/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001161let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001162multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1163 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1164 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001165 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1166 opc, "\t$Rn, $imm",
1167 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001168 bits<4> Rn;
1169 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001170 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001171 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001172 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001173 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001174 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001175 }
1176 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1177 opc, "\t$Rn, $Rm",
1178 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001179 bits<4> Rn;
1180 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001181 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001182 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001183 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001184 let Inst{19-16} = Rn;
1185 let Inst{15-12} = 0b0000;
1186 let Inst{11-4} = 0b00000000;
1187 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001188 }
Owen Anderson92a20222011-07-21 18:54:16 +00001189 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001190 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001191 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001192 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001193 bits<4> Rn;
1194 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001195 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001196 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001197 let Inst{19-16} = Rn;
1198 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001199 let Inst{11-5} = shift{11-5};
1200 let Inst{4} = 0;
1201 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001202 }
Owen Anderson92a20222011-07-21 18:54:16 +00001203 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001204 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001205 opc, "\t$Rn, $shift",
1206 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1207 bits<4> Rn;
1208 bits<12> shift;
1209 let Inst{25} = 0;
1210 let Inst{20} = 1;
1211 let Inst{19-16} = Rn;
1212 let Inst{15-12} = 0b0000;
1213 let Inst{11-8} = shift{11-8};
1214 let Inst{7} = 0;
1215 let Inst{6-5} = shift{6-5};
1216 let Inst{4} = 1;
1217 let Inst{3-0} = shift{3-0};
1218 }
1219
Evan Cheng071a2792007-09-11 19:55:27 +00001220}
Evan Chenga8e29892007-01-19 07:51:42 +00001221}
1222
Evan Cheng576a3962010-09-25 00:49:35 +00001223/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001224/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001225/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001226class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001227 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001228 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001229 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001230 Requires<[IsARM, HasV6]> {
1231 bits<4> Rd;
1232 bits<4> Rm;
1233 bits<2> rot;
1234 let Inst{19-16} = 0b1111;
1235 let Inst{15-12} = Rd;
1236 let Inst{11-10} = rot;
1237 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001238}
1239
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001240class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001241 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001242 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1243 Requires<[IsARM, HasV6]> {
1244 bits<2> rot;
1245 let Inst{19-16} = 0b1111;
1246 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001247}
1248
Evan Cheng576a3962010-09-25 00:49:35 +00001249/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001250/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001251class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001252 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001253 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001254 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1255 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001256 Requires<[IsARM, HasV6]> {
1257 bits<4> Rd;
1258 bits<4> Rm;
1259 bits<4> Rn;
1260 bits<2> rot;
1261 let Inst{19-16} = Rn;
1262 let Inst{15-12} = Rd;
1263 let Inst{11-10} = rot;
1264 let Inst{9-4} = 0b000111;
1265 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001266}
1267
Jim Grosbach70327412011-07-27 17:48:13 +00001268class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001269 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001270 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1271 Requires<[IsARM, HasV6]> {
1272 bits<4> Rn;
1273 bits<2> rot;
1274 let Inst{19-16} = Rn;
1275 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001276}
1277
Evan Cheng62674222009-06-25 23:34:10 +00001278/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001279multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001280 string baseOpc, bit Commutable = 0> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001281 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001282 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1283 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001284 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001285 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001286 bits<4> Rd;
1287 bits<4> Rn;
1288 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001289 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001290 let Inst{15-12} = Rd;
1291 let Inst{19-16} = Rn;
1292 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001293 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001294 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1295 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001296 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001297 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001298 bits<4> Rd;
1299 bits<4> Rn;
1300 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001301 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001302 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001303 let isCommutable = Commutable;
1304 let Inst{3-0} = Rm;
1305 let Inst{15-12} = Rd;
1306 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001307 }
Owen Anderson92a20222011-07-21 18:54:16 +00001308 def rsi : AsI1<opcod, (outs GPR:$Rd),
1309 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001310 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001311 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001312 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001313 bits<4> Rd;
1314 bits<4> Rn;
1315 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001316 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001317 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001318 let Inst{15-12} = Rd;
1319 let Inst{11-5} = shift{11-5};
1320 let Inst{4} = 0;
1321 let Inst{3-0} = shift{3-0};
1322 }
1323 def rsr : AsI1<opcod, (outs GPR:$Rd),
1324 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001325 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001326 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001327 Requires<[IsARM]> {
1328 bits<4> Rd;
1329 bits<4> Rn;
1330 bits<12> shift;
1331 let Inst{25} = 0;
1332 let Inst{19-16} = Rn;
1333 let Inst{15-12} = Rd;
1334 let Inst{11-8} = shift{11-8};
1335 let Inst{7} = 0;
1336 let Inst{6-5} = shift{6-5};
1337 let Inst{4} = 1;
1338 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001339 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001340 }
Evan Cheng342e3162011-08-30 01:34:54 +00001341
Jim Grosbach37ee4642011-07-13 17:57:17 +00001342 // Assembly aliases for optional destination operand when it's the same
1343 // as the source operand.
1344 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1345 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1346 so_imm:$imm, pred:$p,
1347 cc_out:$s)>,
1348 Requires<[IsARM]>;
1349 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1350 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1351 GPR:$Rm, pred:$p,
1352 cc_out:$s)>,
1353 Requires<[IsARM]>;
1354 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001355 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1356 so_reg_imm:$shift, pred:$p,
1357 cc_out:$s)>,
1358 Requires<[IsARM]>;
1359 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1360 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1361 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001362 cc_out:$s)>,
1363 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001364}
1365
Evan Cheng342e3162011-08-30 01:34:54 +00001366/// AI1_rsc_irs - Define instructions and patterns for rsc
1367multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1368 string baseOpc> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001369 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001370 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1371 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1372 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1373 Requires<[IsARM]> {
1374 bits<4> Rd;
1375 bits<4> Rn;
1376 bits<12> imm;
1377 let Inst{25} = 1;
1378 let Inst{15-12} = Rd;
1379 let Inst{19-16} = Rn;
1380 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001381 }
Evan Cheng342e3162011-08-30 01:34:54 +00001382 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1383 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1384 [/* pattern left blank */]> {
1385 bits<4> Rd;
1386 bits<4> Rn;
1387 bits<4> Rm;
1388 let Inst{11-4} = 0b00000000;
1389 let Inst{25} = 0;
1390 let Inst{3-0} = Rm;
1391 let Inst{15-12} = Rd;
1392 let Inst{19-16} = Rn;
1393 }
1394 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1395 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1396 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1397 Requires<[IsARM]> {
1398 bits<4> Rd;
1399 bits<4> Rn;
1400 bits<12> shift;
1401 let Inst{25} = 0;
1402 let Inst{19-16} = Rn;
1403 let Inst{15-12} = Rd;
1404 let Inst{11-5} = shift{11-5};
1405 let Inst{4} = 0;
1406 let Inst{3-0} = shift{3-0};
1407 }
1408 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1409 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1410 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1411 Requires<[IsARM]> {
1412 bits<4> Rd;
1413 bits<4> Rn;
1414 bits<12> shift;
1415 let Inst{25} = 0;
1416 let Inst{19-16} = Rn;
1417 let Inst{15-12} = Rd;
1418 let Inst{11-8} = shift{11-8};
1419 let Inst{7} = 0;
1420 let Inst{6-5} = shift{6-5};
1421 let Inst{4} = 1;
1422 let Inst{3-0} = shift{3-0};
1423 }
1424 }
1425
1426 // Assembly aliases for optional destination operand when it's the same
1427 // as the source operand.
1428 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1429 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1430 so_imm:$imm, pred:$p,
1431 cc_out:$s)>,
1432 Requires<[IsARM]>;
1433 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1434 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1435 GPR:$Rm, pred:$p,
1436 cc_out:$s)>,
1437 Requires<[IsARM]>;
1438 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1439 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1440 so_reg_imm:$shift, pred:$p,
1441 cc_out:$s)>,
1442 Requires<[IsARM]>;
1443 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1444 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1445 so_reg_reg:$shift, pred:$p,
1446 cc_out:$s)>,
1447 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001448}
1449
Jim Grosbach3e556122010-10-26 22:37:02 +00001450let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001451multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001452 InstrItinClass iir, PatFrag opnode> {
1453 // Note: We use the complex addrmode_imm12 rather than just an input
1454 // GPR and a constrained immediate so that we can use this to match
1455 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001456 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001457 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1458 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001459 bits<4> Rt;
1460 bits<17> addr;
1461 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1462 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001463 let Inst{15-12} = Rt;
1464 let Inst{11-0} = addr{11-0}; // imm12
1465 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001466 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001467 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1468 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001469 bits<4> Rt;
1470 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001471 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001472 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1473 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001474 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001475 let Inst{11-0} = shift{11-0};
1476 }
1477}
1478}
1479
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001480let canFoldAsLoad = 1, isReMaterializable = 1 in {
1481multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1482 InstrItinClass iir, PatFrag opnode> {
1483 // Note: We use the complex addrmode_imm12 rather than just an input
1484 // GPR and a constrained immediate so that we can use this to match
1485 // frame index references and avoid matching constant pool references.
1486 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1487 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1488 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1489 bits<4> Rt;
1490 bits<17> addr;
1491 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1492 let Inst{19-16} = addr{16-13}; // Rn
1493 let Inst{15-12} = Rt;
1494 let Inst{11-0} = addr{11-0}; // imm12
1495 }
1496 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1497 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1498 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1499 bits<4> Rt;
1500 bits<17> shift;
1501 let shift{4} = 0; // Inst{4} = 0
1502 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1503 let Inst{19-16} = shift{16-13}; // Rn
1504 let Inst{15-12} = Rt;
1505 let Inst{11-0} = shift{11-0};
1506 }
1507}
1508}
1509
1510
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001511multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001512 InstrItinClass iir, PatFrag opnode> {
1513 // Note: We use the complex addrmode_imm12 rather than just an input
1514 // GPR and a constrained immediate so that we can use this to match
1515 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001516 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001517 (ins GPR:$Rt, addrmode_imm12:$addr),
1518 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1519 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1520 bits<4> Rt;
1521 bits<17> addr;
1522 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1523 let Inst{19-16} = addr{16-13}; // Rn
1524 let Inst{15-12} = Rt;
1525 let Inst{11-0} = addr{11-0}; // imm12
1526 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001527 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001528 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1529 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1530 bits<4> Rt;
1531 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001532 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001533 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1534 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001535 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001536 let Inst{11-0} = shift{11-0};
1537 }
1538}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001539
1540multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1541 InstrItinClass iir, PatFrag opnode> {
1542 // Note: We use the complex addrmode_imm12 rather than just an input
1543 // GPR and a constrained immediate so that we can use this to match
1544 // frame index references and avoid matching constant pool references.
1545 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1546 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1547 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1548 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1549 bits<4> Rt;
1550 bits<17> addr;
1551 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1552 let Inst{19-16} = addr{16-13}; // Rn
1553 let Inst{15-12} = Rt;
1554 let Inst{11-0} = addr{11-0}; // imm12
1555 }
1556 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1557 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1558 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1559 bits<4> Rt;
1560 bits<17> shift;
1561 let shift{4} = 0; // Inst{4} = 0
1562 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1563 let Inst{19-16} = shift{16-13}; // Rn
1564 let Inst{15-12} = Rt;
1565 let Inst{11-0} = shift{11-0};
1566 }
1567}
1568
1569
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001570//===----------------------------------------------------------------------===//
1571// Instructions
1572//===----------------------------------------------------------------------===//
1573
Evan Chenga8e29892007-01-19 07:51:42 +00001574//===----------------------------------------------------------------------===//
1575// Miscellaneous Instructions.
1576//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001577
Evan Chenga8e29892007-01-19 07:51:42 +00001578/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1579/// the function. The first operand is the ID# for this instruction, the second
1580/// is the index into the MachineConstantPool that this is, the third is the
1581/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001582let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001583def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001584PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001585 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001586
Jim Grosbach4642ad32010-02-22 23:10:38 +00001587// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1588// from removing one half of the matched pairs. That breaks PEI, which assumes
1589// these will always be in pairs, and asserts if it finds otherwise. Better way?
1590let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001591def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001592PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001593 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001594
Jim Grosbach64171712010-02-16 21:07:46 +00001595def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001596PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001597 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001598}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001599
Eli Friedman2bdffe42011-08-31 00:31:29 +00001600// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1601// (These psuedos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001602let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001603def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1604 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1605 NoItinerary, []>;
1606def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1607 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1608 NoItinerary, []>;
1609def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1610 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1611 NoItinerary, []>;
1612def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1613 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1614 NoItinerary, []>;
1615def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1616 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1617 NoItinerary, []>;
1618def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1619 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1620 NoItinerary, []>;
1621def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1622 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1623 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001624def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1625 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1626 GPR:$set1, GPR:$set2),
1627 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001628}
1629
Jim Grosbachd30970f2011-08-11 22:30:30 +00001630def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001631 Requires<[IsARM, HasV6T2]> {
1632 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001633 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001634 let Inst{7-0} = 0b00000000;
1635}
1636
Jim Grosbachd30970f2011-08-11 22:30:30 +00001637def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001638 Requires<[IsARM, HasV6T2]> {
1639 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001640 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001641 let Inst{7-0} = 0b00000001;
1642}
1643
Jim Grosbachd30970f2011-08-11 22:30:30 +00001644def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001645 Requires<[IsARM, HasV6T2]> {
1646 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001647 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001648 let Inst{7-0} = 0b00000010;
1649}
1650
Jim Grosbachd30970f2011-08-11 22:30:30 +00001651def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001652 Requires<[IsARM, HasV6T2]> {
1653 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001654 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001655 let Inst{7-0} = 0b00000011;
1656}
1657
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001658def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1659 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001660 bits<4> Rd;
1661 bits<4> Rn;
1662 bits<4> Rm;
1663 let Inst{3-0} = Rm;
1664 let Inst{15-12} = Rd;
1665 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001666 let Inst{27-20} = 0b01101000;
1667 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001668 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001669}
1670
Johnny Chenf4d81052010-02-12 22:53:19 +00001671def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001672 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001673 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001674 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001675 let Inst{7-0} = 0b00000100;
1676}
1677
Johnny Chenc6f7b272010-02-11 18:12:29 +00001678// The i32imm operand $val can be used by a debugger to store more information
1679// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001680def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1681 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001682 bits<16> val;
1683 let Inst{3-0} = val{3-0};
1684 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001685 let Inst{27-20} = 0b00010010;
1686 let Inst{7-4} = 0b0111;
1687}
1688
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001689// Change Processor State
1690// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001691class CPS<dag iops, string asm_ops>
1692 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001693 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001694 bits<2> imod;
1695 bits<3> iflags;
1696 bits<5> mode;
1697 bit M;
1698
Johnny Chenb98e1602010-02-12 18:55:33 +00001699 let Inst{31-28} = 0b1111;
1700 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001701 let Inst{19-18} = imod;
1702 let Inst{17} = M; // Enabled if mode is set;
1703 let Inst{16} = 0;
1704 let Inst{8-6} = iflags;
1705 let Inst{5} = 0;
1706 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001707}
1708
Owen Anderson35008c22011-08-09 23:05:39 +00001709let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001710let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001711 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001712 "$imod\t$iflags, $mode">;
1713let mode = 0, M = 0 in
1714 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1715
1716let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001717 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001718}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001719
Johnny Chenb92a23f2010-02-21 04:42:01 +00001720// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001721multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001722
Evan Chengdfed19f2010-11-03 06:34:55 +00001723 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001724 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001725 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001726 bits<4> Rt;
1727 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001728 let Inst{31-26} = 0b111101;
1729 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001730 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001731 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001732 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001733 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001734 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001735 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001736 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001737 }
1738
Evan Chengdfed19f2010-11-03 06:34:55 +00001739 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001740 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001741 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001742 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001743 let Inst{31-26} = 0b111101;
1744 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001745 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001746 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001747 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001748 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001749 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001750 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001751 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001752 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001753 }
1754}
1755
Evan Cheng416941d2010-11-04 05:19:35 +00001756defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1757defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1758defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001759
Jim Grosbach53a89d62011-07-22 17:46:13 +00001760def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001761 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001762 bits<1> end;
1763 let Inst{31-10} = 0b1111000100000001000000;
1764 let Inst{9} = end;
1765 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001766}
1767
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001768def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1769 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001770 bits<4> opt;
1771 let Inst{27-4} = 0b001100100000111100001111;
1772 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001773}
1774
Johnny Chenba6e0332010-02-11 17:14:31 +00001775// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001776let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001777def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001778 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001779 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001780 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001781}
1782
Evan Cheng12c3a532008-11-06 17:48:05 +00001783// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001784let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001785def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001786 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001787 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001788
Evan Cheng325474e2008-01-07 23:56:57 +00001789let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001790def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001791 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001792 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001793
Jim Grosbach53694262010-11-18 01:15:56 +00001794def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001795 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001796 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001797
Jim Grosbach53694262010-11-18 01:15:56 +00001798def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001799 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001800 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001801
Jim Grosbach53694262010-11-18 01:15:56 +00001802def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001803 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001804 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001805
Jim Grosbach53694262010-11-18 01:15:56 +00001806def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001807 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001808 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001809}
Chris Lattner13c63102008-01-06 05:55:01 +00001810let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001811def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001812 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001813
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001814def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001815 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001816 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001817
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001818def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001819 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001820}
Evan Cheng12c3a532008-11-06 17:48:05 +00001821} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001822
Evan Chenge07715c2009-06-23 05:25:29 +00001823
1824// LEApcrel - Load a pc-relative address into a register without offending the
1825// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001826let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001827// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001828// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1829// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001830def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001831 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001832 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001833 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001834 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001835 let Inst{24} = 0;
1836 let Inst{23-22} = label{13-12};
1837 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001838 let Inst{20} = 0;
1839 let Inst{19-16} = 0b1111;
1840 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001841 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001842}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001843def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001844 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001845
1846def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1847 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001848 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001849
Evan Chenga8e29892007-01-19 07:51:42 +00001850//===----------------------------------------------------------------------===//
1851// Control Flow Instructions.
1852//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001853
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001854let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1855 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001856 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001857 "bx", "\tlr", [(ARMretflag)]>,
1858 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001859 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001860 }
1861
1862 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001863 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001864 "mov", "\tpc, lr", [(ARMretflag)]>,
1865 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001866 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001867 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001868}
Rafael Espindola27185192006-09-29 21:20:16 +00001869
Bob Wilson04ea6e52009-10-28 00:37:03 +00001870// Indirect branches
1871let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001872 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001873 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001874 [(brind GPR:$dst)]>,
1875 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001876 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001877 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001878 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001879 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001880
Jim Grosbachd447ac62011-07-13 20:21:31 +00001881 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1882 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001883 Requires<[IsARM, HasV4T]> {
1884 bits<4> dst;
1885 let Inst{27-4} = 0b000100101111111111110001;
1886 let Inst{3-0} = dst;
1887 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001888}
1889
Evan Cheng1e0eab12010-11-29 22:43:27 +00001890// All calls clobber the non-callee saved registers. SP is marked as
1891// a use to prevent stack-pointer assignments that appear immediately
1892// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001893let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001894 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001895 // FIXME: Do we really need a non-predicated version? If so, it should
1896 // at least be a pseudo instruction expanding to the predicated version
1897 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001898 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001899 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001900 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001901 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001902 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001903 Requires<[IsARM, IsNotDarwin]> {
1904 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001905 bits<24> func;
1906 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001907 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001908 }
Evan Cheng277f0742007-06-19 21:05:09 +00001909
Jason W Kim685c3502011-02-04 19:47:15 +00001910 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001911 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001912 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001913 Requires<[IsARM, IsNotDarwin]> {
1914 bits<24> func;
1915 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001916 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001917 }
Evan Cheng277f0742007-06-19 21:05:09 +00001918
Evan Chenga8e29892007-01-19 07:51:42 +00001919 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001920 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001921 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001922 [(ARMcall GPR:$func)]>,
1923 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001924 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001925 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001926 let Inst{3-0} = func;
1927 }
1928
1929 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1930 IIC_Br, "blx", "\t$func",
1931 [(ARMcall_pred GPR:$func)]>,
1932 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1933 bits<4> func;
1934 let Inst{27-4} = 0b000100101111111111110011;
1935 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001936 }
1937
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001938 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001939 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001940 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001941 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001942 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001943
1944 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001945 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001946 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001947 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001948}
1949
David Goodwin1a8f36e2009-08-12 18:31:53 +00001950let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001951 // On Darwin R9 is call-clobbered.
1952 // R7 is marked as a use to prevent frame-pointer assignments from being
1953 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001954 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001955 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001956 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001957 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001958 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1959 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001960
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001961 def BLr9_pred : ARMPseudoExpand<(outs),
1962 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001963 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001964 [(ARMcall_pred tglobaladdr:$func)],
1965 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001966 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001967
1968 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001969 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001970 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001971 [(ARMcall GPR:$func)],
1972 (BLX GPR:$func)>,
1973 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001974
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001975 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001976 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001977 [(ARMcall_pred GPR:$func)],
1978 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001979 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001980
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001981 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001982 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001983 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001984 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001985 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001986
1987 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001988 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001989 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001990 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001991}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001992
David Goodwin1a8f36e2009-08-12 18:31:53 +00001993let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001994 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1995 // a two-value operand where a dag node expects two operands. :(
1996 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1997 IIC_Br, "b", "\t$target",
1998 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1999 bits<24> target;
2000 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002001 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002002 }
2003
Evan Chengaeafca02007-05-16 07:45:54 +00002004 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002005 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00002006 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00002007 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2008 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002009 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00002010 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002011 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002012
Jim Grosbach2dc77682010-11-29 18:37:44 +00002013 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2014 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002015 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002016 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002017 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002018 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2019 // into i12 and rs suffixed versions.
2020 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002021 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002022 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002023 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002024 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002025 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002026 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002027 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002028 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002029 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002030 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002031 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002032
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002033}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002034
Jim Grosbachcf121c32011-07-28 21:57:55 +00002035// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002036def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002037 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002038 Requires<[IsARM, HasV5T]> {
2039 let Inst{31-25} = 0b1111101;
2040 bits<25> target;
2041 let Inst{23-0} = target{24-1};
2042 let Inst{24} = target{0};
2043}
2044
Jim Grosbach898e7e22011-07-13 20:25:01 +00002045// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002046def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002047 [/* pattern left blank */]> {
2048 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002049 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002050 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002051 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002052 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002053}
2054
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002055// Tail calls.
2056
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002057let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2058 // Darwin versions.
2059 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2060 Uses = [SP] in {
2061 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2062 IIC_Br, []>, Requires<[IsDarwin]>;
2063
2064 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2065 IIC_Br, []>, Requires<[IsDarwin]>;
2066
Jim Grosbach245f5e82011-07-08 18:50:22 +00002067 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002068 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002069 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2070 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002071
Jim Grosbach245f5e82011-07-08 18:50:22 +00002072 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002073 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002074 (BX GPR:$dst)>,
2075 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002076
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002077 }
2078
2079 // Non-Darwin versions (the difference is R9).
2080 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2081 Uses = [SP] in {
2082 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2083 IIC_Br, []>, Requires<[IsNotDarwin]>;
2084
2085 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2086 IIC_Br, []>, Requires<[IsNotDarwin]>;
2087
Jim Grosbach245f5e82011-07-08 18:50:22 +00002088 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002089 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002090 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2091 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002092
Jim Grosbach245f5e82011-07-08 18:50:22 +00002093 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002094 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002095 (BX GPR:$dst)>,
2096 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002097 }
2098}
2099
Jim Grosbachd30970f2011-08-11 22:30:30 +00002100// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002101def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2102 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002103 bits<4> opt;
2104 let Inst{23-4} = 0b01100000000000000111;
2105 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002106}
2107
Jim Grosbached838482011-07-26 16:24:27 +00002108// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002109let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002110def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002111 bits<24> svc;
2112 let Inst{23-0} = svc;
2113}
Johnny Chen85d5a892010-02-10 18:02:25 +00002114}
2115
Jim Grosbach5a287482011-07-29 17:51:39 +00002116// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002117class SRSI<bit wb, string asm>
2118 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2119 NoItinerary, asm, "", []> {
2120 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002121 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002122 let Inst{27-25} = 0b100;
2123 let Inst{22} = 1;
2124 let Inst{21} = wb;
2125 let Inst{20} = 0;
2126 let Inst{19-16} = 0b1101; // SP
2127 let Inst{15-5} = 0b00000101000;
2128 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002129}
2130
Jim Grosbache1cf5902011-07-29 20:26:09 +00002131def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2132 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002133}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002134def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2135 let Inst{24-23} = 0;
2136}
2137def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2138 let Inst{24-23} = 0b10;
2139}
2140def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2141 let Inst{24-23} = 0b10;
2142}
2143def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2144 let Inst{24-23} = 0b01;
2145}
2146def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2147 let Inst{24-23} = 0b01;
2148}
2149def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2150 let Inst{24-23} = 0b11;
2151}
2152def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2153 let Inst{24-23} = 0b11;
2154}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002155
Jim Grosbach5a287482011-07-29 17:51:39 +00002156// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002157class RFEI<bit wb, string asm>
2158 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2159 NoItinerary, asm, "", []> {
2160 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002161 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002162 let Inst{27-25} = 0b100;
2163 let Inst{22} = 0;
2164 let Inst{21} = wb;
2165 let Inst{20} = 1;
2166 let Inst{19-16} = Rn;
2167 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002168}
2169
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002170def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2171 let Inst{24-23} = 0;
2172}
2173def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2174 let Inst{24-23} = 0;
2175}
2176def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2177 let Inst{24-23} = 0b10;
2178}
2179def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2180 let Inst{24-23} = 0b10;
2181}
2182def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2183 let Inst{24-23} = 0b01;
2184}
2185def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2186 let Inst{24-23} = 0b01;
2187}
2188def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2189 let Inst{24-23} = 0b11;
2190}
2191def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2192 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002193}
2194
Evan Chenga8e29892007-01-19 07:51:42 +00002195//===----------------------------------------------------------------------===//
2196// Load / store Instructions.
2197//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002198
Evan Chenga8e29892007-01-19 07:51:42 +00002199// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002200
2201
Evan Cheng7e2fe912010-10-28 06:47:08 +00002202defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002203 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002204defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002205 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002206defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002207 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002208defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002209 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002210
Evan Chengfa775d02007-03-19 07:20:03 +00002211// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002212let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002213 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002214def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002215 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2216 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002217 bits<4> Rt;
2218 bits<17> addr;
2219 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2220 let Inst{19-16} = 0b1111;
2221 let Inst{15-12} = Rt;
2222 let Inst{11-0} = addr{11-0}; // imm12
2223}
Evan Chengfa775d02007-03-19 07:20:03 +00002224
Evan Chenga8e29892007-01-19 07:51:42 +00002225// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002226def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002227 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2228 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002229
Evan Chenga8e29892007-01-19 07:51:42 +00002230// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002231def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002232 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2233 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002234
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002235def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002236 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2237 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002238
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002239let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002240// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002241def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2242 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002243 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002244 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002245}
Rafael Espindolac391d162006-10-23 20:34:27 +00002246
Evan Chenga8e29892007-01-19 07:51:42 +00002247// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002248multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002249 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2250 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002251 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002252 bits<17> addr;
2253 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002254 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002255 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002256 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002257 let DecoderMethod = "DecodeLDRPreImm";
2258 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2259 }
2260
2261 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2262 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2263 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2264 bits<17> addr;
2265 let Inst{25} = 1;
2266 let Inst{23} = addr{12};
2267 let Inst{19-16} = addr{16-13};
2268 let Inst{11-0} = addr{11-0};
2269 let Inst{4} = 0;
2270 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002271 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002272 }
Owen Anderson793e7962011-07-26 20:54:26 +00002273
2274 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002275 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002276 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002277 opc, "\t$Rt, $addr, $offset",
2278 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002279 // {12} isAdd
2280 // {11-0} imm12/Rm
2281 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002282 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002283 let Inst{25} = 1;
2284 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002285 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002286 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002287
2288 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002289 }
2290
2291 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002292 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002293 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002294 opc, "\t$Rt, $addr, $offset",
2295 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002296 // {12} isAdd
2297 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002298 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002299 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002300 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002301 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002302 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002303 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002304
2305 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002306 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002307
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002308}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002309
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002310let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002311defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2312defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002313}
Rafael Espindola450856d2006-12-12 00:37:38 +00002314
Jim Grosbach45251b32011-08-11 20:41:13 +00002315multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2316 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002317 (ins addrmode3:$addr), IndexModePre,
2318 LdMiscFrm, itin,
2319 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2320 bits<14> addr;
2321 let Inst{23} = addr{8}; // U bit
2322 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2323 let Inst{19-16} = addr{12-9}; // Rn
2324 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2325 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002326 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002327 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002328 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002329 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002330 (ins addr_offset_none:$addr, am3offset:$offset),
2331 IndexModePost, LdMiscFrm, itin,
2332 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2333 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002334 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002335 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002336 let Inst{23} = offset{8}; // U bit
2337 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002338 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002339 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2340 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002341 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002342 }
2343}
Rafael Espindola4e307642006-09-08 16:59:47 +00002344
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002345let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002346defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2347defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2348defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002349let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002350def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002351 (ins addrmode3:$addr), IndexModePre,
2352 LdMiscFrm, IIC_iLoad_d_ru,
2353 "ldrd", "\t$Rt, $Rt2, $addr!",
2354 "$addr.base = $Rn_wb", []> {
2355 bits<14> addr;
2356 let Inst{23} = addr{8}; // U bit
2357 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2358 let Inst{19-16} = addr{12-9}; // Rn
2359 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2360 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002361 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002362 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002363}
Jim Grosbach45251b32011-08-11 20:41:13 +00002364def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002365 (ins addr_offset_none:$addr, am3offset:$offset),
2366 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2367 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2368 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002369 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002370 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002371 let Inst{23} = offset{8}; // U bit
2372 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002373 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002374 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2375 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002376 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002377}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002378} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002379} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002380
Jim Grosbach89958d52011-08-11 21:41:59 +00002381// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002382let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002383def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2384 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2385 IndexModePost, LdFrm, IIC_iLoad_ru,
2386 "ldrt", "\t$Rt, $addr, $offset",
2387 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002388 // {12} isAdd
2389 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002390 bits<14> offset;
2391 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002392 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002393 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002394 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002395 let Inst{19-16} = addr;
2396 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002397 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002398 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002399 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2400}
Jim Grosbach59999262011-08-10 23:43:54 +00002401
2402def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2403 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002404 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002405 "ldrt", "\t$Rt, $addr, $offset",
2406 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002407 // {12} isAdd
2408 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002409 bits<14> offset;
2410 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002411 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002412 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002413 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002414 let Inst{19-16} = addr;
2415 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002416 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002417}
Jim Grosbach3148a652011-08-08 23:28:47 +00002418
2419def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2420 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2421 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2422 "ldrbt", "\t$Rt, $addr, $offset",
2423 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002424 // {12} isAdd
2425 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002426 bits<14> offset;
2427 bits<4> addr;
2428 let Inst{25} = 1;
2429 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002430 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002431 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002432 let Inst{11-5} = offset{11-5};
2433 let Inst{4} = 0;
2434 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002435 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002436}
2437
2438def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2439 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2440 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2441 "ldrbt", "\t$Rt, $addr, $offset",
2442 "$addr.base = $Rn_wb", []> {
2443 // {12} isAdd
2444 // {11-0} imm12/Rm
2445 bits<14> offset;
2446 bits<4> addr;
2447 let Inst{25} = 0;
2448 let Inst{23} = offset{12};
2449 let Inst{21} = 1; // overwrite
2450 let Inst{19-16} = addr;
2451 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002452 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002453}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002454
2455multiclass AI3ldrT<bits<4> op, string opc> {
2456 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2457 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2458 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2459 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2460 bits<9> offset;
2461 let Inst{23} = offset{8};
2462 let Inst{22} = 1;
2463 let Inst{11-8} = offset{7-4};
2464 let Inst{3-0} = offset{3-0};
2465 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2466 }
2467 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2468 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2469 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2470 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2471 bits<5> Rm;
2472 let Inst{23} = Rm{4};
2473 let Inst{22} = 0;
2474 let Inst{11-8} = 0;
2475 let Inst{3-0} = Rm{3-0};
2476 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2477 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002478}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002479
2480defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2481defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2482defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002483}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002484
Evan Chenga8e29892007-01-19 07:51:42 +00002485// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002486
2487// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002488def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002489 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2490 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002491
Evan Chenga8e29892007-01-19 07:51:42 +00002492// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002493let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2494def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002495 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002496 "strd", "\t$Rt, $src2, $addr", []>,
2497 Requires<[IsARM, HasV5TE]> {
2498 let Inst{21} = 0;
2499}
Evan Chenga8e29892007-01-19 07:51:42 +00002500
2501// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002502multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2503 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2504 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2505 StFrm, itin,
2506 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2507 bits<17> addr;
2508 let Inst{25} = 0;
2509 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2510 let Inst{19-16} = addr{16-13}; // Rn
2511 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002512 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002513 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002514 }
Evan Chenga8e29892007-01-19 07:51:42 +00002515
Jim Grosbach19dec202011-08-05 20:35:44 +00002516 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002517 (ins GPR:$Rt, ldst_so_reg:$addr),
2518 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002519 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2520 bits<17> addr;
2521 let Inst{25} = 1;
2522 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2523 let Inst{19-16} = addr{16-13}; // Rn
2524 let Inst{11-0} = addr{11-0};
2525 let Inst{4} = 0; // Inst{4} = 0
2526 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002527 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002528 }
2529 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2530 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2531 IndexModePost, StFrm, itin,
2532 opc, "\t$Rt, $addr, $offset",
2533 "$addr.base = $Rn_wb", []> {
2534 // {12} isAdd
2535 // {11-0} imm12/Rm
2536 bits<14> offset;
2537 bits<4> addr;
2538 let Inst{25} = 1;
2539 let Inst{23} = offset{12};
2540 let Inst{19-16} = addr;
2541 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002542
2543 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002544 }
Owen Anderson793e7962011-07-26 20:54:26 +00002545
Jim Grosbach19dec202011-08-05 20:35:44 +00002546 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2547 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2548 IndexModePost, StFrm, itin,
2549 opc, "\t$Rt, $addr, $offset",
2550 "$addr.base = $Rn_wb", []> {
2551 // {12} isAdd
2552 // {11-0} imm12/Rm
2553 bits<14> offset;
2554 bits<4> addr;
2555 let Inst{25} = 0;
2556 let Inst{23} = offset{12};
2557 let Inst{19-16} = addr;
2558 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002559
2560 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002561 }
2562}
Owen Anderson793e7962011-07-26 20:54:26 +00002563
Jim Grosbach19dec202011-08-05 20:35:44 +00002564let mayStore = 1, neverHasSideEffects = 1 in {
2565defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2566defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2567}
Evan Chenga8e29892007-01-19 07:51:42 +00002568
Jim Grosbach19dec202011-08-05 20:35:44 +00002569def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2570 am2offset_reg:$offset),
2571 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2572 am2offset_reg:$offset)>;
2573def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2574 am2offset_imm:$offset),
2575 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2576 am2offset_imm:$offset)>;
2577def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2578 am2offset_reg:$offset),
2579 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2580 am2offset_reg:$offset)>;
2581def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2582 am2offset_imm:$offset),
2583 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2584 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002585
Jim Grosbach19dec202011-08-05 20:35:44 +00002586// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2587// put the patterns on the instruction definitions directly as ISel wants
2588// the address base and offset to be separate operands, not a single
2589// complex operand like we represent the instructions themselves. The
2590// pseudos map between the two.
2591let usesCustomInserter = 1,
2592 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2593def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2594 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2595 4, IIC_iStore_ru,
2596 [(set GPR:$Rn_wb,
2597 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2598def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2599 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2600 4, IIC_iStore_ru,
2601 [(set GPR:$Rn_wb,
2602 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2603def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2604 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2605 4, IIC_iStore_ru,
2606 [(set GPR:$Rn_wb,
2607 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2608def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2609 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2610 4, IIC_iStore_ru,
2611 [(set GPR:$Rn_wb,
2612 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002613def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2614 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2615 4, IIC_iStore_ru,
2616 [(set GPR:$Rn_wb,
2617 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002618}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002619
Evan Chenga8e29892007-01-19 07:51:42 +00002620
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002621
2622def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2623 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2624 StMiscFrm, IIC_iStore_bh_ru,
2625 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2626 bits<14> addr;
2627 let Inst{23} = addr{8}; // U bit
2628 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2629 let Inst{19-16} = addr{12-9}; // Rn
2630 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2631 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2632 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002633 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002634}
2635
2636def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2637 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2638 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2639 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2640 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2641 addr_offset_none:$addr,
2642 am3offset:$offset))]> {
2643 bits<10> offset;
2644 bits<4> addr;
2645 let Inst{23} = offset{8}; // U bit
2646 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2647 let Inst{19-16} = addr;
2648 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2649 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002650 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002651}
Evan Chenga8e29892007-01-19 07:51:42 +00002652
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002653let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002654def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002655 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2656 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2657 "strd", "\t$Rt, $Rt2, $addr!",
2658 "$addr.base = $Rn_wb", []> {
2659 bits<14> addr;
2660 let Inst{23} = addr{8}; // U bit
2661 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2662 let Inst{19-16} = addr{12-9}; // Rn
2663 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2664 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002665 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002666 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002667}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002668
Jim Grosbach45251b32011-08-11 20:41:13 +00002669def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002670 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2671 am3offset:$offset),
2672 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2673 "strd", "\t$Rt, $Rt2, $addr, $offset",
2674 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002675 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002676 bits<4> addr;
2677 let Inst{23} = offset{8}; // U bit
2678 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2679 let Inst{19-16} = addr;
2680 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2681 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002682 let DecoderMethod = "DecodeAddrMode3Instruction";
2683}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002684} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002685
Jim Grosbach7ce05792011-08-03 23:50:40 +00002686// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002687
Jim Grosbach10348e72011-08-11 20:04:56 +00002688def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2689 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2690 IndexModePost, StFrm, IIC_iStore_bh_ru,
2691 "strbt", "\t$Rt, $addr, $offset",
2692 "$addr.base = $Rn_wb", []> {
2693 // {12} isAdd
2694 // {11-0} imm12/Rm
2695 bits<14> offset;
2696 bits<4> addr;
2697 let Inst{25} = 1;
2698 let Inst{23} = offset{12};
2699 let Inst{21} = 1; // overwrite
2700 let Inst{19-16} = addr;
2701 let Inst{11-5} = offset{11-5};
2702 let Inst{4} = 0;
2703 let Inst{3-0} = offset{3-0};
2704 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2705}
2706
2707def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2708 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2709 IndexModePost, StFrm, IIC_iStore_bh_ru,
2710 "strbt", "\t$Rt, $addr, $offset",
2711 "$addr.base = $Rn_wb", []> {
2712 // {12} isAdd
2713 // {11-0} imm12/Rm
2714 bits<14> offset;
2715 bits<4> addr;
2716 let Inst{25} = 0;
2717 let Inst{23} = offset{12};
2718 let Inst{21} = 1; // overwrite
2719 let Inst{19-16} = addr;
2720 let Inst{11-0} = offset{11-0};
2721 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2722}
2723
Jim Grosbach342ebd52011-08-11 22:18:00 +00002724let mayStore = 1, neverHasSideEffects = 1 in {
2725def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2726 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2727 IndexModePost, StFrm, IIC_iStore_ru,
2728 "strt", "\t$Rt, $addr, $offset",
2729 "$addr.base = $Rn_wb", []> {
2730 // {12} isAdd
2731 // {11-0} imm12/Rm
2732 bits<14> offset;
2733 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002734 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002735 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002736 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002737 let Inst{19-16} = addr;
2738 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002739 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002740 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002741 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002742}
2743
Jim Grosbach342ebd52011-08-11 22:18:00 +00002744def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2745 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2746 IndexModePost, StFrm, IIC_iStore_ru,
2747 "strt", "\t$Rt, $addr, $offset",
2748 "$addr.base = $Rn_wb", []> {
2749 // {12} isAdd
2750 // {11-0} imm12/Rm
2751 bits<14> offset;
2752 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002753 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002754 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002755 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002756 let Inst{19-16} = addr;
2757 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002758 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002759}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002760}
2761
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002762
Jim Grosbach7ce05792011-08-03 23:50:40 +00002763multiclass AI3strT<bits<4> op, string opc> {
2764 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2765 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2766 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2767 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2768 bits<9> offset;
2769 let Inst{23} = offset{8};
2770 let Inst{22} = 1;
2771 let Inst{11-8} = offset{7-4};
2772 let Inst{3-0} = offset{3-0};
2773 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2774 }
2775 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2776 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2777 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2778 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2779 bits<5> Rm;
2780 let Inst{23} = Rm{4};
2781 let Inst{22} = 0;
2782 let Inst{11-8} = 0;
2783 let Inst{3-0} = Rm{3-0};
2784 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2785 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002786}
2787
Jim Grosbach7ce05792011-08-03 23:50:40 +00002788
2789defm STRHT : AI3strT<0b1011, "strht">;
2790
2791
Evan Chenga8e29892007-01-19 07:51:42 +00002792//===----------------------------------------------------------------------===//
2793// Load / store multiple Instructions.
2794//
2795
Bill Wendling6c470b82010-11-13 09:09:38 +00002796multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2797 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002798 // IA is the default, so no need for an explicit suffix on the
2799 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002800 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002801 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2802 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002803 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002804 let Inst{24-23} = 0b01; // Increment After
2805 let Inst{21} = 0; // No writeback
2806 let Inst{20} = L_bit;
2807 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002808 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002809 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2810 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002811 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002812 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002813 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002814 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002815
2816 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002817 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002818 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002819 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2820 IndexModeNone, f, itin,
2821 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2822 let Inst{24-23} = 0b00; // Decrement After
2823 let Inst{21} = 0; // No writeback
2824 let Inst{20} = L_bit;
2825 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002826 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002827 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2828 IndexModeUpd, f, itin_upd,
2829 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2830 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002831 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002832 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002833
2834 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002835 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002836 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002837 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2838 IndexModeNone, f, itin,
2839 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2840 let Inst{24-23} = 0b10; // Decrement Before
2841 let Inst{21} = 0; // No writeback
2842 let Inst{20} = L_bit;
2843 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002844 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002845 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2846 IndexModeUpd, f, itin_upd,
2847 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2848 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002849 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002850 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002851
2852 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002853 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002854 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002855 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2856 IndexModeNone, f, itin,
2857 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2858 let Inst{24-23} = 0b11; // Increment Before
2859 let Inst{21} = 0; // No writeback
2860 let Inst{20} = L_bit;
2861 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002862 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002863 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2864 IndexModeUpd, f, itin_upd,
2865 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2866 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002867 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002868 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002869
2870 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002871 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002872}
Bill Wendling6c470b82010-11-13 09:09:38 +00002873
Bill Wendlingc93989a2010-11-13 11:20:05 +00002874let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002875
2876let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2877defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2878
2879let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2880defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2881
2882} // neverHasSideEffects
2883
Bill Wendling73fe34a2010-11-16 01:16:36 +00002884// FIXME: remove when we have a way to marking a MI with these properties.
2885// FIXME: Should pc be an implicit operand like PICADD, etc?
2886let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2887 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002888def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2889 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002890 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002891 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002892 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002893
Evan Chenga8e29892007-01-19 07:51:42 +00002894//===----------------------------------------------------------------------===//
2895// Move Instructions.
2896//
2897
Evan Chengcd799b92009-06-12 20:46:18 +00002898let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002899def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2900 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2901 bits<4> Rd;
2902 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002903
Johnny Chen103bf952011-04-01 23:30:25 +00002904 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002905 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002906 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002907 let Inst{3-0} = Rm;
2908 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002909}
2910
Dale Johannesen38d5f042010-06-15 22:24:08 +00002911// A version for the smaller set of tail call registers.
2912let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002913def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002914 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2915 bits<4> Rd;
2916 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002917
Dale Johannesen38d5f042010-06-15 22:24:08 +00002918 let Inst{11-4} = 0b00000000;
2919 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002920 let Inst{3-0} = Rm;
2921 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002922}
2923
Owen Andersonde317f42011-08-09 23:33:27 +00002924def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002925 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002926 "mov", "\t$Rd, $src",
2927 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002928 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002929 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002930 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002931 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002932 let Inst{11-8} = src{11-8};
2933 let Inst{7} = 0;
2934 let Inst{6-5} = src{6-5};
2935 let Inst{4} = 1;
2936 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002937 let Inst{25} = 0;
2938}
Evan Chenga2515702007-03-19 07:09:02 +00002939
Owen Anderson152d4a42011-07-21 23:38:37 +00002940def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2941 DPSoRegImmFrm, IIC_iMOVsr,
2942 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2943 UnaryDP {
2944 bits<4> Rd;
2945 bits<12> src;
2946 let Inst{15-12} = Rd;
2947 let Inst{19-16} = 0b0000;
2948 let Inst{11-5} = src{11-5};
2949 let Inst{4} = 0;
2950 let Inst{3-0} = src{3-0};
2951 let Inst{25} = 0;
2952}
2953
Evan Chengc4af4632010-11-17 20:13:28 +00002954let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002955def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2956 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002957 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002958 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002959 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002960 let Inst{15-12} = Rd;
2961 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002962 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002963}
2964
Evan Chengc4af4632010-11-17 20:13:28 +00002965let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002966def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002967 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002968 "movw", "\t$Rd, $imm",
2969 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002970 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002971 bits<4> Rd;
2972 bits<16> imm;
2973 let Inst{15-12} = Rd;
2974 let Inst{11-0} = imm{11-0};
2975 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002976 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002977 let Inst{25} = 1;
2978}
2979
Jim Grosbachffa32252011-07-19 19:13:28 +00002980def : InstAlias<"mov${p} $Rd, $imm",
2981 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2982 Requires<[IsARM]>;
2983
Evan Cheng53519f02011-01-21 18:55:51 +00002984def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2985 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002986
2987let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002988def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2989 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002990 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002991 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002992 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002993 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002994 lo16AllZero:$imm))]>, UnaryDP,
2995 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002996 bits<4> Rd;
2997 bits<16> imm;
2998 let Inst{15-12} = Rd;
2999 let Inst{11-0} = imm{11-0};
3000 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003001 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003002 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00003003}
Evan Cheng13ab0202007-07-10 18:08:01 +00003004
Evan Cheng53519f02011-01-21 18:55:51 +00003005def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3006 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003007
3008} // Constraints
3009
Evan Cheng20956592009-10-21 08:15:52 +00003010def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3011 Requires<[IsARM, HasV6T2]>;
3012
David Goodwinca01a8d2009-09-01 18:32:09 +00003013let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003014def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003015 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3016 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003017
3018// These aren't really mov instructions, but we have to define them this way
3019// due to flag operands.
3020
Evan Cheng071a2792007-09-11 19:55:27 +00003021let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003022def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003023 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3024 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003025def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003026 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3027 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003028}
Evan Chenga8e29892007-01-19 07:51:42 +00003029
Evan Chenga8e29892007-01-19 07:51:42 +00003030//===----------------------------------------------------------------------===//
3031// Extend Instructions.
3032//
3033
3034// Sign extenders
3035
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003036def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003037 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003038def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003039 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003040
Jim Grosbach70327412011-07-27 17:48:13 +00003041def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003042 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003043def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003044 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003045
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003046def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003047
Jim Grosbach70327412011-07-27 17:48:13 +00003048def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003049
3050// Zero extenders
3051
3052let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003053def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003054 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003055def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003056 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003057def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003058 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003059
Jim Grosbach542f6422010-07-28 23:25:44 +00003060// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3061// The transformation should probably be done as a combiner action
3062// instead so we can include a check for masking back in the upper
3063// eight bits of the source into the lower eight bits of the result.
3064//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003065// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003066def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003067 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003068
Jim Grosbach70327412011-07-27 17:48:13 +00003069def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003070 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003071def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003072 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003073}
3074
Evan Chenga8e29892007-01-19 07:51:42 +00003075// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003076def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003077
Evan Chenga8e29892007-01-19 07:51:42 +00003078
Owen Anderson33e57512011-08-10 00:03:03 +00003079def SBFX : I<(outs GPRnopc:$Rd),
3080 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003081 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003082 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003083 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003084 bits<4> Rd;
3085 bits<4> Rn;
3086 bits<5> lsb;
3087 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003088 let Inst{27-21} = 0b0111101;
3089 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003090 let Inst{20-16} = width;
3091 let Inst{15-12} = Rd;
3092 let Inst{11-7} = lsb;
3093 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003094}
3095
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003096def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003097 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003098 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003099 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003100 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003101 bits<4> Rd;
3102 bits<4> Rn;
3103 bits<5> lsb;
3104 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003105 let Inst{27-21} = 0b0111111;
3106 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003107 let Inst{20-16} = width;
3108 let Inst{15-12} = Rd;
3109 let Inst{11-7} = lsb;
3110 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003111}
3112
Evan Chenga8e29892007-01-19 07:51:42 +00003113//===----------------------------------------------------------------------===//
3114// Arithmetic Instructions.
3115//
3116
Jim Grosbach26421962008-10-14 20:36:24 +00003117defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003118 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003119 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003120defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003121 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003122 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003123
Evan Chengc85e8322007-07-05 07:13:32 +00003124// ADD and SUB with 's' bit set.
Evan Cheng4a517082011-09-06 18:52:20 +00003125// FIXME: Eliminate them if we can write def : Pat patterns which defines
3126// CPSR and the implicit def of CPSR is not needed.
3127defm ADDS : AsI1_bin_s_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003128 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003129 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Evan Cheng4a517082011-09-06 18:52:20 +00003130defm SUBS : AsI1_bin_s_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003131 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003132 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003133
Evan Cheng62674222009-06-25 23:34:10 +00003134defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003135 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003136 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003137defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003138 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003139 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003140
Evan Cheng342e3162011-08-30 01:34:54 +00003141defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3142 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3143 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003144
3145// FIXME: Eliminate them if we can write def : Pat patterns which defines
3146// CPSR and the implicit def of CPSR is not needed.
Evan Cheng342e3162011-08-30 01:34:54 +00003147defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3148 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3149 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003150
Evan Cheng342e3162011-08-30 01:34:54 +00003151defm RSC : AI1_rsc_irs<0b0111, "rsc",
3152 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3153 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003154
Evan Chenga8e29892007-01-19 07:51:42 +00003155// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003156// The assume-no-carry-in form uses the negation of the input since add/sub
3157// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3158// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3159// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003160def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3161 (SUBri GPR:$src, so_imm_neg:$imm)>;
3162def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3163 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3164
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003165// The with-carry-in form matches bitwise not instead of the negation.
3166// Effectively, the inverse interpretation of the carry flag already accounts
3167// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003168def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3169 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003170
3171// Note: These are implemented in C++ code, because they have to generate
3172// ADD/SUBrs instructions, which use a complex pattern that a xform function
3173// cannot produce.
3174// (mul X, 2^n+1) -> (add (X << n), X)
3175// (mul X, 2^n-1) -> (rsb X, (X << n))
3176
Jim Grosbach7931df32011-07-22 18:06:01 +00003177// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003178// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003179class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003180 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003181 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3182 string asm = "\t$Rd, $Rn, $Rm">
3183 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003184 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003185 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003186 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003187 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003188 let Inst{11-4} = op11_4;
3189 let Inst{19-16} = Rn;
3190 let Inst{15-12} = Rd;
3191 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003192}
3193
Jim Grosbach7931df32011-07-22 18:06:01 +00003194// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003195
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003196def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003197 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3198 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003199def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003200 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3201 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3202def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3203 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003204 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003205def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3206 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003207 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003208
3209def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3210def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3211def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3212def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3213def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3214def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3215def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3216def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3217def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3218def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3219def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3220def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003221
Jim Grosbach7931df32011-07-22 18:06:01 +00003222// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003223
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003224def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3225def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3226def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3227def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3228def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3229def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3230def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3231def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3232def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3233def USAX : AAI<0b01100101, 0b11110101, "usax">;
3234def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3235def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003236
Jim Grosbach7931df32011-07-22 18:06:01 +00003237// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003238
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003239def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3240def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3241def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3242def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3243def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3244def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3245def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3246def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3247def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3248def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3249def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3250def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003251
Jim Grosbachd30970f2011-08-11 22:30:30 +00003252// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003253
Jim Grosbach70987fb2010-10-18 23:35:38 +00003254def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003255 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003256 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003257 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003258 bits<4> Rd;
3259 bits<4> Rn;
3260 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003261 let Inst{27-20} = 0b01111000;
3262 let Inst{15-12} = 0b1111;
3263 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003264 let Inst{19-16} = Rd;
3265 let Inst{11-8} = Rm;
3266 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003267}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003268def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003269 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003270 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003271 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003272 bits<4> Rd;
3273 bits<4> Rn;
3274 bits<4> Rm;
3275 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003276 let Inst{27-20} = 0b01111000;
3277 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003278 let Inst{19-16} = Rd;
3279 let Inst{15-12} = Ra;
3280 let Inst{11-8} = Rm;
3281 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003282}
3283
Jim Grosbachd30970f2011-08-11 22:30:30 +00003284// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003285
Owen Anderson33e57512011-08-10 00:03:03 +00003286def SSAT : AI<(outs GPRnopc:$Rd),
3287 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003288 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003289 bits<4> Rd;
3290 bits<5> sat_imm;
3291 bits<4> Rn;
3292 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003293 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003294 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003295 let Inst{20-16} = sat_imm;
3296 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003297 let Inst{11-7} = sh{4-0};
3298 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003299 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003300}
3301
Owen Anderson33e57512011-08-10 00:03:03 +00003302def SSAT16 : AI<(outs GPRnopc:$Rd),
3303 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003304 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003305 bits<4> Rd;
3306 bits<4> sat_imm;
3307 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003308 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003309 let Inst{11-4} = 0b11110011;
3310 let Inst{15-12} = Rd;
3311 let Inst{19-16} = sat_imm;
3312 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003313}
3314
Owen Anderson33e57512011-08-10 00:03:03 +00003315def USAT : AI<(outs GPRnopc:$Rd),
3316 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003317 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003318 bits<4> Rd;
3319 bits<5> sat_imm;
3320 bits<4> Rn;
3321 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003322 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003323 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003324 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003325 let Inst{11-7} = sh{4-0};
3326 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003327 let Inst{20-16} = sat_imm;
3328 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003329}
3330
Owen Anderson33e57512011-08-10 00:03:03 +00003331def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003332 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003333 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003334 bits<4> Rd;
3335 bits<4> sat_imm;
3336 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003337 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003338 let Inst{11-4} = 0b11110011;
3339 let Inst{15-12} = Rd;
3340 let Inst{19-16} = sat_imm;
3341 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003342}
Evan Chenga8e29892007-01-19 07:51:42 +00003343
Owen Anderson33e57512011-08-10 00:03:03 +00003344def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3345 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3346def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3347 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003348
Evan Chenga8e29892007-01-19 07:51:42 +00003349//===----------------------------------------------------------------------===//
3350// Bitwise Instructions.
3351//
3352
Jim Grosbach26421962008-10-14 20:36:24 +00003353defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003354 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003355 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003356defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003357 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003358 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003359defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003360 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003361 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003362defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003363 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003364 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003365
Jim Grosbachc29769b2011-07-28 19:46:12 +00003366// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3367// like in the actual instruction encoding. The complexity of mapping the mask
3368// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3369// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003370def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003371 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003372 "bfc", "\t$Rd, $imm", "$src = $Rd",
3373 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003374 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003375 bits<4> Rd;
3376 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003377 let Inst{27-21} = 0b0111110;
3378 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003379 let Inst{15-12} = Rd;
3380 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003381 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003382}
3383
Johnny Chenb2503c02010-02-17 06:31:48 +00003384// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003385def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3386 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3387 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3388 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3389 bf_inv_mask_imm:$imm))]>,
3390 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003391 bits<4> Rd;
3392 bits<4> Rn;
3393 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003394 let Inst{27-21} = 0b0111110;
3395 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003396 let Inst{15-12} = Rd;
3397 let Inst{11-7} = imm{4-0}; // lsb
3398 let Inst{20-16} = imm{9-5}; // width
3399 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003400}
3401
Jim Grosbach36860462010-10-21 22:19:32 +00003402def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3403 "mvn", "\t$Rd, $Rm",
3404 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3405 bits<4> Rd;
3406 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003407 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003408 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003409 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003410 let Inst{15-12} = Rd;
3411 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003412}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003413def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3414 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003415 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003416 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003417 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003418 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003419 let Inst{19-16} = 0b0000;
3420 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003421 let Inst{11-5} = shift{11-5};
3422 let Inst{4} = 0;
3423 let Inst{3-0} = shift{3-0};
3424}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003425def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3426 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003427 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3428 bits<4> Rd;
3429 bits<12> shift;
3430 let Inst{25} = 0;
3431 let Inst{19-16} = 0b0000;
3432 let Inst{15-12} = Rd;
3433 let Inst{11-8} = shift{11-8};
3434 let Inst{7} = 0;
3435 let Inst{6-5} = shift{6-5};
3436 let Inst{4} = 1;
3437 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003438}
Evan Chengc4af4632010-11-17 20:13:28 +00003439let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003440def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3441 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3442 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3443 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003444 bits<12> imm;
3445 let Inst{25} = 1;
3446 let Inst{19-16} = 0b0000;
3447 let Inst{15-12} = Rd;
3448 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003449}
Evan Chenga8e29892007-01-19 07:51:42 +00003450
3451def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3452 (BICri GPR:$src, so_imm_not:$imm)>;
3453
3454//===----------------------------------------------------------------------===//
3455// Multiply Instructions.
3456//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003457class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3458 string opc, string asm, list<dag> pattern>
3459 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3460 bits<4> Rd;
3461 bits<4> Rm;
3462 bits<4> Rn;
3463 let Inst{19-16} = Rd;
3464 let Inst{11-8} = Rm;
3465 let Inst{3-0} = Rn;
3466}
3467class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3468 string opc, string asm, list<dag> pattern>
3469 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3470 bits<4> RdLo;
3471 bits<4> RdHi;
3472 bits<4> Rm;
3473 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003474 let Inst{19-16} = RdHi;
3475 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003476 let Inst{11-8} = Rm;
3477 let Inst{3-0} = Rn;
3478}
Evan Chenga8e29892007-01-19 07:51:42 +00003479
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003480// FIXME: The v5 pseudos are only necessary for the additional Constraint
3481// property. Remove them when it's possible to add those properties
3482// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003483let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003484def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3485 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003486 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003487 Requires<[IsARM, HasV6]> {
3488 let Inst{15-12} = 0b0000;
3489}
Evan Chenga8e29892007-01-19 07:51:42 +00003490
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003491let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003492def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3493 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003494 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003495 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3496 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003497 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003498}
3499
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003500def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3501 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003502 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3503 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003504 bits<4> Ra;
3505 let Inst{15-12} = Ra;
3506}
Evan Chenga8e29892007-01-19 07:51:42 +00003507
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003508let Constraints = "@earlyclobber $Rd" in
3509def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3510 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003511 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003512 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3513 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3514 Requires<[IsARM, NoV6]>;
3515
Jim Grosbach65711012010-11-19 22:22:37 +00003516def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3517 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3518 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003519 Requires<[IsARM, HasV6T2]> {
3520 bits<4> Rd;
3521 bits<4> Rm;
3522 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003523 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003524 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003525 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003526 let Inst{11-8} = Rm;
3527 let Inst{3-0} = Rn;
3528}
Evan Chengedcbada2009-07-06 22:05:45 +00003529
Evan Chenga8e29892007-01-19 07:51:42 +00003530// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003531let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003532let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003533def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003534 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003535 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3536 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003537
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003538def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003539 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003540 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3541 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003542
3543let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3544def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3545 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003546 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003547 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3548 Requires<[IsARM, NoV6]>;
3549
3550def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3551 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003552 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003553 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3554 Requires<[IsARM, NoV6]>;
3555}
Evan Cheng8de898a2009-06-26 00:19:44 +00003556}
Evan Chenga8e29892007-01-19 07:51:42 +00003557
3558// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003559def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3560 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003561 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3562 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003563def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3564 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003565 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3566 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003567
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003568def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3569 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3570 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3571 Requires<[IsARM, HasV6]> {
3572 bits<4> RdLo;
3573 bits<4> RdHi;
3574 bits<4> Rm;
3575 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003576 let Inst{19-16} = RdHi;
3577 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003578 let Inst{11-8} = Rm;
3579 let Inst{3-0} = Rn;
3580}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003581
3582let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3583def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3584 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003585 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003586 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3587 Requires<[IsARM, NoV6]>;
3588def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3589 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003590 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003591 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3592 Requires<[IsARM, NoV6]>;
3593def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3594 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003595 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003596 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3597 Requires<[IsARM, NoV6]>;
3598}
3599
Evan Chengcd799b92009-06-12 20:46:18 +00003600} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003601
3602// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003603def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3604 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3605 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003606 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003607 let Inst{15-12} = 0b1111;
3608}
Evan Cheng13ab0202007-07-10 18:08:01 +00003609
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003610def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003611 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003612 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003613 let Inst{15-12} = 0b1111;
3614}
3615
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003616def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3617 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3618 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3619 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3620 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003621
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003622def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3623 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003624 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003625 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003626
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003627def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3628 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3629 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3630 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3631 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003632
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003633def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3634 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003635 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003636 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003637
Raul Herbster37fb5b12007-08-30 23:25:47 +00003638multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003639 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3640 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3641 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3642 (sext_inreg GPR:$Rm, i16)))]>,
3643 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003644
Jim Grosbach3870b752010-10-22 18:35:16 +00003645 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3646 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3647 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3648 (sra GPR:$Rm, (i32 16))))]>,
3649 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003650
Jim Grosbach3870b752010-10-22 18:35:16 +00003651 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3652 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3653 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3654 (sext_inreg GPR:$Rm, i16)))]>,
3655 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003656
Jim Grosbach3870b752010-10-22 18:35:16 +00003657 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3658 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3659 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3660 (sra GPR:$Rm, (i32 16))))]>,
3661 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003662
Jim Grosbach3870b752010-10-22 18:35:16 +00003663 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3664 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3665 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3666 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3667 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003668
Jim Grosbach3870b752010-10-22 18:35:16 +00003669 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3670 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3671 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3672 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3673 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003674}
3675
Raul Herbster37fb5b12007-08-30 23:25:47 +00003676
3677multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003678 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003679 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3680 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003681 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003682 [(set GPRnopc:$Rd, (add GPR:$Ra,
3683 (opnode (sext_inreg GPRnopc:$Rn, i16),
3684 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003685 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003686
Owen Anderson33e57512011-08-10 00:03:03 +00003687 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3688 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003689 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003690 [(set GPRnopc:$Rd,
3691 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3692 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003693 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003694
Owen Anderson33e57512011-08-10 00:03:03 +00003695 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3696 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003697 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003698 [(set GPRnopc:$Rd,
3699 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3700 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003701 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003702
Owen Anderson33e57512011-08-10 00:03:03 +00003703 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3704 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003705 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003706 [(set GPRnopc:$Rd,
3707 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3708 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003709 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003710
Owen Anderson33e57512011-08-10 00:03:03 +00003711 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3712 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003713 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003714 [(set GPRnopc:$Rd,
3715 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3716 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003717 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003718
Owen Anderson33e57512011-08-10 00:03:03 +00003719 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3720 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003721 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003722 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003723 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3724 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003725 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003726 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003727}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003728
Raul Herbster37fb5b12007-08-30 23:25:47 +00003729defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3730defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003731
Jim Grosbachd30970f2011-08-11 22:30:30 +00003732// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003733def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3734 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003735 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003736 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003737
Owen Anderson33e57512011-08-10 00:03:03 +00003738def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3739 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003740 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003741 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003742
Owen Anderson33e57512011-08-10 00:03:03 +00003743def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3744 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003745 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003746 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003747
Owen Anderson33e57512011-08-10 00:03:03 +00003748def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3749 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003750 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003751 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003752
Jim Grosbachd30970f2011-08-11 22:30:30 +00003753// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003754class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3755 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003756 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003757 bits<4> Rn;
3758 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003759 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003760 let Inst{22} = long;
3761 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003762 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003763 let Inst{7} = 0;
3764 let Inst{6} = sub;
3765 let Inst{5} = swap;
3766 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003767 let Inst{3-0} = Rn;
3768}
3769class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3770 InstrItinClass itin, string opc, string asm>
3771 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3772 bits<4> Rd;
3773 let Inst{15-12} = 0b1111;
3774 let Inst{19-16} = Rd;
3775}
3776class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3777 InstrItinClass itin, string opc, string asm>
3778 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3779 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003780 bits<4> Rd;
3781 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003782 let Inst{15-12} = Ra;
3783}
3784class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3785 InstrItinClass itin, string opc, string asm>
3786 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3787 bits<4> RdLo;
3788 bits<4> RdHi;
3789 let Inst{19-16} = RdHi;
3790 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003791}
3792
3793multiclass AI_smld<bit sub, string opc> {
3794
Owen Anderson33e57512011-08-10 00:03:03 +00003795 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3796 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003797 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003798
Owen Anderson33e57512011-08-10 00:03:03 +00003799 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3800 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003801 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003802
Owen Anderson33e57512011-08-10 00:03:03 +00003803 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3804 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003805 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003806
Owen Anderson33e57512011-08-10 00:03:03 +00003807 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3808 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003809 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003810
3811}
3812
3813defm SMLA : AI_smld<0, "smla">;
3814defm SMLS : AI_smld<1, "smls">;
3815
Johnny Chen2ec5e492010-02-22 21:50:40 +00003816multiclass AI_sdml<bit sub, string opc> {
3817
Jim Grosbache15defc2011-08-10 23:23:47 +00003818 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3819 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3820 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3821 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003822}
3823
3824defm SMUA : AI_sdml<0, "smua">;
3825defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003826
Evan Chenga8e29892007-01-19 07:51:42 +00003827//===----------------------------------------------------------------------===//
3828// Misc. Arithmetic Instructions.
3829//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003830
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003831def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3832 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3833 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003834
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003835def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3836 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3837 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3838 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003839
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003840def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3841 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3842 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003843
Evan Cheng9568e5c2011-06-21 06:01:08 +00003844let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003845def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3846 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003847 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003848 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003849
Evan Cheng9568e5c2011-06-21 06:01:08 +00003850let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003851def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3852 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003853 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003854 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003855
Evan Chengf60ceac2011-06-15 17:17:48 +00003856def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3857 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3858 (REVSH GPR:$Rm)>;
3859
Jim Grosbache1d58a62011-09-14 22:52:14 +00003860def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3861 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003862 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003863 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3864 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3865 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003866 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003867
Evan Chenga8e29892007-01-19 07:51:42 +00003868// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003869def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3870 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3871def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3872 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003873
Bob Wilsondc66eda2010-08-16 22:26:55 +00003874// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3875// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003876def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3877 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003878 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003879 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3880 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3881 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003882 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003883
Evan Chenga8e29892007-01-19 07:51:42 +00003884// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3885// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003886def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3887 (srl GPRnopc:$src2, imm16_31:$sh)),
3888 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3889def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3890 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3891 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003892
Evan Chenga8e29892007-01-19 07:51:42 +00003893//===----------------------------------------------------------------------===//
3894// Comparison Instructions...
3895//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003896
Jim Grosbach26421962008-10-14 20:36:24 +00003897defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003898 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003899 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003900
Jim Grosbach97a884d2010-12-07 20:41:06 +00003901// ARMcmpZ can re-use the above instruction definitions.
3902def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3903 (CMPri GPR:$src, so_imm:$imm)>;
3904def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3905 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003906def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3907 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3908def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3909 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003910
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003911// FIXME: We have to be careful when using the CMN instruction and comparison
3912// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003913// results:
3914//
3915// rsbs r1, r1, 0
3916// cmp r0, r1
3917// mov r0, #0
3918// it ls
3919// mov r0, #1
3920//
3921// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003922//
Bill Wendling6165e872010-08-26 18:33:51 +00003923// cmn r0, r1
3924// mov r0, #0
3925// it ls
3926// mov r0, #1
3927//
3928// However, the CMN gives the *opposite* result when r1 is 0. This is because
3929// the carry flag is set in the CMP case but not in the CMN case. In short, the
3930// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3931// value of r0 and the carry bit (because the "carry bit" parameter to
3932// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3933// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3934// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3935// parameter to AddWithCarry is defined as 0).
3936//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003937// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003938//
3939// x = 0
3940// ~x = 0xFFFF FFFF
3941// ~x + 1 = 0x1 0000 0000
3942// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3943//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003944// Therefore, we should disable CMN when comparing against zero, until we can
3945// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3946// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003947//
3948// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3949//
3950// This is related to <rdar://problem/7569620>.
3951//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003952//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3953// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003954
Evan Chenga8e29892007-01-19 07:51:42 +00003955// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003956defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003957 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003958 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003959defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003960 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003961 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003962
David Goodwinc0309b42009-06-29 15:33:01 +00003963defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003964 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003965 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003966
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003967//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3968// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003969
David Goodwinc0309b42009-06-29 15:33:01 +00003970def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003971 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003972
Evan Cheng218977b2010-07-13 19:27:42 +00003973// Pseudo i64 compares for some floating point compares.
3974let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3975 Defs = [CPSR] in {
3976def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003977 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003978 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003979 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3980
3981def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003982 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003983 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3984} // usesCustomInserter
3985
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003986
Evan Chenga8e29892007-01-19 07:51:42 +00003987// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003988// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003989// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003990let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003991def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003992 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003993 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3994 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003995def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3996 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003997 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003998 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3999 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004000 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004001def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4002 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4003 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004004 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4005 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004006 RegConstraint<"$false = $Rd">;
4007
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004008
Evan Chengc4af4632010-11-17 20:13:28 +00004009let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004010def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004011 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004012 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004013 []>,
4014 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004015
Evan Chengc4af4632010-11-17 20:13:28 +00004016let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004017def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4018 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004019 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004020 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004021 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004022
Evan Cheng63f35442010-11-13 02:25:14 +00004023// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004024let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004025def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4026 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004027 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004028
Evan Chengc4af4632010-11-17 20:13:28 +00004029let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004030def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4031 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004032 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004033 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004034 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004035} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004036
Jim Grosbach3728e962009-12-10 00:11:09 +00004037//===----------------------------------------------------------------------===//
4038// Atomic operations intrinsics
4039//
4040
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004041def MemBarrierOptOperand : AsmOperandClass {
4042 let Name = "MemBarrierOpt";
4043 let ParserMethod = "parseMemBarrierOptOperand";
4044}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004045def memb_opt : Operand<i32> {
4046 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004047 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004048 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004049}
Jim Grosbach3728e962009-12-10 00:11:09 +00004050
Bob Wilsonf74a4292010-10-30 00:54:37 +00004051// memory barriers protect the atomic sequences
4052let hasSideEffects = 1 in {
4053def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4054 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4055 Requires<[IsARM, HasDB]> {
4056 bits<4> opt;
4057 let Inst{31-4} = 0xf57ff05;
4058 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004059}
Jim Grosbach3728e962009-12-10 00:11:09 +00004060}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004061
Bob Wilsonf74a4292010-10-30 00:54:37 +00004062def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004063 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004064 Requires<[IsARM, HasDB]> {
4065 bits<4> opt;
4066 let Inst{31-4} = 0xf57ff04;
4067 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004068}
4069
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004070// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004071def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4072 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004073 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004074 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004075 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004076 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004077}
4078
Jim Grosbach66869102009-12-11 18:52:41 +00004079let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004080 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004081 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004082 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004083 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4084 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004085 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004086 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4087 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004088 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004089 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4090 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004091 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004092 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4093 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004094 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004095 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4096 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004097 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004098 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004099 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4100 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4101 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4102 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4103 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4104 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4105 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4106 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4107 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4108 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4109 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4110 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004111 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004113 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4114 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004115 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004116 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4117 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004118 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004119 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4120 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004121 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004122 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4123 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004124 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004125 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4126 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004128 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004129 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4131 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4132 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4134 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4135 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4137 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4138 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4140 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004141 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004143 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4144 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4147 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004149 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4150 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004152 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4153 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004155 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4156 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004158 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004159 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4161 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4162 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4164 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4165 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4167 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4168 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4169 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4170 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004171
4172 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004174 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4175 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004176 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004177 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4178 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004179 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004180 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4181
Jim Grosbache801dc42009-12-12 01:40:06 +00004182 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004183 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004184 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4185 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004186 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004187 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4188 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004189 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004190 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4191}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004192}
4193
4194let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004195def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4196 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004197 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004198def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4199 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004200def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4201 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004202let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004203def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004204 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004205 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004206}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004207}
4208
Jim Grosbach86875a22010-10-29 19:58:57 +00004209let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004210def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004211 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004212def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004213 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004214def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004215 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004216}
4217
4218let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004219def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004220 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004221 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004222 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004223}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004224
Jim Grosbachd30970f2011-08-11 22:30:30 +00004225def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004226 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004227 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004228}
4229
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004230// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004231let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004232def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4233 "swp", []>;
4234def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4235 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004236}
4237
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004238//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004239// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004240//
4241
Jim Grosbach83ab0702011-07-13 22:01:08 +00004242def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4243 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004244 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004245 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4246 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004247 bits<4> opc1;
4248 bits<4> CRn;
4249 bits<4> CRd;
4250 bits<4> cop;
4251 bits<3> opc2;
4252 bits<4> CRm;
4253
4254 let Inst{3-0} = CRm;
4255 let Inst{4} = 0;
4256 let Inst{7-5} = opc2;
4257 let Inst{11-8} = cop;
4258 let Inst{15-12} = CRd;
4259 let Inst{19-16} = CRn;
4260 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004261}
4262
Jim Grosbach83ab0702011-07-13 22:01:08 +00004263def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4264 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004265 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004266 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4267 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004268 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004269 bits<4> opc1;
4270 bits<4> CRn;
4271 bits<4> CRd;
4272 bits<4> cop;
4273 bits<3> opc2;
4274 bits<4> CRm;
4275
4276 let Inst{3-0} = CRm;
4277 let Inst{4} = 0;
4278 let Inst{7-5} = opc2;
4279 let Inst{11-8} = cop;
4280 let Inst{15-12} = CRd;
4281 let Inst{19-16} = CRn;
4282 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004283}
4284
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004285class ACI<dag oops, dag iops, string opc, string asm,
4286 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004287 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004288 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004289 let Inst{27-25} = 0b110;
4290}
4291
Johnny Chen670a4562011-04-04 23:39:08 +00004292multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00004293 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004294 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4295 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004296 let Inst{31-28} = op31_28;
4297 let Inst{24} = 1; // P = 1
4298 let Inst{21} = 0; // W = 0
4299 let Inst{22} = 0; // D = 0
4300 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004301 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004302 }
4303
4304 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004305 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4306 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004307 let Inst{31-28} = op31_28;
4308 let Inst{24} = 1; // P = 1
4309 let Inst{21} = 1; // W = 1
4310 let Inst{22} = 0; // D = 0
4311 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004312 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004313 }
4314
4315 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004316 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4317 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004318 let Inst{31-28} = op31_28;
4319 let Inst{24} = 0; // P = 0
4320 let Inst{21} = 1; // W = 1
4321 let Inst{22} = 0; // D = 0
4322 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004323 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004324 }
4325
4326 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004327 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4328 ops),
4329 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004330 let Inst{31-28} = op31_28;
4331 let Inst{24} = 0; // P = 0
4332 let Inst{23} = 1; // U = 1
4333 let Inst{21} = 0; // W = 0
4334 let Inst{22} = 0; // D = 0
4335 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004336 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004337 }
4338
4339 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004340 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4341 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004342 let Inst{31-28} = op31_28;
4343 let Inst{24} = 1; // P = 1
4344 let Inst{21} = 0; // W = 0
4345 let Inst{22} = 1; // D = 1
4346 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004347 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004348 }
4349
4350 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004351 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4352 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4353 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004354 let Inst{31-28} = op31_28;
4355 let Inst{24} = 1; // P = 1
4356 let Inst{21} = 1; // W = 1
4357 let Inst{22} = 1; // D = 1
4358 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004359 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004360 }
4361
4362 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004363 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004364 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004365 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004366 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004367 let Inst{31-28} = op31_28;
4368 let Inst{24} = 0; // P = 0
4369 let Inst{21} = 1; // W = 1
4370 let Inst{22} = 1; // D = 1
4371 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004372 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004373 }
4374
4375 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004376 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4377 ops),
4378 !strconcat(!strconcat(opc, "l"), cond),
4379 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004380 let Inst{31-28} = op31_28;
4381 let Inst{24} = 0; // P = 0
4382 let Inst{23} = 1; // U = 1
4383 let Inst{21} = 0; // W = 0
4384 let Inst{22} = 1; // D = 1
4385 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004386 let DecoderMethod = "DecodeCopMemInstruction";
4387 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004388}
4389
Johnny Chen670a4562011-04-04 23:39:08 +00004390defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4391defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4392defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4393defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004394
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004395//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004396// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004397//
4398
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004399class MovRCopro<string opc, bit direction, dag oops, dag iops,
4400 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004401 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004402 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004403 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004404 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004405
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004406 bits<4> Rt;
4407 bits<4> cop;
4408 bits<3> opc1;
4409 bits<3> opc2;
4410 bits<4> CRm;
4411 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004412
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004413 let Inst{15-12} = Rt;
4414 let Inst{11-8} = cop;
4415 let Inst{23-21} = opc1;
4416 let Inst{7-5} = opc2;
4417 let Inst{3-0} = CRm;
4418 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004419}
4420
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004421def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004422 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004423 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4424 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004425 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4426 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004427def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004428 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004429 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4430 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004431
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004432def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4433 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4434
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004435class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4436 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004437 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004438 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004439 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004440 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004441 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004442
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004443 bits<4> Rt;
4444 bits<4> cop;
4445 bits<3> opc1;
4446 bits<3> opc2;
4447 bits<4> CRm;
4448 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004449
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004450 let Inst{15-12} = Rt;
4451 let Inst{11-8} = cop;
4452 let Inst{23-21} = opc1;
4453 let Inst{7-5} = opc2;
4454 let Inst{3-0} = CRm;
4455 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004456}
4457
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004458def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004459 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004460 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4461 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004462 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4463 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004464def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004465 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004466 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4467 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004468
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004469def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4470 imm:$CRm, imm:$opc2),
4471 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4472
Jim Grosbachd30970f2011-08-11 22:30:30 +00004473class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004474 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004475 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004476 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004477 let Inst{23-21} = 0b010;
4478 let Inst{20} = direction;
4479
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004480 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004481 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004482 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004483 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004484 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004485
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004486 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004487 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004488 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004489 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004490 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004491}
4492
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004493def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4494 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4495 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004496def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4497
Jim Grosbachd30970f2011-08-11 22:30:30 +00004498class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004499 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004500 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4501 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004502 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004503 let Inst{23-21} = 0b010;
4504 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004505
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004506 bits<4> Rt;
4507 bits<4> Rt2;
4508 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004509 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004510 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004511
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004512 let Inst{15-12} = Rt;
4513 let Inst{19-16} = Rt2;
4514 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004515 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004516 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004517}
4518
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004519def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4520 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4521 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004522def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004523
Johnny Chenb98e1602010-02-12 18:55:33 +00004524//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004525// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004526//
4527
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004528// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004529def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4530 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004531 bits<4> Rd;
4532 let Inst{23-16} = 0b00001111;
4533 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004534 let Inst{7-4} = 0b0000;
4535}
4536
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004537def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4538
4539def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4540 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004541 bits<4> Rd;
4542 let Inst{23-16} = 0b01001111;
4543 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004544 let Inst{7-4} = 0b0000;
4545}
4546
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004547// Move from ARM core register to Special Register
4548//
4549// No need to have both system and application versions, the encodings are the
4550// same and the assembly parser has no way to distinguish between them. The mask
4551// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4552// the mask with the fields to be accessed in the special register.
4553def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004554 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004555 bits<5> mask;
4556 bits<4> Rn;
4557
4558 let Inst{23} = 0;
4559 let Inst{22} = mask{4}; // R bit
4560 let Inst{21-20} = 0b10;
4561 let Inst{19-16} = mask{3-0};
4562 let Inst{15-12} = 0b1111;
4563 let Inst{11-4} = 0b00000000;
4564 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004565}
4566
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004567def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004568 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004569 bits<5> mask;
4570 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004571
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004572 let Inst{23} = 0;
4573 let Inst{22} = mask{4}; // R bit
4574 let Inst{21-20} = 0b10;
4575 let Inst{19-16} = mask{3-0};
4576 let Inst{15-12} = 0b1111;
4577 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004578}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004579
4580//===----------------------------------------------------------------------===//
4581// TLS Instructions
4582//
4583
4584// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004585// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004586// complete with fixup for the aeabi_read_tp function.
4587let isCall = 1,
4588 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4589 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4590 [(set R0, ARMthread_pointer)]>;
4591}
4592
4593//===----------------------------------------------------------------------===//
4594// SJLJ Exception handling intrinsics
4595// eh_sjlj_setjmp() is an instruction sequence to store the return
4596// address and save #0 in R0 for the non-longjmp case.
4597// Since by its nature we may be coming from some other function to get
4598// here, and we're using the stack frame for the containing function to
4599// save/restore registers, we can't keep anything live in regs across
4600// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004601// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004602// except for our own input by listing the relevant registers in Defs. By
4603// doing so, we also cause the prologue/epilogue code to actively preserve
4604// all of the callee-saved resgisters, which is exactly what we want.
4605// A constant value is passed in $val, and we use the location as a scratch.
4606//
4607// These are pseudo-instructions and are lowered to individual MC-insts, so
4608// no encoding information is necessary.
4609let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004610 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004611 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004612 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4613 NoItinerary,
4614 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4615 Requires<[IsARM, HasVFP2]>;
4616}
4617
4618let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004619 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004620 hasSideEffects = 1, isBarrier = 1 in {
4621 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4622 NoItinerary,
4623 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4624 Requires<[IsARM, NoVFP]>;
4625}
4626
4627// FIXME: Non-Darwin version(s)
4628let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4629 Defs = [ R7, LR, SP ] in {
4630def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4631 NoItinerary,
4632 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4633 Requires<[IsARM, IsDarwin]>;
4634}
4635
4636// eh.sjlj.dispatchsetup pseudo-instruction.
4637// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4638// handled when the pseudo is expanded (which happens before any passes
4639// that need the instruction size).
4640let isBarrier = 1, hasSideEffects = 1 in
4641def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004642 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4643 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004644 Requires<[IsDarwin]>;
4645
4646//===----------------------------------------------------------------------===//
4647// Non-Instruction Patterns
4648//
4649
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004650// ARMv4 indirect branch using (MOVr PC, dst)
4651let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4652 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004653 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004654 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4655 Requires<[IsARM, NoV4T]>;
4656
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004657// Large immediate handling.
4658
4659// 32-bit immediate using two piece so_imms or movw + movt.
4660// This is a single pseudo instruction, the benefit is that it can be remat'd
4661// as a single unit instead of having to handle reg inputs.
4662// FIXME: Remove this when we can do generalized remat.
4663let isReMaterializable = 1, isMoveImm = 1 in
4664def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4665 [(set GPR:$dst, (arm_i32imm:$src))]>,
4666 Requires<[IsARM]>;
4667
4668// Pseudo instruction that combines movw + movt + add pc (if PIC).
4669// It also makes it possible to rematerialize the instructions.
4670// FIXME: Remove this when we can do generalized remat and when machine licm
4671// can properly the instructions.
4672let isReMaterializable = 1 in {
4673def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4674 IIC_iMOVix2addpc,
4675 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4676 Requires<[IsARM, UseMovt]>;
4677
4678def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4679 IIC_iMOVix2,
4680 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4681 Requires<[IsARM, UseMovt]>;
4682
4683let AddedComplexity = 10 in
4684def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4685 IIC_iMOVix2ld,
4686 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4687 Requires<[IsARM, UseMovt]>;
4688} // isReMaterializable
4689
4690// ConstantPool, GlobalAddress, and JumpTable
4691def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4692 Requires<[IsARM, DontUseMovt]>;
4693def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4694def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4695 Requires<[IsARM, UseMovt]>;
4696def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4697 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4698
4699// TODO: add,sub,and, 3-instr forms?
4700
4701// Tail calls
4702def : ARMPat<(ARMtcret tcGPR:$dst),
4703 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4704
4705def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4706 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4707
4708def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4709 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4710
4711def : ARMPat<(ARMtcret tcGPR:$dst),
4712 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4713
4714def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4715 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4716
4717def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4718 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4719
4720// Direct calls
4721def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4722 Requires<[IsARM, IsNotDarwin]>;
4723def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4724 Requires<[IsARM, IsDarwin]>;
4725
4726// zextload i1 -> zextload i8
4727def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4728def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4729
4730// extload -> zextload
4731def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4732def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4733def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4734def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4735
4736def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4737
4738def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4739def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4740
4741// smul* and smla*
4742def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4743 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4744 (SMULBB GPR:$a, GPR:$b)>;
4745def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4746 (SMULBB GPR:$a, GPR:$b)>;
4747def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4748 (sra GPR:$b, (i32 16))),
4749 (SMULBT GPR:$a, GPR:$b)>;
4750def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4751 (SMULBT GPR:$a, GPR:$b)>;
4752def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4753 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4754 (SMULTB GPR:$a, GPR:$b)>;
4755def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4756 (SMULTB GPR:$a, GPR:$b)>;
4757def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4758 (i32 16)),
4759 (SMULWB GPR:$a, GPR:$b)>;
4760def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4761 (SMULWB GPR:$a, GPR:$b)>;
4762
4763def : ARMV5TEPat<(add GPR:$acc,
4764 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4765 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4766 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4767def : ARMV5TEPat<(add GPR:$acc,
4768 (mul sext_16_node:$a, sext_16_node:$b)),
4769 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4770def : ARMV5TEPat<(add GPR:$acc,
4771 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4772 (sra GPR:$b, (i32 16)))),
4773 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4774def : ARMV5TEPat<(add GPR:$acc,
4775 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4776 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4777def : ARMV5TEPat<(add GPR:$acc,
4778 (mul (sra GPR:$a, (i32 16)),
4779 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4780 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4781def : ARMV5TEPat<(add GPR:$acc,
4782 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4783 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4784def : ARMV5TEPat<(add GPR:$acc,
4785 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4786 (i32 16))),
4787 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4788def : ARMV5TEPat<(add GPR:$acc,
4789 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4790 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4791
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004792
4793// Pre-v7 uses MCR for synchronization barriers.
4794def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4795 Requires<[IsARM, HasV6]>;
4796
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004797// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004798let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004799def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4800def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004801def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004802def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4803 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4804def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4805 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4806}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004807
4808def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4809def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004810
Owen Anderson33e57512011-08-10 00:03:03 +00004811def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4812 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4813def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4814 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004815
Eli Friedman069e2ed2011-08-26 02:59:24 +00004816// Atomic load/store patterns
4817def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4818 (LDRBrs ldst_so_reg:$src)>;
4819def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4820 (LDRBi12 addrmode_imm12:$src)>;
4821def : ARMPat<(atomic_load_16 addrmode3:$src),
4822 (LDRH addrmode3:$src)>;
4823def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4824 (LDRrs ldst_so_reg:$src)>;
4825def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4826 (LDRi12 addrmode_imm12:$src)>;
4827def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4828 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4829def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4830 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4831def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4832 (STRH GPR:$val, addrmode3:$ptr)>;
4833def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4834 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4835def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4836 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4837
4838
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004839//===----------------------------------------------------------------------===//
4840// Thumb Support
4841//
4842
4843include "ARMInstrThumb.td"
4844
4845//===----------------------------------------------------------------------===//
4846// Thumb2 Support
4847//
4848
4849include "ARMInstrThumb2.td"
4850
4851//===----------------------------------------------------------------------===//
4852// Floating Point Support
4853//
4854
4855include "ARMInstrVFP.td"
4856
4857//===----------------------------------------------------------------------===//
4858// Advanced SIMD (NEON) Support
4859//
4860
4861include "ARMInstrNEON.td"
4862
Jim Grosbachc83d5042011-07-14 19:47:47 +00004863//===----------------------------------------------------------------------===//
4864// Assembler aliases
4865//
4866
4867// Memory barriers
4868def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4869def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4870def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4871
4872// System instructions
4873def : MnemonicAlias<"swi", "svc">;
4874
4875// Load / Store Multiple
4876def : MnemonicAlias<"ldmfd", "ldm">;
4877def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004878def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004879def : MnemonicAlias<"stmfd", "stmdb">;
4880def : MnemonicAlias<"stmia", "stm">;
4881def : MnemonicAlias<"stmea", "stm">;
4882
Jim Grosbachf6c05252011-07-21 17:23:04 +00004883// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4884// shift amount is zero (i.e., unspecified).
4885def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004886 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004887 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004888def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004889 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004890 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004891
4892// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004893def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4894def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004895
Jim Grosbachaddec772011-07-27 22:34:17 +00004896// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004897def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004898 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004899def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004900 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004901
4902
4903// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004904def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004905 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004906def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004907 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004908def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004909 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004910def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004911 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004912def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004913 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004914def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004915 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004916
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004917def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004918 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004919def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004920 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004921def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004922 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004923def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004924 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004925def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004926 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004927def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004928 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004929
4930
4931// RFE aliases
4932def : MnemonicAlias<"rfefa", "rfeda">;
4933def : MnemonicAlias<"rfeea", "rfedb">;
4934def : MnemonicAlias<"rfefd", "rfeia">;
4935def : MnemonicAlias<"rfeed", "rfeib">;
4936def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004937
4938// SRS aliases
4939def : MnemonicAlias<"srsfa", "srsda">;
4940def : MnemonicAlias<"srsea", "srsdb">;
4941def : MnemonicAlias<"srsfd", "srsia">;
4942def : MnemonicAlias<"srsed", "srsib">;
4943def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004944
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004945// QSAX == QSUBADDX
4946def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004947// SASX == SADDSUBX
4948def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004949// SHASX == SHADDSUBX
4950def : MnemonicAlias<"shaddsubx", "shasx">;
4951// SHSAX == SHSUBADDX
4952def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004953// SSAX == SSUBADDX
4954def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004955// UASX == UADDSUBX
4956def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004957// UHASX == UHADDSUBX
4958def : MnemonicAlias<"uhaddsubx", "uhasx">;
4959// UHSAX == UHSUBADDX
4960def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004961// UQASX == UQADDSUBX
4962def : MnemonicAlias<"uqaddsubx", "uqasx">;
4963// UQSAX == UQSUBADDX
4964def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00004965// USAX == USUBADDX
4966def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004967
Jim Grosbach7ce05792011-08-03 23:50:40 +00004968// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4969// Note that the write-back output register is a dummy operand for MC (it's
4970// only meaningful for codegen), so we just pass zero here.
4971// FIXME: tblgen not cooperating with argument conversions.
4972//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4973// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4974//def : InstAlias<"ldrht${p} $Rt, $addr",
4975// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4976//def : InstAlias<"ldrsht${p} $Rt, $addr",
4977// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;