blob: 9806d058a31abd478ceccdc0864876cef655606a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
208def IsARM : Predicate<"!Subtarget->isThumb()">,
209 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000210def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
211def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000212def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">,
213 AssemblerPredicate<"ModeNaCl">;
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000215// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def UseMovt : Predicate<"Subtarget->useMovt()">;
217def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000218def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000219
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000220//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000221// ARM Flag Definitions.
222
223class RegConstraint<string C> {
224 string Constraints = C;
225}
226
227//===----------------------------------------------------------------------===//
228// ARM specific transformation functions and pattern fragments.
229//
230
Evan Chenga8e29892007-01-19 07:51:42 +0000231// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
232// so_imm_neg def below.
233def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000235}]>;
236
237// so_imm_not_XFORM - Return a so_imm value packed into the format described for
238// so_imm_not def below.
239def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000241}]>;
242
Evan Chenga8e29892007-01-19 07:51:42 +0000243/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000244def imm1_15 : ImmLeaf<i32, [{
245 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
248/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000249def imm16_31 : ImmLeaf<i32, [{
250 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000251}]>;
252
Jim Grosbach64171712010-02-16 21:07:46 +0000253def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000255 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000256 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Evan Chenga2515702007-03-19 07:09:02 +0000258def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000260 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000261 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000262
263// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
264def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000265 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000266}]>;
267
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000268/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000269def hi16 : SDNodeXForm<imm, [{
270 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
271}]>;
272
273def lo16AllZero : PatLeaf<(i32 imm), [{
274 // Returns true if all low 16-bits are 0.
275 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000276}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000277
Jim Grosbach619e0d62011-07-13 19:24:09 +0000278/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000279def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000280def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000281 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000282}]> {
283 let ParserMatchClass = Imm0_65535AsmOperand;
284}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000285
Evan Cheng342e3162011-08-30 01:34:54 +0000286class BinOpWithFlagFrag<dag res> :
287 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000288class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
289class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Evan Chengc4af4632010-11-17 20:13:28 +0000291// An 'and' node with a single use.
292def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
293 return N->hasOneUse();
294}]>;
295
296// An 'xor' node with a single use.
297def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
298 return N->hasOneUse();
299}]>;
300
Evan Cheng48575f62010-12-05 22:04:16 +0000301// An 'fmul' node with a single use.
302def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
303 return N->hasOneUse();
304}]>;
305
306// An 'fadd' node which checks for single non-hazardous use.
307def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
308 return hasNoVMLxHazardUse(N);
309}]>;
310
311// An 'fsub' node which checks for single non-hazardous use.
312def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
313 return hasNoVMLxHazardUse(N);
314}]>;
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316//===----------------------------------------------------------------------===//
317// Operand Definitions.
318//
319
320// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000322def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000323 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000325 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000326}
Evan Chenga8e29892007-01-19 07:51:42 +0000327
Jason W Kim685c3502011-02-04 19:47:15 +0000328// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000329def uncondbrtarget : Operand<OtherVT> {
330 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000331 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000332}
333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// Branch target for ARM. Handles conditional/unconditional
335def br_target : Operand<OtherVT> {
336 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000338}
339
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000340// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000341// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000342def bltarget : Operand<i32> {
343 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000344 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346}
347
Jason W Kim685c3502011-02-04 19:47:15 +0000348// Call target for ARM. Handles conditional/unconditional
349// FIXME: rename bl_target to t2_bltarget?
350def bl_target : Operand<i32> {
351 // Encoded the same as branch targets.
352 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000353 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000354}
355
Owen Andersonf1eab592011-08-26 23:32:08 +0000356def blx_target : Operand<i32> {
357 // Encoded the same as branch targets.
358 let EncoderMethod = "getARMBLXTargetOpValue";
359 let OperandType = "OPERAND_PCREL";
360}
Jason W Kim685c3502011-02-04 19:47:15 +0000361
Evan Chenga8e29892007-01-19 07:51:42 +0000362// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000363def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000364def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000365 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000366 let ParserMatchClass = RegListAsmOperand;
367 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000368 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000369}
370
Jim Grosbach1610a702011-07-25 20:06:30 +0000371def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000372def dpr_reglist : Operand<i32> {
373 let EncoderMethod = "getRegisterListOpValue";
374 let ParserMatchClass = DPRRegListAsmOperand;
375 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000377}
378
Jim Grosbach1610a702011-07-25 20:06:30 +0000379def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000380def spr_reglist : Operand<i32> {
381 let EncoderMethod = "getRegisterListOpValue";
382 let ParserMatchClass = SPRRegListAsmOperand;
383 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000385}
386
Evan Chenga8e29892007-01-19 07:51:42 +0000387// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
388def cpinst_operand : Operand<i32> {
389 let PrintMethod = "printCPInstOperand";
390}
391
Evan Chenga8e29892007-01-19 07:51:42 +0000392// Local PC labels.
393def pclabel : Operand<i32> {
394 let PrintMethod = "printPCLabel";
395}
396
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000397// ADR instruction labels.
398def adrlabel : Operand<i32> {
399 let EncoderMethod = "getAdrLabelOpValue";
400}
401
Owen Anderson498ec202010-10-27 22:49:00 +0000402def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000403 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000404 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000405}
406
Jim Grosbachb35ad412010-10-13 19:56:10 +0000407// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000408def rot_imm_XFORM: SDNodeXForm<imm, [{
409 switch (N->getZExtValue()){
410 default: assert(0);
411 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
412 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
413 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
414 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
415 }
416}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000417def RotImmAsmOperand : AsmOperandClass {
418 let Name = "RotImm";
419 let ParserMethod = "parseRotImm";
420}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000421def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
422 int32_t v = N->getZExtValue();
423 return v == 8 || v == 16 || v == 24; }],
424 rot_imm_XFORM> {
425 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000426 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000427}
428
Bob Wilson22f5dc72010-08-16 18:27:34 +0000429// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430// (asr or lsl). The 6-bit immediate encodes as:
431// {5} 0 ==> lsl
432// 1 asr
433// {4-0} imm5 shift amount.
434// asr #32 encoded as imm5 == 0.
435def ShifterImmAsmOperand : AsmOperandClass {
436 let Name = "ShifterImm";
437 let ParserMethod = "parseShifterImm";
438}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000439def shift_imm : Operand<i32> {
440 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000441 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000442}
443
Owen Anderson92a20222011-07-21 18:54:16 +0000444// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_reg : Operand<i32>, // reg reg imm
447 ComplexPattern<i32, 3, "SelectRegShifterOperand",
448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegRegOpValue";
450 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000452 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000453 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
Owen Anderson92a20222011-07-21 18:54:16 +0000455
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000456def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000457def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000458 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000459 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000460 let EncoderMethod = "getSORegImmOpValue";
461 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000463 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000464 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000465}
466
467// FIXME: Does this need to be distinct from so_reg?
468def shift_so_reg_reg : Operand<i32>, // reg reg imm
469 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
470 [shl,srl,sra,rotr]> {
471 let EncoderMethod = "getSORegRegOpValue";
472 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000473 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000474 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000475}
476
Jim Grosbache8606dc2011-07-13 17:50:29 +0000477// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000478def shift_so_reg_imm : Operand<i32>, // reg reg imm
479 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000480 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000481 let EncoderMethod = "getSORegImmOpValue";
482 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000484 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000485}
Evan Chenga8e29892007-01-19 07:51:42 +0000486
Owen Anderson152d4a42011-07-21 23:38:37 +0000487
Evan Chenga8e29892007-01-19 07:51:42 +0000488// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000489// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000490def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000491def so_imm : Operand<i32>, ImmLeaf<i32, [{
492 return ARM_AM::getSOImmVal(Imm) != -1;
493 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000494 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000495 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000496 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000497}
498
Evan Chengc70d1842007-03-20 08:11:30 +0000499// Break so_imm's up into two pieces. This handles immediates with up to 16
500// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
501// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000502def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000503 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000504}]>;
505
506/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
507///
508def arm_i32imm : PatLeaf<(imm), [{
509 if (Subtarget->hasV6T2Ops())
510 return true;
511 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
512}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000513
Jim Grosbachb2756af2011-08-01 21:55:12 +0000514/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000515def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
516def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
517 return Imm >= 0 && Imm < 8;
518}]> {
519 let ParserMatchClass = Imm0_7AsmOperand;
520}
521
Jim Grosbachb2756af2011-08-01 21:55:12 +0000522/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000523def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
524def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
525 return Imm >= 0 && Imm < 16;
526}]> {
527 let ParserMatchClass = Imm0_15AsmOperand;
528}
529
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000530/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000531def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000532def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
533 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000534}]> {
535 let ParserMatchClass = Imm0_31AsmOperand;
536}
Evan Chenga8e29892007-01-19 07:51:42 +0000537
Jim Grosbach02c84602011-08-01 22:02:20 +0000538/// imm0_255 predicate - Immediate in the range [0,255].
539def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
540def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
541 let ParserMatchClass = Imm0_255AsmOperand;
542}
543
Jim Grosbachffa32252011-07-19 19:13:28 +0000544// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
545// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000546//
Jim Grosbachffa32252011-07-19 19:13:28 +0000547// FIXME: This really needs a Thumb version separate from the ARM version.
548// While the range is the same, and can thus use the same match class,
549// the encoding is different so it should have a different encoder method.
550def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
551def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000552 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000553 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000554}
555
Jim Grosbached838482011-07-26 16:24:27 +0000556/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
557def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
558def imm24b : Operand<i32>, ImmLeaf<i32, [{
559 return Imm >= 0 && Imm <= 0xffffff;
560}]> {
561 let ParserMatchClass = Imm24bitAsmOperand;
562}
563
564
Evan Chenga9688c42010-12-11 04:11:38 +0000565/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
566/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567def BitfieldAsmOperand : AsmOperandClass {
568 let Name = "Bitfield";
569 let ParserMethod = "parseBitfield";
570}
Evan Chenga9688c42010-12-11 04:11:38 +0000571def bf_inv_mask_imm : Operand<i32>,
572 PatLeaf<(imm), [{
573 return ARM::isBitFieldInvertedMask(N->getZExtValue());
574}] > {
575 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
576 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000577 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000578 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000579}
580
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000581/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000582def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
583 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000584}]>;
585
586/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000587def width_imm : Operand<i32>, ImmLeaf<i32, [{
588 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000589}] > {
590 let EncoderMethod = "getMsbOpValue";
591}
592
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000593def imm1_32_XFORM: SDNodeXForm<imm, [{
594 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
595}]>;
596def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000597def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
598 uint64_t Imm = N->getZExtValue();
599 return Imm > 0 && Imm <= 32;
600 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000601 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000602 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000603 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000604}
605
Jim Grosbachf4943352011-07-25 23:09:14 +0000606def imm1_16_XFORM: SDNodeXForm<imm, [{
607 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
608}]>;
609def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
610def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
611 imm1_16_XFORM> {
612 let PrintMethod = "printImmPlusOneOperand";
613 let ParserMatchClass = Imm1_16AsmOperand;
614}
615
Evan Chenga8e29892007-01-19 07:51:42 +0000616// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000617// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000618//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000619def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000620def addrmode_imm12 : Operand<i32>,
621 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000622 // 12-bit immediate operand. Note that instructions using this encode
623 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
624 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000625
Chris Lattner2ac19022010-11-15 05:19:05 +0000626 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000627 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000628 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000629 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000630 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000631}
Jim Grosbach3e556122010-10-26 22:37:02 +0000632// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000633//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000634def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000635def ldst_so_reg : Operand<i32>,
636 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000637 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000638 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000639 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000640 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000641 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000642 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000643}
644
Jim Grosbach7ce05792011-08-03 23:50:40 +0000645// postidx_imm8 := +/- [0,255]
646//
647// 9 bit value:
648// {8} 1 is imm8 is non-negative. 0 otherwise.
649// {7-0} [0,255] imm8 value.
650def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
651def postidx_imm8 : Operand<i32> {
652 let PrintMethod = "printPostIdxImm8Operand";
653 let ParserMatchClass = PostIdxImm8AsmOperand;
654 let MIOperandInfo = (ops i32imm);
655}
656
Owen Anderson154c41d2011-08-04 18:24:14 +0000657// postidx_imm8s4 := +/- [0,1020]
658//
659// 9 bit value:
660// {8} 1 is imm8 is non-negative. 0 otherwise.
661// {7-0} [0,255] imm8 value, scaled by 4.
662def postidx_imm8s4 : Operand<i32> {
663 let PrintMethod = "printPostIdxImm8s4Operand";
664 let MIOperandInfo = (ops i32imm);
665}
666
667
Jim Grosbach7ce05792011-08-03 23:50:40 +0000668// postidx_reg := +/- reg
669//
670def PostIdxRegAsmOperand : AsmOperandClass {
671 let Name = "PostIdxReg";
672 let ParserMethod = "parsePostIdxReg";
673}
674def postidx_reg : Operand<i32> {
675 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000676 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000677 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678 let ParserMatchClass = PostIdxRegAsmOperand;
679 let MIOperandInfo = (ops GPR, i32imm);
680}
681
682
Jim Grosbach3e556122010-10-26 22:37:02 +0000683// addrmode2 := reg +/- imm12
684// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000685//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000686// FIXME: addrmode2 should be refactored the rest of the way to always
687// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
688def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000689def addrmode2 : Operand<i32>,
690 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000691 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000692 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000693 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000694 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
695}
696
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000697def PostIdxRegShiftedAsmOperand : AsmOperandClass {
698 let Name = "PostIdxRegShifted";
699 let ParserMethod = "parsePostIdxReg";
700}
Owen Anderson793e7962011-07-26 20:54:26 +0000701def am2offset_reg : Operand<i32>,
702 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000703 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000704 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000705 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000706 // When using this for assembly, it's always as a post-index offset.
707 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000708 let MIOperandInfo = (ops GPR, i32imm);
709}
710
Jim Grosbach039c2e12011-08-04 23:01:30 +0000711// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
712// the GPR is purely vestigal at this point.
713def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000714def am2offset_imm : Operand<i32>,
715 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
716 [], [SDNPWantRoot]> {
717 let EncoderMethod = "getAddrMode2OffsetOpValue";
718 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000719 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000720 let MIOperandInfo = (ops GPR, i32imm);
721}
722
723
Evan Chenga8e29892007-01-19 07:51:42 +0000724// addrmode3 := reg +/- reg
725// addrmode3 := reg +/- imm8
726//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000727// FIXME: split into imm vs. reg versions.
728def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000729def addrmode3 : Operand<i32>,
730 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000731 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000732 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000733 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000734 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
735}
736
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000737// FIXME: split into imm vs. reg versions.
738// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000739def AM3OffsetAsmOperand : AsmOperandClass {
740 let Name = "AM3Offset";
741 let ParserMethod = "parseAM3Offset";
742}
Evan Chenga8e29892007-01-19 07:51:42 +0000743def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000744 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
745 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000746 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000747 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000748 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000749 let MIOperandInfo = (ops GPR, i32imm);
750}
751
Jim Grosbache6913602010-11-03 01:01:43 +0000752// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000753//
Jim Grosbache6913602010-11-03 01:01:43 +0000754def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000755 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000756 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000757}
758
759// addrmode5 := reg +/- imm8*4
760//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000761def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000762def addrmode5 : Operand<i32>,
763 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
764 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000765 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000766 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000767 let ParserMatchClass = AddrMode5AsmOperand;
768 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000769}
770
Bob Wilsond3a07652011-02-07 17:43:09 +0000771// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000772//
773def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000774 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000775 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000776 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000777 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000778 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000779}
780
Bob Wilsonda525062011-02-25 06:42:42 +0000781def am6offset : Operand<i32>,
782 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
783 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000784 let PrintMethod = "printAddrMode6OffsetOperand";
785 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000786 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000787 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000788}
789
Mon P Wang183c6272011-05-09 17:47:27 +0000790// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
791// (single element from one lane) for size 32.
792def addrmode6oneL32 : Operand<i32>,
793 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
794 let PrintMethod = "printAddrMode6Operand";
795 let MIOperandInfo = (ops GPR:$addr, i32imm);
796 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
797}
798
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000799// Special version of addrmode6 to handle alignment encoding for VLD-dup
800// instructions, specifically VLD4-dup.
801def addrmode6dup : Operand<i32>,
802 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
803 let PrintMethod = "printAddrMode6Operand";
804 let MIOperandInfo = (ops GPR:$addr, i32imm);
805 let EncoderMethod = "getAddrMode6DupAddressOpValue";
806}
807
Evan Chenga8e29892007-01-19 07:51:42 +0000808// addrmodepc := pc + reg
809//
810def addrmodepc : Operand<i32>,
811 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
812 let PrintMethod = "printAddrModePCOperand";
813 let MIOperandInfo = (ops GPR, i32imm);
814}
815
Jim Grosbache39389a2011-08-02 18:07:32 +0000816// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000817//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000818def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000819def addr_offset_none : Operand<i32>,
820 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000821 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000822 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000823 let ParserMatchClass = MemNoOffsetAsmOperand;
824 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000825}
826
Bob Wilson4f38b382009-08-21 21:58:55 +0000827def nohash_imm : Operand<i32> {
828 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000829}
830
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000831def CoprocNumAsmOperand : AsmOperandClass {
832 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000833 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000834}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000835def p_imm : Operand<i32> {
836 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000837 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000838 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000839}
840
Jim Grosbach1610a702011-07-25 20:06:30 +0000841def CoprocRegAsmOperand : AsmOperandClass {
842 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000843 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000844}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000845def c_imm : Operand<i32> {
846 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000847 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000848}
849
Evan Chenga8e29892007-01-19 07:51:42 +0000850//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000851
Evan Cheng37f25d92008-08-28 23:39:26 +0000852include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000853
854//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000855// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000856//
857
Evan Cheng3924f782008-08-29 07:36:24 +0000858/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000859/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000860multiclass AsI1_bin_irs<bits<4> opcod, string opc,
861 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000862 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000863 // The register-immediate version is re-materializable. This is useful
864 // in particular for taking the address of a local.
865 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000866 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
867 iii, opc, "\t$Rd, $Rn, $imm",
868 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
869 bits<4> Rd;
870 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000871 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000873 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000874 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000875 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000876 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000877 }
Jim Grosbach62547262010-10-11 18:51:51 +0000878 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
879 iir, opc, "\t$Rd, $Rn, $Rm",
880 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000881 bits<4> Rd;
882 bits<4> Rn;
883 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000884 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000885 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000886 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000887 let Inst{15-12} = Rd;
888 let Inst{11-4} = 0b00000000;
889 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000890 }
Owen Anderson92a20222011-07-21 18:54:16 +0000891
892 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000893 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000894 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000895 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000896 bits<4> Rd;
897 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000898 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000899 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000900 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000901 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000902 let Inst{11-5} = shift{11-5};
903 let Inst{4} = 0;
904 let Inst{3-0} = shift{3-0};
905 }
906
907 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000908 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000909 iis, opc, "\t$Rd, $Rn, $shift",
910 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
911 bits<4> Rd;
912 bits<4> Rn;
913 bits<12> shift;
914 let Inst{25} = 0;
915 let Inst{19-16} = Rn;
916 let Inst{15-12} = Rd;
917 let Inst{11-8} = shift{11-8};
918 let Inst{7} = 0;
919 let Inst{6-5} = shift{6-5};
920 let Inst{4} = 1;
921 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000922 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000923
924 // Assembly aliases for optional destination operand when it's the same
925 // as the source operand.
926 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
927 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
928 so_imm:$imm, pred:$p,
929 cc_out:$s)>,
930 Requires<[IsARM]>;
931 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
932 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
933 GPR:$Rm, pred:$p,
934 cc_out:$s)>,
935 Requires<[IsARM]>;
936 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000937 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
938 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000939 cc_out:$s)>,
940 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000941 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
942 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
943 so_reg_reg:$shift, pred:$p,
944 cc_out:$s)>,
945 Requires<[IsARM]>;
946
Evan Chenga8e29892007-01-19 07:51:42 +0000947}
948
Evan Cheng342e3162011-08-30 01:34:54 +0000949/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
950/// reversed. The 'rr' form is only defined for the disassembler; for codegen
951/// it is equivalent to the AsI1_bin_irs counterpart.
952multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
953 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
954 PatFrag opnode, string baseOpc, bit Commutable = 0> {
955 // The register-immediate version is re-materializable. This is useful
956 // in particular for taking the address of a local.
957 let isReMaterializable = 1 in {
958 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
959 iii, opc, "\t$Rd, $Rn, $imm",
960 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
961 bits<4> Rd;
962 bits<4> Rn;
963 bits<12> imm;
964 let Inst{25} = 1;
965 let Inst{19-16} = Rn;
966 let Inst{15-12} = Rd;
967 let Inst{11-0} = imm;
968 }
969 }
970 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
971 iir, opc, "\t$Rd, $Rn, $Rm",
972 [/* pattern left blank */]> {
973 bits<4> Rd;
974 bits<4> Rn;
975 bits<4> Rm;
976 let Inst{11-4} = 0b00000000;
977 let Inst{25} = 0;
978 let Inst{3-0} = Rm;
979 let Inst{15-12} = Rd;
980 let Inst{19-16} = Rn;
981 }
982
983 def rsi : AsI1<opcod, (outs GPR:$Rd),
984 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
985 iis, opc, "\t$Rd, $Rn, $shift",
986 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
987 bits<4> Rd;
988 bits<4> Rn;
989 bits<12> shift;
990 let Inst{25} = 0;
991 let Inst{19-16} = Rn;
992 let Inst{15-12} = Rd;
993 let Inst{11-5} = shift{11-5};
994 let Inst{4} = 0;
995 let Inst{3-0} = shift{3-0};
996 }
997
998 def rsr : AsI1<opcod, (outs GPR:$Rd),
999 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1000 iis, opc, "\t$Rd, $Rn, $shift",
1001 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1002 bits<4> Rd;
1003 bits<4> Rn;
1004 bits<12> shift;
1005 let Inst{25} = 0;
1006 let Inst{19-16} = Rn;
1007 let Inst{15-12} = Rd;
1008 let Inst{11-8} = shift{11-8};
1009 let Inst{7} = 0;
1010 let Inst{6-5} = shift{6-5};
1011 let Inst{4} = 1;
1012 let Inst{3-0} = shift{3-0};
1013 }
1014
1015 // Assembly aliases for optional destination operand when it's the same
1016 // as the source operand.
1017 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1018 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1019 so_imm:$imm, pred:$p,
1020 cc_out:$s)>,
1021 Requires<[IsARM]>;
1022 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1023 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1024 GPR:$Rm, pred:$p,
1025 cc_out:$s)>,
1026 Requires<[IsARM]>;
1027 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1028 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1029 so_reg_imm:$shift, pred:$p,
1030 cc_out:$s)>,
1031 Requires<[IsARM]>;
1032 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1033 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1034 so_reg_reg:$shift, pred:$p,
1035 cc_out:$s)>,
1036 Requires<[IsARM]>;
1037
1038}
1039
Evan Cheng4a517082011-09-06 18:52:20 +00001040/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except it sets 's' bit by default.
1041let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001042multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1043 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1044 PatFrag opnode, bit Commutable = 0> {
1045 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1046 iii, opc, "\t$Rd, $Rn, $imm",
1047 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]> {
1048 bits<4> Rd;
1049 bits<4> Rn;
1050 bits<12> imm;
1051 let Inst{25} = 1;
1052 let Inst{19-16} = Rn;
1053 let Inst{15-12} = Rd;
1054 let Inst{11-0} = imm;
1055 }
1056
1057 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1058 iir, opc, "\t$Rd, $Rn, $Rm",
1059 [/* pattern left blank */]> {
1060 bits<4> Rd;
1061 bits<4> Rn;
1062 bits<4> Rm;
1063 let Inst{11-4} = 0b00000000;
1064 let Inst{25} = 0;
1065 let Inst{3-0} = Rm;
1066 let Inst{15-12} = Rd;
1067 let Inst{19-16} = Rn;
1068 }
1069
1070 def rsi : AsI1<opcod, (outs GPR:$Rd),
1071 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1072 iis, opc, "\t$Rd, $Rn, $shift",
1073 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1074 bits<4> Rd;
1075 bits<4> Rn;
1076 bits<12> shift;
1077 let Inst{25} = 0;
1078 let Inst{19-16} = Rn;
1079 let Inst{15-12} = Rd;
1080 let Inst{11-5} = shift{11-5};
1081 let Inst{4} = 0;
1082 let Inst{3-0} = shift{3-0};
1083 }
1084
1085 def rsr : AsI1<opcod, (outs GPR:$Rd),
1086 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1087 iis, opc, "\t$Rd, $Rn, $shift",
1088 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1089 bits<4> Rd;
1090 bits<4> Rn;
1091 bits<12> shift;
1092 let Inst{25} = 0;
1093 let Inst{19-16} = Rn;
1094 let Inst{15-12} = Rd;
1095 let Inst{11-8} = shift{11-8};
1096 let Inst{7} = 0;
1097 let Inst{6-5} = shift{6-5};
1098 let Inst{4} = 1;
1099 let Inst{3-0} = shift{3-0};
1100 }
1101}
1102}
1103
Evan Cheng4a517082011-09-06 18:52:20 +00001104/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
1105let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
1106multiclass AsI1_bin_s_irs<bits<4> opcod, string opc,
Evan Cheng7e1bf302010-09-29 00:27:46 +00001107 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1108 PatFrag opnode, bit Commutable = 0> {
Evan Cheng4a517082011-09-06 18:52:20 +00001109 let isReMaterializable = 1 in {
1110 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001111 iii, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001112 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001113 bits<4> Rd;
1114 bits<4> Rn;
1115 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001116 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001117 let Inst{19-16} = Rn;
1118 let Inst{15-12} = Rd;
1119 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001120 }
Evan Cheng4a517082011-09-06 18:52:20 +00001121 }
1122 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001123 iir, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001124 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001125 bits<4> Rd;
1126 bits<4> Rn;
1127 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001128 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001129 let Inst{25} = 0;
Jim Grosbach28b10822010-11-02 17:59:04 +00001130 let Inst{19-16} = Rn;
1131 let Inst{15-12} = Rd;
1132 let Inst{11-4} = 0b00000000;
1133 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001134 }
Evan Cheng4a517082011-09-06 18:52:20 +00001135 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001136 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001137 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001138 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001139 bits<4> Rd;
1140 bits<4> Rn;
1141 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001142 let Inst{25} = 0;
Jim Grosbach28b10822010-11-02 17:59:04 +00001143 let Inst{19-16} = Rn;
1144 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00001145 let Inst{11-5} = shift{11-5};
1146 let Inst{4} = 0;
1147 let Inst{3-0} = shift{3-0};
1148 }
1149
Evan Cheng4a517082011-09-06 18:52:20 +00001150 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001151 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001152 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001153 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001154 bits<4> Rd;
1155 bits<4> Rn;
1156 bits<12> shift;
1157 let Inst{25} = 0;
1158 let Inst{20} = 1;
1159 let Inst{19-16} = Rn;
1160 let Inst{15-12} = Rd;
1161 let Inst{11-8} = shift{11-8};
1162 let Inst{7} = 0;
1163 let Inst{6-5} = shift{6-5};
1164 let Inst{4} = 1;
1165 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001166 }
Evan Cheng071a2792007-09-11 19:55:27 +00001167}
Evan Chengc85e8322007-07-05 07:13:32 +00001168}
1169
1170/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001171/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001172/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001173let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001174multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1175 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1176 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001177 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1178 opc, "\t$Rn, $imm",
1179 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001180 bits<4> Rn;
1181 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001182 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001183 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001184 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001185 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001186 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001187 }
1188 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1189 opc, "\t$Rn, $Rm",
1190 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001191 bits<4> Rn;
1192 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001193 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001194 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001195 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001196 let Inst{19-16} = Rn;
1197 let Inst{15-12} = 0b0000;
1198 let Inst{11-4} = 0b00000000;
1199 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001200 }
Owen Anderson92a20222011-07-21 18:54:16 +00001201 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001202 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001203 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001204 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001205 bits<4> Rn;
1206 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001207 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001208 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001209 let Inst{19-16} = Rn;
1210 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001211 let Inst{11-5} = shift{11-5};
1212 let Inst{4} = 0;
1213 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001214 }
Owen Anderson92a20222011-07-21 18:54:16 +00001215 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001216 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001217 opc, "\t$Rn, $shift",
1218 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1219 bits<4> Rn;
1220 bits<12> shift;
1221 let Inst{25} = 0;
1222 let Inst{20} = 1;
1223 let Inst{19-16} = Rn;
1224 let Inst{15-12} = 0b0000;
1225 let Inst{11-8} = shift{11-8};
1226 let Inst{7} = 0;
1227 let Inst{6-5} = shift{6-5};
1228 let Inst{4} = 1;
1229 let Inst{3-0} = shift{3-0};
1230 }
1231
Evan Cheng071a2792007-09-11 19:55:27 +00001232}
Evan Chenga8e29892007-01-19 07:51:42 +00001233}
1234
Evan Cheng576a3962010-09-25 00:49:35 +00001235/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001236/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001237/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001238class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001239 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001240 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001241 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001242 Requires<[IsARM, HasV6]> {
1243 bits<4> Rd;
1244 bits<4> Rm;
1245 bits<2> rot;
1246 let Inst{19-16} = 0b1111;
1247 let Inst{15-12} = Rd;
1248 let Inst{11-10} = rot;
1249 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001250}
1251
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001252class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001253 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001254 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1255 Requires<[IsARM, HasV6]> {
1256 bits<2> rot;
1257 let Inst{19-16} = 0b1111;
1258 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001259}
1260
Evan Cheng576a3962010-09-25 00:49:35 +00001261/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001262/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001263class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001264 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001265 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001266 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1267 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001268 Requires<[IsARM, HasV6]> {
1269 bits<4> Rd;
1270 bits<4> Rm;
1271 bits<4> Rn;
1272 bits<2> rot;
1273 let Inst{19-16} = Rn;
1274 let Inst{15-12} = Rd;
1275 let Inst{11-10} = rot;
1276 let Inst{9-4} = 0b000111;
1277 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001278}
1279
Jim Grosbach70327412011-07-27 17:48:13 +00001280class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001281 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001282 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1283 Requires<[IsARM, HasV6]> {
1284 bits<4> Rn;
1285 bits<2> rot;
1286 let Inst{19-16} = Rn;
1287 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001288}
1289
Evan Cheng62674222009-06-25 23:34:10 +00001290/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001291multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001292 string baseOpc, bit Commutable = 0> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001293 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001294 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1295 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001296 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001297 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001298 bits<4> Rd;
1299 bits<4> Rn;
1300 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001301 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001302 let Inst{15-12} = Rd;
1303 let Inst{19-16} = Rn;
1304 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001305 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001306 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1307 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001308 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001309 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001310 bits<4> Rd;
1311 bits<4> Rn;
1312 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001313 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001314 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001315 let isCommutable = Commutable;
1316 let Inst{3-0} = Rm;
1317 let Inst{15-12} = Rd;
1318 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001319 }
Owen Anderson92a20222011-07-21 18:54:16 +00001320 def rsi : AsI1<opcod, (outs GPR:$Rd),
1321 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001322 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001323 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001324 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001325 bits<4> Rd;
1326 bits<4> Rn;
1327 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001328 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001329 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001330 let Inst{15-12} = Rd;
1331 let Inst{11-5} = shift{11-5};
1332 let Inst{4} = 0;
1333 let Inst{3-0} = shift{3-0};
1334 }
1335 def rsr : AsI1<opcod, (outs GPR:$Rd),
1336 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001337 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001338 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001339 Requires<[IsARM]> {
1340 bits<4> Rd;
1341 bits<4> Rn;
1342 bits<12> shift;
1343 let Inst{25} = 0;
1344 let Inst{19-16} = Rn;
1345 let Inst{15-12} = Rd;
1346 let Inst{11-8} = shift{11-8};
1347 let Inst{7} = 0;
1348 let Inst{6-5} = shift{6-5};
1349 let Inst{4} = 1;
1350 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001351 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001352 }
Evan Cheng342e3162011-08-30 01:34:54 +00001353
Jim Grosbach37ee4642011-07-13 17:57:17 +00001354 // Assembly aliases for optional destination operand when it's the same
1355 // as the source operand.
1356 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1357 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1358 so_imm:$imm, pred:$p,
1359 cc_out:$s)>,
1360 Requires<[IsARM]>;
1361 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1362 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1363 GPR:$Rm, pred:$p,
1364 cc_out:$s)>,
1365 Requires<[IsARM]>;
1366 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001367 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1368 so_reg_imm:$shift, pred:$p,
1369 cc_out:$s)>,
1370 Requires<[IsARM]>;
1371 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1372 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1373 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001374 cc_out:$s)>,
1375 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001376}
1377
Evan Cheng342e3162011-08-30 01:34:54 +00001378/// AI1_rsc_irs - Define instructions and patterns for rsc
1379multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1380 string baseOpc> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001381 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001382 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1383 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1384 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1385 Requires<[IsARM]> {
1386 bits<4> Rd;
1387 bits<4> Rn;
1388 bits<12> imm;
1389 let Inst{25} = 1;
1390 let Inst{15-12} = Rd;
1391 let Inst{19-16} = Rn;
1392 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001393 }
Evan Cheng342e3162011-08-30 01:34:54 +00001394 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1395 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1396 [/* pattern left blank */]> {
1397 bits<4> Rd;
1398 bits<4> Rn;
1399 bits<4> Rm;
1400 let Inst{11-4} = 0b00000000;
1401 let Inst{25} = 0;
1402 let Inst{3-0} = Rm;
1403 let Inst{15-12} = Rd;
1404 let Inst{19-16} = Rn;
1405 }
1406 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1407 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1408 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1409 Requires<[IsARM]> {
1410 bits<4> Rd;
1411 bits<4> Rn;
1412 bits<12> shift;
1413 let Inst{25} = 0;
1414 let Inst{19-16} = Rn;
1415 let Inst{15-12} = Rd;
1416 let Inst{11-5} = shift{11-5};
1417 let Inst{4} = 0;
1418 let Inst{3-0} = shift{3-0};
1419 }
1420 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1421 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1422 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1423 Requires<[IsARM]> {
1424 bits<4> Rd;
1425 bits<4> Rn;
1426 bits<12> shift;
1427 let Inst{25} = 0;
1428 let Inst{19-16} = Rn;
1429 let Inst{15-12} = Rd;
1430 let Inst{11-8} = shift{11-8};
1431 let Inst{7} = 0;
1432 let Inst{6-5} = shift{6-5};
1433 let Inst{4} = 1;
1434 let Inst{3-0} = shift{3-0};
1435 }
1436 }
1437
1438 // Assembly aliases for optional destination operand when it's the same
1439 // as the source operand.
1440 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1441 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1442 so_imm:$imm, pred:$p,
1443 cc_out:$s)>,
1444 Requires<[IsARM]>;
1445 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1446 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1447 GPR:$Rm, pred:$p,
1448 cc_out:$s)>,
1449 Requires<[IsARM]>;
1450 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1451 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1452 so_reg_imm:$shift, pred:$p,
1453 cc_out:$s)>,
1454 Requires<[IsARM]>;
1455 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1456 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1457 so_reg_reg:$shift, pred:$p,
1458 cc_out:$s)>,
1459 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001460}
1461
Jim Grosbach3e556122010-10-26 22:37:02 +00001462let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001463multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001464 InstrItinClass iir, PatFrag opnode> {
1465 // Note: We use the complex addrmode_imm12 rather than just an input
1466 // GPR and a constrained immediate so that we can use this to match
1467 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001468 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001469 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1470 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001471 bits<4> Rt;
1472 bits<17> addr;
1473 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1474 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001475 let Inst{15-12} = Rt;
1476 let Inst{11-0} = addr{11-0}; // imm12
1477 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001478 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001479 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1480 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001481 bits<4> Rt;
1482 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001483 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001484 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1485 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001486 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001487 let Inst{11-0} = shift{11-0};
1488 }
1489}
1490}
1491
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001492let canFoldAsLoad = 1, isReMaterializable = 1 in {
1493multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1494 InstrItinClass iir, PatFrag opnode> {
1495 // Note: We use the complex addrmode_imm12 rather than just an input
1496 // GPR and a constrained immediate so that we can use this to match
1497 // frame index references and avoid matching constant pool references.
1498 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1499 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1500 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1501 bits<4> Rt;
1502 bits<17> addr;
1503 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1504 let Inst{19-16} = addr{16-13}; // Rn
1505 let Inst{15-12} = Rt;
1506 let Inst{11-0} = addr{11-0}; // imm12
1507 }
1508 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1509 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1510 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1511 bits<4> Rt;
1512 bits<17> shift;
1513 let shift{4} = 0; // Inst{4} = 0
1514 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1515 let Inst{19-16} = shift{16-13}; // Rn
1516 let Inst{15-12} = Rt;
1517 let Inst{11-0} = shift{11-0};
1518 }
1519}
1520}
1521
1522
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001523multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001524 InstrItinClass iir, PatFrag opnode> {
1525 // Note: We use the complex addrmode_imm12 rather than just an input
1526 // GPR and a constrained immediate so that we can use this to match
1527 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001528 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001529 (ins GPR:$Rt, addrmode_imm12:$addr),
1530 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1531 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1532 bits<4> Rt;
1533 bits<17> addr;
1534 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1535 let Inst{19-16} = addr{16-13}; // Rn
1536 let Inst{15-12} = Rt;
1537 let Inst{11-0} = addr{11-0}; // imm12
1538 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001539 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001540 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1541 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1542 bits<4> Rt;
1543 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001544 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001545 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1546 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001547 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001548 let Inst{11-0} = shift{11-0};
1549 }
1550}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001551
1552multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1553 InstrItinClass iir, PatFrag opnode> {
1554 // Note: We use the complex addrmode_imm12 rather than just an input
1555 // GPR and a constrained immediate so that we can use this to match
1556 // frame index references and avoid matching constant pool references.
1557 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1558 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1559 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1560 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1561 bits<4> Rt;
1562 bits<17> addr;
1563 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1564 let Inst{19-16} = addr{16-13}; // Rn
1565 let Inst{15-12} = Rt;
1566 let Inst{11-0} = addr{11-0}; // imm12
1567 }
1568 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1569 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1570 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1571 bits<4> Rt;
1572 bits<17> shift;
1573 let shift{4} = 0; // Inst{4} = 0
1574 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1575 let Inst{19-16} = shift{16-13}; // Rn
1576 let Inst{15-12} = Rt;
1577 let Inst{11-0} = shift{11-0};
1578 }
1579}
1580
1581
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001582//===----------------------------------------------------------------------===//
1583// Instructions
1584//===----------------------------------------------------------------------===//
1585
Evan Chenga8e29892007-01-19 07:51:42 +00001586//===----------------------------------------------------------------------===//
1587// Miscellaneous Instructions.
1588//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001589
Evan Chenga8e29892007-01-19 07:51:42 +00001590/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1591/// the function. The first operand is the ID# for this instruction, the second
1592/// is the index into the MachineConstantPool that this is, the third is the
1593/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001594let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001595def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001596PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001597 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001598
Jim Grosbach4642ad32010-02-22 23:10:38 +00001599// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1600// from removing one half of the matched pairs. That breaks PEI, which assumes
1601// these will always be in pairs, and asserts if it finds otherwise. Better way?
1602let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001603def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001604PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001605 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001606
Jim Grosbach64171712010-02-16 21:07:46 +00001607def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001608PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001609 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001610}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001611
Eli Friedman2bdffe42011-08-31 00:31:29 +00001612// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1613// (These psuedos use a hand-written selection code).
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00001614let usesCustomInserter = 1, Defs = [CPSR] in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001615def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1616 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1617 NoItinerary, []>;
1618def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1619 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1620 NoItinerary, []>;
1621def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1622 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1623 NoItinerary, []>;
1624def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1625 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1626 NoItinerary, []>;
1627def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1628 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1629 NoItinerary, []>;
1630def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1631 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1632 NoItinerary, []>;
1633def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1634 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1635 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001636def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1637 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1638 GPR:$set1, GPR:$set2),
1639 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001640}
1641
Jim Grosbachd30970f2011-08-11 22:30:30 +00001642def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001643 Requires<[IsARM, HasV6T2]> {
1644 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001645 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001646 let Inst{7-0} = 0b00000000;
1647}
1648
Jim Grosbachd30970f2011-08-11 22:30:30 +00001649def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001650 Requires<[IsARM, HasV6T2]> {
1651 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001652 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001653 let Inst{7-0} = 0b00000001;
1654}
1655
Jim Grosbachd30970f2011-08-11 22:30:30 +00001656def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001657 Requires<[IsARM, HasV6T2]> {
1658 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001659 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001660 let Inst{7-0} = 0b00000010;
1661}
1662
Jim Grosbachd30970f2011-08-11 22:30:30 +00001663def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001664 Requires<[IsARM, HasV6T2]> {
1665 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001666 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001667 let Inst{7-0} = 0b00000011;
1668}
1669
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001670def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1671 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001672 bits<4> Rd;
1673 bits<4> Rn;
1674 bits<4> Rm;
1675 let Inst{3-0} = Rm;
1676 let Inst{15-12} = Rd;
1677 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001678 let Inst{27-20} = 0b01101000;
1679 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001680 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001681}
1682
Johnny Chenf4d81052010-02-12 22:53:19 +00001683def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001684 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001685 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001686 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001687 let Inst{7-0} = 0b00000100;
1688}
1689
Johnny Chenc6f7b272010-02-11 18:12:29 +00001690// The i32imm operand $val can be used by a debugger to store more information
1691// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001692def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1693 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001694 bits<16> val;
1695 let Inst{3-0} = val{3-0};
1696 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001697 let Inst{27-20} = 0b00010010;
1698 let Inst{7-4} = 0b0111;
1699}
1700
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001701// Change Processor State
1702// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001703class CPS<dag iops, string asm_ops>
1704 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001705 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001706 bits<2> imod;
1707 bits<3> iflags;
1708 bits<5> mode;
1709 bit M;
1710
Johnny Chenb98e1602010-02-12 18:55:33 +00001711 let Inst{31-28} = 0b1111;
1712 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001713 let Inst{19-18} = imod;
1714 let Inst{17} = M; // Enabled if mode is set;
1715 let Inst{16} = 0;
1716 let Inst{8-6} = iflags;
1717 let Inst{5} = 0;
1718 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001719}
1720
Owen Anderson35008c22011-08-09 23:05:39 +00001721let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001722let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001723 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001724 "$imod\t$iflags, $mode">;
1725let mode = 0, M = 0 in
1726 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1727
1728let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001729 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001730}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001731
Johnny Chenb92a23f2010-02-21 04:42:01 +00001732// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001733multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001734
Evan Chengdfed19f2010-11-03 06:34:55 +00001735 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001736 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001737 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001738 bits<4> Rt;
1739 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001740 let Inst{31-26} = 0b111101;
1741 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001742 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001743 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001744 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001745 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001746 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001747 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001748 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001749 }
1750
Evan Chengdfed19f2010-11-03 06:34:55 +00001751 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001752 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001753 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001754 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001755 let Inst{31-26} = 0b111101;
1756 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001757 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001758 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001759 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001760 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001761 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001762 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001763 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001764 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001765 }
1766}
1767
Evan Cheng416941d2010-11-04 05:19:35 +00001768defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1769defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1770defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001771
Jim Grosbach53a89d62011-07-22 17:46:13 +00001772def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001773 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001774 bits<1> end;
1775 let Inst{31-10} = 0b1111000100000001000000;
1776 let Inst{9} = end;
1777 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001778}
1779
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001780def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1781 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001782 bits<4> opt;
1783 let Inst{27-4} = 0b001100100000111100001111;
1784 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001785}
1786
Johnny Chenba6e0332010-02-11 17:14:31 +00001787// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001788let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001789def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001790 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001791 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001792 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001793}
1794
Evan Cheng12c3a532008-11-06 17:48:05 +00001795// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001796let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001797def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001798 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001799 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001800
Evan Cheng325474e2008-01-07 23:56:57 +00001801let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001802def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001803 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001804 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001805
Jim Grosbach53694262010-11-18 01:15:56 +00001806def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001807 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001808 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001809
Jim Grosbach53694262010-11-18 01:15:56 +00001810def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001811 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001812 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001813
Jim Grosbach53694262010-11-18 01:15:56 +00001814def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001815 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001816 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001817
Jim Grosbach53694262010-11-18 01:15:56 +00001818def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001819 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001820 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001821}
Chris Lattner13c63102008-01-06 05:55:01 +00001822let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001823def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001824 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001825
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001826def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001827 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001828 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001829
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001830def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001831 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001832}
Evan Cheng12c3a532008-11-06 17:48:05 +00001833} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001834
Evan Chenge07715c2009-06-23 05:25:29 +00001835
1836// LEApcrel - Load a pc-relative address into a register without offending the
1837// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001838let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001839// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001840// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1841// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001842def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001843 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001844 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001845 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001846 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001847 let Inst{24} = 0;
1848 let Inst{23-22} = label{13-12};
1849 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001850 let Inst{20} = 0;
1851 let Inst{19-16} = 0b1111;
1852 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001853 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001854}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001855def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001856 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001857
1858def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1859 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001860 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001861
Evan Chenga8e29892007-01-19 07:51:42 +00001862//===----------------------------------------------------------------------===//
1863// Control Flow Instructions.
1864//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001865
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001866let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1867 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001868 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001869 "bx", "\tlr", [(ARMretflag)]>,
1870 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001871 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001872 }
1873
1874 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001875 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001876 "mov", "\tpc, lr", [(ARMretflag)]>,
1877 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001878 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001879 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001880}
Rafael Espindola27185192006-09-29 21:20:16 +00001881
Bob Wilson04ea6e52009-10-28 00:37:03 +00001882// Indirect branches
1883let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001884 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001885 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001886 [(brind GPR:$dst)]>,
1887 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001888 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001889 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001890 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001891 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001892
Jim Grosbachd447ac62011-07-13 20:21:31 +00001893 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1894 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001895 Requires<[IsARM, HasV4T]> {
1896 bits<4> dst;
1897 let Inst{27-4} = 0b000100101111111111110001;
1898 let Inst{3-0} = dst;
1899 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001900}
1901
Evan Cheng1e0eab12010-11-29 22:43:27 +00001902// All calls clobber the non-callee saved registers. SP is marked as
1903// a use to prevent stack-pointer assignments that appear immediately
1904// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001905let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001906 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001907 // FIXME: Do we really need a non-predicated version? If so, it should
1908 // at least be a pseudo instruction expanding to the predicated version
1909 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001910 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001911 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001912 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001913 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001914 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001915 Requires<[IsARM, IsNotDarwin]> {
1916 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001917 bits<24> func;
1918 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001919 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001920 }
Evan Cheng277f0742007-06-19 21:05:09 +00001921
Jason W Kim685c3502011-02-04 19:47:15 +00001922 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001923 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001924 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001925 Requires<[IsARM, IsNotDarwin]> {
1926 bits<24> func;
1927 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001928 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001929 }
Evan Cheng277f0742007-06-19 21:05:09 +00001930
Evan Chenga8e29892007-01-19 07:51:42 +00001931 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001932 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001933 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001934 [(ARMcall GPR:$func)]>,
1935 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001936 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001937 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001938 let Inst{3-0} = func;
1939 }
1940
1941 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1942 IIC_Br, "blx", "\t$func",
1943 [(ARMcall_pred GPR:$func)]>,
1944 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1945 bits<4> func;
1946 let Inst{27-4} = 0b000100101111111111110011;
1947 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001948 }
1949
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001950 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001951 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001952 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001953 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001954 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001955
1956 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001957 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001958 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001959 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001960}
1961
David Goodwin1a8f36e2009-08-12 18:31:53 +00001962let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001963 // On Darwin R9 is call-clobbered.
1964 // R7 is marked as a use to prevent frame-pointer assignments from being
1965 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001966 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001967 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001968 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001969 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001970 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1971 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001972
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001973 def BLr9_pred : ARMPseudoExpand<(outs),
1974 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001975 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001976 [(ARMcall_pred tglobaladdr:$func)],
1977 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001978 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001979
1980 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001981 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001982 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001983 [(ARMcall GPR:$func)],
1984 (BLX GPR:$func)>,
1985 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001986
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001987 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001988 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001989 [(ARMcall_pred GPR:$func)],
1990 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001991 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001992
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001993 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001994 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001995 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001996 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001997 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001998
1999 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002000 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002001 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002002 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00002003}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002004
David Goodwin1a8f36e2009-08-12 18:31:53 +00002005let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002006 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
2007 // a two-value operand where a dag node expects two operands. :(
2008 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
2009 IIC_Br, "b", "\t$target",
2010 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
2011 bits<24> target;
2012 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002013 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002014 }
2015
Evan Chengaeafca02007-05-16 07:45:54 +00002016 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002017 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00002018 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00002019 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2020 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002021 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00002022 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002023 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002024
Jim Grosbach2dc77682010-11-29 18:37:44 +00002025 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2026 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002027 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002028 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002029 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002030 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2031 // into i12 and rs suffixed versions.
2032 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002033 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002034 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002035 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002036 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002037 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002038 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002039 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002040 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002041 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002042 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002043 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002044
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002045}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002046
Jim Grosbachcf121c32011-07-28 21:57:55 +00002047// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002048def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002049 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002050 Requires<[IsARM, HasV5T]> {
2051 let Inst{31-25} = 0b1111101;
2052 bits<25> target;
2053 let Inst{23-0} = target{24-1};
2054 let Inst{24} = target{0};
2055}
2056
Jim Grosbach898e7e22011-07-13 20:25:01 +00002057// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002058def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002059 [/* pattern left blank */]> {
2060 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002061 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002062 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002063 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002064 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002065}
2066
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002067// Tail calls.
2068
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002069let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2070 // Darwin versions.
2071 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2072 Uses = [SP] in {
2073 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2074 IIC_Br, []>, Requires<[IsDarwin]>;
2075
2076 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2077 IIC_Br, []>, Requires<[IsDarwin]>;
2078
Jim Grosbach245f5e82011-07-08 18:50:22 +00002079 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002080 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002081 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2082 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002083
Jim Grosbach245f5e82011-07-08 18:50:22 +00002084 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002085 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002086 (BX GPR:$dst)>,
2087 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002088
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002089 }
2090
2091 // Non-Darwin versions (the difference is R9).
2092 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2093 Uses = [SP] in {
2094 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2095 IIC_Br, []>, Requires<[IsNotDarwin]>;
2096
2097 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2098 IIC_Br, []>, Requires<[IsNotDarwin]>;
2099
Jim Grosbach245f5e82011-07-08 18:50:22 +00002100 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002101 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002102 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2103 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002104
Jim Grosbach245f5e82011-07-08 18:50:22 +00002105 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002106 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002107 (BX GPR:$dst)>,
2108 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002109 }
2110}
2111
Jim Grosbachd30970f2011-08-11 22:30:30 +00002112// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002113def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2114 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002115 bits<4> opt;
2116 let Inst{23-4} = 0b01100000000000000111;
2117 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002118}
2119
Jim Grosbached838482011-07-26 16:24:27 +00002120// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002121let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002122def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002123 bits<24> svc;
2124 let Inst{23-0} = svc;
2125}
Johnny Chen85d5a892010-02-10 18:02:25 +00002126}
2127
Jim Grosbach5a287482011-07-29 17:51:39 +00002128// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002129class SRSI<bit wb, string asm>
2130 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2131 NoItinerary, asm, "", []> {
2132 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002133 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002134 let Inst{27-25} = 0b100;
2135 let Inst{22} = 1;
2136 let Inst{21} = wb;
2137 let Inst{20} = 0;
2138 let Inst{19-16} = 0b1101; // SP
2139 let Inst{15-5} = 0b00000101000;
2140 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002141}
2142
Jim Grosbache1cf5902011-07-29 20:26:09 +00002143def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2144 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002145}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002146def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2147 let Inst{24-23} = 0;
2148}
2149def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2150 let Inst{24-23} = 0b10;
2151}
2152def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2153 let Inst{24-23} = 0b10;
2154}
2155def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2156 let Inst{24-23} = 0b01;
2157}
2158def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2159 let Inst{24-23} = 0b01;
2160}
2161def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2162 let Inst{24-23} = 0b11;
2163}
2164def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2165 let Inst{24-23} = 0b11;
2166}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002167
Jim Grosbach5a287482011-07-29 17:51:39 +00002168// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002169class RFEI<bit wb, string asm>
2170 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2171 NoItinerary, asm, "", []> {
2172 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002173 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002174 let Inst{27-25} = 0b100;
2175 let Inst{22} = 0;
2176 let Inst{21} = wb;
2177 let Inst{20} = 1;
2178 let Inst{19-16} = Rn;
2179 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002180}
2181
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002182def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2183 let Inst{24-23} = 0;
2184}
2185def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2186 let Inst{24-23} = 0;
2187}
2188def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2189 let Inst{24-23} = 0b10;
2190}
2191def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2192 let Inst{24-23} = 0b10;
2193}
2194def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2195 let Inst{24-23} = 0b01;
2196}
2197def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2198 let Inst{24-23} = 0b01;
2199}
2200def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2201 let Inst{24-23} = 0b11;
2202}
2203def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2204 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002205}
2206
Evan Chenga8e29892007-01-19 07:51:42 +00002207//===----------------------------------------------------------------------===//
2208// Load / store Instructions.
2209//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002210
Evan Chenga8e29892007-01-19 07:51:42 +00002211// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002212
2213
Evan Cheng7e2fe912010-10-28 06:47:08 +00002214defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002215 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002216defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002217 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002218defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002219 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002220defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002221 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002222
Evan Chengfa775d02007-03-19 07:20:03 +00002223// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002224let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002225 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002226def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002227 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2228 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002229 bits<4> Rt;
2230 bits<17> addr;
2231 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2232 let Inst{19-16} = 0b1111;
2233 let Inst{15-12} = Rt;
2234 let Inst{11-0} = addr{11-0}; // imm12
2235}
Evan Chengfa775d02007-03-19 07:20:03 +00002236
Evan Chenga8e29892007-01-19 07:51:42 +00002237// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002238def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002239 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2240 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002241
Evan Chenga8e29892007-01-19 07:51:42 +00002242// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002243def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002244 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2245 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002246
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002247def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002248 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2249 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002250
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002251let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002252// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002253def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2254 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002255 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002256 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002257}
Rafael Espindolac391d162006-10-23 20:34:27 +00002258
Evan Chenga8e29892007-01-19 07:51:42 +00002259// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002260multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002261 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2262 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002263 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002264 bits<17> addr;
2265 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002266 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002267 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002268 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002269 let DecoderMethod = "DecodeLDRPreImm";
2270 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2271 }
2272
2273 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2274 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2275 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2276 bits<17> addr;
2277 let Inst{25} = 1;
2278 let Inst{23} = addr{12};
2279 let Inst{19-16} = addr{16-13};
2280 let Inst{11-0} = addr{11-0};
2281 let Inst{4} = 0;
2282 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002283 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002284 }
Owen Anderson793e7962011-07-26 20:54:26 +00002285
2286 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002287 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002288 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002289 opc, "\t$Rt, $addr, $offset",
2290 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002291 // {12} isAdd
2292 // {11-0} imm12/Rm
2293 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002294 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002295 let Inst{25} = 1;
2296 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002297 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002298 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002299
2300 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002301 }
2302
2303 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002304 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002305 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002306 opc, "\t$Rt, $addr, $offset",
2307 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002308 // {12} isAdd
2309 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002310 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002311 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002312 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002313 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002314 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002315 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002316
2317 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002318 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002319
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002320}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002321
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002322let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002323defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2324defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002325}
Rafael Espindola450856d2006-12-12 00:37:38 +00002326
Jim Grosbach45251b32011-08-11 20:41:13 +00002327multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2328 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002329 (ins addrmode3:$addr), IndexModePre,
2330 LdMiscFrm, itin,
2331 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2332 bits<14> addr;
2333 let Inst{23} = addr{8}; // U bit
2334 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2335 let Inst{19-16} = addr{12-9}; // Rn
2336 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2337 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002338 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002339 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002340 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002341 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002342 (ins addr_offset_none:$addr, am3offset:$offset),
2343 IndexModePost, LdMiscFrm, itin,
2344 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2345 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002346 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002347 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002348 let Inst{23} = offset{8}; // U bit
2349 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002350 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002351 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2352 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002353 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002354 }
2355}
Rafael Espindola4e307642006-09-08 16:59:47 +00002356
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002357let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002358defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2359defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2360defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002361let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002362def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002363 (ins addrmode3:$addr), IndexModePre,
2364 LdMiscFrm, IIC_iLoad_d_ru,
2365 "ldrd", "\t$Rt, $Rt2, $addr!",
2366 "$addr.base = $Rn_wb", []> {
2367 bits<14> addr;
2368 let Inst{23} = addr{8}; // U bit
2369 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2370 let Inst{19-16} = addr{12-9}; // Rn
2371 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2372 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002373 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002374 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002375}
Jim Grosbach45251b32011-08-11 20:41:13 +00002376def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002377 (ins addr_offset_none:$addr, am3offset:$offset),
2378 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2379 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2380 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002381 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002382 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002383 let Inst{23} = offset{8}; // U bit
2384 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002385 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002386 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2387 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002388 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002389}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002390} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002391} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002392
Jim Grosbach89958d52011-08-11 21:41:59 +00002393// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002394let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002395def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2396 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2397 IndexModePost, LdFrm, IIC_iLoad_ru,
2398 "ldrt", "\t$Rt, $addr, $offset",
2399 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002400 // {12} isAdd
2401 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002402 bits<14> offset;
2403 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002404 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002405 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002406 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002407 let Inst{19-16} = addr;
2408 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002409 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002410 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002411 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2412}
Jim Grosbach59999262011-08-10 23:43:54 +00002413
2414def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2415 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002416 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002417 "ldrt", "\t$Rt, $addr, $offset",
2418 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002419 // {12} isAdd
2420 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002421 bits<14> offset;
2422 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002423 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002424 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002425 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002426 let Inst{19-16} = addr;
2427 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002428 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002429}
Jim Grosbach3148a652011-08-08 23:28:47 +00002430
2431def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2432 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2433 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2434 "ldrbt", "\t$Rt, $addr, $offset",
2435 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002436 // {12} isAdd
2437 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002438 bits<14> offset;
2439 bits<4> addr;
2440 let Inst{25} = 1;
2441 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002442 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002443 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002444 let Inst{11-5} = offset{11-5};
2445 let Inst{4} = 0;
2446 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002447 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002448}
2449
2450def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2451 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2452 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2453 "ldrbt", "\t$Rt, $addr, $offset",
2454 "$addr.base = $Rn_wb", []> {
2455 // {12} isAdd
2456 // {11-0} imm12/Rm
2457 bits<14> offset;
2458 bits<4> addr;
2459 let Inst{25} = 0;
2460 let Inst{23} = offset{12};
2461 let Inst{21} = 1; // overwrite
2462 let Inst{19-16} = addr;
2463 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002464 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002465}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002466
2467multiclass AI3ldrT<bits<4> op, string opc> {
2468 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2469 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2470 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2471 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2472 bits<9> offset;
2473 let Inst{23} = offset{8};
2474 let Inst{22} = 1;
2475 let Inst{11-8} = offset{7-4};
2476 let Inst{3-0} = offset{3-0};
2477 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2478 }
2479 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2480 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2481 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2482 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2483 bits<5> Rm;
2484 let Inst{23} = Rm{4};
2485 let Inst{22} = 0;
2486 let Inst{11-8} = 0;
2487 let Inst{3-0} = Rm{3-0};
2488 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2489 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002490}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002491
2492defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2493defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2494defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002495}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002496
Evan Chenga8e29892007-01-19 07:51:42 +00002497// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002498
2499// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002500def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002501 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2502 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002503
Evan Chenga8e29892007-01-19 07:51:42 +00002504// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002505let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2506def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002507 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002508 "strd", "\t$Rt, $src2, $addr", []>,
2509 Requires<[IsARM, HasV5TE]> {
2510 let Inst{21} = 0;
2511}
Evan Chenga8e29892007-01-19 07:51:42 +00002512
2513// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002514multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2515 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2516 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2517 StFrm, itin,
2518 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2519 bits<17> addr;
2520 let Inst{25} = 0;
2521 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2522 let Inst{19-16} = addr{16-13}; // Rn
2523 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002524 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002525 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002526 }
Evan Chenga8e29892007-01-19 07:51:42 +00002527
Jim Grosbach19dec202011-08-05 20:35:44 +00002528 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002529 (ins GPR:$Rt, ldst_so_reg:$addr),
2530 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002531 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2532 bits<17> addr;
2533 let Inst{25} = 1;
2534 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2535 let Inst{19-16} = addr{16-13}; // Rn
2536 let Inst{11-0} = addr{11-0};
2537 let Inst{4} = 0; // Inst{4} = 0
2538 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002539 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002540 }
2541 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2542 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2543 IndexModePost, StFrm, itin,
2544 opc, "\t$Rt, $addr, $offset",
2545 "$addr.base = $Rn_wb", []> {
2546 // {12} isAdd
2547 // {11-0} imm12/Rm
2548 bits<14> offset;
2549 bits<4> addr;
2550 let Inst{25} = 1;
2551 let Inst{23} = offset{12};
2552 let Inst{19-16} = addr;
2553 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002554
2555 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002556 }
Owen Anderson793e7962011-07-26 20:54:26 +00002557
Jim Grosbach19dec202011-08-05 20:35:44 +00002558 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2559 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2560 IndexModePost, StFrm, itin,
2561 opc, "\t$Rt, $addr, $offset",
2562 "$addr.base = $Rn_wb", []> {
2563 // {12} isAdd
2564 // {11-0} imm12/Rm
2565 bits<14> offset;
2566 bits<4> addr;
2567 let Inst{25} = 0;
2568 let Inst{23} = offset{12};
2569 let Inst{19-16} = addr;
2570 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002571
2572 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002573 }
2574}
Owen Anderson793e7962011-07-26 20:54:26 +00002575
Jim Grosbach19dec202011-08-05 20:35:44 +00002576let mayStore = 1, neverHasSideEffects = 1 in {
2577defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2578defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2579}
Evan Chenga8e29892007-01-19 07:51:42 +00002580
Jim Grosbach19dec202011-08-05 20:35:44 +00002581def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2582 am2offset_reg:$offset),
2583 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2584 am2offset_reg:$offset)>;
2585def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2586 am2offset_imm:$offset),
2587 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2588 am2offset_imm:$offset)>;
2589def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2590 am2offset_reg:$offset),
2591 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2592 am2offset_reg:$offset)>;
2593def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2594 am2offset_imm:$offset),
2595 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2596 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002597
Jim Grosbach19dec202011-08-05 20:35:44 +00002598// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2599// put the patterns on the instruction definitions directly as ISel wants
2600// the address base and offset to be separate operands, not a single
2601// complex operand like we represent the instructions themselves. The
2602// pseudos map between the two.
2603let usesCustomInserter = 1,
2604 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2605def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2606 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2607 4, IIC_iStore_ru,
2608 [(set GPR:$Rn_wb,
2609 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2610def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2611 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2612 4, IIC_iStore_ru,
2613 [(set GPR:$Rn_wb,
2614 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2615def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2616 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2617 4, IIC_iStore_ru,
2618 [(set GPR:$Rn_wb,
2619 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2620def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2621 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2622 4, IIC_iStore_ru,
2623 [(set GPR:$Rn_wb,
2624 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002625def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2626 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2627 4, IIC_iStore_ru,
2628 [(set GPR:$Rn_wb,
2629 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002630}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002631
Evan Chenga8e29892007-01-19 07:51:42 +00002632
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002633
2634def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2635 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2636 StMiscFrm, IIC_iStore_bh_ru,
2637 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2638 bits<14> addr;
2639 let Inst{23} = addr{8}; // U bit
2640 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2641 let Inst{19-16} = addr{12-9}; // Rn
2642 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2643 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2644 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002645 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002646}
2647
2648def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2649 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2650 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2651 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2652 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2653 addr_offset_none:$addr,
2654 am3offset:$offset))]> {
2655 bits<10> offset;
2656 bits<4> addr;
2657 let Inst{23} = offset{8}; // U bit
2658 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2659 let Inst{19-16} = addr;
2660 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2661 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002662 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002663}
Evan Chenga8e29892007-01-19 07:51:42 +00002664
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002665let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002666def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002667 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2668 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2669 "strd", "\t$Rt, $Rt2, $addr!",
2670 "$addr.base = $Rn_wb", []> {
2671 bits<14> addr;
2672 let Inst{23} = addr{8}; // U bit
2673 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2674 let Inst{19-16} = addr{12-9}; // Rn
2675 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2676 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002677 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002678 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002679}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002680
Jim Grosbach45251b32011-08-11 20:41:13 +00002681def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002682 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2683 am3offset:$offset),
2684 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2685 "strd", "\t$Rt, $Rt2, $addr, $offset",
2686 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002687 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002688 bits<4> addr;
2689 let Inst{23} = offset{8}; // U bit
2690 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2691 let Inst{19-16} = addr;
2692 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2693 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002694 let DecoderMethod = "DecodeAddrMode3Instruction";
2695}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002696} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002697
Jim Grosbach7ce05792011-08-03 23:50:40 +00002698// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002699
Jim Grosbach10348e72011-08-11 20:04:56 +00002700def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2701 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2702 IndexModePost, StFrm, IIC_iStore_bh_ru,
2703 "strbt", "\t$Rt, $addr, $offset",
2704 "$addr.base = $Rn_wb", []> {
2705 // {12} isAdd
2706 // {11-0} imm12/Rm
2707 bits<14> offset;
2708 bits<4> addr;
2709 let Inst{25} = 1;
2710 let Inst{23} = offset{12};
2711 let Inst{21} = 1; // overwrite
2712 let Inst{19-16} = addr;
2713 let Inst{11-5} = offset{11-5};
2714 let Inst{4} = 0;
2715 let Inst{3-0} = offset{3-0};
2716 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2717}
2718
2719def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2720 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2721 IndexModePost, StFrm, IIC_iStore_bh_ru,
2722 "strbt", "\t$Rt, $addr, $offset",
2723 "$addr.base = $Rn_wb", []> {
2724 // {12} isAdd
2725 // {11-0} imm12/Rm
2726 bits<14> offset;
2727 bits<4> addr;
2728 let Inst{25} = 0;
2729 let Inst{23} = offset{12};
2730 let Inst{21} = 1; // overwrite
2731 let Inst{19-16} = addr;
2732 let Inst{11-0} = offset{11-0};
2733 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2734}
2735
Jim Grosbach342ebd52011-08-11 22:18:00 +00002736let mayStore = 1, neverHasSideEffects = 1 in {
2737def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2738 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2739 IndexModePost, StFrm, IIC_iStore_ru,
2740 "strt", "\t$Rt, $addr, $offset",
2741 "$addr.base = $Rn_wb", []> {
2742 // {12} isAdd
2743 // {11-0} imm12/Rm
2744 bits<14> offset;
2745 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002746 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002747 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002748 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002749 let Inst{19-16} = addr;
2750 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002751 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002752 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002753 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002754}
2755
Jim Grosbach342ebd52011-08-11 22:18:00 +00002756def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2757 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2758 IndexModePost, StFrm, IIC_iStore_ru,
2759 "strt", "\t$Rt, $addr, $offset",
2760 "$addr.base = $Rn_wb", []> {
2761 // {12} isAdd
2762 // {11-0} imm12/Rm
2763 bits<14> offset;
2764 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002765 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002766 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002767 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002768 let Inst{19-16} = addr;
2769 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002770 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002771}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002772}
2773
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002774
Jim Grosbach7ce05792011-08-03 23:50:40 +00002775multiclass AI3strT<bits<4> op, string opc> {
2776 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2777 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2778 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2779 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2780 bits<9> offset;
2781 let Inst{23} = offset{8};
2782 let Inst{22} = 1;
2783 let Inst{11-8} = offset{7-4};
2784 let Inst{3-0} = offset{3-0};
2785 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2786 }
2787 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2788 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2789 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2790 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2791 bits<5> Rm;
2792 let Inst{23} = Rm{4};
2793 let Inst{22} = 0;
2794 let Inst{11-8} = 0;
2795 let Inst{3-0} = Rm{3-0};
2796 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2797 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002798}
2799
Jim Grosbach7ce05792011-08-03 23:50:40 +00002800
2801defm STRHT : AI3strT<0b1011, "strht">;
2802
2803
Evan Chenga8e29892007-01-19 07:51:42 +00002804//===----------------------------------------------------------------------===//
2805// Load / store multiple Instructions.
2806//
2807
Bill Wendling6c470b82010-11-13 09:09:38 +00002808multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2809 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002810 // IA is the default, so no need for an explicit suffix on the
2811 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002812 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002813 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2814 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002815 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002816 let Inst{24-23} = 0b01; // Increment After
2817 let Inst{21} = 0; // No writeback
2818 let Inst{20} = L_bit;
2819 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002820 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002821 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2822 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002823 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002824 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002825 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002826 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002827
2828 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002829 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002830 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002831 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2832 IndexModeNone, f, itin,
2833 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2834 let Inst{24-23} = 0b00; // Decrement After
2835 let Inst{21} = 0; // No writeback
2836 let Inst{20} = L_bit;
2837 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002838 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002839 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2840 IndexModeUpd, f, itin_upd,
2841 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2842 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002843 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002844 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002845
2846 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002847 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002848 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002849 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2850 IndexModeNone, f, itin,
2851 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2852 let Inst{24-23} = 0b10; // Decrement Before
2853 let Inst{21} = 0; // No writeback
2854 let Inst{20} = L_bit;
2855 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002856 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002857 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2858 IndexModeUpd, f, itin_upd,
2859 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2860 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002861 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002862 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002863
2864 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002865 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002866 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002867 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2868 IndexModeNone, f, itin,
2869 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2870 let Inst{24-23} = 0b11; // Increment Before
2871 let Inst{21} = 0; // No writeback
2872 let Inst{20} = L_bit;
2873 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002874 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002875 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2876 IndexModeUpd, f, itin_upd,
2877 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2878 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002879 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002880 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002881
2882 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002883 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002884}
Bill Wendling6c470b82010-11-13 09:09:38 +00002885
Bill Wendlingc93989a2010-11-13 11:20:05 +00002886let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002887
2888let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2889defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2890
2891let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2892defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2893
2894} // neverHasSideEffects
2895
Bill Wendling73fe34a2010-11-16 01:16:36 +00002896// FIXME: remove when we have a way to marking a MI with these properties.
2897// FIXME: Should pc be an implicit operand like PICADD, etc?
2898let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2899 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002900def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2901 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002902 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002903 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002904 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002905
Evan Chenga8e29892007-01-19 07:51:42 +00002906//===----------------------------------------------------------------------===//
2907// Move Instructions.
2908//
2909
Evan Chengcd799b92009-06-12 20:46:18 +00002910let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002911def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2912 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2913 bits<4> Rd;
2914 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002915
Johnny Chen103bf952011-04-01 23:30:25 +00002916 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002917 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002918 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002919 let Inst{3-0} = Rm;
2920 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002921}
2922
Dale Johannesen38d5f042010-06-15 22:24:08 +00002923// A version for the smaller set of tail call registers.
2924let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002925def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002926 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2927 bits<4> Rd;
2928 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002929
Dale Johannesen38d5f042010-06-15 22:24:08 +00002930 let Inst{11-4} = 0b00000000;
2931 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002932 let Inst{3-0} = Rm;
2933 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002934}
2935
Owen Andersonde317f42011-08-09 23:33:27 +00002936def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002937 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002938 "mov", "\t$Rd, $src",
2939 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002940 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002941 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002942 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002943 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002944 let Inst{11-8} = src{11-8};
2945 let Inst{7} = 0;
2946 let Inst{6-5} = src{6-5};
2947 let Inst{4} = 1;
2948 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002949 let Inst{25} = 0;
2950}
Evan Chenga2515702007-03-19 07:09:02 +00002951
Owen Anderson152d4a42011-07-21 23:38:37 +00002952def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2953 DPSoRegImmFrm, IIC_iMOVsr,
2954 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2955 UnaryDP {
2956 bits<4> Rd;
2957 bits<12> src;
2958 let Inst{15-12} = Rd;
2959 let Inst{19-16} = 0b0000;
2960 let Inst{11-5} = src{11-5};
2961 let Inst{4} = 0;
2962 let Inst{3-0} = src{3-0};
2963 let Inst{25} = 0;
2964}
2965
Evan Chengc4af4632010-11-17 20:13:28 +00002966let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002967def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2968 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002969 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002970 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002971 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002972 let Inst{15-12} = Rd;
2973 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002974 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002975}
2976
Evan Chengc4af4632010-11-17 20:13:28 +00002977let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002978def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002979 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002980 "movw", "\t$Rd, $imm",
2981 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002982 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002983 bits<4> Rd;
2984 bits<16> imm;
2985 let Inst{15-12} = Rd;
2986 let Inst{11-0} = imm{11-0};
2987 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002988 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002989 let Inst{25} = 1;
2990}
2991
Jim Grosbachffa32252011-07-19 19:13:28 +00002992def : InstAlias<"mov${p} $Rd, $imm",
2993 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2994 Requires<[IsARM]>;
2995
Evan Cheng53519f02011-01-21 18:55:51 +00002996def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2997 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002998
2999let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00003000def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
3001 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003002 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003003 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00003004 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00003005 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003006 lo16AllZero:$imm))]>, UnaryDP,
3007 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003008 bits<4> Rd;
3009 bits<16> imm;
3010 let Inst{15-12} = Rd;
3011 let Inst{11-0} = imm{11-0};
3012 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003013 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003014 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00003015}
Evan Cheng13ab0202007-07-10 18:08:01 +00003016
Evan Cheng53519f02011-01-21 18:55:51 +00003017def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3018 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003019
3020} // Constraints
3021
Evan Cheng20956592009-10-21 08:15:52 +00003022def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3023 Requires<[IsARM, HasV6T2]>;
3024
David Goodwinca01a8d2009-09-01 18:32:09 +00003025let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003026def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003027 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3028 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003029
3030// These aren't really mov instructions, but we have to define them this way
3031// due to flag operands.
3032
Evan Cheng071a2792007-09-11 19:55:27 +00003033let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003034def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003035 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3036 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003037def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003038 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3039 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003040}
Evan Chenga8e29892007-01-19 07:51:42 +00003041
Evan Chenga8e29892007-01-19 07:51:42 +00003042//===----------------------------------------------------------------------===//
3043// Extend Instructions.
3044//
3045
3046// Sign extenders
3047
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003048def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003049 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003050def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003051 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003052
Jim Grosbach70327412011-07-27 17:48:13 +00003053def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003054 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003055def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003056 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003057
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003058def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003059
Jim Grosbach70327412011-07-27 17:48:13 +00003060def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003061
3062// Zero extenders
3063
3064let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003065def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003066 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003067def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003068 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003069def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003070 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003071
Jim Grosbach542f6422010-07-28 23:25:44 +00003072// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3073// The transformation should probably be done as a combiner action
3074// instead so we can include a check for masking back in the upper
3075// eight bits of the source into the lower eight bits of the result.
3076//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003077// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003078def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003079 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003080
Jim Grosbach70327412011-07-27 17:48:13 +00003081def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003082 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003083def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003084 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003085}
3086
Evan Chenga8e29892007-01-19 07:51:42 +00003087// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003088def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003089
Evan Chenga8e29892007-01-19 07:51:42 +00003090
Owen Anderson33e57512011-08-10 00:03:03 +00003091def SBFX : I<(outs GPRnopc:$Rd),
3092 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003093 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003094 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003095 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003096 bits<4> Rd;
3097 bits<4> Rn;
3098 bits<5> lsb;
3099 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003100 let Inst{27-21} = 0b0111101;
3101 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003102 let Inst{20-16} = width;
3103 let Inst{15-12} = Rd;
3104 let Inst{11-7} = lsb;
3105 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003106}
3107
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003108def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003109 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003110 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003111 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003112 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003113 bits<4> Rd;
3114 bits<4> Rn;
3115 bits<5> lsb;
3116 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003117 let Inst{27-21} = 0b0111111;
3118 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003119 let Inst{20-16} = width;
3120 let Inst{15-12} = Rd;
3121 let Inst{11-7} = lsb;
3122 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003123}
3124
Evan Chenga8e29892007-01-19 07:51:42 +00003125//===----------------------------------------------------------------------===//
3126// Arithmetic Instructions.
3127//
3128
Jim Grosbach26421962008-10-14 20:36:24 +00003129defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003130 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003131 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003132defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003133 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003134 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003135
Evan Chengc85e8322007-07-05 07:13:32 +00003136// ADD and SUB with 's' bit set.
Evan Cheng4a517082011-09-06 18:52:20 +00003137// FIXME: Eliminate them if we can write def : Pat patterns which defines
3138// CPSR and the implicit def of CPSR is not needed.
3139defm ADDS : AsI1_bin_s_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003140 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003141 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Evan Cheng4a517082011-09-06 18:52:20 +00003142defm SUBS : AsI1_bin_s_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003143 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003144 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003145
Evan Cheng62674222009-06-25 23:34:10 +00003146defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003147 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003148 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003149defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003150 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003151 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003152
Evan Cheng342e3162011-08-30 01:34:54 +00003153defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3154 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3155 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003156
3157// FIXME: Eliminate them if we can write def : Pat patterns which defines
3158// CPSR and the implicit def of CPSR is not needed.
Evan Cheng342e3162011-08-30 01:34:54 +00003159defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3160 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3161 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003162
Evan Cheng342e3162011-08-30 01:34:54 +00003163defm RSC : AI1_rsc_irs<0b0111, "rsc",
3164 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3165 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003166
Evan Chenga8e29892007-01-19 07:51:42 +00003167// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003168// The assume-no-carry-in form uses the negation of the input since add/sub
3169// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3170// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3171// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003172def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3173 (SUBri GPR:$src, so_imm_neg:$imm)>;
3174def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3175 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3176
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003177// The with-carry-in form matches bitwise not instead of the negation.
3178// Effectively, the inverse interpretation of the carry flag already accounts
3179// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003180def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3181 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003182
3183// Note: These are implemented in C++ code, because they have to generate
3184// ADD/SUBrs instructions, which use a complex pattern that a xform function
3185// cannot produce.
3186// (mul X, 2^n+1) -> (add (X << n), X)
3187// (mul X, 2^n-1) -> (rsb X, (X << n))
3188
Jim Grosbach7931df32011-07-22 18:06:01 +00003189// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003190// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003191class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003192 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003193 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3194 string asm = "\t$Rd, $Rn, $Rm">
3195 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003196 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003197 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003198 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003199 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003200 let Inst{11-4} = op11_4;
3201 let Inst{19-16} = Rn;
3202 let Inst{15-12} = Rd;
3203 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003204}
3205
Jim Grosbach7931df32011-07-22 18:06:01 +00003206// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003207
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003208def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003209 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3210 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003211def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003212 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3213 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3214def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3215 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003216 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003217def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3218 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003219 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003220
3221def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3222def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3223def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3224def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3225def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3226def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3227def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3228def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3229def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3230def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3231def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3232def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003233
Jim Grosbach7931df32011-07-22 18:06:01 +00003234// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003235
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003236def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3237def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3238def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3239def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3240def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3241def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3242def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3243def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3244def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3245def USAX : AAI<0b01100101, 0b11110101, "usax">;
3246def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3247def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003248
Jim Grosbach7931df32011-07-22 18:06:01 +00003249// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003250
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003251def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3252def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3253def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3254def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3255def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3256def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3257def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3258def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3259def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3260def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3261def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3262def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003263
Jim Grosbachd30970f2011-08-11 22:30:30 +00003264// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003265
Jim Grosbach70987fb2010-10-18 23:35:38 +00003266def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003267 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003268 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003269 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003270 bits<4> Rd;
3271 bits<4> Rn;
3272 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003273 let Inst{27-20} = 0b01111000;
3274 let Inst{15-12} = 0b1111;
3275 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003276 let Inst{19-16} = Rd;
3277 let Inst{11-8} = Rm;
3278 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003279}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003280def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003281 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003282 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003283 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003284 bits<4> Rd;
3285 bits<4> Rn;
3286 bits<4> Rm;
3287 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003288 let Inst{27-20} = 0b01111000;
3289 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003290 let Inst{19-16} = Rd;
3291 let Inst{15-12} = Ra;
3292 let Inst{11-8} = Rm;
3293 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003294}
3295
Jim Grosbachd30970f2011-08-11 22:30:30 +00003296// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003297
Owen Anderson33e57512011-08-10 00:03:03 +00003298def SSAT : AI<(outs GPRnopc:$Rd),
3299 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003300 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003301 bits<4> Rd;
3302 bits<5> sat_imm;
3303 bits<4> Rn;
3304 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003305 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003306 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003307 let Inst{20-16} = sat_imm;
3308 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003309 let Inst{11-7} = sh{4-0};
3310 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003311 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003312}
3313
Owen Anderson33e57512011-08-10 00:03:03 +00003314def SSAT16 : AI<(outs GPRnopc:$Rd),
3315 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003316 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003317 bits<4> Rd;
3318 bits<4> sat_imm;
3319 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003320 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003321 let Inst{11-4} = 0b11110011;
3322 let Inst{15-12} = Rd;
3323 let Inst{19-16} = sat_imm;
3324 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003325}
3326
Owen Anderson33e57512011-08-10 00:03:03 +00003327def USAT : AI<(outs GPRnopc:$Rd),
3328 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003329 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003330 bits<4> Rd;
3331 bits<5> sat_imm;
3332 bits<4> Rn;
3333 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003334 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003335 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003336 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003337 let Inst{11-7} = sh{4-0};
3338 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003339 let Inst{20-16} = sat_imm;
3340 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003341}
3342
Owen Anderson33e57512011-08-10 00:03:03 +00003343def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003344 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003345 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003346 bits<4> Rd;
3347 bits<4> sat_imm;
3348 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003349 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003350 let Inst{11-4} = 0b11110011;
3351 let Inst{15-12} = Rd;
3352 let Inst{19-16} = sat_imm;
3353 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003354}
Evan Chenga8e29892007-01-19 07:51:42 +00003355
Owen Anderson33e57512011-08-10 00:03:03 +00003356def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3357 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3358def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3359 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003360
Evan Chenga8e29892007-01-19 07:51:42 +00003361//===----------------------------------------------------------------------===//
3362// Bitwise Instructions.
3363//
3364
Jim Grosbach26421962008-10-14 20:36:24 +00003365defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003366 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003367 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003368defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003369 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003370 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003371defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003372 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003373 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003374defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003375 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003376 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003377
Jim Grosbachc29769b2011-07-28 19:46:12 +00003378// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3379// like in the actual instruction encoding. The complexity of mapping the mask
3380// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3381// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003382def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003383 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003384 "bfc", "\t$Rd, $imm", "$src = $Rd",
3385 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003386 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003387 bits<4> Rd;
3388 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003389 let Inst{27-21} = 0b0111110;
3390 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003391 let Inst{15-12} = Rd;
3392 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003393 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003394}
3395
Johnny Chenb2503c02010-02-17 06:31:48 +00003396// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003397def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3398 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3399 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3400 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3401 bf_inv_mask_imm:$imm))]>,
3402 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003403 bits<4> Rd;
3404 bits<4> Rn;
3405 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003406 let Inst{27-21} = 0b0111110;
3407 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003408 let Inst{15-12} = Rd;
3409 let Inst{11-7} = imm{4-0}; // lsb
3410 let Inst{20-16} = imm{9-5}; // width
3411 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003412}
3413
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003414// GNU as only supports this form of bfi (w/ 4 arguments)
3415let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003416def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003417 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003418 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003419 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3420 []>, Requires<[IsARM, HasV6T2]> {
3421 bits<4> Rd;
3422 bits<4> Rn;
3423 bits<5> lsb;
3424 bits<5> width;
3425 let Inst{27-21} = 0b0111110;
3426 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3427 let Inst{15-12} = Rd;
3428 let Inst{11-7} = lsb;
3429 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3430 let Inst{3-0} = Rn;
3431}
3432
Jim Grosbach36860462010-10-21 22:19:32 +00003433def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3434 "mvn", "\t$Rd, $Rm",
3435 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3436 bits<4> Rd;
3437 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003438 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003439 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003440 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003441 let Inst{15-12} = Rd;
3442 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003443}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003444def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3445 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003446 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003447 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003448 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003449 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003450 let Inst{19-16} = 0b0000;
3451 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003452 let Inst{11-5} = shift{11-5};
3453 let Inst{4} = 0;
3454 let Inst{3-0} = shift{3-0};
3455}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003456def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3457 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003458 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3459 bits<4> Rd;
3460 bits<12> shift;
3461 let Inst{25} = 0;
3462 let Inst{19-16} = 0b0000;
3463 let Inst{15-12} = Rd;
3464 let Inst{11-8} = shift{11-8};
3465 let Inst{7} = 0;
3466 let Inst{6-5} = shift{6-5};
3467 let Inst{4} = 1;
3468 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003469}
Evan Chengc4af4632010-11-17 20:13:28 +00003470let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003471def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3472 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3473 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3474 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003475 bits<12> imm;
3476 let Inst{25} = 1;
3477 let Inst{19-16} = 0b0000;
3478 let Inst{15-12} = Rd;
3479 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003480}
Evan Chenga8e29892007-01-19 07:51:42 +00003481
3482def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3483 (BICri GPR:$src, so_imm_not:$imm)>;
3484
3485//===----------------------------------------------------------------------===//
3486// Multiply Instructions.
3487//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003488class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3489 string opc, string asm, list<dag> pattern>
3490 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3491 bits<4> Rd;
3492 bits<4> Rm;
3493 bits<4> Rn;
3494 let Inst{19-16} = Rd;
3495 let Inst{11-8} = Rm;
3496 let Inst{3-0} = Rn;
3497}
3498class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3499 string opc, string asm, list<dag> pattern>
3500 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3501 bits<4> RdLo;
3502 bits<4> RdHi;
3503 bits<4> Rm;
3504 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003505 let Inst{19-16} = RdHi;
3506 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003507 let Inst{11-8} = Rm;
3508 let Inst{3-0} = Rn;
3509}
Evan Chenga8e29892007-01-19 07:51:42 +00003510
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003511// FIXME: The v5 pseudos are only necessary for the additional Constraint
3512// property. Remove them when it's possible to add those properties
3513// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003514let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003515def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3516 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003517 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003518 Requires<[IsARM, HasV6]> {
3519 let Inst{15-12} = 0b0000;
3520}
Evan Chenga8e29892007-01-19 07:51:42 +00003521
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003522let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003523def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3524 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003525 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003526 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3527 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003528 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003529}
3530
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003531def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3532 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003533 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3534 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003535 bits<4> Ra;
3536 let Inst{15-12} = Ra;
3537}
Evan Chenga8e29892007-01-19 07:51:42 +00003538
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003539let Constraints = "@earlyclobber $Rd" in
3540def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3541 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003542 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003543 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3544 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3545 Requires<[IsARM, NoV6]>;
3546
Jim Grosbach65711012010-11-19 22:22:37 +00003547def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3548 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3549 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003550 Requires<[IsARM, HasV6T2]> {
3551 bits<4> Rd;
3552 bits<4> Rm;
3553 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003554 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003555 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003556 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003557 let Inst{11-8} = Rm;
3558 let Inst{3-0} = Rn;
3559}
Evan Chengedcbada2009-07-06 22:05:45 +00003560
Evan Chenga8e29892007-01-19 07:51:42 +00003561// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003562let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003563let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003564def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003565 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003566 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3567 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003568
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003569def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003570 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003571 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3572 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003573
3574let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3575def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3576 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003577 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003578 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3579 Requires<[IsARM, NoV6]>;
3580
3581def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3582 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003583 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003584 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3585 Requires<[IsARM, NoV6]>;
3586}
Evan Cheng8de898a2009-06-26 00:19:44 +00003587}
Evan Chenga8e29892007-01-19 07:51:42 +00003588
3589// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003590def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3591 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003592 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3593 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003594def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3595 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003596 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3597 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003598
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003599def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3600 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3601 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3602 Requires<[IsARM, HasV6]> {
3603 bits<4> RdLo;
3604 bits<4> RdHi;
3605 bits<4> Rm;
3606 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003607 let Inst{19-16} = RdHi;
3608 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003609 let Inst{11-8} = Rm;
3610 let Inst{3-0} = Rn;
3611}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003612
3613let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3614def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3615 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003616 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003617 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3618 Requires<[IsARM, NoV6]>;
3619def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3620 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003621 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003622 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3623 Requires<[IsARM, NoV6]>;
3624def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3625 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003626 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003627 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3628 Requires<[IsARM, NoV6]>;
3629}
3630
Evan Chengcd799b92009-06-12 20:46:18 +00003631} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003632
3633// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003634def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3635 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3636 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003637 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003638 let Inst{15-12} = 0b1111;
3639}
Evan Cheng13ab0202007-07-10 18:08:01 +00003640
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003641def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003642 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003643 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003644 let Inst{15-12} = 0b1111;
3645}
3646
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003647def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3648 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3649 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3650 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3651 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003652
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003653def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3654 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003655 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003656 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003657
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003658def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3659 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3660 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3661 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3662 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003663
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003664def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3665 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003666 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003667 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003668
Raul Herbster37fb5b12007-08-30 23:25:47 +00003669multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003670 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3671 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3672 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3673 (sext_inreg GPR:$Rm, i16)))]>,
3674 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003675
Jim Grosbach3870b752010-10-22 18:35:16 +00003676 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3677 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3678 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3679 (sra GPR:$Rm, (i32 16))))]>,
3680 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003681
Jim Grosbach3870b752010-10-22 18:35:16 +00003682 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3683 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3684 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3685 (sext_inreg GPR:$Rm, i16)))]>,
3686 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003687
Jim Grosbach3870b752010-10-22 18:35:16 +00003688 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3689 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3690 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3691 (sra GPR:$Rm, (i32 16))))]>,
3692 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003693
Jim Grosbach3870b752010-10-22 18:35:16 +00003694 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3695 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3696 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3697 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3698 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003699
Jim Grosbach3870b752010-10-22 18:35:16 +00003700 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3701 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3702 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3703 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3704 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003705}
3706
Raul Herbster37fb5b12007-08-30 23:25:47 +00003707
3708multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003709 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003710 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3711 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003712 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003713 [(set GPRnopc:$Rd, (add GPR:$Ra,
3714 (opnode (sext_inreg GPRnopc:$Rn, i16),
3715 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003716 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003717
Owen Anderson33e57512011-08-10 00:03:03 +00003718 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3719 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003720 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003721 [(set GPRnopc:$Rd,
3722 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3723 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003724 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003725
Owen Anderson33e57512011-08-10 00:03:03 +00003726 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3727 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003728 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003729 [(set GPRnopc:$Rd,
3730 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3731 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003732 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003733
Owen Anderson33e57512011-08-10 00:03:03 +00003734 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3735 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003736 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003737 [(set GPRnopc:$Rd,
3738 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3739 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003740 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003741
Owen Anderson33e57512011-08-10 00:03:03 +00003742 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3743 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003744 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003745 [(set GPRnopc:$Rd,
3746 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3747 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003748 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003749
Owen Anderson33e57512011-08-10 00:03:03 +00003750 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3751 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003752 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003753 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003754 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3755 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003756 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003757 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003758}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003759
Raul Herbster37fb5b12007-08-30 23:25:47 +00003760defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3761defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003762
Jim Grosbachd30970f2011-08-11 22:30:30 +00003763// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003764def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3765 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003766 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003767 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003768
Owen Anderson33e57512011-08-10 00:03:03 +00003769def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3770 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003771 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003772 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003773
Owen Anderson33e57512011-08-10 00:03:03 +00003774def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3775 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003776 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003777 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003778
Owen Anderson33e57512011-08-10 00:03:03 +00003779def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3780 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003781 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003782 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003783
Jim Grosbachd30970f2011-08-11 22:30:30 +00003784// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003785class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3786 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003787 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003788 bits<4> Rn;
3789 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003790 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003791 let Inst{22} = long;
3792 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003793 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003794 let Inst{7} = 0;
3795 let Inst{6} = sub;
3796 let Inst{5} = swap;
3797 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003798 let Inst{3-0} = Rn;
3799}
3800class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3801 InstrItinClass itin, string opc, string asm>
3802 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3803 bits<4> Rd;
3804 let Inst{15-12} = 0b1111;
3805 let Inst{19-16} = Rd;
3806}
3807class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3808 InstrItinClass itin, string opc, string asm>
3809 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3810 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003811 bits<4> Rd;
3812 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003813 let Inst{15-12} = Ra;
3814}
3815class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3816 InstrItinClass itin, string opc, string asm>
3817 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3818 bits<4> RdLo;
3819 bits<4> RdHi;
3820 let Inst{19-16} = RdHi;
3821 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003822}
3823
3824multiclass AI_smld<bit sub, string opc> {
3825
Owen Anderson33e57512011-08-10 00:03:03 +00003826 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3827 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003828 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003829
Owen Anderson33e57512011-08-10 00:03:03 +00003830 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3831 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003832 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003833
Owen Anderson33e57512011-08-10 00:03:03 +00003834 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3835 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003836 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003837
Owen Anderson33e57512011-08-10 00:03:03 +00003838 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3839 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003840 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003841
3842}
3843
3844defm SMLA : AI_smld<0, "smla">;
3845defm SMLS : AI_smld<1, "smls">;
3846
Johnny Chen2ec5e492010-02-22 21:50:40 +00003847multiclass AI_sdml<bit sub, string opc> {
3848
Jim Grosbache15defc2011-08-10 23:23:47 +00003849 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3850 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3851 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3852 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003853}
3854
3855defm SMUA : AI_sdml<0, "smua">;
3856defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003857
Evan Chenga8e29892007-01-19 07:51:42 +00003858//===----------------------------------------------------------------------===//
3859// Misc. Arithmetic Instructions.
3860//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003861
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003862def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3863 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3864 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003865
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003866def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3867 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3868 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3869 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003870
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003871def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3872 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3873 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003874
Evan Cheng9568e5c2011-06-21 06:01:08 +00003875let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003876def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3877 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003878 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003879 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003880
Evan Cheng9568e5c2011-06-21 06:01:08 +00003881let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003882def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3883 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003884 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003885 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003886
Evan Chengf60ceac2011-06-15 17:17:48 +00003887def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3888 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3889 (REVSH GPR:$Rm)>;
3890
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003891def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003892 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3893 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003894 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003895 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003896 0xFFFF0000)))]>,
3897 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003898
Evan Chenga8e29892007-01-19 07:51:42 +00003899// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003900def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3901 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3902def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003903 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003904
Bob Wilsondc66eda2010-08-16 22:26:55 +00003905// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3906// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003907def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003908 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3909 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003910 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003911 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003912 0xFFFF)))]>,
3913 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003914
Evan Chenga8e29892007-01-19 07:51:42 +00003915// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3916// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003917def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003918 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003919def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003920 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003921 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003922
Evan Chenga8e29892007-01-19 07:51:42 +00003923//===----------------------------------------------------------------------===//
3924// Comparison Instructions...
3925//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003926
Jim Grosbach26421962008-10-14 20:36:24 +00003927defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003928 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003929 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003930
Jim Grosbach97a884d2010-12-07 20:41:06 +00003931// ARMcmpZ can re-use the above instruction definitions.
3932def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3933 (CMPri GPR:$src, so_imm:$imm)>;
3934def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3935 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003936def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3937 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3938def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3939 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003940
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003941// FIXME: We have to be careful when using the CMN instruction and comparison
3942// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003943// results:
3944//
3945// rsbs r1, r1, 0
3946// cmp r0, r1
3947// mov r0, #0
3948// it ls
3949// mov r0, #1
3950//
3951// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003952//
Bill Wendling6165e872010-08-26 18:33:51 +00003953// cmn r0, r1
3954// mov r0, #0
3955// it ls
3956// mov r0, #1
3957//
3958// However, the CMN gives the *opposite* result when r1 is 0. This is because
3959// the carry flag is set in the CMP case but not in the CMN case. In short, the
3960// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3961// value of r0 and the carry bit (because the "carry bit" parameter to
3962// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3963// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3964// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3965// parameter to AddWithCarry is defined as 0).
3966//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003967// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003968//
3969// x = 0
3970// ~x = 0xFFFF FFFF
3971// ~x + 1 = 0x1 0000 0000
3972// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3973//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003974// Therefore, we should disable CMN when comparing against zero, until we can
3975// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3976// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003977//
3978// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3979//
3980// This is related to <rdar://problem/7569620>.
3981//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003982//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3983// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003984
Evan Chenga8e29892007-01-19 07:51:42 +00003985// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003986defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003987 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003988 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003989defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003990 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003991 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003992
David Goodwinc0309b42009-06-29 15:33:01 +00003993defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003994 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003995 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003996
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003997//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3998// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003999
David Goodwinc0309b42009-06-29 15:33:01 +00004000def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004001 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004002
Evan Cheng218977b2010-07-13 19:27:42 +00004003// Pseudo i64 compares for some floating point compares.
4004let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
4005 Defs = [CPSR] in {
4006def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00004007 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004008 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004009 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
4010
4011def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004012 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004013 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
4014} // usesCustomInserter
4015
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00004016
Evan Chenga8e29892007-01-19 07:51:42 +00004017// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00004018// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00004019// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00004020let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004021def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004022 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004023 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
4024 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004025def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4026 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004027 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004028 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4029 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004030 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004031def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4032 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4033 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004034 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4035 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004036 RegConstraint<"$false = $Rd">;
4037
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004038
Evan Chengc4af4632010-11-17 20:13:28 +00004039let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004040def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004041 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004042 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004043 []>,
4044 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004045
Evan Chengc4af4632010-11-17 20:13:28 +00004046let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004047def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4048 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004049 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004050 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004051 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004052
Evan Cheng63f35442010-11-13 02:25:14 +00004053// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004054let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004055def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4056 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004057 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004058
Evan Chengc4af4632010-11-17 20:13:28 +00004059let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004060def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4061 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004062 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004063 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004064 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004065} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004066
Jim Grosbach3728e962009-12-10 00:11:09 +00004067//===----------------------------------------------------------------------===//
4068// Atomic operations intrinsics
4069//
4070
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004071def MemBarrierOptOperand : AsmOperandClass {
4072 let Name = "MemBarrierOpt";
4073 let ParserMethod = "parseMemBarrierOptOperand";
4074}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004075def memb_opt : Operand<i32> {
4076 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004077 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004078 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004079}
Jim Grosbach3728e962009-12-10 00:11:09 +00004080
Bob Wilsonf74a4292010-10-30 00:54:37 +00004081// memory barriers protect the atomic sequences
4082let hasSideEffects = 1 in {
4083def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4084 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4085 Requires<[IsARM, HasDB]> {
4086 bits<4> opt;
4087 let Inst{31-4} = 0xf57ff05;
4088 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004089}
Jim Grosbach3728e962009-12-10 00:11:09 +00004090}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004091
Bob Wilsonf74a4292010-10-30 00:54:37 +00004092def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004093 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004094 Requires<[IsARM, HasDB]> {
4095 bits<4> opt;
4096 let Inst{31-4} = 0xf57ff04;
4097 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004098}
4099
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004100// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004101def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4102 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004103 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004104 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004105 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004106 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004107}
4108
Jim Grosbach66869102009-12-11 18:52:41 +00004109let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004110 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004111 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004113 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4114 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004115 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004116 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4117 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004118 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004119 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4120 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004121 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004122 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4123 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004124 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004125 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4126 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004128 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004129 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4131 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4132 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4134 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4135 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4137 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4138 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4140 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004141 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004143 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4144 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4147 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004149 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4150 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004152 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4153 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004155 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4156 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004158 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004159 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4161 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4162 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4164 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4165 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4167 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4168 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4169 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4170 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004171 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004172 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004173 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4174 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004175 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004176 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4177 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004178 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004179 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4180 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004181 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004182 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4183 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004184 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004185 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4186 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004187 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004188 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004189 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4190 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4191 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4192 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4193 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4194 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4195 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4196 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4197 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4198 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4199 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4200 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004201
4202 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004203 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004204 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4205 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004206 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004207 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4208 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004209 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004210 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4211
Jim Grosbache801dc42009-12-12 01:40:06 +00004212 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004213 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004214 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4215 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004216 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004217 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4218 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004219 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004220 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4221}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004222}
4223
4224let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004225def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4226 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004227 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004228def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4229 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004230def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4231 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004232let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004233def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004234 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004235 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004236}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004237}
4238
Jim Grosbach86875a22010-10-29 19:58:57 +00004239let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004240def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004241 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004242def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004243 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004244def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004245 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004246}
4247
4248let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004249def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004250 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004251 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004252 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004253}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004254
Jim Grosbachd30970f2011-08-11 22:30:30 +00004255def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004256 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004257 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004258}
4259
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004260// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004261let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004262def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4263 "swp", []>;
4264def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4265 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004266}
4267
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004268//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004269// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004270//
4271
Jim Grosbach83ab0702011-07-13 22:01:08 +00004272def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4273 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004274 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004275 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4276 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004277 bits<4> opc1;
4278 bits<4> CRn;
4279 bits<4> CRd;
4280 bits<4> cop;
4281 bits<3> opc2;
4282 bits<4> CRm;
4283
4284 let Inst{3-0} = CRm;
4285 let Inst{4} = 0;
4286 let Inst{7-5} = opc2;
4287 let Inst{11-8} = cop;
4288 let Inst{15-12} = CRd;
4289 let Inst{19-16} = CRn;
4290 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004291}
4292
Jim Grosbach83ab0702011-07-13 22:01:08 +00004293def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4294 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004295 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004296 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4297 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004298 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004299 bits<4> opc1;
4300 bits<4> CRn;
4301 bits<4> CRd;
4302 bits<4> cop;
4303 bits<3> opc2;
4304 bits<4> CRm;
4305
4306 let Inst{3-0} = CRm;
4307 let Inst{4} = 0;
4308 let Inst{7-5} = opc2;
4309 let Inst{11-8} = cop;
4310 let Inst{15-12} = CRd;
4311 let Inst{19-16} = CRn;
4312 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004313}
4314
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004315class ACI<dag oops, dag iops, string opc, string asm,
4316 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004317 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004318 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004319 let Inst{27-25} = 0b110;
4320}
4321
Johnny Chen670a4562011-04-04 23:39:08 +00004322multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004323 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004324 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004325 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4326 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004327 let Inst{31-28} = op31_28;
4328 let Inst{24} = 1; // P = 1
4329 let Inst{21} = 0; // W = 0
4330 let Inst{22} = 0; // D = 0
4331 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004332 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004333 }
4334
4335 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004336 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4337 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004338 let Inst{31-28} = op31_28;
4339 let Inst{24} = 1; // P = 1
4340 let Inst{21} = 1; // W = 1
4341 let Inst{22} = 0; // D = 0
4342 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004343 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004344 }
4345
4346 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004347 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4348 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004349 let Inst{31-28} = op31_28;
4350 let Inst{24} = 0; // P = 0
4351 let Inst{21} = 1; // W = 1
4352 let Inst{22} = 0; // D = 0
4353 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004354 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004355 }
4356
4357 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004358 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4359 ops),
4360 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004361 let Inst{31-28} = op31_28;
4362 let Inst{24} = 0; // P = 0
4363 let Inst{23} = 1; // U = 1
4364 let Inst{21} = 0; // W = 0
4365 let Inst{22} = 0; // D = 0
4366 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004367 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004368 }
4369
4370 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004371 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4372 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004373 let Inst{31-28} = op31_28;
4374 let Inst{24} = 1; // P = 1
4375 let Inst{21} = 0; // W = 0
4376 let Inst{22} = 1; // D = 1
4377 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004378 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004379 }
4380
4381 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004382 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4383 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4384 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004385 let Inst{31-28} = op31_28;
4386 let Inst{24} = 1; // P = 1
4387 let Inst{21} = 1; // W = 1
4388 let Inst{22} = 1; // D = 1
4389 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004390 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004391 }
4392
4393 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004394 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004395 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004396 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004397 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004398 let Inst{31-28} = op31_28;
4399 let Inst{24} = 0; // P = 0
4400 let Inst{21} = 1; // W = 1
4401 let Inst{22} = 1; // D = 1
4402 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004403 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004404 }
4405
4406 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004407 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4408 ops),
4409 !strconcat(!strconcat(opc, "l"), cond),
4410 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004411 let Inst{31-28} = op31_28;
4412 let Inst{24} = 0; // P = 0
4413 let Inst{23} = 1; // U = 1
4414 let Inst{21} = 0; // W = 0
4415 let Inst{22} = 1; // D = 1
4416 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004417 let DecoderMethod = "DecodeCopMemInstruction";
4418 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004419 }
4420}
4421
Johnny Chen670a4562011-04-04 23:39:08 +00004422defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4423defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4424defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4425defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004426
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004427//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004428// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004429//
4430
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004431class MovRCopro<string opc, bit direction, dag oops, dag iops,
4432 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004433 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004434 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004435 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004436 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004437
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004438 bits<4> Rt;
4439 bits<4> cop;
4440 bits<3> opc1;
4441 bits<3> opc2;
4442 bits<4> CRm;
4443 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004444
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004445 let Inst{15-12} = Rt;
4446 let Inst{11-8} = cop;
4447 let Inst{23-21} = opc1;
4448 let Inst{7-5} = opc2;
4449 let Inst{3-0} = CRm;
4450 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004451}
4452
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004453def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004454 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004455 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4456 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004457 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4458 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004459def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004460 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004461 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4462 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004463
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004464def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4465 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4466
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004467class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4468 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004469 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004470 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004471 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004472 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004473 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004474
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004475 bits<4> Rt;
4476 bits<4> cop;
4477 bits<3> opc1;
4478 bits<3> opc2;
4479 bits<4> CRm;
4480 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004481
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004482 let Inst{15-12} = Rt;
4483 let Inst{11-8} = cop;
4484 let Inst{23-21} = opc1;
4485 let Inst{7-5} = opc2;
4486 let Inst{3-0} = CRm;
4487 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004488}
4489
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004490def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004491 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004492 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4493 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004494 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4495 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004496def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004497 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004498 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4499 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004500
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004501def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4502 imm:$CRm, imm:$opc2),
4503 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4504
Jim Grosbachd30970f2011-08-11 22:30:30 +00004505class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004506 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004507 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004508 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004509 let Inst{23-21} = 0b010;
4510 let Inst{20} = direction;
4511
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004512 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004513 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004514 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004515 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004516 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004517
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004518 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004519 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004520 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004521 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004522 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004523}
4524
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004525def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4526 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4527 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004528def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4529
Jim Grosbachd30970f2011-08-11 22:30:30 +00004530class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004531 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004532 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4533 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004534 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004535 let Inst{23-21} = 0b010;
4536 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004537
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004538 bits<4> Rt;
4539 bits<4> Rt2;
4540 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004541 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004542 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004543
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004544 let Inst{15-12} = Rt;
4545 let Inst{19-16} = Rt2;
4546 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004547 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004548 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004549}
4550
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004551def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4552 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4553 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004554def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004555
Johnny Chenb98e1602010-02-12 18:55:33 +00004556//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004557// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004558//
4559
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004560// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004561def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4562 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004563 bits<4> Rd;
4564 let Inst{23-16} = 0b00001111;
4565 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004566 let Inst{7-4} = 0b0000;
4567}
4568
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004569def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4570
4571def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4572 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004573 bits<4> Rd;
4574 let Inst{23-16} = 0b01001111;
4575 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004576 let Inst{7-4} = 0b0000;
4577}
4578
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004579// Move from ARM core register to Special Register
4580//
4581// No need to have both system and application versions, the encodings are the
4582// same and the assembly parser has no way to distinguish between them. The mask
4583// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4584// the mask with the fields to be accessed in the special register.
4585def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004586 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004587 bits<5> mask;
4588 bits<4> Rn;
4589
4590 let Inst{23} = 0;
4591 let Inst{22} = mask{4}; // R bit
4592 let Inst{21-20} = 0b10;
4593 let Inst{19-16} = mask{3-0};
4594 let Inst{15-12} = 0b1111;
4595 let Inst{11-4} = 0b00000000;
4596 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004597}
4598
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004599def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004600 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004601 bits<5> mask;
4602 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004603
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004604 let Inst{23} = 0;
4605 let Inst{22} = mask{4}; // R bit
4606 let Inst{21-20} = 0b10;
4607 let Inst{19-16} = mask{3-0};
4608 let Inst{15-12} = 0b1111;
4609 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004610}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004611
4612//===----------------------------------------------------------------------===//
4613// TLS Instructions
4614//
4615
4616// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004617// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004618// complete with fixup for the aeabi_read_tp function.
4619let isCall = 1,
4620 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4621 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4622 [(set R0, ARMthread_pointer)]>;
4623}
4624
4625//===----------------------------------------------------------------------===//
4626// SJLJ Exception handling intrinsics
4627// eh_sjlj_setjmp() is an instruction sequence to store the return
4628// address and save #0 in R0 for the non-longjmp case.
4629// Since by its nature we may be coming from some other function to get
4630// here, and we're using the stack frame for the containing function to
4631// save/restore registers, we can't keep anything live in regs across
4632// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004633// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004634// except for our own input by listing the relevant registers in Defs. By
4635// doing so, we also cause the prologue/epilogue code to actively preserve
4636// all of the callee-saved resgisters, which is exactly what we want.
4637// A constant value is passed in $val, and we use the location as a scratch.
4638//
4639// These are pseudo-instructions and are lowered to individual MC-insts, so
4640// no encoding information is necessary.
4641let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004642 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004643 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004644 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4645 NoItinerary,
4646 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4647 Requires<[IsARM, HasVFP2]>;
4648}
4649
4650let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004651 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004652 hasSideEffects = 1, isBarrier = 1 in {
4653 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4654 NoItinerary,
4655 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4656 Requires<[IsARM, NoVFP]>;
4657}
4658
4659// FIXME: Non-Darwin version(s)
4660let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4661 Defs = [ R7, LR, SP ] in {
4662def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4663 NoItinerary,
4664 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4665 Requires<[IsARM, IsDarwin]>;
4666}
4667
4668// eh.sjlj.dispatchsetup pseudo-instruction.
4669// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4670// handled when the pseudo is expanded (which happens before any passes
4671// that need the instruction size).
4672let isBarrier = 1, hasSideEffects = 1 in
4673def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004674 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4675 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004676 Requires<[IsDarwin]>;
4677
4678//===----------------------------------------------------------------------===//
4679// Non-Instruction Patterns
4680//
4681
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004682// ARMv4 indirect branch using (MOVr PC, dst)
4683let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4684 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004685 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004686 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4687 Requires<[IsARM, NoV4T]>;
4688
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004689// Large immediate handling.
4690
4691// 32-bit immediate using two piece so_imms or movw + movt.
4692// This is a single pseudo instruction, the benefit is that it can be remat'd
4693// as a single unit instead of having to handle reg inputs.
4694// FIXME: Remove this when we can do generalized remat.
4695let isReMaterializable = 1, isMoveImm = 1 in
4696def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4697 [(set GPR:$dst, (arm_i32imm:$src))]>,
4698 Requires<[IsARM]>;
4699
4700// Pseudo instruction that combines movw + movt + add pc (if PIC).
4701// It also makes it possible to rematerialize the instructions.
4702// FIXME: Remove this when we can do generalized remat and when machine licm
4703// can properly the instructions.
4704let isReMaterializable = 1 in {
4705def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4706 IIC_iMOVix2addpc,
4707 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4708 Requires<[IsARM, UseMovt]>;
4709
4710def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4711 IIC_iMOVix2,
4712 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4713 Requires<[IsARM, UseMovt]>;
4714
4715let AddedComplexity = 10 in
4716def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4717 IIC_iMOVix2ld,
4718 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4719 Requires<[IsARM, UseMovt]>;
4720} // isReMaterializable
4721
4722// ConstantPool, GlobalAddress, and JumpTable
4723def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4724 Requires<[IsARM, DontUseMovt]>;
4725def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4726def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4727 Requires<[IsARM, UseMovt]>;
4728def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4729 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4730
4731// TODO: add,sub,and, 3-instr forms?
4732
4733// Tail calls
4734def : ARMPat<(ARMtcret tcGPR:$dst),
4735 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4736
4737def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4738 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4739
4740def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4741 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4742
4743def : ARMPat<(ARMtcret tcGPR:$dst),
4744 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4745
4746def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4747 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4748
4749def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4750 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4751
4752// Direct calls
4753def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4754 Requires<[IsARM, IsNotDarwin]>;
4755def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4756 Requires<[IsARM, IsDarwin]>;
4757
4758// zextload i1 -> zextload i8
4759def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4760def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4761
4762// extload -> zextload
4763def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4764def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4765def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4766def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4767
4768def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4769
4770def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4771def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4772
4773// smul* and smla*
4774def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4775 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4776 (SMULBB GPR:$a, GPR:$b)>;
4777def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4778 (SMULBB GPR:$a, GPR:$b)>;
4779def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4780 (sra GPR:$b, (i32 16))),
4781 (SMULBT GPR:$a, GPR:$b)>;
4782def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4783 (SMULBT GPR:$a, GPR:$b)>;
4784def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4785 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4786 (SMULTB GPR:$a, GPR:$b)>;
4787def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4788 (SMULTB GPR:$a, GPR:$b)>;
4789def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4790 (i32 16)),
4791 (SMULWB GPR:$a, GPR:$b)>;
4792def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4793 (SMULWB GPR:$a, GPR:$b)>;
4794
4795def : ARMV5TEPat<(add GPR:$acc,
4796 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4797 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4798 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4799def : ARMV5TEPat<(add GPR:$acc,
4800 (mul sext_16_node:$a, sext_16_node:$b)),
4801 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4802def : ARMV5TEPat<(add GPR:$acc,
4803 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4804 (sra GPR:$b, (i32 16)))),
4805 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4806def : ARMV5TEPat<(add GPR:$acc,
4807 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4808 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4809def : ARMV5TEPat<(add GPR:$acc,
4810 (mul (sra GPR:$a, (i32 16)),
4811 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4812 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4813def : ARMV5TEPat<(add GPR:$acc,
4814 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4815 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4816def : ARMV5TEPat<(add GPR:$acc,
4817 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4818 (i32 16))),
4819 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4820def : ARMV5TEPat<(add GPR:$acc,
4821 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4822 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4823
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004824
4825// Pre-v7 uses MCR for synchronization barriers.
4826def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4827 Requires<[IsARM, HasV6]>;
4828
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004829// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004830let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004831def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4832def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004833def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004834def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4835 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4836def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4837 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4838}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004839
4840def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4841def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004842
Owen Anderson33e57512011-08-10 00:03:03 +00004843def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4844 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4845def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4846 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004847
Eli Friedman069e2ed2011-08-26 02:59:24 +00004848// Atomic load/store patterns
4849def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4850 (LDRBrs ldst_so_reg:$src)>;
4851def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4852 (LDRBi12 addrmode_imm12:$src)>;
4853def : ARMPat<(atomic_load_16 addrmode3:$src),
4854 (LDRH addrmode3:$src)>;
4855def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4856 (LDRrs ldst_so_reg:$src)>;
4857def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4858 (LDRi12 addrmode_imm12:$src)>;
4859def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4860 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4861def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4862 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4863def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4864 (STRH GPR:$val, addrmode3:$ptr)>;
4865def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4866 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4867def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4868 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4869
4870
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004871//===----------------------------------------------------------------------===//
4872// Thumb Support
4873//
4874
4875include "ARMInstrThumb.td"
4876
4877//===----------------------------------------------------------------------===//
4878// Thumb2 Support
4879//
4880
4881include "ARMInstrThumb2.td"
4882
4883//===----------------------------------------------------------------------===//
4884// Floating Point Support
4885//
4886
4887include "ARMInstrVFP.td"
4888
4889//===----------------------------------------------------------------------===//
4890// Advanced SIMD (NEON) Support
4891//
4892
4893include "ARMInstrNEON.td"
4894
Jim Grosbachc83d5042011-07-14 19:47:47 +00004895//===----------------------------------------------------------------------===//
4896// Assembler aliases
4897//
4898
4899// Memory barriers
4900def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4901def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4902def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4903
4904// System instructions
4905def : MnemonicAlias<"swi", "svc">;
4906
4907// Load / Store Multiple
4908def : MnemonicAlias<"ldmfd", "ldm">;
4909def : MnemonicAlias<"ldmia", "ldm">;
4910def : MnemonicAlias<"stmfd", "stmdb">;
4911def : MnemonicAlias<"stmia", "stm">;
4912def : MnemonicAlias<"stmea", "stm">;
4913
Jim Grosbachf6c05252011-07-21 17:23:04 +00004914// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4915// shift amount is zero (i.e., unspecified).
4916def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004917 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4918 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004919def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004920 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4921 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004922
4923// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004924def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4925def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004926
Jim Grosbachaddec772011-07-27 22:34:17 +00004927// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004928def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004929 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004930def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004931 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004932
4933
4934// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004935def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004936 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004937def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004938 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004939def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004940 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004941def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004942 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004943def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004944 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004945def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004946 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004947
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004948def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004949 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004950def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004951 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004952def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004953 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004954def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004955 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004956def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004957 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004958def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004959 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004960
4961
4962// RFE aliases
4963def : MnemonicAlias<"rfefa", "rfeda">;
4964def : MnemonicAlias<"rfeea", "rfedb">;
4965def : MnemonicAlias<"rfefd", "rfeia">;
4966def : MnemonicAlias<"rfeed", "rfeib">;
4967def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004968
4969// SRS aliases
4970def : MnemonicAlias<"srsfa", "srsda">;
4971def : MnemonicAlias<"srsea", "srsdb">;
4972def : MnemonicAlias<"srsfd", "srsia">;
4973def : MnemonicAlias<"srsed", "srsib">;
4974def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004975
4976// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4977// Note that the write-back output register is a dummy operand for MC (it's
4978// only meaningful for codegen), so we just pass zero here.
4979// FIXME: tblgen not cooperating with argument conversions.
4980//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4981// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4982//def : InstAlias<"ldrht${p} $Rt, $addr",
4983// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4984//def : InstAlias<"ldrsht${p} $Rt, $addr",
4985// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;