blob: 31c1fbb404b79e8421dcbc655527b3608112971a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000208def IsMClass : Predicate<"Subtarget->isMClass()">,
209 AssemblerPredicate<"FeatureMClass">;
210def IsARClass : Predicate<"!Subtarget->isMClass()">,
211 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212def IsARM : Predicate<"!Subtarget->isThumb()">,
213 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
215def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000216def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">,
217 AssemblerPredicate<"ModeNaCl">;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000219// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000220def UseMovt : Predicate<"Subtarget->useMovt()">;
221def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000222def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000223
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000224//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000225// ARM Flag Definitions.
226
227class RegConstraint<string C> {
228 string Constraints = C;
229}
230
231//===----------------------------------------------------------------------===//
232// ARM specific transformation functions and pattern fragments.
233//
234
Evan Chenga8e29892007-01-19 07:51:42 +0000235// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
236// so_imm_neg def below.
237def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
241// so_imm_not_XFORM - Return a so_imm value packed into the format described for
242// so_imm_not def below.
243def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000245}]>;
246
Evan Chenga8e29892007-01-19 07:51:42 +0000247/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000248def imm1_15 : ImmLeaf<i32, [{
249 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000250}]>;
251
252/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000253def imm16_31 : ImmLeaf<i32, [{
254 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000255}]>;
256
Jim Grosbach64171712010-02-16 21:07:46 +0000257def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000258 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000259 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000260 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000261
Evan Chenga2515702007-03-19 07:09:02 +0000262def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000263 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000264 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000265 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
267// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
268def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000269 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000270}]>;
271
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000272/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000273def hi16 : SDNodeXForm<imm, [{
274 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
275}]>;
276
277def lo16AllZero : PatLeaf<(i32 imm), [{
278 // Returns true if all low 16-bits are 0.
279 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000280}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000281
Jim Grosbach619e0d62011-07-13 19:24:09 +0000282/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000283def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000284def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000285 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000286}]> {
287 let ParserMatchClass = Imm0_65535AsmOperand;
288}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000289
Evan Cheng342e3162011-08-30 01:34:54 +0000290class BinOpWithFlagFrag<dag res> :
291 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000292class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
293class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000294
Evan Chengc4af4632010-11-17 20:13:28 +0000295// An 'and' node with a single use.
296def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
297 return N->hasOneUse();
298}]>;
299
300// An 'xor' node with a single use.
301def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
302 return N->hasOneUse();
303}]>;
304
Evan Cheng48575f62010-12-05 22:04:16 +0000305// An 'fmul' node with a single use.
306def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
307 return N->hasOneUse();
308}]>;
309
310// An 'fadd' node which checks for single non-hazardous use.
311def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
312 return hasNoVMLxHazardUse(N);
313}]>;
314
315// An 'fsub' node which checks for single non-hazardous use.
316def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
317 return hasNoVMLxHazardUse(N);
318}]>;
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320//===----------------------------------------------------------------------===//
321// Operand Definitions.
322//
323
324// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000325// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000326def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000327 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000328 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000329 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000330}
Evan Chenga8e29892007-01-19 07:51:42 +0000331
Jason W Kim685c3502011-02-04 19:47:15 +0000332// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000333def uncondbrtarget : Operand<OtherVT> {
334 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000335 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000336}
337
Jason W Kim685c3502011-02-04 19:47:15 +0000338// Branch target for ARM. Handles conditional/unconditional
339def br_target : Operand<OtherVT> {
340 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000341 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000342}
343
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000344// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000345// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346def bltarget : Operand<i32> {
347 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000348 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000349 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000350}
351
Jason W Kim685c3502011-02-04 19:47:15 +0000352// Call target for ARM. Handles conditional/unconditional
353// FIXME: rename bl_target to t2_bltarget?
354def bl_target : Operand<i32> {
355 // Encoded the same as branch targets.
356 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000357 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000358}
359
Owen Andersonf1eab592011-08-26 23:32:08 +0000360def blx_target : Operand<i32> {
361 // Encoded the same as branch targets.
362 let EncoderMethod = "getARMBLXTargetOpValue";
363 let OperandType = "OPERAND_PCREL";
364}
Jason W Kim685c3502011-02-04 19:47:15 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000367def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000368def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000369 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000370 let ParserMatchClass = RegListAsmOperand;
371 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000373}
374
Jim Grosbach1610a702011-07-25 20:06:30 +0000375def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000376def dpr_reglist : Operand<i32> {
377 let EncoderMethod = "getRegisterListOpValue";
378 let ParserMatchClass = DPRRegListAsmOperand;
379 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000380 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000381}
382
Jim Grosbach1610a702011-07-25 20:06:30 +0000383def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000384def spr_reglist : Operand<i32> {
385 let EncoderMethod = "getRegisterListOpValue";
386 let ParserMatchClass = SPRRegListAsmOperand;
387 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
392def cpinst_operand : Operand<i32> {
393 let PrintMethod = "printCPInstOperand";
394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// Local PC labels.
397def pclabel : Operand<i32> {
398 let PrintMethod = "printPCLabel";
399}
400
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000401// ADR instruction labels.
402def adrlabel : Operand<i32> {
403 let EncoderMethod = "getAdrLabelOpValue";
404}
405
Owen Anderson498ec202010-10-27 22:49:00 +0000406def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000407 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000409}
410
Jim Grosbachb35ad412010-10-13 19:56:10 +0000411// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000412def rot_imm_XFORM: SDNodeXForm<imm, [{
413 switch (N->getZExtValue()){
414 default: assert(0);
415 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
416 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
417 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
418 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
419 }
420}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000421def RotImmAsmOperand : AsmOperandClass {
422 let Name = "RotImm";
423 let ParserMethod = "parseRotImm";
424}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000425def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
426 int32_t v = N->getZExtValue();
427 return v == 8 || v == 16 || v == 24; }],
428 rot_imm_XFORM> {
429 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000430 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000431}
432
Bob Wilson22f5dc72010-08-16 18:27:34 +0000433// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000434// (asr or lsl). The 6-bit immediate encodes as:
435// {5} 0 ==> lsl
436// 1 asr
437// {4-0} imm5 shift amount.
438// asr #32 encoded as imm5 == 0.
439def ShifterImmAsmOperand : AsmOperandClass {
440 let Name = "ShifterImm";
441 let ParserMethod = "parseShifterImm";
442}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000443def shift_imm : Operand<i32> {
444 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000445 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000446}
447
Owen Anderson92a20222011-07-21 18:54:16 +0000448// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000449def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000450def so_reg_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectRegShifterOperand",
452 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 let EncoderMethod = "getSORegRegOpValue";
454 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000456 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000457 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
Owen Anderson92a20222011-07-21 18:54:16 +0000459
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000460def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000461def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000462 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000463 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000464 let EncoderMethod = "getSORegImmOpValue";
465 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000467 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000468 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000469}
470
471// FIXME: Does this need to be distinct from so_reg?
472def shift_so_reg_reg : Operand<i32>, // reg reg imm
473 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
474 [shl,srl,sra,rotr]> {
475 let EncoderMethod = "getSORegRegOpValue";
476 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000478 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000479}
480
Jim Grosbache8606dc2011-07-13 17:50:29 +0000481// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000482def shift_so_reg_imm : Operand<i32>, // reg reg imm
483 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000484 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000485 let EncoderMethod = "getSORegImmOpValue";
486 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000487 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000488 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000489}
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson152d4a42011-07-21 23:38:37 +0000491
Evan Chenga8e29892007-01-19 07:51:42 +0000492// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000493// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000494def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000495def so_imm : Operand<i32>, ImmLeaf<i32, [{
496 return ARM_AM::getSOImmVal(Imm) != -1;
497 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000498 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000499 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000500 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000501}
502
Evan Chengc70d1842007-03-20 08:11:30 +0000503// Break so_imm's up into two pieces. This handles immediates with up to 16
504// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
505// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000506def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000507 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000508}]>;
509
510/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
511///
512def arm_i32imm : PatLeaf<(imm), [{
513 if (Subtarget->hasV6T2Ops())
514 return true;
515 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
516}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000517
Jim Grosbachb2756af2011-08-01 21:55:12 +0000518/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000519def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
520def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
521 return Imm >= 0 && Imm < 8;
522}]> {
523 let ParserMatchClass = Imm0_7AsmOperand;
524}
525
Jim Grosbachb2756af2011-08-01 21:55:12 +0000526/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000527def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
528def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
529 return Imm >= 0 && Imm < 16;
530}]> {
531 let ParserMatchClass = Imm0_15AsmOperand;
532}
533
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000534/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000535def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000536def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000538}]> {
539 let ParserMatchClass = Imm0_31AsmOperand;
540}
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Jim Grosbach02c84602011-08-01 22:02:20 +0000542/// imm0_255 predicate - Immediate in the range [0,255].
543def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
544def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
545 let ParserMatchClass = Imm0_255AsmOperand;
546}
547
Jim Grosbachffa32252011-07-19 19:13:28 +0000548// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
549// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000550//
Jim Grosbachffa32252011-07-19 19:13:28 +0000551// FIXME: This really needs a Thumb version separate from the ARM version.
552// While the range is the same, and can thus use the same match class,
553// the encoding is different so it should have a different encoder method.
554def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
555def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000556 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000557 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000558}
559
Jim Grosbached838482011-07-26 16:24:27 +0000560/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
561def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
562def imm24b : Operand<i32>, ImmLeaf<i32, [{
563 return Imm >= 0 && Imm <= 0xffffff;
564}]> {
565 let ParserMatchClass = Imm24bitAsmOperand;
566}
567
568
Evan Chenga9688c42010-12-11 04:11:38 +0000569/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
570/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000571def BitfieldAsmOperand : AsmOperandClass {
572 let Name = "Bitfield";
573 let ParserMethod = "parseBitfield";
574}
Evan Chenga9688c42010-12-11 04:11:38 +0000575def bf_inv_mask_imm : Operand<i32>,
576 PatLeaf<(imm), [{
577 return ARM::isBitFieldInvertedMask(N->getZExtValue());
578}] > {
579 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
580 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000581 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000582 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000583}
584
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000585def imm1_32_XFORM: SDNodeXForm<imm, [{
586 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
587}]>;
588def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000589def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
590 uint64_t Imm = N->getZExtValue();
591 return Imm > 0 && Imm <= 32;
592 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000593 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000594 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000595 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000596}
597
Jim Grosbachf4943352011-07-25 23:09:14 +0000598def imm1_16_XFORM: SDNodeXForm<imm, [{
599 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
600}]>;
601def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
602def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
603 imm1_16_XFORM> {
604 let PrintMethod = "printImmPlusOneOperand";
605 let ParserMatchClass = Imm1_16AsmOperand;
606}
607
Evan Chenga8e29892007-01-19 07:51:42 +0000608// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000609// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000610//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000611def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000612def addrmode_imm12 : Operand<i32>,
613 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000614 // 12-bit immediate operand. Note that instructions using this encode
615 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
616 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000617
Chris Lattner2ac19022010-11-15 05:19:05 +0000618 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000619 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000620 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000621 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000622 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000623}
Jim Grosbach3e556122010-10-26 22:37:02 +0000624// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000625//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000626def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000627def ldst_so_reg : Operand<i32>,
628 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000629 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000630 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000631 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000632 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000633 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000634 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000635}
636
Jim Grosbach7ce05792011-08-03 23:50:40 +0000637// postidx_imm8 := +/- [0,255]
638//
639// 9 bit value:
640// {8} 1 is imm8 is non-negative. 0 otherwise.
641// {7-0} [0,255] imm8 value.
642def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
643def postidx_imm8 : Operand<i32> {
644 let PrintMethod = "printPostIdxImm8Operand";
645 let ParserMatchClass = PostIdxImm8AsmOperand;
646 let MIOperandInfo = (ops i32imm);
647}
648
Owen Anderson154c41d2011-08-04 18:24:14 +0000649// postidx_imm8s4 := +/- [0,1020]
650//
651// 9 bit value:
652// {8} 1 is imm8 is non-negative. 0 otherwise.
653// {7-0} [0,255] imm8 value, scaled by 4.
654def postidx_imm8s4 : Operand<i32> {
655 let PrintMethod = "printPostIdxImm8s4Operand";
656 let MIOperandInfo = (ops i32imm);
657}
658
659
Jim Grosbach7ce05792011-08-03 23:50:40 +0000660// postidx_reg := +/- reg
661//
662def PostIdxRegAsmOperand : AsmOperandClass {
663 let Name = "PostIdxReg";
664 let ParserMethod = "parsePostIdxReg";
665}
666def postidx_reg : Operand<i32> {
667 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000668 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000669 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000670 let ParserMatchClass = PostIdxRegAsmOperand;
671 let MIOperandInfo = (ops GPR, i32imm);
672}
673
674
Jim Grosbach3e556122010-10-26 22:37:02 +0000675// addrmode2 := reg +/- imm12
676// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000677//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678// FIXME: addrmode2 should be refactored the rest of the way to always
679// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
680def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000681def addrmode2 : Operand<i32>,
682 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000683 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000684 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000685 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000686 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
687}
688
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000689def PostIdxRegShiftedAsmOperand : AsmOperandClass {
690 let Name = "PostIdxRegShifted";
691 let ParserMethod = "parsePostIdxReg";
692}
Owen Anderson793e7962011-07-26 20:54:26 +0000693def am2offset_reg : Operand<i32>,
694 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000695 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000696 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000697 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000698 // When using this for assembly, it's always as a post-index offset.
699 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000700 let MIOperandInfo = (ops GPR, i32imm);
701}
702
Jim Grosbach039c2e12011-08-04 23:01:30 +0000703// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
704// the GPR is purely vestigal at this point.
705def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000706def am2offset_imm : Operand<i32>,
707 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
708 [], [SDNPWantRoot]> {
709 let EncoderMethod = "getAddrMode2OffsetOpValue";
710 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000711 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000712 let MIOperandInfo = (ops GPR, i32imm);
713}
714
715
Evan Chenga8e29892007-01-19 07:51:42 +0000716// addrmode3 := reg +/- reg
717// addrmode3 := reg +/- imm8
718//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000719// FIXME: split into imm vs. reg versions.
720def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000721def addrmode3 : Operand<i32>,
722 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000723 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000724 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000725 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000726 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
727}
728
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000729// FIXME: split into imm vs. reg versions.
730// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000731def AM3OffsetAsmOperand : AsmOperandClass {
732 let Name = "AM3Offset";
733 let ParserMethod = "parseAM3Offset";
734}
Evan Chenga8e29892007-01-19 07:51:42 +0000735def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000736 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
737 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000738 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000739 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000740 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000741 let MIOperandInfo = (ops GPR, i32imm);
742}
743
Jim Grosbache6913602010-11-03 01:01:43 +0000744// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000745//
Jim Grosbache6913602010-11-03 01:01:43 +0000746def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000747 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000748 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000749}
750
751// addrmode5 := reg +/- imm8*4
752//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000753def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000754def addrmode5 : Operand<i32>,
755 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
756 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000757 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000758 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000759 let ParserMatchClass = AddrMode5AsmOperand;
760 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000761}
762
Bob Wilsond3a07652011-02-07 17:43:09 +0000763// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000764//
765def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000766 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000767 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000768 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000769 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000770 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000771}
772
Bob Wilsonda525062011-02-25 06:42:42 +0000773def am6offset : Operand<i32>,
774 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
775 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000776 let PrintMethod = "printAddrMode6OffsetOperand";
777 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000778 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000779 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000780}
781
Mon P Wang183c6272011-05-09 17:47:27 +0000782// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
783// (single element from one lane) for size 32.
784def addrmode6oneL32 : Operand<i32>,
785 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
786 let PrintMethod = "printAddrMode6Operand";
787 let MIOperandInfo = (ops GPR:$addr, i32imm);
788 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
789}
790
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000791// Special version of addrmode6 to handle alignment encoding for VLD-dup
792// instructions, specifically VLD4-dup.
793def addrmode6dup : Operand<i32>,
794 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
795 let PrintMethod = "printAddrMode6Operand";
796 let MIOperandInfo = (ops GPR:$addr, i32imm);
797 let EncoderMethod = "getAddrMode6DupAddressOpValue";
798}
799
Evan Chenga8e29892007-01-19 07:51:42 +0000800// addrmodepc := pc + reg
801//
802def addrmodepc : Operand<i32>,
803 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
804 let PrintMethod = "printAddrModePCOperand";
805 let MIOperandInfo = (ops GPR, i32imm);
806}
807
Jim Grosbache39389a2011-08-02 18:07:32 +0000808// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000809//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000810def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000811def addr_offset_none : Operand<i32>,
812 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000813 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000814 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000815 let ParserMatchClass = MemNoOffsetAsmOperand;
816 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000817}
818
Bob Wilson4f38b382009-08-21 21:58:55 +0000819def nohash_imm : Operand<i32> {
820 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000821}
822
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000823def CoprocNumAsmOperand : AsmOperandClass {
824 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000825 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000826}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000827def p_imm : Operand<i32> {
828 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000829 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000830 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000831}
832
Jim Grosbach1610a702011-07-25 20:06:30 +0000833def CoprocRegAsmOperand : AsmOperandClass {
834 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000835 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000836}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000837def c_imm : Operand<i32> {
838 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000839 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000840}
841
Evan Chenga8e29892007-01-19 07:51:42 +0000842//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000843
Evan Cheng37f25d92008-08-28 23:39:26 +0000844include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000845
846//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000847// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000848//
849
Evan Cheng3924f782008-08-29 07:36:24 +0000850/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000851/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000852multiclass AsI1_bin_irs<bits<4> opcod, string opc,
853 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000854 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000855 // The register-immediate version is re-materializable. This is useful
856 // in particular for taking the address of a local.
857 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000858 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
859 iii, opc, "\t$Rd, $Rn, $imm",
860 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
861 bits<4> Rd;
862 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000863 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000864 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000865 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000866 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000867 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000868 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000869 }
Jim Grosbach62547262010-10-11 18:51:51 +0000870 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
871 iir, opc, "\t$Rd, $Rn, $Rm",
872 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000873 bits<4> Rd;
874 bits<4> Rn;
875 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000876 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000877 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000878 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000879 let Inst{15-12} = Rd;
880 let Inst{11-4} = 0b00000000;
881 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000882 }
Owen Anderson92a20222011-07-21 18:54:16 +0000883
884 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000885 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000886 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000887 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000888 bits<4> Rd;
889 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000890 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000891 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000892 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000893 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000894 let Inst{11-5} = shift{11-5};
895 let Inst{4} = 0;
896 let Inst{3-0} = shift{3-0};
897 }
898
899 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000900 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000901 iis, opc, "\t$Rd, $Rn, $shift",
902 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
903 bits<4> Rd;
904 bits<4> Rn;
905 bits<12> shift;
906 let Inst{25} = 0;
907 let Inst{19-16} = Rn;
908 let Inst{15-12} = Rd;
909 let Inst{11-8} = shift{11-8};
910 let Inst{7} = 0;
911 let Inst{6-5} = shift{6-5};
912 let Inst{4} = 1;
913 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000914 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000915
916 // Assembly aliases for optional destination operand when it's the same
917 // as the source operand.
918 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
919 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
920 so_imm:$imm, pred:$p,
921 cc_out:$s)>,
922 Requires<[IsARM]>;
923 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
924 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
925 GPR:$Rm, pred:$p,
926 cc_out:$s)>,
927 Requires<[IsARM]>;
928 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000929 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
930 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000931 cc_out:$s)>,
932 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000933 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
934 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
935 so_reg_reg:$shift, pred:$p,
936 cc_out:$s)>,
937 Requires<[IsARM]>;
938
Evan Chenga8e29892007-01-19 07:51:42 +0000939}
940
Evan Cheng342e3162011-08-30 01:34:54 +0000941/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
942/// reversed. The 'rr' form is only defined for the disassembler; for codegen
943/// it is equivalent to the AsI1_bin_irs counterpart.
944multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
945 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
946 PatFrag opnode, string baseOpc, bit Commutable = 0> {
947 // The register-immediate version is re-materializable. This is useful
948 // in particular for taking the address of a local.
949 let isReMaterializable = 1 in {
950 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
951 iii, opc, "\t$Rd, $Rn, $imm",
952 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
953 bits<4> Rd;
954 bits<4> Rn;
955 bits<12> imm;
956 let Inst{25} = 1;
957 let Inst{19-16} = Rn;
958 let Inst{15-12} = Rd;
959 let Inst{11-0} = imm;
960 }
961 }
962 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
963 iir, opc, "\t$Rd, $Rn, $Rm",
964 [/* pattern left blank */]> {
965 bits<4> Rd;
966 bits<4> Rn;
967 bits<4> Rm;
968 let Inst{11-4} = 0b00000000;
969 let Inst{25} = 0;
970 let Inst{3-0} = Rm;
971 let Inst{15-12} = Rd;
972 let Inst{19-16} = Rn;
973 }
974
975 def rsi : AsI1<opcod, (outs GPR:$Rd),
976 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
977 iis, opc, "\t$Rd, $Rn, $shift",
978 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
979 bits<4> Rd;
980 bits<4> Rn;
981 bits<12> shift;
982 let Inst{25} = 0;
983 let Inst{19-16} = Rn;
984 let Inst{15-12} = Rd;
985 let Inst{11-5} = shift{11-5};
986 let Inst{4} = 0;
987 let Inst{3-0} = shift{3-0};
988 }
989
990 def rsr : AsI1<opcod, (outs GPR:$Rd),
991 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
992 iis, opc, "\t$Rd, $Rn, $shift",
993 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
994 bits<4> Rd;
995 bits<4> Rn;
996 bits<12> shift;
997 let Inst{25} = 0;
998 let Inst{19-16} = Rn;
999 let Inst{15-12} = Rd;
1000 let Inst{11-8} = shift{11-8};
1001 let Inst{7} = 0;
1002 let Inst{6-5} = shift{6-5};
1003 let Inst{4} = 1;
1004 let Inst{3-0} = shift{3-0};
1005 }
1006
1007 // Assembly aliases for optional destination operand when it's the same
1008 // as the source operand.
1009 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1010 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1011 so_imm:$imm, pred:$p,
1012 cc_out:$s)>,
1013 Requires<[IsARM]>;
1014 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1015 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1016 GPR:$Rm, pred:$p,
1017 cc_out:$s)>,
1018 Requires<[IsARM]>;
1019 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1020 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1021 so_reg_imm:$shift, pred:$p,
1022 cc_out:$s)>,
1023 Requires<[IsARM]>;
1024 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1025 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1026 so_reg_reg:$shift, pred:$p,
1027 cc_out:$s)>,
1028 Requires<[IsARM]>;
1029
1030}
1031
Evan Cheng4a517082011-09-06 18:52:20 +00001032/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except it sets 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001033///
1034/// These opcodes will be converted to the real non-S opcodes by
1035/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1036let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001037multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1038 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1039 PatFrag opnode, bit Commutable = 0> {
1040 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1041 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001042 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001043
1044 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1045 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001046 [/* pattern left blank */]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001047
1048 def rsi : AsI1<opcod, (outs GPR:$Rd),
1049 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1050 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001051 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001052
1053 def rsr : AsI1<opcod, (outs GPR:$Rd),
1054 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1055 iis, opc, "\t$Rd, $Rn, $shift",
1056 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1057 bits<4> Rd;
1058 bits<4> Rn;
1059 bits<12> shift;
1060 let Inst{25} = 0;
1061 let Inst{19-16} = Rn;
1062 let Inst{15-12} = Rd;
1063 let Inst{11-8} = shift{11-8};
1064 let Inst{7} = 0;
1065 let Inst{6-5} = shift{6-5};
1066 let Inst{4} = 1;
1067 let Inst{3-0} = shift{3-0};
1068 }
1069}
1070}
1071
Evan Cheng4a517082011-09-06 18:52:20 +00001072/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001073///
1074/// These opcodes will be converted to the real non-S opcodes by
1075/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1076let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng4a517082011-09-06 18:52:20 +00001077multiclass AsI1_bin_s_irs<bits<4> opcod, string opc,
Evan Cheng7e1bf302010-09-29 00:27:46 +00001078 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1079 PatFrag opnode, bit Commutable = 0> {
Evan Cheng4a517082011-09-06 18:52:20 +00001080 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001081 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001082 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001083 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001084 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001085 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001086 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001087 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001088 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001089 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001090
Evan Cheng4a517082011-09-06 18:52:20 +00001091 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001092 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001093 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001094 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001095}
Evan Chengc85e8322007-07-05 07:13:32 +00001096}
1097
1098/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001099/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001100/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001101let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001102multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1103 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1104 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001105 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1106 opc, "\t$Rn, $imm",
1107 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001108 bits<4> Rn;
1109 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001110 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001111 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001112 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001113 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001114 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001115 }
1116 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1117 opc, "\t$Rn, $Rm",
1118 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001119 bits<4> Rn;
1120 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001121 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001122 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001123 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001124 let Inst{19-16} = Rn;
1125 let Inst{15-12} = 0b0000;
1126 let Inst{11-4} = 0b00000000;
1127 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001128 }
Owen Anderson92a20222011-07-21 18:54:16 +00001129 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001130 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001131 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001132 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001133 bits<4> Rn;
1134 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001135 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001136 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001137 let Inst{19-16} = Rn;
1138 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001139 let Inst{11-5} = shift{11-5};
1140 let Inst{4} = 0;
1141 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001142 }
Owen Anderson92a20222011-07-21 18:54:16 +00001143 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001144 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001145 opc, "\t$Rn, $shift",
1146 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1147 bits<4> Rn;
1148 bits<12> shift;
1149 let Inst{25} = 0;
1150 let Inst{20} = 1;
1151 let Inst{19-16} = Rn;
1152 let Inst{15-12} = 0b0000;
1153 let Inst{11-8} = shift{11-8};
1154 let Inst{7} = 0;
1155 let Inst{6-5} = shift{6-5};
1156 let Inst{4} = 1;
1157 let Inst{3-0} = shift{3-0};
1158 }
1159
Evan Cheng071a2792007-09-11 19:55:27 +00001160}
Evan Chenga8e29892007-01-19 07:51:42 +00001161}
1162
Evan Cheng576a3962010-09-25 00:49:35 +00001163/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001164/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001165/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001166class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001167 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001168 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001169 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001170 Requires<[IsARM, HasV6]> {
1171 bits<4> Rd;
1172 bits<4> Rm;
1173 bits<2> rot;
1174 let Inst{19-16} = 0b1111;
1175 let Inst{15-12} = Rd;
1176 let Inst{11-10} = rot;
1177 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001178}
1179
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001180class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001181 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001182 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1183 Requires<[IsARM, HasV6]> {
1184 bits<2> rot;
1185 let Inst{19-16} = 0b1111;
1186 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001187}
1188
Evan Cheng576a3962010-09-25 00:49:35 +00001189/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001190/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001191class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001192 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001193 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001194 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1195 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001196 Requires<[IsARM, HasV6]> {
1197 bits<4> Rd;
1198 bits<4> Rm;
1199 bits<4> Rn;
1200 bits<2> rot;
1201 let Inst{19-16} = Rn;
1202 let Inst{15-12} = Rd;
1203 let Inst{11-10} = rot;
1204 let Inst{9-4} = 0b000111;
1205 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001206}
1207
Jim Grosbach70327412011-07-27 17:48:13 +00001208class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001209 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001210 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1211 Requires<[IsARM, HasV6]> {
1212 bits<4> Rn;
1213 bits<2> rot;
1214 let Inst{19-16} = Rn;
1215 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001216}
1217
Evan Cheng62674222009-06-25 23:34:10 +00001218/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001219multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001220 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001221 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001222 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1223 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001224 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001225 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001226 bits<4> Rd;
1227 bits<4> Rn;
1228 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001229 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001230 let Inst{15-12} = Rd;
1231 let Inst{19-16} = Rn;
1232 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001233 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001234 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1235 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001236 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001237 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001238 bits<4> Rd;
1239 bits<4> Rn;
1240 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001241 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001242 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001243 let isCommutable = Commutable;
1244 let Inst{3-0} = Rm;
1245 let Inst{15-12} = Rd;
1246 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001247 }
Owen Anderson92a20222011-07-21 18:54:16 +00001248 def rsi : AsI1<opcod, (outs GPR:$Rd),
1249 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001250 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001251 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001252 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001253 bits<4> Rd;
1254 bits<4> Rn;
1255 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001256 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001257 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001258 let Inst{15-12} = Rd;
1259 let Inst{11-5} = shift{11-5};
1260 let Inst{4} = 0;
1261 let Inst{3-0} = shift{3-0};
1262 }
1263 def rsr : AsI1<opcod, (outs GPR:$Rd),
1264 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001265 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001266 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001267 Requires<[IsARM]> {
1268 bits<4> Rd;
1269 bits<4> Rn;
1270 bits<12> shift;
1271 let Inst{25} = 0;
1272 let Inst{19-16} = Rn;
1273 let Inst{15-12} = Rd;
1274 let Inst{11-8} = shift{11-8};
1275 let Inst{7} = 0;
1276 let Inst{6-5} = shift{6-5};
1277 let Inst{4} = 1;
1278 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001279 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001280 }
Evan Cheng342e3162011-08-30 01:34:54 +00001281
Jim Grosbach37ee4642011-07-13 17:57:17 +00001282 // Assembly aliases for optional destination operand when it's the same
1283 // as the source operand.
1284 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1285 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1286 so_imm:$imm, pred:$p,
1287 cc_out:$s)>,
1288 Requires<[IsARM]>;
1289 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1290 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1291 GPR:$Rm, pred:$p,
1292 cc_out:$s)>,
1293 Requires<[IsARM]>;
1294 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001295 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1296 so_reg_imm:$shift, pred:$p,
1297 cc_out:$s)>,
1298 Requires<[IsARM]>;
1299 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1300 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1301 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001302 cc_out:$s)>,
1303 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001304}
1305
Evan Cheng342e3162011-08-30 01:34:54 +00001306/// AI1_rsc_irs - Define instructions and patterns for rsc
1307multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1308 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001309 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001310 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1311 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1312 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1313 Requires<[IsARM]> {
1314 bits<4> Rd;
1315 bits<4> Rn;
1316 bits<12> imm;
1317 let Inst{25} = 1;
1318 let Inst{15-12} = Rd;
1319 let Inst{19-16} = Rn;
1320 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001321 }
Evan Cheng342e3162011-08-30 01:34:54 +00001322 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1323 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1324 [/* pattern left blank */]> {
1325 bits<4> Rd;
1326 bits<4> Rn;
1327 bits<4> Rm;
1328 let Inst{11-4} = 0b00000000;
1329 let Inst{25} = 0;
1330 let Inst{3-0} = Rm;
1331 let Inst{15-12} = Rd;
1332 let Inst{19-16} = Rn;
1333 }
1334 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1335 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1336 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1337 Requires<[IsARM]> {
1338 bits<4> Rd;
1339 bits<4> Rn;
1340 bits<12> shift;
1341 let Inst{25} = 0;
1342 let Inst{19-16} = Rn;
1343 let Inst{15-12} = Rd;
1344 let Inst{11-5} = shift{11-5};
1345 let Inst{4} = 0;
1346 let Inst{3-0} = shift{3-0};
1347 }
1348 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1349 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1350 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1351 Requires<[IsARM]> {
1352 bits<4> Rd;
1353 bits<4> Rn;
1354 bits<12> shift;
1355 let Inst{25} = 0;
1356 let Inst{19-16} = Rn;
1357 let Inst{15-12} = Rd;
1358 let Inst{11-8} = shift{11-8};
1359 let Inst{7} = 0;
1360 let Inst{6-5} = shift{6-5};
1361 let Inst{4} = 1;
1362 let Inst{3-0} = shift{3-0};
1363 }
1364 }
1365
1366 // Assembly aliases for optional destination operand when it's the same
1367 // as the source operand.
1368 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1369 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1370 so_imm:$imm, pred:$p,
1371 cc_out:$s)>,
1372 Requires<[IsARM]>;
1373 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1374 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1375 GPR:$Rm, pred:$p,
1376 cc_out:$s)>,
1377 Requires<[IsARM]>;
1378 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1379 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1380 so_reg_imm:$shift, pred:$p,
1381 cc_out:$s)>,
1382 Requires<[IsARM]>;
1383 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1384 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1385 so_reg_reg:$shift, pred:$p,
1386 cc_out:$s)>,
1387 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001388}
1389
Jim Grosbach3e556122010-10-26 22:37:02 +00001390let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001391multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001392 InstrItinClass iir, PatFrag opnode> {
1393 // Note: We use the complex addrmode_imm12 rather than just an input
1394 // GPR and a constrained immediate so that we can use this to match
1395 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001396 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001397 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1398 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001399 bits<4> Rt;
1400 bits<17> addr;
1401 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1402 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001403 let Inst{15-12} = Rt;
1404 let Inst{11-0} = addr{11-0}; // imm12
1405 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001406 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001407 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1408 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001409 bits<4> Rt;
1410 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001411 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001412 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1413 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001414 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001415 let Inst{11-0} = shift{11-0};
1416 }
1417}
1418}
1419
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001420let canFoldAsLoad = 1, isReMaterializable = 1 in {
1421multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1422 InstrItinClass iir, PatFrag opnode> {
1423 // Note: We use the complex addrmode_imm12 rather than just an input
1424 // GPR and a constrained immediate so that we can use this to match
1425 // frame index references and avoid matching constant pool references.
1426 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1427 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1428 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1429 bits<4> Rt;
1430 bits<17> addr;
1431 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1432 let Inst{19-16} = addr{16-13}; // Rn
1433 let Inst{15-12} = Rt;
1434 let Inst{11-0} = addr{11-0}; // imm12
1435 }
1436 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1437 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1438 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1439 bits<4> Rt;
1440 bits<17> shift;
1441 let shift{4} = 0; // Inst{4} = 0
1442 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1443 let Inst{19-16} = shift{16-13}; // Rn
1444 let Inst{15-12} = Rt;
1445 let Inst{11-0} = shift{11-0};
1446 }
1447}
1448}
1449
1450
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001451multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001452 InstrItinClass iir, PatFrag opnode> {
1453 // Note: We use the complex addrmode_imm12 rather than just an input
1454 // GPR and a constrained immediate so that we can use this to match
1455 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001456 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001457 (ins GPR:$Rt, addrmode_imm12:$addr),
1458 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1459 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1460 bits<4> Rt;
1461 bits<17> addr;
1462 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1463 let Inst{19-16} = addr{16-13}; // Rn
1464 let Inst{15-12} = Rt;
1465 let Inst{11-0} = addr{11-0}; // imm12
1466 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001467 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001468 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1469 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1470 bits<4> Rt;
1471 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001472 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001473 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1474 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001475 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001476 let Inst{11-0} = shift{11-0};
1477 }
1478}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001479
1480multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1481 InstrItinClass iir, PatFrag opnode> {
1482 // Note: We use the complex addrmode_imm12 rather than just an input
1483 // GPR and a constrained immediate so that we can use this to match
1484 // frame index references and avoid matching constant pool references.
1485 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1486 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1487 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1488 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1489 bits<4> Rt;
1490 bits<17> addr;
1491 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1492 let Inst{19-16} = addr{16-13}; // Rn
1493 let Inst{15-12} = Rt;
1494 let Inst{11-0} = addr{11-0}; // imm12
1495 }
1496 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1497 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1498 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1499 bits<4> Rt;
1500 bits<17> shift;
1501 let shift{4} = 0; // Inst{4} = 0
1502 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1503 let Inst{19-16} = shift{16-13}; // Rn
1504 let Inst{15-12} = Rt;
1505 let Inst{11-0} = shift{11-0};
1506 }
1507}
1508
1509
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001510//===----------------------------------------------------------------------===//
1511// Instructions
1512//===----------------------------------------------------------------------===//
1513
Evan Chenga8e29892007-01-19 07:51:42 +00001514//===----------------------------------------------------------------------===//
1515// Miscellaneous Instructions.
1516//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001517
Evan Chenga8e29892007-01-19 07:51:42 +00001518/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1519/// the function. The first operand is the ID# for this instruction, the second
1520/// is the index into the MachineConstantPool that this is, the third is the
1521/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001522let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001523def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001524PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001525 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001526
Jim Grosbach4642ad32010-02-22 23:10:38 +00001527// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1528// from removing one half of the matched pairs. That breaks PEI, which assumes
1529// these will always be in pairs, and asserts if it finds otherwise. Better way?
1530let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001531def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001532PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001533 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001534
Jim Grosbach64171712010-02-16 21:07:46 +00001535def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001536PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001537 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001538}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001539
Eli Friedman2bdffe42011-08-31 00:31:29 +00001540// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1541// (These psuedos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001542let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001543def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1544 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1545 NoItinerary, []>;
1546def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1547 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1548 NoItinerary, []>;
1549def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1550 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1551 NoItinerary, []>;
1552def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1553 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1554 NoItinerary, []>;
1555def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1556 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1557 NoItinerary, []>;
1558def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1559 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1560 NoItinerary, []>;
1561def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1562 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1563 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001564def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1565 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1566 GPR:$set1, GPR:$set2),
1567 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001568}
1569
Jim Grosbachd30970f2011-08-11 22:30:30 +00001570def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001571 Requires<[IsARM, HasV6T2]> {
1572 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001573 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001574 let Inst{7-0} = 0b00000000;
1575}
1576
Jim Grosbachd30970f2011-08-11 22:30:30 +00001577def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001578 Requires<[IsARM, HasV6T2]> {
1579 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001580 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001581 let Inst{7-0} = 0b00000001;
1582}
1583
Jim Grosbachd30970f2011-08-11 22:30:30 +00001584def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001585 Requires<[IsARM, HasV6T2]> {
1586 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001587 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001588 let Inst{7-0} = 0b00000010;
1589}
1590
Jim Grosbachd30970f2011-08-11 22:30:30 +00001591def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001592 Requires<[IsARM, HasV6T2]> {
1593 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001594 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001595 let Inst{7-0} = 0b00000011;
1596}
1597
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001598def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1599 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001600 bits<4> Rd;
1601 bits<4> Rn;
1602 bits<4> Rm;
1603 let Inst{3-0} = Rm;
1604 let Inst{15-12} = Rd;
1605 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001606 let Inst{27-20} = 0b01101000;
1607 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001608 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001609}
1610
Johnny Chenf4d81052010-02-12 22:53:19 +00001611def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001612 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001613 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001614 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001615 let Inst{7-0} = 0b00000100;
1616}
1617
Johnny Chenc6f7b272010-02-11 18:12:29 +00001618// The i32imm operand $val can be used by a debugger to store more information
1619// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001620def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1621 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001622 bits<16> val;
1623 let Inst{3-0} = val{3-0};
1624 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001625 let Inst{27-20} = 0b00010010;
1626 let Inst{7-4} = 0b0111;
1627}
1628
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001629// Change Processor State
1630// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001631class CPS<dag iops, string asm_ops>
1632 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001633 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001634 bits<2> imod;
1635 bits<3> iflags;
1636 bits<5> mode;
1637 bit M;
1638
Johnny Chenb98e1602010-02-12 18:55:33 +00001639 let Inst{31-28} = 0b1111;
1640 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001641 let Inst{19-18} = imod;
1642 let Inst{17} = M; // Enabled if mode is set;
1643 let Inst{16} = 0;
1644 let Inst{8-6} = iflags;
1645 let Inst{5} = 0;
1646 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001647}
1648
Owen Anderson35008c22011-08-09 23:05:39 +00001649let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001650let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001651 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001652 "$imod\t$iflags, $mode">;
1653let mode = 0, M = 0 in
1654 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1655
1656let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001657 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001658}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001659
Johnny Chenb92a23f2010-02-21 04:42:01 +00001660// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001661multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001662
Evan Chengdfed19f2010-11-03 06:34:55 +00001663 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001664 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001665 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001666 bits<4> Rt;
1667 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001668 let Inst{31-26} = 0b111101;
1669 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001670 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001671 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001672 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001673 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001674 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001675 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001676 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001677 }
1678
Evan Chengdfed19f2010-11-03 06:34:55 +00001679 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001680 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001681 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001682 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001683 let Inst{31-26} = 0b111101;
1684 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001685 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001686 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001687 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001688 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001689 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001690 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001691 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001692 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001693 }
1694}
1695
Evan Cheng416941d2010-11-04 05:19:35 +00001696defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1697defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1698defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001699
Jim Grosbach53a89d62011-07-22 17:46:13 +00001700def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001701 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001702 bits<1> end;
1703 let Inst{31-10} = 0b1111000100000001000000;
1704 let Inst{9} = end;
1705 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001706}
1707
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001708def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1709 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001710 bits<4> opt;
1711 let Inst{27-4} = 0b001100100000111100001111;
1712 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001713}
1714
Johnny Chenba6e0332010-02-11 17:14:31 +00001715// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001716let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001717def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001718 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001719 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001720 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001721}
1722
Evan Cheng12c3a532008-11-06 17:48:05 +00001723// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001724let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001725def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001726 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001727 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001728
Evan Cheng325474e2008-01-07 23:56:57 +00001729let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001730def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001731 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001732 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001733
Jim Grosbach53694262010-11-18 01:15:56 +00001734def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001735 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001736 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001737
Jim Grosbach53694262010-11-18 01:15:56 +00001738def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001739 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001740 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001741
Jim Grosbach53694262010-11-18 01:15:56 +00001742def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001743 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001744 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001745
Jim Grosbach53694262010-11-18 01:15:56 +00001746def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001747 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001748 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001749}
Chris Lattner13c63102008-01-06 05:55:01 +00001750let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001751def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001752 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001753
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001754def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001755 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001756 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001757
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001758def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001759 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001760}
Evan Cheng12c3a532008-11-06 17:48:05 +00001761} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001762
Evan Chenge07715c2009-06-23 05:25:29 +00001763
1764// LEApcrel - Load a pc-relative address into a register without offending the
1765// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001766let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001767// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001768// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1769// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001770def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001771 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001772 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001773 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001774 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001775 let Inst{24} = 0;
1776 let Inst{23-22} = label{13-12};
1777 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001778 let Inst{20} = 0;
1779 let Inst{19-16} = 0b1111;
1780 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001781 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001782}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001783def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001784 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001785
1786def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1787 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001788 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001789
Evan Chenga8e29892007-01-19 07:51:42 +00001790//===----------------------------------------------------------------------===//
1791// Control Flow Instructions.
1792//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001793
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001794let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1795 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001796 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001797 "bx", "\tlr", [(ARMretflag)]>,
1798 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001799 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001800 }
1801
1802 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001803 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001804 "mov", "\tpc, lr", [(ARMretflag)]>,
1805 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001806 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001807 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001808}
Rafael Espindola27185192006-09-29 21:20:16 +00001809
Bob Wilson04ea6e52009-10-28 00:37:03 +00001810// Indirect branches
1811let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001812 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001813 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001814 [(brind GPR:$dst)]>,
1815 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001816 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001817 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001818 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001819 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001820
Jim Grosbachd447ac62011-07-13 20:21:31 +00001821 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1822 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001823 Requires<[IsARM, HasV4T]> {
1824 bits<4> dst;
1825 let Inst{27-4} = 0b000100101111111111110001;
1826 let Inst{3-0} = dst;
1827 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001828}
1829
Evan Cheng1e0eab12010-11-29 22:43:27 +00001830// All calls clobber the non-callee saved registers. SP is marked as
1831// a use to prevent stack-pointer assignments that appear immediately
1832// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001833let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001834 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001835 // FIXME: Do we really need a non-predicated version? If so, it should
1836 // at least be a pseudo instruction expanding to the predicated version
1837 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001838 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001839 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001840 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001841 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001842 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001843 Requires<[IsARM, IsNotDarwin]> {
1844 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001845 bits<24> func;
1846 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001847 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001848 }
Evan Cheng277f0742007-06-19 21:05:09 +00001849
Jason W Kim685c3502011-02-04 19:47:15 +00001850 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001851 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001852 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001853 Requires<[IsARM, IsNotDarwin]> {
1854 bits<24> func;
1855 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001856 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001857 }
Evan Cheng277f0742007-06-19 21:05:09 +00001858
Evan Chenga8e29892007-01-19 07:51:42 +00001859 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001860 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001861 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001862 [(ARMcall GPR:$func)]>,
1863 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001864 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001865 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001866 let Inst{3-0} = func;
1867 }
1868
1869 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1870 IIC_Br, "blx", "\t$func",
1871 [(ARMcall_pred GPR:$func)]>,
1872 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1873 bits<4> func;
1874 let Inst{27-4} = 0b000100101111111111110011;
1875 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001876 }
1877
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001878 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001879 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001880 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001881 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001882 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001883
1884 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001885 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001886 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001887 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001888}
1889
David Goodwin1a8f36e2009-08-12 18:31:53 +00001890let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001891 // On Darwin R9 is call-clobbered.
1892 // R7 is marked as a use to prevent frame-pointer assignments from being
1893 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001894 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001895 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001896 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001897 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001898 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1899 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001900
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001901 def BLr9_pred : ARMPseudoExpand<(outs),
1902 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001903 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001904 [(ARMcall_pred tglobaladdr:$func)],
1905 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001906 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001907
1908 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001909 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001910 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001911 [(ARMcall GPR:$func)],
1912 (BLX GPR:$func)>,
1913 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001914
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001915 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001916 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001917 [(ARMcall_pred GPR:$func)],
1918 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001919 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001920
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001921 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001922 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001923 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001924 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001925 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001926
1927 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001928 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001929 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001930 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001931}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001932
David Goodwin1a8f36e2009-08-12 18:31:53 +00001933let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001934 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1935 // a two-value operand where a dag node expects two operands. :(
1936 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1937 IIC_Br, "b", "\t$target",
1938 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1939 bits<24> target;
1940 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001941 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001942 }
1943
Evan Chengaeafca02007-05-16 07:45:54 +00001944 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001945 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001946 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001947 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1948 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001949 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001950 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001951 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001952
Jim Grosbach2dc77682010-11-29 18:37:44 +00001953 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1954 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001955 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001956 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001957 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001958 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1959 // into i12 and rs suffixed versions.
1960 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001961 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001962 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001963 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001964 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001965 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001966 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001967 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001968 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001969 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001970 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001971 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001972
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001973}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001974
Jim Grosbachcf121c32011-07-28 21:57:55 +00001975// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001976def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001977 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001978 Requires<[IsARM, HasV5T]> {
1979 let Inst{31-25} = 0b1111101;
1980 bits<25> target;
1981 let Inst{23-0} = target{24-1};
1982 let Inst{24} = target{0};
1983}
1984
Jim Grosbach898e7e22011-07-13 20:25:01 +00001985// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001986def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001987 [/* pattern left blank */]> {
1988 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001989 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001990 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001991 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001992 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001993}
1994
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001995// Tail calls.
1996
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001997let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1998 // Darwin versions.
1999 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2000 Uses = [SP] in {
2001 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2002 IIC_Br, []>, Requires<[IsDarwin]>;
2003
2004 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2005 IIC_Br, []>, Requires<[IsDarwin]>;
2006
Jim Grosbach245f5e82011-07-08 18:50:22 +00002007 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002008 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002009 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2010 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002011
Jim Grosbach245f5e82011-07-08 18:50:22 +00002012 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002013 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002014 (BX GPR:$dst)>,
2015 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002016
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002017 }
2018
2019 // Non-Darwin versions (the difference is R9).
2020 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2021 Uses = [SP] in {
2022 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2023 IIC_Br, []>, Requires<[IsNotDarwin]>;
2024
2025 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2026 IIC_Br, []>, Requires<[IsNotDarwin]>;
2027
Jim Grosbach245f5e82011-07-08 18:50:22 +00002028 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002029 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002030 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2031 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002032
Jim Grosbach245f5e82011-07-08 18:50:22 +00002033 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002034 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002035 (BX GPR:$dst)>,
2036 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002037 }
2038}
2039
Jim Grosbachd30970f2011-08-11 22:30:30 +00002040// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002041def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2042 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002043 bits<4> opt;
2044 let Inst{23-4} = 0b01100000000000000111;
2045 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002046}
2047
Jim Grosbached838482011-07-26 16:24:27 +00002048// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002049let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002050def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002051 bits<24> svc;
2052 let Inst{23-0} = svc;
2053}
Johnny Chen85d5a892010-02-10 18:02:25 +00002054}
2055
Jim Grosbach5a287482011-07-29 17:51:39 +00002056// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002057class SRSI<bit wb, string asm>
2058 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2059 NoItinerary, asm, "", []> {
2060 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002061 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002062 let Inst{27-25} = 0b100;
2063 let Inst{22} = 1;
2064 let Inst{21} = wb;
2065 let Inst{20} = 0;
2066 let Inst{19-16} = 0b1101; // SP
2067 let Inst{15-5} = 0b00000101000;
2068 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002069}
2070
Jim Grosbache1cf5902011-07-29 20:26:09 +00002071def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2072 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002073}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002074def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2075 let Inst{24-23} = 0;
2076}
2077def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2078 let Inst{24-23} = 0b10;
2079}
2080def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2081 let Inst{24-23} = 0b10;
2082}
2083def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2084 let Inst{24-23} = 0b01;
2085}
2086def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2087 let Inst{24-23} = 0b01;
2088}
2089def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2090 let Inst{24-23} = 0b11;
2091}
2092def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2093 let Inst{24-23} = 0b11;
2094}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002095
Jim Grosbach5a287482011-07-29 17:51:39 +00002096// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002097class RFEI<bit wb, string asm>
2098 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2099 NoItinerary, asm, "", []> {
2100 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002101 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002102 let Inst{27-25} = 0b100;
2103 let Inst{22} = 0;
2104 let Inst{21} = wb;
2105 let Inst{20} = 1;
2106 let Inst{19-16} = Rn;
2107 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002108}
2109
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002110def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2111 let Inst{24-23} = 0;
2112}
2113def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2114 let Inst{24-23} = 0;
2115}
2116def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2117 let Inst{24-23} = 0b10;
2118}
2119def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2120 let Inst{24-23} = 0b10;
2121}
2122def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2123 let Inst{24-23} = 0b01;
2124}
2125def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2126 let Inst{24-23} = 0b01;
2127}
2128def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2129 let Inst{24-23} = 0b11;
2130}
2131def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2132 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002133}
2134
Evan Chenga8e29892007-01-19 07:51:42 +00002135//===----------------------------------------------------------------------===//
2136// Load / store Instructions.
2137//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002138
Evan Chenga8e29892007-01-19 07:51:42 +00002139// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002140
2141
Evan Cheng7e2fe912010-10-28 06:47:08 +00002142defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002143 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002144defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002145 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002146defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002147 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002148defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002149 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002150
Evan Chengfa775d02007-03-19 07:20:03 +00002151// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002152let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002153 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002154def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002155 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2156 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002157 bits<4> Rt;
2158 bits<17> addr;
2159 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2160 let Inst{19-16} = 0b1111;
2161 let Inst{15-12} = Rt;
2162 let Inst{11-0} = addr{11-0}; // imm12
2163}
Evan Chengfa775d02007-03-19 07:20:03 +00002164
Evan Chenga8e29892007-01-19 07:51:42 +00002165// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002166def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002167 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2168 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002169
Evan Chenga8e29892007-01-19 07:51:42 +00002170// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002171def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002172 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2173 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002174
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002175def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002176 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2177 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002178
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002179let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002180// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002181def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2182 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002183 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002184 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002185}
Rafael Espindolac391d162006-10-23 20:34:27 +00002186
Evan Chenga8e29892007-01-19 07:51:42 +00002187// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002188multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002189 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2190 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002191 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002192 bits<17> addr;
2193 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002194 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002195 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002196 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002197 let DecoderMethod = "DecodeLDRPreImm";
2198 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2199 }
2200
2201 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2202 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2203 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2204 bits<17> addr;
2205 let Inst{25} = 1;
2206 let Inst{23} = addr{12};
2207 let Inst{19-16} = addr{16-13};
2208 let Inst{11-0} = addr{11-0};
2209 let Inst{4} = 0;
2210 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002211 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002212 }
Owen Anderson793e7962011-07-26 20:54:26 +00002213
2214 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002215 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002216 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002217 opc, "\t$Rt, $addr, $offset",
2218 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002219 // {12} isAdd
2220 // {11-0} imm12/Rm
2221 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002222 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002223 let Inst{25} = 1;
2224 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002225 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002226 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002227
2228 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002229 }
2230
2231 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002232 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002233 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002234 opc, "\t$Rt, $addr, $offset",
2235 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002236 // {12} isAdd
2237 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002238 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002239 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002240 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002241 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002242 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002243 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002244
2245 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002246 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002247
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002248}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002249
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002250let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002251defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2252defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002253}
Rafael Espindola450856d2006-12-12 00:37:38 +00002254
Jim Grosbach45251b32011-08-11 20:41:13 +00002255multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2256 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002257 (ins addrmode3:$addr), IndexModePre,
2258 LdMiscFrm, itin,
2259 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2260 bits<14> addr;
2261 let Inst{23} = addr{8}; // U bit
2262 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2263 let Inst{19-16} = addr{12-9}; // Rn
2264 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2265 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002266 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002267 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002268 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002269 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002270 (ins addr_offset_none:$addr, am3offset:$offset),
2271 IndexModePost, LdMiscFrm, itin,
2272 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2273 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002274 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002275 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002276 let Inst{23} = offset{8}; // U bit
2277 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002278 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002279 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2280 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002281 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002282 }
2283}
Rafael Espindola4e307642006-09-08 16:59:47 +00002284
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002285let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002286defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2287defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2288defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002289let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002290def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002291 (ins addrmode3:$addr), IndexModePre,
2292 LdMiscFrm, IIC_iLoad_d_ru,
2293 "ldrd", "\t$Rt, $Rt2, $addr!",
2294 "$addr.base = $Rn_wb", []> {
2295 bits<14> addr;
2296 let Inst{23} = addr{8}; // U bit
2297 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2298 let Inst{19-16} = addr{12-9}; // Rn
2299 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2300 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002301 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002302 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002303}
Jim Grosbach45251b32011-08-11 20:41:13 +00002304def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002305 (ins addr_offset_none:$addr, am3offset:$offset),
2306 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2307 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2308 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002309 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002310 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002311 let Inst{23} = offset{8}; // U bit
2312 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002313 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002314 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2315 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002316 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002317}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002318} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002319} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002320
Jim Grosbach89958d52011-08-11 21:41:59 +00002321// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002322let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002323def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2324 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2325 IndexModePost, LdFrm, IIC_iLoad_ru,
2326 "ldrt", "\t$Rt, $addr, $offset",
2327 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002328 // {12} isAdd
2329 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002330 bits<14> offset;
2331 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002332 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002333 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002334 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002335 let Inst{19-16} = addr;
2336 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002337 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002338 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002339 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2340}
Jim Grosbach59999262011-08-10 23:43:54 +00002341
2342def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2343 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002344 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002345 "ldrt", "\t$Rt, $addr, $offset",
2346 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002347 // {12} isAdd
2348 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002349 bits<14> offset;
2350 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002351 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002352 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002353 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002354 let Inst{19-16} = addr;
2355 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002356 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002357}
Jim Grosbach3148a652011-08-08 23:28:47 +00002358
2359def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2360 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2361 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2362 "ldrbt", "\t$Rt, $addr, $offset",
2363 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002364 // {12} isAdd
2365 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002366 bits<14> offset;
2367 bits<4> addr;
2368 let Inst{25} = 1;
2369 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002370 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002371 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002372 let Inst{11-5} = offset{11-5};
2373 let Inst{4} = 0;
2374 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002375 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002376}
2377
2378def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2379 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2380 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2381 "ldrbt", "\t$Rt, $addr, $offset",
2382 "$addr.base = $Rn_wb", []> {
2383 // {12} isAdd
2384 // {11-0} imm12/Rm
2385 bits<14> offset;
2386 bits<4> addr;
2387 let Inst{25} = 0;
2388 let Inst{23} = offset{12};
2389 let Inst{21} = 1; // overwrite
2390 let Inst{19-16} = addr;
2391 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002392 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002393}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002394
2395multiclass AI3ldrT<bits<4> op, string opc> {
2396 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2397 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2398 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2399 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2400 bits<9> offset;
2401 let Inst{23} = offset{8};
2402 let Inst{22} = 1;
2403 let Inst{11-8} = offset{7-4};
2404 let Inst{3-0} = offset{3-0};
2405 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2406 }
2407 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2408 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2409 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2410 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2411 bits<5> Rm;
2412 let Inst{23} = Rm{4};
2413 let Inst{22} = 0;
2414 let Inst{11-8} = 0;
2415 let Inst{3-0} = Rm{3-0};
2416 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2417 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002418}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002419
2420defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2421defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2422defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002423}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002424
Evan Chenga8e29892007-01-19 07:51:42 +00002425// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002426
2427// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002428def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002429 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2430 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002431
Evan Chenga8e29892007-01-19 07:51:42 +00002432// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002433let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2434def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002435 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002436 "strd", "\t$Rt, $src2, $addr", []>,
2437 Requires<[IsARM, HasV5TE]> {
2438 let Inst{21} = 0;
2439}
Evan Chenga8e29892007-01-19 07:51:42 +00002440
2441// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002442multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2443 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2444 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2445 StFrm, itin,
2446 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2447 bits<17> addr;
2448 let Inst{25} = 0;
2449 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2450 let Inst{19-16} = addr{16-13}; // Rn
2451 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002452 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002453 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002454 }
Evan Chenga8e29892007-01-19 07:51:42 +00002455
Jim Grosbach19dec202011-08-05 20:35:44 +00002456 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002457 (ins GPR:$Rt, ldst_so_reg:$addr),
2458 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002459 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2460 bits<17> addr;
2461 let Inst{25} = 1;
2462 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2463 let Inst{19-16} = addr{16-13}; // Rn
2464 let Inst{11-0} = addr{11-0};
2465 let Inst{4} = 0; // Inst{4} = 0
2466 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002467 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002468 }
2469 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2470 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2471 IndexModePost, StFrm, itin,
2472 opc, "\t$Rt, $addr, $offset",
2473 "$addr.base = $Rn_wb", []> {
2474 // {12} isAdd
2475 // {11-0} imm12/Rm
2476 bits<14> offset;
2477 bits<4> addr;
2478 let Inst{25} = 1;
2479 let Inst{23} = offset{12};
2480 let Inst{19-16} = addr;
2481 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002482
2483 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002484 }
Owen Anderson793e7962011-07-26 20:54:26 +00002485
Jim Grosbach19dec202011-08-05 20:35:44 +00002486 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2487 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2488 IndexModePost, StFrm, itin,
2489 opc, "\t$Rt, $addr, $offset",
2490 "$addr.base = $Rn_wb", []> {
2491 // {12} isAdd
2492 // {11-0} imm12/Rm
2493 bits<14> offset;
2494 bits<4> addr;
2495 let Inst{25} = 0;
2496 let Inst{23} = offset{12};
2497 let Inst{19-16} = addr;
2498 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002499
2500 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002501 }
2502}
Owen Anderson793e7962011-07-26 20:54:26 +00002503
Jim Grosbach19dec202011-08-05 20:35:44 +00002504let mayStore = 1, neverHasSideEffects = 1 in {
2505defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2506defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2507}
Evan Chenga8e29892007-01-19 07:51:42 +00002508
Jim Grosbach19dec202011-08-05 20:35:44 +00002509def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2510 am2offset_reg:$offset),
2511 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2512 am2offset_reg:$offset)>;
2513def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2514 am2offset_imm:$offset),
2515 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2516 am2offset_imm:$offset)>;
2517def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2518 am2offset_reg:$offset),
2519 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2520 am2offset_reg:$offset)>;
2521def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2522 am2offset_imm:$offset),
2523 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2524 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002525
Jim Grosbach19dec202011-08-05 20:35:44 +00002526// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2527// put the patterns on the instruction definitions directly as ISel wants
2528// the address base and offset to be separate operands, not a single
2529// complex operand like we represent the instructions themselves. The
2530// pseudos map between the two.
2531let usesCustomInserter = 1,
2532 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2533def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2534 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2535 4, IIC_iStore_ru,
2536 [(set GPR:$Rn_wb,
2537 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2538def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2539 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2540 4, IIC_iStore_ru,
2541 [(set GPR:$Rn_wb,
2542 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2543def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2544 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2545 4, IIC_iStore_ru,
2546 [(set GPR:$Rn_wb,
2547 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2548def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2549 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2550 4, IIC_iStore_ru,
2551 [(set GPR:$Rn_wb,
2552 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002553def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2554 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2555 4, IIC_iStore_ru,
2556 [(set GPR:$Rn_wb,
2557 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002558}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002559
Evan Chenga8e29892007-01-19 07:51:42 +00002560
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002561
2562def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2563 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2564 StMiscFrm, IIC_iStore_bh_ru,
2565 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2566 bits<14> addr;
2567 let Inst{23} = addr{8}; // U bit
2568 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2569 let Inst{19-16} = addr{12-9}; // Rn
2570 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2571 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2572 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002573 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002574}
2575
2576def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2577 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2578 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2579 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2580 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2581 addr_offset_none:$addr,
2582 am3offset:$offset))]> {
2583 bits<10> offset;
2584 bits<4> addr;
2585 let Inst{23} = offset{8}; // U bit
2586 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2587 let Inst{19-16} = addr;
2588 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2589 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002590 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002591}
Evan Chenga8e29892007-01-19 07:51:42 +00002592
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002593let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002594def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002595 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2596 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2597 "strd", "\t$Rt, $Rt2, $addr!",
2598 "$addr.base = $Rn_wb", []> {
2599 bits<14> addr;
2600 let Inst{23} = addr{8}; // U bit
2601 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2602 let Inst{19-16} = addr{12-9}; // Rn
2603 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2604 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002605 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002606 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002607}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002608
Jim Grosbach45251b32011-08-11 20:41:13 +00002609def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002610 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2611 am3offset:$offset),
2612 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2613 "strd", "\t$Rt, $Rt2, $addr, $offset",
2614 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002615 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002616 bits<4> addr;
2617 let Inst{23} = offset{8}; // U bit
2618 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2619 let Inst{19-16} = addr;
2620 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2621 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002622 let DecoderMethod = "DecodeAddrMode3Instruction";
2623}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002624} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002625
Jim Grosbach7ce05792011-08-03 23:50:40 +00002626// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002627
Jim Grosbach10348e72011-08-11 20:04:56 +00002628def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2629 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2630 IndexModePost, StFrm, IIC_iStore_bh_ru,
2631 "strbt", "\t$Rt, $addr, $offset",
2632 "$addr.base = $Rn_wb", []> {
2633 // {12} isAdd
2634 // {11-0} imm12/Rm
2635 bits<14> offset;
2636 bits<4> addr;
2637 let Inst{25} = 1;
2638 let Inst{23} = offset{12};
2639 let Inst{21} = 1; // overwrite
2640 let Inst{19-16} = addr;
2641 let Inst{11-5} = offset{11-5};
2642 let Inst{4} = 0;
2643 let Inst{3-0} = offset{3-0};
2644 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2645}
2646
2647def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2648 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2649 IndexModePost, StFrm, IIC_iStore_bh_ru,
2650 "strbt", "\t$Rt, $addr, $offset",
2651 "$addr.base = $Rn_wb", []> {
2652 // {12} isAdd
2653 // {11-0} imm12/Rm
2654 bits<14> offset;
2655 bits<4> addr;
2656 let Inst{25} = 0;
2657 let Inst{23} = offset{12};
2658 let Inst{21} = 1; // overwrite
2659 let Inst{19-16} = addr;
2660 let Inst{11-0} = offset{11-0};
2661 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2662}
2663
Jim Grosbach342ebd52011-08-11 22:18:00 +00002664let mayStore = 1, neverHasSideEffects = 1 in {
2665def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2666 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2667 IndexModePost, StFrm, IIC_iStore_ru,
2668 "strt", "\t$Rt, $addr, $offset",
2669 "$addr.base = $Rn_wb", []> {
2670 // {12} isAdd
2671 // {11-0} imm12/Rm
2672 bits<14> offset;
2673 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002674 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002675 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002676 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002677 let Inst{19-16} = addr;
2678 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002679 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002680 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002681 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002682}
2683
Jim Grosbach342ebd52011-08-11 22:18:00 +00002684def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2685 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2686 IndexModePost, StFrm, IIC_iStore_ru,
2687 "strt", "\t$Rt, $addr, $offset",
2688 "$addr.base = $Rn_wb", []> {
2689 // {12} isAdd
2690 // {11-0} imm12/Rm
2691 bits<14> offset;
2692 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002693 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002694 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002695 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002696 let Inst{19-16} = addr;
2697 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002698 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002699}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002700}
2701
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002702
Jim Grosbach7ce05792011-08-03 23:50:40 +00002703multiclass AI3strT<bits<4> op, string opc> {
2704 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2705 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2706 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2707 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2708 bits<9> offset;
2709 let Inst{23} = offset{8};
2710 let Inst{22} = 1;
2711 let Inst{11-8} = offset{7-4};
2712 let Inst{3-0} = offset{3-0};
2713 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2714 }
2715 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2716 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2717 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2718 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2719 bits<5> Rm;
2720 let Inst{23} = Rm{4};
2721 let Inst{22} = 0;
2722 let Inst{11-8} = 0;
2723 let Inst{3-0} = Rm{3-0};
2724 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2725 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002726}
2727
Jim Grosbach7ce05792011-08-03 23:50:40 +00002728
2729defm STRHT : AI3strT<0b1011, "strht">;
2730
2731
Evan Chenga8e29892007-01-19 07:51:42 +00002732//===----------------------------------------------------------------------===//
2733// Load / store multiple Instructions.
2734//
2735
Bill Wendling6c470b82010-11-13 09:09:38 +00002736multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2737 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002738 // IA is the default, so no need for an explicit suffix on the
2739 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002740 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002741 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2742 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002743 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002744 let Inst{24-23} = 0b01; // Increment After
2745 let Inst{21} = 0; // No writeback
2746 let Inst{20} = L_bit;
2747 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002748 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002749 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2750 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002751 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002752 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002753 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002754 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002755
2756 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002757 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002758 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002759 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2760 IndexModeNone, f, itin,
2761 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2762 let Inst{24-23} = 0b00; // Decrement After
2763 let Inst{21} = 0; // No writeback
2764 let Inst{20} = L_bit;
2765 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002766 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002767 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2768 IndexModeUpd, f, itin_upd,
2769 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2770 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002771 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002772 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002773
2774 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002775 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002776 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002777 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2778 IndexModeNone, f, itin,
2779 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2780 let Inst{24-23} = 0b10; // Decrement Before
2781 let Inst{21} = 0; // No writeback
2782 let Inst{20} = L_bit;
2783 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002784 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002785 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2786 IndexModeUpd, f, itin_upd,
2787 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2788 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002789 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002790 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002791
2792 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002793 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002794 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002795 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2796 IndexModeNone, f, itin,
2797 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2798 let Inst{24-23} = 0b11; // Increment Before
2799 let Inst{21} = 0; // No writeback
2800 let Inst{20} = L_bit;
2801 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002802 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002803 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2804 IndexModeUpd, f, itin_upd,
2805 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2806 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002807 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002808 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002809
2810 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002811 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002812}
Bill Wendling6c470b82010-11-13 09:09:38 +00002813
Bill Wendlingc93989a2010-11-13 11:20:05 +00002814let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002815
2816let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2817defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2818
2819let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2820defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2821
2822} // neverHasSideEffects
2823
Bill Wendling73fe34a2010-11-16 01:16:36 +00002824// FIXME: remove when we have a way to marking a MI with these properties.
2825// FIXME: Should pc be an implicit operand like PICADD, etc?
2826let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2827 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002828def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2829 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002830 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002831 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002832 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002833
Evan Chenga8e29892007-01-19 07:51:42 +00002834//===----------------------------------------------------------------------===//
2835// Move Instructions.
2836//
2837
Evan Chengcd799b92009-06-12 20:46:18 +00002838let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002839def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2840 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2841 bits<4> Rd;
2842 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002843
Johnny Chen103bf952011-04-01 23:30:25 +00002844 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002845 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002846 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002847 let Inst{3-0} = Rm;
2848 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002849}
2850
Dale Johannesen38d5f042010-06-15 22:24:08 +00002851// A version for the smaller set of tail call registers.
2852let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002853def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002854 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2855 bits<4> Rd;
2856 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002857
Dale Johannesen38d5f042010-06-15 22:24:08 +00002858 let Inst{11-4} = 0b00000000;
2859 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002860 let Inst{3-0} = Rm;
2861 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002862}
2863
Owen Andersonde317f42011-08-09 23:33:27 +00002864def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002865 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002866 "mov", "\t$Rd, $src",
2867 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002868 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002869 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002870 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002871 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002872 let Inst{11-8} = src{11-8};
2873 let Inst{7} = 0;
2874 let Inst{6-5} = src{6-5};
2875 let Inst{4} = 1;
2876 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002877 let Inst{25} = 0;
2878}
Evan Chenga2515702007-03-19 07:09:02 +00002879
Owen Anderson152d4a42011-07-21 23:38:37 +00002880def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2881 DPSoRegImmFrm, IIC_iMOVsr,
2882 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2883 UnaryDP {
2884 bits<4> Rd;
2885 bits<12> src;
2886 let Inst{15-12} = Rd;
2887 let Inst{19-16} = 0b0000;
2888 let Inst{11-5} = src{11-5};
2889 let Inst{4} = 0;
2890 let Inst{3-0} = src{3-0};
2891 let Inst{25} = 0;
2892}
2893
Evan Chengc4af4632010-11-17 20:13:28 +00002894let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002895def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2896 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002897 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002898 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002899 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002900 let Inst{15-12} = Rd;
2901 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002902 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002903}
2904
Evan Chengc4af4632010-11-17 20:13:28 +00002905let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002906def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002907 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002908 "movw", "\t$Rd, $imm",
2909 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002910 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002911 bits<4> Rd;
2912 bits<16> imm;
2913 let Inst{15-12} = Rd;
2914 let Inst{11-0} = imm{11-0};
2915 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002916 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002917 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002918 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002919}
2920
Jim Grosbachffa32252011-07-19 19:13:28 +00002921def : InstAlias<"mov${p} $Rd, $imm",
2922 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2923 Requires<[IsARM]>;
2924
Evan Cheng53519f02011-01-21 18:55:51 +00002925def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2926 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002927
2928let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002929def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2930 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002931 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002932 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002933 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002934 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002935 lo16AllZero:$imm))]>, UnaryDP,
2936 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002937 bits<4> Rd;
2938 bits<16> imm;
2939 let Inst{15-12} = Rd;
2940 let Inst{11-0} = imm{11-0};
2941 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002942 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002943 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002944 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002945}
Evan Cheng13ab0202007-07-10 18:08:01 +00002946
Evan Cheng53519f02011-01-21 18:55:51 +00002947def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2948 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002949
2950} // Constraints
2951
Evan Cheng20956592009-10-21 08:15:52 +00002952def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2953 Requires<[IsARM, HasV6T2]>;
2954
David Goodwinca01a8d2009-09-01 18:32:09 +00002955let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002956def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002957 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2958 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002959
2960// These aren't really mov instructions, but we have to define them this way
2961// due to flag operands.
2962
Evan Cheng071a2792007-09-11 19:55:27 +00002963let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002964def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002965 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2966 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002967def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002968 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2969 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002970}
Evan Chenga8e29892007-01-19 07:51:42 +00002971
Evan Chenga8e29892007-01-19 07:51:42 +00002972//===----------------------------------------------------------------------===//
2973// Extend Instructions.
2974//
2975
2976// Sign extenders
2977
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002978def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002979 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002980def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002981 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002982
Jim Grosbach70327412011-07-27 17:48:13 +00002983def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002984 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002985def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002986 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002987
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002988def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002989
Jim Grosbach70327412011-07-27 17:48:13 +00002990def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002991
2992// Zero extenders
2993
2994let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002995def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002996 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002997def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002998 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002999def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003000 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003001
Jim Grosbach542f6422010-07-28 23:25:44 +00003002// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3003// The transformation should probably be done as a combiner action
3004// instead so we can include a check for masking back in the upper
3005// eight bits of the source into the lower eight bits of the result.
3006//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003007// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003008def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003009 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003010
Jim Grosbach70327412011-07-27 17:48:13 +00003011def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003012 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003013def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003014 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003015}
3016
Evan Chenga8e29892007-01-19 07:51:42 +00003017// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003018def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003019
Evan Chenga8e29892007-01-19 07:51:42 +00003020
Owen Anderson33e57512011-08-10 00:03:03 +00003021def SBFX : I<(outs GPRnopc:$Rd),
3022 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003023 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003024 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003025 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003026 bits<4> Rd;
3027 bits<4> Rn;
3028 bits<5> lsb;
3029 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003030 let Inst{27-21} = 0b0111101;
3031 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003032 let Inst{20-16} = width;
3033 let Inst{15-12} = Rd;
3034 let Inst{11-7} = lsb;
3035 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003036}
3037
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003038def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003039 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003040 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003041 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003042 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003043 bits<4> Rd;
3044 bits<4> Rn;
3045 bits<5> lsb;
3046 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003047 let Inst{27-21} = 0b0111111;
3048 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003049 let Inst{20-16} = width;
3050 let Inst{15-12} = Rd;
3051 let Inst{11-7} = lsb;
3052 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003053}
3054
Evan Chenga8e29892007-01-19 07:51:42 +00003055//===----------------------------------------------------------------------===//
3056// Arithmetic Instructions.
3057//
3058
Jim Grosbach26421962008-10-14 20:36:24 +00003059defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003060 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003061 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003062defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003063 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003064 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003065
Evan Chengc85e8322007-07-05 07:13:32 +00003066// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003067//
3068// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
3069// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
3070// AdjustInstrPostInstrSelection where we determine whether or not to
3071// set the "s" bit based on CPSR liveness.
3072//
3073// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
3074// support for an optional CPSR definition that corresponds to the DAG
3075// node's second value. We can then eliminate the implicit def of CPSR.
Evan Cheng4a517082011-09-06 18:52:20 +00003076defm ADDS : AsI1_bin_s_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003077 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003078 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Evan Cheng4a517082011-09-06 18:52:20 +00003079defm SUBS : AsI1_bin_s_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003080 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003081 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003082
Evan Cheng62674222009-06-25 23:34:10 +00003083defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003084 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003085 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003086defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003087 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003088 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003089
Evan Cheng342e3162011-08-30 01:34:54 +00003090defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3091 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3092 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003093
3094// FIXME: Eliminate them if we can write def : Pat patterns which defines
3095// CPSR and the implicit def of CPSR is not needed.
Evan Cheng342e3162011-08-30 01:34:54 +00003096defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3097 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3098 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003099
Evan Cheng342e3162011-08-30 01:34:54 +00003100defm RSC : AI1_rsc_irs<0b0111, "rsc",
3101 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3102 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003103
Evan Chenga8e29892007-01-19 07:51:42 +00003104// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003105// The assume-no-carry-in form uses the negation of the input since add/sub
3106// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3107// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3108// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003109def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3110 (SUBri GPR:$src, so_imm_neg:$imm)>;
3111def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3112 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3113
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003114// The with-carry-in form matches bitwise not instead of the negation.
3115// Effectively, the inverse interpretation of the carry flag already accounts
3116// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003117def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3118 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003119
3120// Note: These are implemented in C++ code, because they have to generate
3121// ADD/SUBrs instructions, which use a complex pattern that a xform function
3122// cannot produce.
3123// (mul X, 2^n+1) -> (add (X << n), X)
3124// (mul X, 2^n-1) -> (rsb X, (X << n))
3125
Jim Grosbach7931df32011-07-22 18:06:01 +00003126// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003127// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003128class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003129 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003130 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3131 string asm = "\t$Rd, $Rn, $Rm">
3132 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003133 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003134 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003135 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003136 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003137 let Inst{11-4} = op11_4;
3138 let Inst{19-16} = Rn;
3139 let Inst{15-12} = Rd;
3140 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003141}
3142
Jim Grosbach7931df32011-07-22 18:06:01 +00003143// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003144
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003145def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003146 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3147 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003148def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003149 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3150 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3151def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3152 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003153 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003154def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3155 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003156 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003157
3158def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3159def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3160def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3161def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3162def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3163def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3164def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3165def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3166def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3167def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3168def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3169def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003170
Jim Grosbach7931df32011-07-22 18:06:01 +00003171// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003172
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003173def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3174def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3175def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3176def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3177def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3178def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3179def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3180def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3181def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3182def USAX : AAI<0b01100101, 0b11110101, "usax">;
3183def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3184def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003185
Jim Grosbach7931df32011-07-22 18:06:01 +00003186// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003187
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003188def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3189def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3190def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3191def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3192def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3193def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3194def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3195def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3196def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3197def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3198def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3199def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003200
Jim Grosbachd30970f2011-08-11 22:30:30 +00003201// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003202
Jim Grosbach70987fb2010-10-18 23:35:38 +00003203def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003204 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003205 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003206 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003207 bits<4> Rd;
3208 bits<4> Rn;
3209 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003210 let Inst{27-20} = 0b01111000;
3211 let Inst{15-12} = 0b1111;
3212 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003213 let Inst{19-16} = Rd;
3214 let Inst{11-8} = Rm;
3215 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003216}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003217def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003218 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003219 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003220 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003221 bits<4> Rd;
3222 bits<4> Rn;
3223 bits<4> Rm;
3224 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003225 let Inst{27-20} = 0b01111000;
3226 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003227 let Inst{19-16} = Rd;
3228 let Inst{15-12} = Ra;
3229 let Inst{11-8} = Rm;
3230 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003231}
3232
Jim Grosbachd30970f2011-08-11 22:30:30 +00003233// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003234
Owen Anderson33e57512011-08-10 00:03:03 +00003235def SSAT : AI<(outs GPRnopc:$Rd),
3236 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003237 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003238 bits<4> Rd;
3239 bits<5> sat_imm;
3240 bits<4> Rn;
3241 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003242 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003243 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003244 let Inst{20-16} = sat_imm;
3245 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003246 let Inst{11-7} = sh{4-0};
3247 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003248 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003249}
3250
Owen Anderson33e57512011-08-10 00:03:03 +00003251def SSAT16 : AI<(outs GPRnopc:$Rd),
3252 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003253 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003254 bits<4> Rd;
3255 bits<4> sat_imm;
3256 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003257 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003258 let Inst{11-4} = 0b11110011;
3259 let Inst{15-12} = Rd;
3260 let Inst{19-16} = sat_imm;
3261 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003262}
3263
Owen Anderson33e57512011-08-10 00:03:03 +00003264def USAT : AI<(outs GPRnopc:$Rd),
3265 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003266 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003267 bits<4> Rd;
3268 bits<5> sat_imm;
3269 bits<4> Rn;
3270 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003271 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003272 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003273 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003274 let Inst{11-7} = sh{4-0};
3275 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003276 let Inst{20-16} = sat_imm;
3277 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003278}
3279
Owen Anderson33e57512011-08-10 00:03:03 +00003280def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003281 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003282 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003283 bits<4> Rd;
3284 bits<4> sat_imm;
3285 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003286 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003287 let Inst{11-4} = 0b11110011;
3288 let Inst{15-12} = Rd;
3289 let Inst{19-16} = sat_imm;
3290 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003291}
Evan Chenga8e29892007-01-19 07:51:42 +00003292
Owen Anderson33e57512011-08-10 00:03:03 +00003293def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3294 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3295def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3296 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003297
Evan Chenga8e29892007-01-19 07:51:42 +00003298//===----------------------------------------------------------------------===//
3299// Bitwise Instructions.
3300//
3301
Jim Grosbach26421962008-10-14 20:36:24 +00003302defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003303 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003304 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003305defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003306 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003307 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003308defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003309 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003310 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003311defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003312 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003313 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003314
Jim Grosbachc29769b2011-07-28 19:46:12 +00003315// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3316// like in the actual instruction encoding. The complexity of mapping the mask
3317// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3318// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003319def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003320 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003321 "bfc", "\t$Rd, $imm", "$src = $Rd",
3322 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003323 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003324 bits<4> Rd;
3325 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003326 let Inst{27-21} = 0b0111110;
3327 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003328 let Inst{15-12} = Rd;
3329 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003330 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003331}
3332
Johnny Chenb2503c02010-02-17 06:31:48 +00003333// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003334def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3335 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3336 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3337 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3338 bf_inv_mask_imm:$imm))]>,
3339 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003340 bits<4> Rd;
3341 bits<4> Rn;
3342 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003343 let Inst{27-21} = 0b0111110;
3344 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003345 let Inst{15-12} = Rd;
3346 let Inst{11-7} = imm{4-0}; // lsb
3347 let Inst{20-16} = imm{9-5}; // width
3348 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003349}
3350
Jim Grosbach36860462010-10-21 22:19:32 +00003351def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3352 "mvn", "\t$Rd, $Rm",
3353 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3354 bits<4> Rd;
3355 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003356 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003357 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003358 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003359 let Inst{15-12} = Rd;
3360 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003361}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003362def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3363 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003364 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003365 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003366 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003367 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003368 let Inst{19-16} = 0b0000;
3369 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003370 let Inst{11-5} = shift{11-5};
3371 let Inst{4} = 0;
3372 let Inst{3-0} = shift{3-0};
3373}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003374def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3375 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003376 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3377 bits<4> Rd;
3378 bits<12> shift;
3379 let Inst{25} = 0;
3380 let Inst{19-16} = 0b0000;
3381 let Inst{15-12} = Rd;
3382 let Inst{11-8} = shift{11-8};
3383 let Inst{7} = 0;
3384 let Inst{6-5} = shift{6-5};
3385 let Inst{4} = 1;
3386 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003387}
Evan Chengc4af4632010-11-17 20:13:28 +00003388let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003389def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3390 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3391 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3392 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003393 bits<12> imm;
3394 let Inst{25} = 1;
3395 let Inst{19-16} = 0b0000;
3396 let Inst{15-12} = Rd;
3397 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003398}
Evan Chenga8e29892007-01-19 07:51:42 +00003399
3400def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3401 (BICri GPR:$src, so_imm_not:$imm)>;
3402
3403//===----------------------------------------------------------------------===//
3404// Multiply Instructions.
3405//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003406class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3407 string opc, string asm, list<dag> pattern>
3408 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3409 bits<4> Rd;
3410 bits<4> Rm;
3411 bits<4> Rn;
3412 let Inst{19-16} = Rd;
3413 let Inst{11-8} = Rm;
3414 let Inst{3-0} = Rn;
3415}
3416class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3417 string opc, string asm, list<dag> pattern>
3418 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3419 bits<4> RdLo;
3420 bits<4> RdHi;
3421 bits<4> Rm;
3422 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003423 let Inst{19-16} = RdHi;
3424 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003425 let Inst{11-8} = Rm;
3426 let Inst{3-0} = Rn;
3427}
Evan Chenga8e29892007-01-19 07:51:42 +00003428
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003429// FIXME: The v5 pseudos are only necessary for the additional Constraint
3430// property. Remove them when it's possible to add those properties
3431// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003432let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003433def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3434 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003435 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003436 Requires<[IsARM, HasV6]> {
3437 let Inst{15-12} = 0b0000;
3438}
Evan Chenga8e29892007-01-19 07:51:42 +00003439
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003440let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003441def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3442 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003443 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003444 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3445 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003446 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003447}
3448
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003449def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3450 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003451 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3452 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003453 bits<4> Ra;
3454 let Inst{15-12} = Ra;
3455}
Evan Chenga8e29892007-01-19 07:51:42 +00003456
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003457let Constraints = "@earlyclobber $Rd" in
3458def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3459 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003460 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003461 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3462 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3463 Requires<[IsARM, NoV6]>;
3464
Jim Grosbach65711012010-11-19 22:22:37 +00003465def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3466 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3467 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003468 Requires<[IsARM, HasV6T2]> {
3469 bits<4> Rd;
3470 bits<4> Rm;
3471 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003472 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003473 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003474 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003475 let Inst{11-8} = Rm;
3476 let Inst{3-0} = Rn;
3477}
Evan Chengedcbada2009-07-06 22:05:45 +00003478
Evan Chenga8e29892007-01-19 07:51:42 +00003479// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003480let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003481let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003482def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003483 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003484 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3485 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003486
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003487def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003488 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003489 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3490 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003491
3492let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3493def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3494 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003495 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003496 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3497 Requires<[IsARM, NoV6]>;
3498
3499def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3500 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003501 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003502 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3503 Requires<[IsARM, NoV6]>;
3504}
Evan Cheng8de898a2009-06-26 00:19:44 +00003505}
Evan Chenga8e29892007-01-19 07:51:42 +00003506
3507// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003508def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3509 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003510 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3511 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003512def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3513 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003514 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3515 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003516
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003517def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3518 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3519 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3520 Requires<[IsARM, HasV6]> {
3521 bits<4> RdLo;
3522 bits<4> RdHi;
3523 bits<4> Rm;
3524 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003525 let Inst{19-16} = RdHi;
3526 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003527 let Inst{11-8} = Rm;
3528 let Inst{3-0} = Rn;
3529}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003530
3531let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3532def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3533 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003534 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003535 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3536 Requires<[IsARM, NoV6]>;
3537def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3538 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003539 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003540 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3541 Requires<[IsARM, NoV6]>;
3542def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3543 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003544 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003545 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3546 Requires<[IsARM, NoV6]>;
3547}
3548
Evan Chengcd799b92009-06-12 20:46:18 +00003549} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003550
3551// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003552def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3553 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3554 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003555 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003556 let Inst{15-12} = 0b1111;
3557}
Evan Cheng13ab0202007-07-10 18:08:01 +00003558
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003559def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003560 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003561 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003562 let Inst{15-12} = 0b1111;
3563}
3564
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003565def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3566 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3567 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3568 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3569 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003570
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003571def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3572 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003573 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003574 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003575
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003576def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3577 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3578 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3579 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3580 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003581
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003582def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3583 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003584 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003585 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003586
Raul Herbster37fb5b12007-08-30 23:25:47 +00003587multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003588 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3589 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3590 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3591 (sext_inreg GPR:$Rm, i16)))]>,
3592 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003593
Jim Grosbach3870b752010-10-22 18:35:16 +00003594 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3595 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3596 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3597 (sra GPR:$Rm, (i32 16))))]>,
3598 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003599
Jim Grosbach3870b752010-10-22 18:35:16 +00003600 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3601 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3602 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3603 (sext_inreg GPR:$Rm, i16)))]>,
3604 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003605
Jim Grosbach3870b752010-10-22 18:35:16 +00003606 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3607 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3608 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3609 (sra GPR:$Rm, (i32 16))))]>,
3610 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003611
Jim Grosbach3870b752010-10-22 18:35:16 +00003612 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3613 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3614 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3615 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3616 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003617
Jim Grosbach3870b752010-10-22 18:35:16 +00003618 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3619 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3620 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3621 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3622 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003623}
3624
Raul Herbster37fb5b12007-08-30 23:25:47 +00003625
3626multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003627 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003628 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3629 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003630 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003631 [(set GPRnopc:$Rd, (add GPR:$Ra,
3632 (opnode (sext_inreg GPRnopc:$Rn, i16),
3633 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003634 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003635
Owen Anderson33e57512011-08-10 00:03:03 +00003636 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3637 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003638 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003639 [(set GPRnopc:$Rd,
3640 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3641 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003642 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003643
Owen Anderson33e57512011-08-10 00:03:03 +00003644 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3645 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003646 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003647 [(set GPRnopc:$Rd,
3648 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3649 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003650 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003651
Owen Anderson33e57512011-08-10 00:03:03 +00003652 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3653 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003654 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003655 [(set GPRnopc:$Rd,
3656 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3657 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003658 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003659
Owen Anderson33e57512011-08-10 00:03:03 +00003660 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3661 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003662 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003663 [(set GPRnopc:$Rd,
3664 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3665 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003666 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003667
Owen Anderson33e57512011-08-10 00:03:03 +00003668 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3669 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003670 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003671 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003672 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3673 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003674 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003675 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003676}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003677
Raul Herbster37fb5b12007-08-30 23:25:47 +00003678defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3679defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003680
Jim Grosbachd30970f2011-08-11 22:30:30 +00003681// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003682def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3683 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003684 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003685 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003686
Owen Anderson33e57512011-08-10 00:03:03 +00003687def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3688 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003689 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003690 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003691
Owen Anderson33e57512011-08-10 00:03:03 +00003692def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3693 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003694 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003695 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003696
Owen Anderson33e57512011-08-10 00:03:03 +00003697def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3698 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003699 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003700 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003701
Jim Grosbachd30970f2011-08-11 22:30:30 +00003702// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003703class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3704 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003705 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003706 bits<4> Rn;
3707 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003708 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003709 let Inst{22} = long;
3710 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003711 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003712 let Inst{7} = 0;
3713 let Inst{6} = sub;
3714 let Inst{5} = swap;
3715 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003716 let Inst{3-0} = Rn;
3717}
3718class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3719 InstrItinClass itin, string opc, string asm>
3720 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3721 bits<4> Rd;
3722 let Inst{15-12} = 0b1111;
3723 let Inst{19-16} = Rd;
3724}
3725class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3726 InstrItinClass itin, string opc, string asm>
3727 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3728 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003729 bits<4> Rd;
3730 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003731 let Inst{15-12} = Ra;
3732}
3733class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3734 InstrItinClass itin, string opc, string asm>
3735 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3736 bits<4> RdLo;
3737 bits<4> RdHi;
3738 let Inst{19-16} = RdHi;
3739 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003740}
3741
3742multiclass AI_smld<bit sub, string opc> {
3743
Owen Anderson33e57512011-08-10 00:03:03 +00003744 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3745 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003746 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003747
Owen Anderson33e57512011-08-10 00:03:03 +00003748 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3749 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003750 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003751
Owen Anderson33e57512011-08-10 00:03:03 +00003752 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3753 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003754 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003755
Owen Anderson33e57512011-08-10 00:03:03 +00003756 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3757 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003758 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003759
3760}
3761
3762defm SMLA : AI_smld<0, "smla">;
3763defm SMLS : AI_smld<1, "smls">;
3764
Johnny Chen2ec5e492010-02-22 21:50:40 +00003765multiclass AI_sdml<bit sub, string opc> {
3766
Jim Grosbache15defc2011-08-10 23:23:47 +00003767 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3768 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3769 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3770 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003771}
3772
3773defm SMUA : AI_sdml<0, "smua">;
3774defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003775
Evan Chenga8e29892007-01-19 07:51:42 +00003776//===----------------------------------------------------------------------===//
3777// Misc. Arithmetic Instructions.
3778//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003779
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003780def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3781 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3782 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003783
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003784def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3785 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3786 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3787 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003788
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003789def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3790 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3791 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003792
Evan Cheng9568e5c2011-06-21 06:01:08 +00003793let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003794def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3795 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003796 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003797 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003798
Evan Cheng9568e5c2011-06-21 06:01:08 +00003799let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003800def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3801 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003802 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003803 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003804
Evan Chengf60ceac2011-06-15 17:17:48 +00003805def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3806 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3807 (REVSH GPR:$Rm)>;
3808
Jim Grosbache1d58a62011-09-14 22:52:14 +00003809def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3810 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003811 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003812 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3813 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3814 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003815 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003816
Evan Chenga8e29892007-01-19 07:51:42 +00003817// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003818def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3819 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3820def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3821 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003822
Bob Wilsondc66eda2010-08-16 22:26:55 +00003823// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3824// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003825def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3826 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003827 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003828 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3829 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3830 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003831 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003832
Evan Chenga8e29892007-01-19 07:51:42 +00003833// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3834// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003835def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3836 (srl GPRnopc:$src2, imm16_31:$sh)),
3837 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3838def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3839 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3840 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003841
Evan Chenga8e29892007-01-19 07:51:42 +00003842//===----------------------------------------------------------------------===//
3843// Comparison Instructions...
3844//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003845
Jim Grosbach26421962008-10-14 20:36:24 +00003846defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003847 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003848 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003849
Jim Grosbach97a884d2010-12-07 20:41:06 +00003850// ARMcmpZ can re-use the above instruction definitions.
3851def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3852 (CMPri GPR:$src, so_imm:$imm)>;
3853def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3854 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003855def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3856 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3857def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3858 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003859
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003860// FIXME: We have to be careful when using the CMN instruction and comparison
3861// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003862// results:
3863//
3864// rsbs r1, r1, 0
3865// cmp r0, r1
3866// mov r0, #0
3867// it ls
3868// mov r0, #1
3869//
3870// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003871//
Bill Wendling6165e872010-08-26 18:33:51 +00003872// cmn r0, r1
3873// mov r0, #0
3874// it ls
3875// mov r0, #1
3876//
3877// However, the CMN gives the *opposite* result when r1 is 0. This is because
3878// the carry flag is set in the CMP case but not in the CMN case. In short, the
3879// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3880// value of r0 and the carry bit (because the "carry bit" parameter to
3881// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3882// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3883// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3884// parameter to AddWithCarry is defined as 0).
3885//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003886// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003887//
3888// x = 0
3889// ~x = 0xFFFF FFFF
3890// ~x + 1 = 0x1 0000 0000
3891// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3892//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003893// Therefore, we should disable CMN when comparing against zero, until we can
3894// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3895// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003896//
3897// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3898//
3899// This is related to <rdar://problem/7569620>.
3900//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003901//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3902// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003903
Evan Chenga8e29892007-01-19 07:51:42 +00003904// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003905defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003906 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003907 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003908defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003909 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003910 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003911
David Goodwinc0309b42009-06-29 15:33:01 +00003912defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003913 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003914 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003915
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003916//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3917// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003918
David Goodwinc0309b42009-06-29 15:33:01 +00003919def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003920 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003921
Evan Cheng218977b2010-07-13 19:27:42 +00003922// Pseudo i64 compares for some floating point compares.
3923let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3924 Defs = [CPSR] in {
3925def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003926 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003927 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003928 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3929
3930def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003931 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003932 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3933} // usesCustomInserter
3934
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003935
Evan Chenga8e29892007-01-19 07:51:42 +00003936// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003937// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003938// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003939let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003940def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003941 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003942 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3943 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003944def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3945 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003946 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003947 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3948 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003949 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003950def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3951 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3952 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003953 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3954 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003955 RegConstraint<"$false = $Rd">;
3956
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003957
Evan Chengc4af4632010-11-17 20:13:28 +00003958let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003959def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003960 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003961 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003962 []>,
3963 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003964
Evan Chengc4af4632010-11-17 20:13:28 +00003965let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003966def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3967 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003968 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003969 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003970 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003971
Evan Cheng63f35442010-11-13 02:25:14 +00003972// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003973let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003974def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3975 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003976 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003977
Evan Chengc4af4632010-11-17 20:13:28 +00003978let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003979def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3980 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003981 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003982 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003983 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003984} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003985
Jim Grosbach3728e962009-12-10 00:11:09 +00003986//===----------------------------------------------------------------------===//
3987// Atomic operations intrinsics
3988//
3989
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003990def MemBarrierOptOperand : AsmOperandClass {
3991 let Name = "MemBarrierOpt";
3992 let ParserMethod = "parseMemBarrierOptOperand";
3993}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003994def memb_opt : Operand<i32> {
3995 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003996 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00003997 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003998}
Jim Grosbach3728e962009-12-10 00:11:09 +00003999
Bob Wilsonf74a4292010-10-30 00:54:37 +00004000// memory barriers protect the atomic sequences
4001let hasSideEffects = 1 in {
4002def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4003 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4004 Requires<[IsARM, HasDB]> {
4005 bits<4> opt;
4006 let Inst{31-4} = 0xf57ff05;
4007 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004008}
Jim Grosbach3728e962009-12-10 00:11:09 +00004009}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004010
Bob Wilsonf74a4292010-10-30 00:54:37 +00004011def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004012 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004013 Requires<[IsARM, HasDB]> {
4014 bits<4> opt;
4015 let Inst{31-4} = 0xf57ff04;
4016 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004017}
4018
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004019// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004020def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4021 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004022 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004023 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004024 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004025 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004026}
4027
Jim Grosbach66869102009-12-11 18:52:41 +00004028let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004029 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004030 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004031 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004032 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4033 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004034 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004035 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4036 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004037 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004038 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4039 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004040 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004041 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4042 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004043 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004044 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4045 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004046 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004047 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004048 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4049 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4050 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4051 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4052 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4053 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4054 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4055 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4056 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4057 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4058 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4059 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004060 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004061 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004062 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4063 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004064 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004065 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4066 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004067 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004068 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4069 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004070 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004071 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4072 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004073 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004074 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4075 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004076 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004077 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004078 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4079 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4080 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4081 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4082 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4083 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4084 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4085 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4086 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4087 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4088 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4089 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004090 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004091 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004092 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4093 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004094 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004095 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4096 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004097 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004098 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4099 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004100 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004101 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4102 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004103 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004104 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4105 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004106 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004107 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004108 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4109 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4110 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4111 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4113 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4114 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4115 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4116 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4117 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4118 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4119 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004120
4121 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004123 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4124 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004126 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4127 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004129 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4130
Jim Grosbache801dc42009-12-12 01:40:06 +00004131 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004133 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4134 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004136 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4137 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004139 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4140}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004141}
4142
4143let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004144def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4145 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004146 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004147def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4148 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004149def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4150 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004151let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004152def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004153 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004154 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004155}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004156}
4157
Jim Grosbach86875a22010-10-29 19:58:57 +00004158let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004159def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004160 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004161def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004162 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004163def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004164 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004165}
4166
4167let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004168def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004169 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004170 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004171 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004172}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004173
Jim Grosbachd30970f2011-08-11 22:30:30 +00004174def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004175 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004176 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004177}
4178
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004179// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004180let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004181def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4182 "swp", []>;
4183def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4184 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004185}
4186
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004187//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004188// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004189//
4190
Jim Grosbach83ab0702011-07-13 22:01:08 +00004191def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4192 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004193 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004194 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4195 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004196 bits<4> opc1;
4197 bits<4> CRn;
4198 bits<4> CRd;
4199 bits<4> cop;
4200 bits<3> opc2;
4201 bits<4> CRm;
4202
4203 let Inst{3-0} = CRm;
4204 let Inst{4} = 0;
4205 let Inst{7-5} = opc2;
4206 let Inst{11-8} = cop;
4207 let Inst{15-12} = CRd;
4208 let Inst{19-16} = CRn;
4209 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004210}
4211
Jim Grosbach83ab0702011-07-13 22:01:08 +00004212def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4213 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004214 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004215 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4216 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004217 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004218 bits<4> opc1;
4219 bits<4> CRn;
4220 bits<4> CRd;
4221 bits<4> cop;
4222 bits<3> opc2;
4223 bits<4> CRm;
4224
4225 let Inst{3-0} = CRm;
4226 let Inst{4} = 0;
4227 let Inst{7-5} = opc2;
4228 let Inst{11-8} = cop;
4229 let Inst{15-12} = CRd;
4230 let Inst{19-16} = CRn;
4231 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004232}
4233
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004234class ACI<dag oops, dag iops, string opc, string asm,
4235 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004236 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004237 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004238 let Inst{27-25} = 0b110;
4239}
4240
Johnny Chen670a4562011-04-04 23:39:08 +00004241multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00004242 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004243 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4244 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004245 let Inst{31-28} = op31_28;
4246 let Inst{24} = 1; // P = 1
4247 let Inst{21} = 0; // W = 0
4248 let Inst{22} = 0; // D = 0
4249 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004250 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004251 }
4252
4253 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004254 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4255 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004256 let Inst{31-28} = op31_28;
4257 let Inst{24} = 1; // P = 1
4258 let Inst{21} = 1; // W = 1
4259 let Inst{22} = 0; // D = 0
4260 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004261 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004262 }
4263
4264 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004265 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4266 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004267 let Inst{31-28} = op31_28;
4268 let Inst{24} = 0; // P = 0
4269 let Inst{21} = 1; // W = 1
4270 let Inst{22} = 0; // D = 0
4271 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004272 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004273 }
4274
4275 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004276 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4277 ops),
4278 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004279 let Inst{31-28} = op31_28;
4280 let Inst{24} = 0; // P = 0
4281 let Inst{23} = 1; // U = 1
4282 let Inst{21} = 0; // W = 0
4283 let Inst{22} = 0; // D = 0
4284 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004285 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004286 }
4287
4288 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004289 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4290 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004291 let Inst{31-28} = op31_28;
4292 let Inst{24} = 1; // P = 1
4293 let Inst{21} = 0; // W = 0
4294 let Inst{22} = 1; // D = 1
4295 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004296 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004297 }
4298
4299 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004300 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4301 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4302 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004303 let Inst{31-28} = op31_28;
4304 let Inst{24} = 1; // P = 1
4305 let Inst{21} = 1; // W = 1
4306 let Inst{22} = 1; // D = 1
4307 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004308 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004309 }
4310
4311 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004312 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004313 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004314 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004315 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004316 let Inst{31-28} = op31_28;
4317 let Inst{24} = 0; // P = 0
4318 let Inst{21} = 1; // W = 1
4319 let Inst{22} = 1; // D = 1
4320 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004321 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004322 }
4323
4324 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004325 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4326 ops),
4327 !strconcat(!strconcat(opc, "l"), cond),
4328 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004329 let Inst{31-28} = op31_28;
4330 let Inst{24} = 0; // P = 0
4331 let Inst{23} = 1; // U = 1
4332 let Inst{21} = 0; // W = 0
4333 let Inst{22} = 1; // D = 1
4334 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004335 let DecoderMethod = "DecodeCopMemInstruction";
4336 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004337}
4338
Johnny Chen670a4562011-04-04 23:39:08 +00004339defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4340defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4341defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4342defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004343
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004344//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004345// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004346//
4347
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004348class MovRCopro<string opc, bit direction, dag oops, dag iops,
4349 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004350 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004351 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004352 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004353 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004354
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004355 bits<4> Rt;
4356 bits<4> cop;
4357 bits<3> opc1;
4358 bits<3> opc2;
4359 bits<4> CRm;
4360 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004361
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004362 let Inst{15-12} = Rt;
4363 let Inst{11-8} = cop;
4364 let Inst{23-21} = opc1;
4365 let Inst{7-5} = opc2;
4366 let Inst{3-0} = CRm;
4367 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004368}
4369
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004370def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004371 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004372 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4373 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004374 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4375 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004376def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004377 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004378 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4379 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004380
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004381def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4382 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4383
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004384class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4385 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004386 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004387 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004388 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004389 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004390 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004391
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004392 bits<4> Rt;
4393 bits<4> cop;
4394 bits<3> opc1;
4395 bits<3> opc2;
4396 bits<4> CRm;
4397 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004398
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004399 let Inst{15-12} = Rt;
4400 let Inst{11-8} = cop;
4401 let Inst{23-21} = opc1;
4402 let Inst{7-5} = opc2;
4403 let Inst{3-0} = CRm;
4404 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004405}
4406
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004407def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004408 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004409 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4410 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004411 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4412 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004413def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004414 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004415 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4416 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004417
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004418def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4419 imm:$CRm, imm:$opc2),
4420 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4421
Jim Grosbachd30970f2011-08-11 22:30:30 +00004422class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004423 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004424 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004425 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004426 let Inst{23-21} = 0b010;
4427 let Inst{20} = direction;
4428
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004429 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004430 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004431 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004432 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004433 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004434
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004435 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004436 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004437 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004438 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004439 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004440}
4441
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004442def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4443 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4444 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004445def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4446
Jim Grosbachd30970f2011-08-11 22:30:30 +00004447class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004448 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004449 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4450 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004451 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004452 let Inst{23-21} = 0b010;
4453 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004454
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004455 bits<4> Rt;
4456 bits<4> Rt2;
4457 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004458 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004459 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004460
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004461 let Inst{15-12} = Rt;
4462 let Inst{19-16} = Rt2;
4463 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004464 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004465 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004466}
4467
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004468def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4469 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4470 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004471def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004472
Johnny Chenb98e1602010-02-12 18:55:33 +00004473//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004474// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004475//
4476
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004477// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004478def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4479 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004480 bits<4> Rd;
4481 let Inst{23-16} = 0b00001111;
4482 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004483 let Inst{7-4} = 0b0000;
4484}
4485
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004486def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4487
4488def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4489 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004490 bits<4> Rd;
4491 let Inst{23-16} = 0b01001111;
4492 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004493 let Inst{7-4} = 0b0000;
4494}
4495
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004496// Move from ARM core register to Special Register
4497//
4498// No need to have both system and application versions, the encodings are the
4499// same and the assembly parser has no way to distinguish between them. The mask
4500// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4501// the mask with the fields to be accessed in the special register.
4502def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004503 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004504 bits<5> mask;
4505 bits<4> Rn;
4506
4507 let Inst{23} = 0;
4508 let Inst{22} = mask{4}; // R bit
4509 let Inst{21-20} = 0b10;
4510 let Inst{19-16} = mask{3-0};
4511 let Inst{15-12} = 0b1111;
4512 let Inst{11-4} = 0b00000000;
4513 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004514}
4515
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004516def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004517 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004518 bits<5> mask;
4519 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004520
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004521 let Inst{23} = 0;
4522 let Inst{22} = mask{4}; // R bit
4523 let Inst{21-20} = 0b10;
4524 let Inst{19-16} = mask{3-0};
4525 let Inst{15-12} = 0b1111;
4526 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004527}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004528
4529//===----------------------------------------------------------------------===//
4530// TLS Instructions
4531//
4532
4533// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004534// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004535// complete with fixup for the aeabi_read_tp function.
4536let isCall = 1,
4537 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4538 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4539 [(set R0, ARMthread_pointer)]>;
4540}
4541
4542//===----------------------------------------------------------------------===//
4543// SJLJ Exception handling intrinsics
4544// eh_sjlj_setjmp() is an instruction sequence to store the return
4545// address and save #0 in R0 for the non-longjmp case.
4546// Since by its nature we may be coming from some other function to get
4547// here, and we're using the stack frame for the containing function to
4548// save/restore registers, we can't keep anything live in regs across
4549// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004550// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004551// except for our own input by listing the relevant registers in Defs. By
4552// doing so, we also cause the prologue/epilogue code to actively preserve
4553// all of the callee-saved resgisters, which is exactly what we want.
4554// A constant value is passed in $val, and we use the location as a scratch.
4555//
4556// These are pseudo-instructions and are lowered to individual MC-insts, so
4557// no encoding information is necessary.
4558let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004559 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004560 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004561 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4562 NoItinerary,
4563 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4564 Requires<[IsARM, HasVFP2]>;
4565}
4566
4567let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004568 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004569 hasSideEffects = 1, isBarrier = 1 in {
4570 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4571 NoItinerary,
4572 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4573 Requires<[IsARM, NoVFP]>;
4574}
4575
4576// FIXME: Non-Darwin version(s)
4577let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4578 Defs = [ R7, LR, SP ] in {
4579def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4580 NoItinerary,
4581 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4582 Requires<[IsARM, IsDarwin]>;
4583}
4584
4585// eh.sjlj.dispatchsetup pseudo-instruction.
4586// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4587// handled when the pseudo is expanded (which happens before any passes
4588// that need the instruction size).
4589let isBarrier = 1, hasSideEffects = 1 in
4590def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004591 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4592 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004593 Requires<[IsDarwin]>;
4594
4595//===----------------------------------------------------------------------===//
4596// Non-Instruction Patterns
4597//
4598
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004599// ARMv4 indirect branch using (MOVr PC, dst)
4600let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4601 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004602 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004603 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4604 Requires<[IsARM, NoV4T]>;
4605
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004606// Large immediate handling.
4607
4608// 32-bit immediate using two piece so_imms or movw + movt.
4609// This is a single pseudo instruction, the benefit is that it can be remat'd
4610// as a single unit instead of having to handle reg inputs.
4611// FIXME: Remove this when we can do generalized remat.
4612let isReMaterializable = 1, isMoveImm = 1 in
4613def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4614 [(set GPR:$dst, (arm_i32imm:$src))]>,
4615 Requires<[IsARM]>;
4616
4617// Pseudo instruction that combines movw + movt + add pc (if PIC).
4618// It also makes it possible to rematerialize the instructions.
4619// FIXME: Remove this when we can do generalized remat and when machine licm
4620// can properly the instructions.
4621let isReMaterializable = 1 in {
4622def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4623 IIC_iMOVix2addpc,
4624 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4625 Requires<[IsARM, UseMovt]>;
4626
4627def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4628 IIC_iMOVix2,
4629 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4630 Requires<[IsARM, UseMovt]>;
4631
4632let AddedComplexity = 10 in
4633def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4634 IIC_iMOVix2ld,
4635 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4636 Requires<[IsARM, UseMovt]>;
4637} // isReMaterializable
4638
4639// ConstantPool, GlobalAddress, and JumpTable
4640def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4641 Requires<[IsARM, DontUseMovt]>;
4642def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4643def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4644 Requires<[IsARM, UseMovt]>;
4645def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4646 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4647
4648// TODO: add,sub,and, 3-instr forms?
4649
4650// Tail calls
4651def : ARMPat<(ARMtcret tcGPR:$dst),
4652 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4653
4654def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4655 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4656
4657def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4658 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4659
4660def : ARMPat<(ARMtcret tcGPR:$dst),
4661 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4662
4663def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4664 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4665
4666def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4667 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4668
4669// Direct calls
4670def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4671 Requires<[IsARM, IsNotDarwin]>;
4672def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4673 Requires<[IsARM, IsDarwin]>;
4674
4675// zextload i1 -> zextload i8
4676def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4677def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4678
4679// extload -> zextload
4680def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4681def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4682def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4683def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4684
4685def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4686
4687def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4688def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4689
4690// smul* and smla*
4691def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4692 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4693 (SMULBB GPR:$a, GPR:$b)>;
4694def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4695 (SMULBB GPR:$a, GPR:$b)>;
4696def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4697 (sra GPR:$b, (i32 16))),
4698 (SMULBT GPR:$a, GPR:$b)>;
4699def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4700 (SMULBT GPR:$a, GPR:$b)>;
4701def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4702 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4703 (SMULTB GPR:$a, GPR:$b)>;
4704def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4705 (SMULTB GPR:$a, GPR:$b)>;
4706def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4707 (i32 16)),
4708 (SMULWB GPR:$a, GPR:$b)>;
4709def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4710 (SMULWB GPR:$a, GPR:$b)>;
4711
4712def : ARMV5TEPat<(add GPR:$acc,
4713 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4714 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4715 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4716def : ARMV5TEPat<(add GPR:$acc,
4717 (mul sext_16_node:$a, sext_16_node:$b)),
4718 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4719def : ARMV5TEPat<(add GPR:$acc,
4720 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4721 (sra GPR:$b, (i32 16)))),
4722 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4723def : ARMV5TEPat<(add GPR:$acc,
4724 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4725 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4726def : ARMV5TEPat<(add GPR:$acc,
4727 (mul (sra GPR:$a, (i32 16)),
4728 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4729 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4730def : ARMV5TEPat<(add GPR:$acc,
4731 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4732 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4733def : ARMV5TEPat<(add GPR:$acc,
4734 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4735 (i32 16))),
4736 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4737def : ARMV5TEPat<(add GPR:$acc,
4738 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4739 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4740
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004741
4742// Pre-v7 uses MCR for synchronization barriers.
4743def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4744 Requires<[IsARM, HasV6]>;
4745
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004746// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004747let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004748def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4749def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004750def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004751def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4752 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4753def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4754 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4755}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004756
4757def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4758def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004759
Owen Anderson33e57512011-08-10 00:03:03 +00004760def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4761 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4762def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4763 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004764
Eli Friedman069e2ed2011-08-26 02:59:24 +00004765// Atomic load/store patterns
4766def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4767 (LDRBrs ldst_so_reg:$src)>;
4768def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4769 (LDRBi12 addrmode_imm12:$src)>;
4770def : ARMPat<(atomic_load_16 addrmode3:$src),
4771 (LDRH addrmode3:$src)>;
4772def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4773 (LDRrs ldst_so_reg:$src)>;
4774def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4775 (LDRi12 addrmode_imm12:$src)>;
4776def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4777 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4778def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4779 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4780def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4781 (STRH GPR:$val, addrmode3:$ptr)>;
4782def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4783 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4784def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4785 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4786
4787
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004788//===----------------------------------------------------------------------===//
4789// Thumb Support
4790//
4791
4792include "ARMInstrThumb.td"
4793
4794//===----------------------------------------------------------------------===//
4795// Thumb2 Support
4796//
4797
4798include "ARMInstrThumb2.td"
4799
4800//===----------------------------------------------------------------------===//
4801// Floating Point Support
4802//
4803
4804include "ARMInstrVFP.td"
4805
4806//===----------------------------------------------------------------------===//
4807// Advanced SIMD (NEON) Support
4808//
4809
4810include "ARMInstrNEON.td"
4811
Jim Grosbachc83d5042011-07-14 19:47:47 +00004812//===----------------------------------------------------------------------===//
4813// Assembler aliases
4814//
4815
4816// Memory barriers
4817def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4818def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4819def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4820
4821// System instructions
4822def : MnemonicAlias<"swi", "svc">;
4823
4824// Load / Store Multiple
4825def : MnemonicAlias<"ldmfd", "ldm">;
4826def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004827def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004828def : MnemonicAlias<"stmfd", "stmdb">;
4829def : MnemonicAlias<"stmia", "stm">;
4830def : MnemonicAlias<"stmea", "stm">;
4831
Jim Grosbachf6c05252011-07-21 17:23:04 +00004832// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4833// shift amount is zero (i.e., unspecified).
4834def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004835 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004836 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004837def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004838 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004839 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004840
4841// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004842def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4843def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004844
Jim Grosbachaddec772011-07-27 22:34:17 +00004845// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004846def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004847 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004848def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004849 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004850
4851
4852// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004853def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004854 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004855def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004856 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004857def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004858 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004859def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004860 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004861def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004862 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004863def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004864 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004865
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004866def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004867 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004868def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004869 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004870def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004871 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004872def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004873 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004874def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004875 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004876def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004877 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004878
4879
4880// RFE aliases
4881def : MnemonicAlias<"rfefa", "rfeda">;
4882def : MnemonicAlias<"rfeea", "rfedb">;
4883def : MnemonicAlias<"rfefd", "rfeia">;
4884def : MnemonicAlias<"rfeed", "rfeib">;
4885def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004886
4887// SRS aliases
4888def : MnemonicAlias<"srsfa", "srsda">;
4889def : MnemonicAlias<"srsea", "srsdb">;
4890def : MnemonicAlias<"srsfd", "srsia">;
4891def : MnemonicAlias<"srsed", "srsib">;
4892def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004893
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004894// QSAX == QSUBADDX
4895def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004896// SASX == SADDSUBX
4897def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004898// SHASX == SHADDSUBX
4899def : MnemonicAlias<"shaddsubx", "shasx">;
4900// SHSAX == SHSUBADDX
4901def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004902// SSAX == SSUBADDX
4903def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004904// UASX == UADDSUBX
4905def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004906// UHASX == UHADDSUBX
4907def : MnemonicAlias<"uhaddsubx", "uhasx">;
4908// UHSAX == UHSUBADDX
4909def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004910// UQASX == UQADDSUBX
4911def : MnemonicAlias<"uqaddsubx", "uqasx">;
4912// UQSAX == UQSUBADDX
4913def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00004914// USAX == USUBADDX
4915def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004916
Jim Grosbach7ce05792011-08-03 23:50:40 +00004917// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4918// Note that the write-back output register is a dummy operand for MC (it's
4919// only meaningful for codegen), so we just pass zero here.
4920// FIXME: tblgen not cooperating with argument conversions.
4921//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4922// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4923//def : InstAlias<"ldrht${p} $Rt, $addr",
4924// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4925//def : InstAlias<"ldrsht${p} $Rt, $addr",
4926// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;