blob: b509110d0bd80a4f1f32afee2a74e6fef00886ea [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000208def IsMClass : Predicate<"Subtarget->isMClass()">,
209 AssemblerPredicate<"FeatureMClass">;
210def IsARClass : Predicate<"!Subtarget->isMClass()">,
211 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212def IsARM : Predicate<"!Subtarget->isThumb()">,
213 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
215def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
David Meyer928698b2011-10-18 05:29:23 +0000216def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000218// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000219def UseMovt : Predicate<"Subtarget->useMovt()">;
220def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000221def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000222
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000223//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000224// ARM Flag Definitions.
225
226class RegConstraint<string C> {
227 string Constraints = C;
228}
229
230//===----------------------------------------------------------------------===//
231// ARM specific transformation functions and pattern fragments.
232//
233
Evan Chenga8e29892007-01-19 07:51:42 +0000234// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
235// so_imm_neg def below.
236def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000238}]>;
239
240// so_imm_not_XFORM - Return a so_imm value packed into the format described for
241// so_imm_not def below.
242def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000244}]>;
245
Evan Chenga8e29892007-01-19 07:51:42 +0000246/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000247def imm1_15 : ImmLeaf<i32, [{
248 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
251/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000252def imm16_31 : ImmLeaf<i32, [{
253 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000254}]>;
255
Jim Grosbach64171712010-02-16 21:07:46 +0000256def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000257 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000258 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Evan Chenga2515702007-03-19 07:09:02 +0000261def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000262 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000263 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000264 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000265
266// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
267def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000268 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000269}]>;
270
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000271/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000272def hi16 : SDNodeXForm<imm, [{
273 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
274}]>;
275
276def lo16AllZero : PatLeaf<(i32 imm), [{
277 // Returns true if all low 16-bits are 0.
278 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000279}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000280
Jim Grosbach619e0d62011-07-13 19:24:09 +0000281/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000282def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000283def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000284 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000285}]> {
286 let ParserMatchClass = Imm0_65535AsmOperand;
287}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000288
Evan Cheng342e3162011-08-30 01:34:54 +0000289class BinOpWithFlagFrag<dag res> :
290 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000291class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
292class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Evan Chengc4af4632010-11-17 20:13:28 +0000294// An 'and' node with a single use.
295def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
296 return N->hasOneUse();
297}]>;
298
299// An 'xor' node with a single use.
300def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
301 return N->hasOneUse();
302}]>;
303
Evan Cheng48575f62010-12-05 22:04:16 +0000304// An 'fmul' node with a single use.
305def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
306 return N->hasOneUse();
307}]>;
308
309// An 'fadd' node which checks for single non-hazardous use.
310def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
311 return hasNoVMLxHazardUse(N);
312}]>;
313
314// An 'fsub' node which checks for single non-hazardous use.
315def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
316 return hasNoVMLxHazardUse(N);
317}]>;
318
Evan Chenga8e29892007-01-19 07:51:42 +0000319//===----------------------------------------------------------------------===//
320// Operand Definitions.
321//
322
323// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000324// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000325def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000326 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000327 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000328 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000329}
Evan Chenga8e29892007-01-19 07:51:42 +0000330
Jason W Kim685c3502011-02-04 19:47:15 +0000331// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000332def uncondbrtarget : Operand<OtherVT> {
333 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000334 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000335}
336
Jason W Kim685c3502011-02-04 19:47:15 +0000337// Branch target for ARM. Handles conditional/unconditional
338def br_target : Operand<OtherVT> {
339 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000340 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000341}
342
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000343// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000344// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000345def bltarget : Operand<i32> {
346 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000347 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000348 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000349}
350
Jason W Kim685c3502011-02-04 19:47:15 +0000351// Call target for ARM. Handles conditional/unconditional
352// FIXME: rename bl_target to t2_bltarget?
353def bl_target : Operand<i32> {
354 // Encoded the same as branch targets.
355 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000356 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000357}
358
Owen Andersonf1eab592011-08-26 23:32:08 +0000359def blx_target : Operand<i32> {
360 // Encoded the same as branch targets.
361 let EncoderMethod = "getARMBLXTargetOpValue";
362 let OperandType = "OPERAND_PCREL";
363}
Jason W Kim685c3502011-02-04 19:47:15 +0000364
Evan Chenga8e29892007-01-19 07:51:42 +0000365// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000366def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000367def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000368 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000369 let ParserMatchClass = RegListAsmOperand;
370 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000371 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000372}
373
Jim Grosbach1610a702011-07-25 20:06:30 +0000374def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000375def dpr_reglist : Operand<i32> {
376 let EncoderMethod = "getRegisterListOpValue";
377 let ParserMatchClass = DPRRegListAsmOperand;
378 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000379 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000380}
381
Jim Grosbach1610a702011-07-25 20:06:30 +0000382def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000383def spr_reglist : Operand<i32> {
384 let EncoderMethod = "getRegisterListOpValue";
385 let ParserMatchClass = SPRRegListAsmOperand;
386 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000387 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000388}
389
Evan Chenga8e29892007-01-19 07:51:42 +0000390// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
391def cpinst_operand : Operand<i32> {
392 let PrintMethod = "printCPInstOperand";
393}
394
Evan Chenga8e29892007-01-19 07:51:42 +0000395// Local PC labels.
396def pclabel : Operand<i32> {
397 let PrintMethod = "printPCLabel";
398}
399
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000400// ADR instruction labels.
401def adrlabel : Operand<i32> {
402 let EncoderMethod = "getAdrLabelOpValue";
403}
404
Owen Anderson498ec202010-10-27 22:49:00 +0000405def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000406 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000407 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000408}
409
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000411def rot_imm_XFORM: SDNodeXForm<imm, [{
412 switch (N->getZExtValue()){
413 default: assert(0);
414 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
415 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
416 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
417 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
418 }
419}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000420def RotImmAsmOperand : AsmOperandClass {
421 let Name = "RotImm";
422 let ParserMethod = "parseRotImm";
423}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000424def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
425 int32_t v = N->getZExtValue();
426 return v == 8 || v == 16 || v == 24; }],
427 rot_imm_XFORM> {
428 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000429 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000430}
431
Bob Wilson22f5dc72010-08-16 18:27:34 +0000432// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000433// (asr or lsl). The 6-bit immediate encodes as:
434// {5} 0 ==> lsl
435// 1 asr
436// {4-0} imm5 shift amount.
437// asr #32 encoded as imm5 == 0.
438def ShifterImmAsmOperand : AsmOperandClass {
439 let Name = "ShifterImm";
440 let ParserMethod = "parseShifterImm";
441}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000442def shift_imm : Operand<i32> {
443 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000444 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000445}
446
Owen Anderson92a20222011-07-21 18:54:16 +0000447// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000448def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000449def so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectRegShifterOperand",
451 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000454 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000455 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000456 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000457}
Owen Anderson92a20222011-07-21 18:54:16 +0000458
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000459def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000460def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000462 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000463 let EncoderMethod = "getSORegImmOpValue";
464 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000465 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000466 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000467 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000468}
469
470// FIXME: Does this need to be distinct from so_reg?
471def shift_so_reg_reg : Operand<i32>, // reg reg imm
472 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
473 [shl,srl,sra,rotr]> {
474 let EncoderMethod = "getSORegRegOpValue";
475 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000476 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000477 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000478}
479
Jim Grosbache8606dc2011-07-13 17:50:29 +0000480// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000481def shift_so_reg_imm : Operand<i32>, // reg reg imm
482 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000483 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000484 let EncoderMethod = "getSORegImmOpValue";
485 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000486 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000487 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000488}
Evan Chenga8e29892007-01-19 07:51:42 +0000489
Owen Anderson152d4a42011-07-21 23:38:37 +0000490
Evan Chenga8e29892007-01-19 07:51:42 +0000491// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000492// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000493def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000494def so_imm : Operand<i32>, ImmLeaf<i32, [{
495 return ARM_AM::getSOImmVal(Imm) != -1;
496 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000497 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000498 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000499 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000500}
501
Evan Chengc70d1842007-03-20 08:11:30 +0000502// Break so_imm's up into two pieces. This handles immediates with up to 16
503// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
504// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000505def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000506 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000507}]>;
508
509/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
510///
511def arm_i32imm : PatLeaf<(imm), [{
512 if (Subtarget->hasV6T2Ops())
513 return true;
514 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
515}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000516
Jim Grosbachb2756af2011-08-01 21:55:12 +0000517/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000518def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
519def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
520 return Imm >= 0 && Imm < 8;
521}]> {
522 let ParserMatchClass = Imm0_7AsmOperand;
523}
524
Jim Grosbachb2756af2011-08-01 21:55:12 +0000525/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000526def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
527def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
528 return Imm >= 0 && Imm < 16;
529}]> {
530 let ParserMatchClass = Imm0_15AsmOperand;
531}
532
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000533/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000534def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000535def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
536 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000537}]> {
538 let ParserMatchClass = Imm0_31AsmOperand;
539}
Evan Chenga8e29892007-01-19 07:51:42 +0000540
Jim Grosbach02c84602011-08-01 22:02:20 +0000541/// imm0_255 predicate - Immediate in the range [0,255].
542def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
543def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
544 let ParserMatchClass = Imm0_255AsmOperand;
545}
546
Jim Grosbachffa32252011-07-19 19:13:28 +0000547// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
548// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000549//
Jim Grosbachffa32252011-07-19 19:13:28 +0000550// FIXME: This really needs a Thumb version separate from the ARM version.
551// While the range is the same, and can thus use the same match class,
552// the encoding is different so it should have a different encoder method.
553def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
554def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000555 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000556 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000557}
558
Jim Grosbached838482011-07-26 16:24:27 +0000559/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
560def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
561def imm24b : Operand<i32>, ImmLeaf<i32, [{
562 return Imm >= 0 && Imm <= 0xffffff;
563}]> {
564 let ParserMatchClass = Imm24bitAsmOperand;
565}
566
567
Evan Chenga9688c42010-12-11 04:11:38 +0000568/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
569/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000570def BitfieldAsmOperand : AsmOperandClass {
571 let Name = "Bitfield";
572 let ParserMethod = "parseBitfield";
573}
Evan Chenga9688c42010-12-11 04:11:38 +0000574def bf_inv_mask_imm : Operand<i32>,
575 PatLeaf<(imm), [{
576 return ARM::isBitFieldInvertedMask(N->getZExtValue());
577}] > {
578 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
579 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000580 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000581 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000582}
583
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000584def imm1_32_XFORM: SDNodeXForm<imm, [{
585 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
586}]>;
587def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000588def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
589 uint64_t Imm = N->getZExtValue();
590 return Imm > 0 && Imm <= 32;
591 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000592 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000593 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000594 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000595}
596
Jim Grosbachf4943352011-07-25 23:09:14 +0000597def imm1_16_XFORM: SDNodeXForm<imm, [{
598 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
599}]>;
600def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
601def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
602 imm1_16_XFORM> {
603 let PrintMethod = "printImmPlusOneOperand";
604 let ParserMatchClass = Imm1_16AsmOperand;
605}
606
Evan Chenga8e29892007-01-19 07:51:42 +0000607// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000608// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000609//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000610def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000611def addrmode_imm12 : Operand<i32>,
612 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000613 // 12-bit immediate operand. Note that instructions using this encode
614 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
615 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000616
Chris Lattner2ac19022010-11-15 05:19:05 +0000617 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000618 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000619 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000620 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000621 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000622}
Jim Grosbach3e556122010-10-26 22:37:02 +0000623// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000624//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000625def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000626def ldst_so_reg : Operand<i32>,
627 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000628 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000629 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000630 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000631 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000632 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000633 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000634}
635
Jim Grosbach7ce05792011-08-03 23:50:40 +0000636// postidx_imm8 := +/- [0,255]
637//
638// 9 bit value:
639// {8} 1 is imm8 is non-negative. 0 otherwise.
640// {7-0} [0,255] imm8 value.
641def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
642def postidx_imm8 : Operand<i32> {
643 let PrintMethod = "printPostIdxImm8Operand";
644 let ParserMatchClass = PostIdxImm8AsmOperand;
645 let MIOperandInfo = (ops i32imm);
646}
647
Owen Anderson154c41d2011-08-04 18:24:14 +0000648// postidx_imm8s4 := +/- [0,1020]
649//
650// 9 bit value:
651// {8} 1 is imm8 is non-negative. 0 otherwise.
652// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000653def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000654def postidx_imm8s4 : Operand<i32> {
655 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000656 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000657 let MIOperandInfo = (ops i32imm);
658}
659
660
Jim Grosbach7ce05792011-08-03 23:50:40 +0000661// postidx_reg := +/- reg
662//
663def PostIdxRegAsmOperand : AsmOperandClass {
664 let Name = "PostIdxReg";
665 let ParserMethod = "parsePostIdxReg";
666}
667def postidx_reg : Operand<i32> {
668 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000669 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000670 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000671 let ParserMatchClass = PostIdxRegAsmOperand;
672 let MIOperandInfo = (ops GPR, i32imm);
673}
674
675
Jim Grosbach3e556122010-10-26 22:37:02 +0000676// addrmode2 := reg +/- imm12
677// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000678//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000679// FIXME: addrmode2 should be refactored the rest of the way to always
680// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
681def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000682def addrmode2 : Operand<i32>,
683 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000684 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000685 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000686 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000687 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
688}
689
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000690def PostIdxRegShiftedAsmOperand : AsmOperandClass {
691 let Name = "PostIdxRegShifted";
692 let ParserMethod = "parsePostIdxReg";
693}
Owen Anderson793e7962011-07-26 20:54:26 +0000694def am2offset_reg : Operand<i32>,
695 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000696 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000697 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000698 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000699 // When using this for assembly, it's always as a post-index offset.
700 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000701 let MIOperandInfo = (ops GPR, i32imm);
702}
703
Jim Grosbach039c2e12011-08-04 23:01:30 +0000704// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
705// the GPR is purely vestigal at this point.
706def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000707def am2offset_imm : Operand<i32>,
708 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
709 [], [SDNPWantRoot]> {
710 let EncoderMethod = "getAddrMode2OffsetOpValue";
711 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000712 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000713 let MIOperandInfo = (ops GPR, i32imm);
714}
715
716
Evan Chenga8e29892007-01-19 07:51:42 +0000717// addrmode3 := reg +/- reg
718// addrmode3 := reg +/- imm8
719//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000720// FIXME: split into imm vs. reg versions.
721def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000722def addrmode3 : Operand<i32>,
723 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000724 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000725 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000726 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000727 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
728}
729
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000730// FIXME: split into imm vs. reg versions.
731// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000732def AM3OffsetAsmOperand : AsmOperandClass {
733 let Name = "AM3Offset";
734 let ParserMethod = "parseAM3Offset";
735}
Evan Chenga8e29892007-01-19 07:51:42 +0000736def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000737 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
738 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000739 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000740 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000741 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000742 let MIOperandInfo = (ops GPR, i32imm);
743}
744
Jim Grosbache6913602010-11-03 01:01:43 +0000745// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000746//
Jim Grosbache6913602010-11-03 01:01:43 +0000747def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000748 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000749 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000750}
751
752// addrmode5 := reg +/- imm8*4
753//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000754def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000755def addrmode5 : Operand<i32>,
756 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
757 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000758 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000759 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000760 let ParserMatchClass = AddrMode5AsmOperand;
761 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000762}
763
Bob Wilsond3a07652011-02-07 17:43:09 +0000764// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000765//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000766def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000767def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000768 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000769 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000770 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000771 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000772 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000773 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000774}
775
Bob Wilsonda525062011-02-25 06:42:42 +0000776def am6offset : Operand<i32>,
777 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
778 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000779 let PrintMethod = "printAddrMode6OffsetOperand";
780 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000781 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000782 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000783}
784
Mon P Wang183c6272011-05-09 17:47:27 +0000785// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
786// (single element from one lane) for size 32.
787def addrmode6oneL32 : Operand<i32>,
788 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
789 let PrintMethod = "printAddrMode6Operand";
790 let MIOperandInfo = (ops GPR:$addr, i32imm);
791 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
792}
793
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000794// Special version of addrmode6 to handle alignment encoding for VLD-dup
795// instructions, specifically VLD4-dup.
796def addrmode6dup : Operand<i32>,
797 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
798 let PrintMethod = "printAddrMode6Operand";
799 let MIOperandInfo = (ops GPR:$addr, i32imm);
800 let EncoderMethod = "getAddrMode6DupAddressOpValue";
801}
802
Evan Chenga8e29892007-01-19 07:51:42 +0000803// addrmodepc := pc + reg
804//
805def addrmodepc : Operand<i32>,
806 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
807 let PrintMethod = "printAddrModePCOperand";
808 let MIOperandInfo = (ops GPR, i32imm);
809}
810
Jim Grosbache39389a2011-08-02 18:07:32 +0000811// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000812//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000813def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000814def addr_offset_none : Operand<i32>,
815 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000816 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000817 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000818 let ParserMatchClass = MemNoOffsetAsmOperand;
819 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000820}
821
Bob Wilson4f38b382009-08-21 21:58:55 +0000822def nohash_imm : Operand<i32> {
823 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000824}
825
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000826def CoprocNumAsmOperand : AsmOperandClass {
827 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000828 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000829}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000830def p_imm : Operand<i32> {
831 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000832 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000833 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000834}
835
Jim Grosbach1610a702011-07-25 20:06:30 +0000836def CoprocRegAsmOperand : AsmOperandClass {
837 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000838 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000839}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000840def c_imm : Operand<i32> {
841 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000842 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000843}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000844def CoprocOptionAsmOperand : AsmOperandClass {
845 let Name = "CoprocOption";
846 let ParserMethod = "parseCoprocOptionOperand";
847}
848def coproc_option_imm : Operand<i32> {
849 let PrintMethod = "printCoprocOptionImm";
850 let ParserMatchClass = CoprocOptionAsmOperand;
851}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000852
Evan Chenga8e29892007-01-19 07:51:42 +0000853//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000854
Evan Cheng37f25d92008-08-28 23:39:26 +0000855include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000856
857//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000858// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000859//
860
Evan Cheng3924f782008-08-29 07:36:24 +0000861/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000862/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000863multiclass AsI1_bin_irs<bits<4> opcod, string opc,
864 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000865 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000866 // The register-immediate version is re-materializable. This is useful
867 // in particular for taking the address of a local.
868 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000869 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
870 iii, opc, "\t$Rd, $Rn, $imm",
871 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
872 bits<4> Rd;
873 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000874 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000875 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000876 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000877 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000878 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000879 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000880 }
Jim Grosbach62547262010-10-11 18:51:51 +0000881 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
882 iir, opc, "\t$Rd, $Rn, $Rm",
883 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000884 bits<4> Rd;
885 bits<4> Rn;
886 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000887 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000888 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000889 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000890 let Inst{15-12} = Rd;
891 let Inst{11-4} = 0b00000000;
892 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000893 }
Owen Anderson92a20222011-07-21 18:54:16 +0000894
895 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000896 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000897 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000898 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000899 bits<4> Rd;
900 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000901 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000902 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000903 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000904 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000905 let Inst{11-5} = shift{11-5};
906 let Inst{4} = 0;
907 let Inst{3-0} = shift{3-0};
908 }
909
910 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000911 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000912 iis, opc, "\t$Rd, $Rn, $shift",
913 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
914 bits<4> Rd;
915 bits<4> Rn;
916 bits<12> shift;
917 let Inst{25} = 0;
918 let Inst{19-16} = Rn;
919 let Inst{15-12} = Rd;
920 let Inst{11-8} = shift{11-8};
921 let Inst{7} = 0;
922 let Inst{6-5} = shift{6-5};
923 let Inst{4} = 1;
924 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000925 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000926
927 // Assembly aliases for optional destination operand when it's the same
928 // as the source operand.
929 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
930 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
931 so_imm:$imm, pred:$p,
932 cc_out:$s)>,
933 Requires<[IsARM]>;
934 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
935 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
936 GPR:$Rm, pred:$p,
937 cc_out:$s)>,
938 Requires<[IsARM]>;
939 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000940 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
941 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000942 cc_out:$s)>,
943 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000944 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
945 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
946 so_reg_reg:$shift, pred:$p,
947 cc_out:$s)>,
948 Requires<[IsARM]>;
949
Evan Chenga8e29892007-01-19 07:51:42 +0000950}
951
Evan Cheng342e3162011-08-30 01:34:54 +0000952/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
953/// reversed. The 'rr' form is only defined for the disassembler; for codegen
954/// it is equivalent to the AsI1_bin_irs counterpart.
955multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
956 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
957 PatFrag opnode, string baseOpc, bit Commutable = 0> {
958 // The register-immediate version is re-materializable. This is useful
959 // in particular for taking the address of a local.
960 let isReMaterializable = 1 in {
961 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
962 iii, opc, "\t$Rd, $Rn, $imm",
963 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
964 bits<4> Rd;
965 bits<4> Rn;
966 bits<12> imm;
967 let Inst{25} = 1;
968 let Inst{19-16} = Rn;
969 let Inst{15-12} = Rd;
970 let Inst{11-0} = imm;
971 }
972 }
973 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
974 iir, opc, "\t$Rd, $Rn, $Rm",
975 [/* pattern left blank */]> {
976 bits<4> Rd;
977 bits<4> Rn;
978 bits<4> Rm;
979 let Inst{11-4} = 0b00000000;
980 let Inst{25} = 0;
981 let Inst{3-0} = Rm;
982 let Inst{15-12} = Rd;
983 let Inst{19-16} = Rn;
984 }
985
986 def rsi : AsI1<opcod, (outs GPR:$Rd),
987 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
988 iis, opc, "\t$Rd, $Rn, $shift",
989 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
990 bits<4> Rd;
991 bits<4> Rn;
992 bits<12> shift;
993 let Inst{25} = 0;
994 let Inst{19-16} = Rn;
995 let Inst{15-12} = Rd;
996 let Inst{11-5} = shift{11-5};
997 let Inst{4} = 0;
998 let Inst{3-0} = shift{3-0};
999 }
1000
1001 def rsr : AsI1<opcod, (outs GPR:$Rd),
1002 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1003 iis, opc, "\t$Rd, $Rn, $shift",
1004 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1005 bits<4> Rd;
1006 bits<4> Rn;
1007 bits<12> shift;
1008 let Inst{25} = 0;
1009 let Inst{19-16} = Rn;
1010 let Inst{15-12} = Rd;
1011 let Inst{11-8} = shift{11-8};
1012 let Inst{7} = 0;
1013 let Inst{6-5} = shift{6-5};
1014 let Inst{4} = 1;
1015 let Inst{3-0} = shift{3-0};
1016 }
1017
1018 // Assembly aliases for optional destination operand when it's the same
1019 // as the source operand.
1020 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1021 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1022 so_imm:$imm, pred:$p,
1023 cc_out:$s)>,
1024 Requires<[IsARM]>;
1025 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1026 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1027 GPR:$Rm, pred:$p,
1028 cc_out:$s)>,
1029 Requires<[IsARM]>;
1030 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1031 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1032 so_reg_imm:$shift, pred:$p,
1033 cc_out:$s)>,
1034 Requires<[IsARM]>;
1035 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1036 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1037 so_reg_reg:$shift, pred:$p,
1038 cc_out:$s)>,
1039 Requires<[IsARM]>;
1040
1041}
1042
Evan Cheng4a517082011-09-06 18:52:20 +00001043/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except it sets 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001044///
1045/// These opcodes will be converted to the real non-S opcodes by
1046/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1047let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001048multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1049 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1050 PatFrag opnode, bit Commutable = 0> {
1051 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1052 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001053 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001054
1055 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1056 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001057 [/* pattern left blank */]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001058
1059 def rsi : AsI1<opcod, (outs GPR:$Rd),
1060 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1061 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001062 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001063
1064 def rsr : AsI1<opcod, (outs GPR:$Rd),
1065 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1066 iis, opc, "\t$Rd, $Rn, $shift",
1067 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1068 bits<4> Rd;
1069 bits<4> Rn;
1070 bits<12> shift;
1071 let Inst{25} = 0;
1072 let Inst{19-16} = Rn;
1073 let Inst{15-12} = Rd;
1074 let Inst{11-8} = shift{11-8};
1075 let Inst{7} = 0;
1076 let Inst{6-5} = shift{6-5};
1077 let Inst{4} = 1;
1078 let Inst{3-0} = shift{3-0};
1079 }
1080}
1081}
1082
Evan Cheng4a517082011-09-06 18:52:20 +00001083/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001084///
1085/// These opcodes will be converted to the real non-S opcodes by
1086/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1087let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng4a517082011-09-06 18:52:20 +00001088multiclass AsI1_bin_s_irs<bits<4> opcod, string opc,
Evan Cheng7e1bf302010-09-29 00:27:46 +00001089 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1090 PatFrag opnode, bit Commutable = 0> {
Evan Cheng4a517082011-09-06 18:52:20 +00001091 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001092 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001093 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001094 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001095 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001096 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001097 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001098 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001099 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001100 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001101
Evan Cheng4a517082011-09-06 18:52:20 +00001102 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001103 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001104 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001105 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001106}
Evan Chengc85e8322007-07-05 07:13:32 +00001107}
1108
1109/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001110/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001111/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001112let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001113multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1114 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1115 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001116 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1117 opc, "\t$Rn, $imm",
1118 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001119 bits<4> Rn;
1120 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001121 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001122 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001123 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001124 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001125 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001126 }
1127 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1128 opc, "\t$Rn, $Rm",
1129 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001130 bits<4> Rn;
1131 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001132 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001133 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001134 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001135 let Inst{19-16} = Rn;
1136 let Inst{15-12} = 0b0000;
1137 let Inst{11-4} = 0b00000000;
1138 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001139 }
Owen Anderson92a20222011-07-21 18:54:16 +00001140 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001141 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001142 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001143 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001144 bits<4> Rn;
1145 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001146 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001147 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001148 let Inst{19-16} = Rn;
1149 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001150 let Inst{11-5} = shift{11-5};
1151 let Inst{4} = 0;
1152 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001153 }
Owen Anderson92a20222011-07-21 18:54:16 +00001154 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001155 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001156 opc, "\t$Rn, $shift",
1157 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1158 bits<4> Rn;
1159 bits<12> shift;
1160 let Inst{25} = 0;
1161 let Inst{20} = 1;
1162 let Inst{19-16} = Rn;
1163 let Inst{15-12} = 0b0000;
1164 let Inst{11-8} = shift{11-8};
1165 let Inst{7} = 0;
1166 let Inst{6-5} = shift{6-5};
1167 let Inst{4} = 1;
1168 let Inst{3-0} = shift{3-0};
1169 }
1170
Evan Cheng071a2792007-09-11 19:55:27 +00001171}
Evan Chenga8e29892007-01-19 07:51:42 +00001172}
1173
Evan Cheng576a3962010-09-25 00:49:35 +00001174/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001175/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001176/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001177class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001178 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001179 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001180 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001181 Requires<[IsARM, HasV6]> {
1182 bits<4> Rd;
1183 bits<4> Rm;
1184 bits<2> rot;
1185 let Inst{19-16} = 0b1111;
1186 let Inst{15-12} = Rd;
1187 let Inst{11-10} = rot;
1188 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001189}
1190
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001191class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001192 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001193 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1194 Requires<[IsARM, HasV6]> {
1195 bits<2> rot;
1196 let Inst{19-16} = 0b1111;
1197 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001198}
1199
Evan Cheng576a3962010-09-25 00:49:35 +00001200/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001201/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001202class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001203 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001204 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001205 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1206 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001207 Requires<[IsARM, HasV6]> {
1208 bits<4> Rd;
1209 bits<4> Rm;
1210 bits<4> Rn;
1211 bits<2> rot;
1212 let Inst{19-16} = Rn;
1213 let Inst{15-12} = Rd;
1214 let Inst{11-10} = rot;
1215 let Inst{9-4} = 0b000111;
1216 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001217}
1218
Jim Grosbach70327412011-07-27 17:48:13 +00001219class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001220 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001221 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1222 Requires<[IsARM, HasV6]> {
1223 bits<4> Rn;
1224 bits<2> rot;
1225 let Inst{19-16} = Rn;
1226 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001227}
1228
Evan Cheng62674222009-06-25 23:34:10 +00001229/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001230multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001231 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001232 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001233 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1234 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001235 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001236 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001237 bits<4> Rd;
1238 bits<4> Rn;
1239 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001240 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001241 let Inst{15-12} = Rd;
1242 let Inst{19-16} = Rn;
1243 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001244 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001245 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1246 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001247 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001248 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001249 bits<4> Rd;
1250 bits<4> Rn;
1251 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001252 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001253 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001254 let isCommutable = Commutable;
1255 let Inst{3-0} = Rm;
1256 let Inst{15-12} = Rd;
1257 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001258 }
Owen Anderson92a20222011-07-21 18:54:16 +00001259 def rsi : AsI1<opcod, (outs GPR:$Rd),
1260 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001261 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001262 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001263 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001264 bits<4> Rd;
1265 bits<4> Rn;
1266 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001267 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001268 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001269 let Inst{15-12} = Rd;
1270 let Inst{11-5} = shift{11-5};
1271 let Inst{4} = 0;
1272 let Inst{3-0} = shift{3-0};
1273 }
1274 def rsr : AsI1<opcod, (outs GPR:$Rd),
1275 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001276 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001277 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001278 Requires<[IsARM]> {
1279 bits<4> Rd;
1280 bits<4> Rn;
1281 bits<12> shift;
1282 let Inst{25} = 0;
1283 let Inst{19-16} = Rn;
1284 let Inst{15-12} = Rd;
1285 let Inst{11-8} = shift{11-8};
1286 let Inst{7} = 0;
1287 let Inst{6-5} = shift{6-5};
1288 let Inst{4} = 1;
1289 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001290 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001291 }
Evan Cheng342e3162011-08-30 01:34:54 +00001292
Jim Grosbach37ee4642011-07-13 17:57:17 +00001293 // Assembly aliases for optional destination operand when it's the same
1294 // as the source operand.
1295 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1296 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1297 so_imm:$imm, pred:$p,
1298 cc_out:$s)>,
1299 Requires<[IsARM]>;
1300 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1301 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1302 GPR:$Rm, pred:$p,
1303 cc_out:$s)>,
1304 Requires<[IsARM]>;
1305 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001306 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1307 so_reg_imm:$shift, pred:$p,
1308 cc_out:$s)>,
1309 Requires<[IsARM]>;
1310 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1311 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1312 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001313 cc_out:$s)>,
1314 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001315}
1316
Evan Cheng342e3162011-08-30 01:34:54 +00001317/// AI1_rsc_irs - Define instructions and patterns for rsc
1318multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1319 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001320 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001321 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1322 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1323 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1324 Requires<[IsARM]> {
1325 bits<4> Rd;
1326 bits<4> Rn;
1327 bits<12> imm;
1328 let Inst{25} = 1;
1329 let Inst{15-12} = Rd;
1330 let Inst{19-16} = Rn;
1331 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001332 }
Evan Cheng342e3162011-08-30 01:34:54 +00001333 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1334 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1335 [/* pattern left blank */]> {
1336 bits<4> Rd;
1337 bits<4> Rn;
1338 bits<4> Rm;
1339 let Inst{11-4} = 0b00000000;
1340 let Inst{25} = 0;
1341 let Inst{3-0} = Rm;
1342 let Inst{15-12} = Rd;
1343 let Inst{19-16} = Rn;
1344 }
1345 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1346 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1347 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1348 Requires<[IsARM]> {
1349 bits<4> Rd;
1350 bits<4> Rn;
1351 bits<12> shift;
1352 let Inst{25} = 0;
1353 let Inst{19-16} = Rn;
1354 let Inst{15-12} = Rd;
1355 let Inst{11-5} = shift{11-5};
1356 let Inst{4} = 0;
1357 let Inst{3-0} = shift{3-0};
1358 }
1359 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1360 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1361 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1362 Requires<[IsARM]> {
1363 bits<4> Rd;
1364 bits<4> Rn;
1365 bits<12> shift;
1366 let Inst{25} = 0;
1367 let Inst{19-16} = Rn;
1368 let Inst{15-12} = Rd;
1369 let Inst{11-8} = shift{11-8};
1370 let Inst{7} = 0;
1371 let Inst{6-5} = shift{6-5};
1372 let Inst{4} = 1;
1373 let Inst{3-0} = shift{3-0};
1374 }
1375 }
1376
1377 // Assembly aliases for optional destination operand when it's the same
1378 // as the source operand.
1379 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1380 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1381 so_imm:$imm, pred:$p,
1382 cc_out:$s)>,
1383 Requires<[IsARM]>;
1384 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1385 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1386 GPR:$Rm, pred:$p,
1387 cc_out:$s)>,
1388 Requires<[IsARM]>;
1389 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1390 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1391 so_reg_imm:$shift, pred:$p,
1392 cc_out:$s)>,
1393 Requires<[IsARM]>;
1394 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1395 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1396 so_reg_reg:$shift, pred:$p,
1397 cc_out:$s)>,
1398 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001399}
1400
Jim Grosbach3e556122010-10-26 22:37:02 +00001401let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001402multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001403 InstrItinClass iir, PatFrag opnode> {
1404 // Note: We use the complex addrmode_imm12 rather than just an input
1405 // GPR and a constrained immediate so that we can use this to match
1406 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001407 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001408 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1409 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001410 bits<4> Rt;
1411 bits<17> addr;
1412 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1413 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001414 let Inst{15-12} = Rt;
1415 let Inst{11-0} = addr{11-0}; // imm12
1416 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001417 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001418 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1419 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001420 bits<4> Rt;
1421 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001422 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001423 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1424 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001425 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001426 let Inst{11-0} = shift{11-0};
1427 }
1428}
1429}
1430
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001431let canFoldAsLoad = 1, isReMaterializable = 1 in {
1432multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1433 InstrItinClass iir, PatFrag opnode> {
1434 // Note: We use the complex addrmode_imm12 rather than just an input
1435 // GPR and a constrained immediate so that we can use this to match
1436 // frame index references and avoid matching constant pool references.
1437 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1438 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1439 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1440 bits<4> Rt;
1441 bits<17> addr;
1442 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1443 let Inst{19-16} = addr{16-13}; // Rn
1444 let Inst{15-12} = Rt;
1445 let Inst{11-0} = addr{11-0}; // imm12
1446 }
1447 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1448 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1449 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1450 bits<4> Rt;
1451 bits<17> shift;
1452 let shift{4} = 0; // Inst{4} = 0
1453 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1454 let Inst{19-16} = shift{16-13}; // Rn
1455 let Inst{15-12} = Rt;
1456 let Inst{11-0} = shift{11-0};
1457 }
1458}
1459}
1460
1461
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001462multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001463 InstrItinClass iir, PatFrag opnode> {
1464 // Note: We use the complex addrmode_imm12 rather than just an input
1465 // GPR and a constrained immediate so that we can use this to match
1466 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001467 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001468 (ins GPR:$Rt, addrmode_imm12:$addr),
1469 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1470 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1471 bits<4> Rt;
1472 bits<17> addr;
1473 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1474 let Inst{19-16} = addr{16-13}; // Rn
1475 let Inst{15-12} = Rt;
1476 let Inst{11-0} = addr{11-0}; // imm12
1477 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001478 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001479 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1480 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1481 bits<4> Rt;
1482 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001483 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001484 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1485 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001486 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001487 let Inst{11-0} = shift{11-0};
1488 }
1489}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001490
1491multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1492 InstrItinClass iir, PatFrag opnode> {
1493 // Note: We use the complex addrmode_imm12 rather than just an input
1494 // GPR and a constrained immediate so that we can use this to match
1495 // frame index references and avoid matching constant pool references.
1496 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1497 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1498 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1499 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1500 bits<4> Rt;
1501 bits<17> addr;
1502 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1503 let Inst{19-16} = addr{16-13}; // Rn
1504 let Inst{15-12} = Rt;
1505 let Inst{11-0} = addr{11-0}; // imm12
1506 }
1507 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1508 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1509 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1510 bits<4> Rt;
1511 bits<17> shift;
1512 let shift{4} = 0; // Inst{4} = 0
1513 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1514 let Inst{19-16} = shift{16-13}; // Rn
1515 let Inst{15-12} = Rt;
1516 let Inst{11-0} = shift{11-0};
1517 }
1518}
1519
1520
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001521//===----------------------------------------------------------------------===//
1522// Instructions
1523//===----------------------------------------------------------------------===//
1524
Evan Chenga8e29892007-01-19 07:51:42 +00001525//===----------------------------------------------------------------------===//
1526// Miscellaneous Instructions.
1527//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001528
Evan Chenga8e29892007-01-19 07:51:42 +00001529/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1530/// the function. The first operand is the ID# for this instruction, the second
1531/// is the index into the MachineConstantPool that this is, the third is the
1532/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001533let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001534def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001535PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001536 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001537
Jim Grosbach4642ad32010-02-22 23:10:38 +00001538// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1539// from removing one half of the matched pairs. That breaks PEI, which assumes
1540// these will always be in pairs, and asserts if it finds otherwise. Better way?
1541let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001542def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001543PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001544 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001545
Jim Grosbach64171712010-02-16 21:07:46 +00001546def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001547PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001548 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001549}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001550
Eli Friedman2bdffe42011-08-31 00:31:29 +00001551// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1552// (These psuedos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001553let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001554def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1555 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1556 NoItinerary, []>;
1557def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1558 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1559 NoItinerary, []>;
1560def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1561 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1562 NoItinerary, []>;
1563def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1564 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1565 NoItinerary, []>;
1566def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1567 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1568 NoItinerary, []>;
1569def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1570 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1571 NoItinerary, []>;
1572def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1573 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1574 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001575def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1576 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1577 GPR:$set1, GPR:$set2),
1578 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001579}
1580
Jim Grosbachd30970f2011-08-11 22:30:30 +00001581def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001582 Requires<[IsARM, HasV6T2]> {
1583 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001584 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001585 let Inst{7-0} = 0b00000000;
1586}
1587
Jim Grosbachd30970f2011-08-11 22:30:30 +00001588def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001589 Requires<[IsARM, HasV6T2]> {
1590 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001591 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001592 let Inst{7-0} = 0b00000001;
1593}
1594
Jim Grosbachd30970f2011-08-11 22:30:30 +00001595def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001596 Requires<[IsARM, HasV6T2]> {
1597 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001598 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001599 let Inst{7-0} = 0b00000010;
1600}
1601
Jim Grosbachd30970f2011-08-11 22:30:30 +00001602def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001603 Requires<[IsARM, HasV6T2]> {
1604 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001605 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001606 let Inst{7-0} = 0b00000011;
1607}
1608
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001609def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1610 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001611 bits<4> Rd;
1612 bits<4> Rn;
1613 bits<4> Rm;
1614 let Inst{3-0} = Rm;
1615 let Inst{15-12} = Rd;
1616 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001617 let Inst{27-20} = 0b01101000;
1618 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001619 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001620}
1621
Johnny Chenf4d81052010-02-12 22:53:19 +00001622def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001623 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001624 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001625 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001626 let Inst{7-0} = 0b00000100;
1627}
1628
Johnny Chenc6f7b272010-02-11 18:12:29 +00001629// The i32imm operand $val can be used by a debugger to store more information
1630// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001631def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1632 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001633 bits<16> val;
1634 let Inst{3-0} = val{3-0};
1635 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001636 let Inst{27-20} = 0b00010010;
1637 let Inst{7-4} = 0b0111;
1638}
1639
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001640// Change Processor State
1641// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001642class CPS<dag iops, string asm_ops>
1643 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001644 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001645 bits<2> imod;
1646 bits<3> iflags;
1647 bits<5> mode;
1648 bit M;
1649
Johnny Chenb98e1602010-02-12 18:55:33 +00001650 let Inst{31-28} = 0b1111;
1651 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001652 let Inst{19-18} = imod;
1653 let Inst{17} = M; // Enabled if mode is set;
1654 let Inst{16} = 0;
1655 let Inst{8-6} = iflags;
1656 let Inst{5} = 0;
1657 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001658}
1659
Owen Anderson35008c22011-08-09 23:05:39 +00001660let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001661let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001662 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001663 "$imod\t$iflags, $mode">;
1664let mode = 0, M = 0 in
1665 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1666
1667let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001668 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001669}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001670
Johnny Chenb92a23f2010-02-21 04:42:01 +00001671// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001672multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001673
Evan Chengdfed19f2010-11-03 06:34:55 +00001674 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001675 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001676 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001677 bits<4> Rt;
1678 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001679 let Inst{31-26} = 0b111101;
1680 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001681 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001682 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001683 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001684 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001685 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001686 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001687 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001688 }
1689
Evan Chengdfed19f2010-11-03 06:34:55 +00001690 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001691 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001692 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001693 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001694 let Inst{31-26} = 0b111101;
1695 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001696 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001697 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001698 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001699 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001700 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001701 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001702 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001703 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001704 }
1705}
1706
Evan Cheng416941d2010-11-04 05:19:35 +00001707defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1708defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1709defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001710
Jim Grosbach53a89d62011-07-22 17:46:13 +00001711def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001712 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001713 bits<1> end;
1714 let Inst{31-10} = 0b1111000100000001000000;
1715 let Inst{9} = end;
1716 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001717}
1718
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001719def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1720 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001721 bits<4> opt;
1722 let Inst{27-4} = 0b001100100000111100001111;
1723 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001724}
1725
Johnny Chenba6e0332010-02-11 17:14:31 +00001726// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001727let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001728def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001729 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001730 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001731 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001732}
1733
Evan Cheng12c3a532008-11-06 17:48:05 +00001734// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001735let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001736def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001737 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001738 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001739
Evan Cheng325474e2008-01-07 23:56:57 +00001740let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001741def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001742 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001743 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001744
Jim Grosbach53694262010-11-18 01:15:56 +00001745def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001746 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001747 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001748
Jim Grosbach53694262010-11-18 01:15:56 +00001749def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001750 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001751 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001752
Jim Grosbach53694262010-11-18 01:15:56 +00001753def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001754 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001755 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001756
Jim Grosbach53694262010-11-18 01:15:56 +00001757def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001758 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001759 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001760}
Chris Lattner13c63102008-01-06 05:55:01 +00001761let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001762def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001763 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001764
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001765def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001766 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001767 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001768
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001769def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001770 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001771}
Evan Cheng12c3a532008-11-06 17:48:05 +00001772} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001773
Evan Chenge07715c2009-06-23 05:25:29 +00001774
1775// LEApcrel - Load a pc-relative address into a register without offending the
1776// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001777let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001778// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001779// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1780// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001781def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001782 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001783 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001784 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001785 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001786 let Inst{24} = 0;
1787 let Inst{23-22} = label{13-12};
1788 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001789 let Inst{20} = 0;
1790 let Inst{19-16} = 0b1111;
1791 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001792 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001793}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001794def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001795 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001796
1797def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1798 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001799 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001800
Evan Chenga8e29892007-01-19 07:51:42 +00001801//===----------------------------------------------------------------------===//
1802// Control Flow Instructions.
1803//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001804
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001805let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1806 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001807 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001808 "bx", "\tlr", [(ARMretflag)]>,
1809 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001810 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001811 }
1812
1813 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001814 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001815 "mov", "\tpc, lr", [(ARMretflag)]>,
1816 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001817 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001818 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001819}
Rafael Espindola27185192006-09-29 21:20:16 +00001820
Bob Wilson04ea6e52009-10-28 00:37:03 +00001821// Indirect branches
1822let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001823 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001824 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001825 [(brind GPR:$dst)]>,
1826 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001827 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001828 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001829 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001830 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001831
Jim Grosbachd447ac62011-07-13 20:21:31 +00001832 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1833 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001834 Requires<[IsARM, HasV4T]> {
1835 bits<4> dst;
1836 let Inst{27-4} = 0b000100101111111111110001;
1837 let Inst{3-0} = dst;
1838 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001839}
1840
Evan Cheng1e0eab12010-11-29 22:43:27 +00001841// All calls clobber the non-callee saved registers. SP is marked as
1842// a use to prevent stack-pointer assignments that appear immediately
1843// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001844let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001845 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001846 // FIXME: Do we really need a non-predicated version? If so, it should
1847 // at least be a pseudo instruction expanding to the predicated version
1848 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001849 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001850 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001851 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001852 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001853 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001854 Requires<[IsARM, IsNotDarwin]> {
1855 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001856 bits<24> func;
1857 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001858 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001859 }
Evan Cheng277f0742007-06-19 21:05:09 +00001860
Jason W Kim685c3502011-02-04 19:47:15 +00001861 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001862 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001863 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001864 Requires<[IsARM, IsNotDarwin]> {
1865 bits<24> func;
1866 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001867 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001868 }
Evan Cheng277f0742007-06-19 21:05:09 +00001869
Evan Chenga8e29892007-01-19 07:51:42 +00001870 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001871 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001872 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001873 [(ARMcall GPR:$func)]>,
1874 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001875 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001876 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001877 let Inst{3-0} = func;
1878 }
1879
1880 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1881 IIC_Br, "blx", "\t$func",
1882 [(ARMcall_pred GPR:$func)]>,
1883 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1884 bits<4> func;
1885 let Inst{27-4} = 0b000100101111111111110011;
1886 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001887 }
1888
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001889 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001890 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001891 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001892 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001893 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001894
1895 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001896 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001897 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001898 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001899}
1900
David Goodwin1a8f36e2009-08-12 18:31:53 +00001901let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001902 // On Darwin R9 is call-clobbered.
1903 // R7 is marked as a use to prevent frame-pointer assignments from being
1904 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001905 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001906 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001907 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001908 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001909 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1910 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001911
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001912 def BLr9_pred : ARMPseudoExpand<(outs),
1913 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001914 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001915 [(ARMcall_pred tglobaladdr:$func)],
1916 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001917 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001918
1919 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001920 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001921 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001922 [(ARMcall GPR:$func)],
1923 (BLX GPR:$func)>,
1924 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001925
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001926 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001927 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001928 [(ARMcall_pred GPR:$func)],
1929 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001930 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001931
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001932 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001933 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001934 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001935 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001936 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001937
1938 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001939 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001940 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001941 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001942}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001943
David Goodwin1a8f36e2009-08-12 18:31:53 +00001944let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001945 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1946 // a two-value operand where a dag node expects two operands. :(
1947 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1948 IIC_Br, "b", "\t$target",
1949 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1950 bits<24> target;
1951 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001952 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001953 }
1954
Evan Chengaeafca02007-05-16 07:45:54 +00001955 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001956 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001957 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001958 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1959 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001960 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001961 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001962 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001963
Jim Grosbach2dc77682010-11-29 18:37:44 +00001964 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1965 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001966 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001967 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001968 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001969 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1970 // into i12 and rs suffixed versions.
1971 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001972 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001973 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001974 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001975 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001976 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001977 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001978 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001979 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001980 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001981 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001982 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001983
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001984}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001985
Jim Grosbachcf121c32011-07-28 21:57:55 +00001986// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001987def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001988 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001989 Requires<[IsARM, HasV5T]> {
1990 let Inst{31-25} = 0b1111101;
1991 bits<25> target;
1992 let Inst{23-0} = target{24-1};
1993 let Inst{24} = target{0};
1994}
1995
Jim Grosbach898e7e22011-07-13 20:25:01 +00001996// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001997def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001998 [/* pattern left blank */]> {
1999 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002000 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002001 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002002 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002003 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002004}
2005
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002006// Tail calls.
2007
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002008let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2009 // Darwin versions.
2010 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2011 Uses = [SP] in {
2012 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2013 IIC_Br, []>, Requires<[IsDarwin]>;
2014
2015 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2016 IIC_Br, []>, Requires<[IsDarwin]>;
2017
Jim Grosbach245f5e82011-07-08 18:50:22 +00002018 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002019 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002020 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2021 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002022
Jim Grosbach245f5e82011-07-08 18:50:22 +00002023 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002024 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002025 (BX GPR:$dst)>,
2026 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002027
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002028 }
2029
2030 // Non-Darwin versions (the difference is R9).
2031 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2032 Uses = [SP] in {
2033 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2034 IIC_Br, []>, Requires<[IsNotDarwin]>;
2035
2036 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2037 IIC_Br, []>, Requires<[IsNotDarwin]>;
2038
Jim Grosbach245f5e82011-07-08 18:50:22 +00002039 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002040 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002041 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2042 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002043
Jim Grosbach245f5e82011-07-08 18:50:22 +00002044 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002045 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002046 (BX GPR:$dst)>,
2047 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002048 }
2049}
2050
Jim Grosbachd30970f2011-08-11 22:30:30 +00002051// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002052def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2053 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002054 bits<4> opt;
2055 let Inst{23-4} = 0b01100000000000000111;
2056 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002057}
2058
Jim Grosbached838482011-07-26 16:24:27 +00002059// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002060let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002061def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002062 bits<24> svc;
2063 let Inst{23-0} = svc;
2064}
Johnny Chen85d5a892010-02-10 18:02:25 +00002065}
2066
Jim Grosbach5a287482011-07-29 17:51:39 +00002067// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002068class SRSI<bit wb, string asm>
2069 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2070 NoItinerary, asm, "", []> {
2071 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002072 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002073 let Inst{27-25} = 0b100;
2074 let Inst{22} = 1;
2075 let Inst{21} = wb;
2076 let Inst{20} = 0;
2077 let Inst{19-16} = 0b1101; // SP
2078 let Inst{15-5} = 0b00000101000;
2079 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002080}
2081
Jim Grosbache1cf5902011-07-29 20:26:09 +00002082def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2083 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002084}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002085def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2086 let Inst{24-23} = 0;
2087}
2088def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2089 let Inst{24-23} = 0b10;
2090}
2091def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2092 let Inst{24-23} = 0b10;
2093}
2094def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2095 let Inst{24-23} = 0b01;
2096}
2097def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2098 let Inst{24-23} = 0b01;
2099}
2100def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2101 let Inst{24-23} = 0b11;
2102}
2103def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2104 let Inst{24-23} = 0b11;
2105}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002106
Jim Grosbach5a287482011-07-29 17:51:39 +00002107// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002108class RFEI<bit wb, string asm>
2109 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2110 NoItinerary, asm, "", []> {
2111 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002112 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002113 let Inst{27-25} = 0b100;
2114 let Inst{22} = 0;
2115 let Inst{21} = wb;
2116 let Inst{20} = 1;
2117 let Inst{19-16} = Rn;
2118 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002119}
2120
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002121def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2122 let Inst{24-23} = 0;
2123}
2124def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2125 let Inst{24-23} = 0;
2126}
2127def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2128 let Inst{24-23} = 0b10;
2129}
2130def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2131 let Inst{24-23} = 0b10;
2132}
2133def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2134 let Inst{24-23} = 0b01;
2135}
2136def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2137 let Inst{24-23} = 0b01;
2138}
2139def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2140 let Inst{24-23} = 0b11;
2141}
2142def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2143 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002144}
2145
Evan Chenga8e29892007-01-19 07:51:42 +00002146//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002147// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002148//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002149
Evan Chenga8e29892007-01-19 07:51:42 +00002150// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002151
2152
Evan Cheng7e2fe912010-10-28 06:47:08 +00002153defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002154 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002155defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002156 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002157defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002158 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002159defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002160 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002161
Evan Chengfa775d02007-03-19 07:20:03 +00002162// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002163let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002164 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002165def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002166 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2167 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002168 bits<4> Rt;
2169 bits<17> addr;
2170 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2171 let Inst{19-16} = 0b1111;
2172 let Inst{15-12} = Rt;
2173 let Inst{11-0} = addr{11-0}; // imm12
2174}
Evan Chengfa775d02007-03-19 07:20:03 +00002175
Evan Chenga8e29892007-01-19 07:51:42 +00002176// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002177def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002178 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2179 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002180
Evan Chenga8e29892007-01-19 07:51:42 +00002181// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002182def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002183 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2184 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002185
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002186def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002187 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2188 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002189
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002190let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002191// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002192def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2193 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002194 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002195 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002196}
Rafael Espindolac391d162006-10-23 20:34:27 +00002197
Evan Chenga8e29892007-01-19 07:51:42 +00002198// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002199multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002200 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2201 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002202 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002203 bits<17> addr;
2204 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002205 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002206 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002207 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002208 let DecoderMethod = "DecodeLDRPreImm";
2209 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2210 }
2211
2212 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2213 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2214 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2215 bits<17> addr;
2216 let Inst{25} = 1;
2217 let Inst{23} = addr{12};
2218 let Inst{19-16} = addr{16-13};
2219 let Inst{11-0} = addr{11-0};
2220 let Inst{4} = 0;
2221 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002222 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002223 }
Owen Anderson793e7962011-07-26 20:54:26 +00002224
2225 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002226 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002227 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002228 opc, "\t$Rt, $addr, $offset",
2229 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002230 // {12} isAdd
2231 // {11-0} imm12/Rm
2232 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002233 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002234 let Inst{25} = 1;
2235 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002236 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002237 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002238
2239 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002240 }
2241
2242 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002243 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002244 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002245 opc, "\t$Rt, $addr, $offset",
2246 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002247 // {12} isAdd
2248 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002249 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002250 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002251 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002252 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002253 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002254 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002255
2256 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002257 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002258
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002259}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002260
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002261let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002262defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2263defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002264}
Rafael Espindola450856d2006-12-12 00:37:38 +00002265
Jim Grosbach45251b32011-08-11 20:41:13 +00002266multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2267 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002268 (ins addrmode3:$addr), IndexModePre,
2269 LdMiscFrm, itin,
2270 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2271 bits<14> addr;
2272 let Inst{23} = addr{8}; // U bit
2273 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2274 let Inst{19-16} = addr{12-9}; // Rn
2275 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2276 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002277 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002278 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002279 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002280 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002281 (ins addr_offset_none:$addr, am3offset:$offset),
2282 IndexModePost, LdMiscFrm, itin,
2283 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2284 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002285 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002286 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002287 let Inst{23} = offset{8}; // U bit
2288 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002289 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002290 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2291 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002292 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002293 }
2294}
Rafael Espindola4e307642006-09-08 16:59:47 +00002295
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002296let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002297defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2298defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2299defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002300let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002301def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002302 (ins addrmode3:$addr), IndexModePre,
2303 LdMiscFrm, IIC_iLoad_d_ru,
2304 "ldrd", "\t$Rt, $Rt2, $addr!",
2305 "$addr.base = $Rn_wb", []> {
2306 bits<14> addr;
2307 let Inst{23} = addr{8}; // U bit
2308 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2309 let Inst{19-16} = addr{12-9}; // Rn
2310 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2311 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002312 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002313 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002314}
Jim Grosbach45251b32011-08-11 20:41:13 +00002315def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002316 (ins addr_offset_none:$addr, am3offset:$offset),
2317 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2318 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2319 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002320 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002321 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002322 let Inst{23} = offset{8}; // U bit
2323 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002324 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002325 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2326 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002327 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002328}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002329} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002330} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002331
Jim Grosbach89958d52011-08-11 21:41:59 +00002332// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002333let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002334def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2335 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2336 IndexModePost, LdFrm, IIC_iLoad_ru,
2337 "ldrt", "\t$Rt, $addr, $offset",
2338 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002339 // {12} isAdd
2340 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002341 bits<14> offset;
2342 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002343 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002344 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002345 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002346 let Inst{19-16} = addr;
2347 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002348 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002349 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002350 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2351}
Jim Grosbach59999262011-08-10 23:43:54 +00002352
2353def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2354 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002355 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002356 "ldrt", "\t$Rt, $addr, $offset",
2357 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002358 // {12} isAdd
2359 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002360 bits<14> offset;
2361 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002362 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002363 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002364 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002365 let Inst{19-16} = addr;
2366 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002367 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002368}
Jim Grosbach3148a652011-08-08 23:28:47 +00002369
2370def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2371 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2372 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2373 "ldrbt", "\t$Rt, $addr, $offset",
2374 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002375 // {12} isAdd
2376 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002377 bits<14> offset;
2378 bits<4> addr;
2379 let Inst{25} = 1;
2380 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002381 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002382 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002383 let Inst{11-5} = offset{11-5};
2384 let Inst{4} = 0;
2385 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002386 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002387}
2388
2389def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2390 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2391 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2392 "ldrbt", "\t$Rt, $addr, $offset",
2393 "$addr.base = $Rn_wb", []> {
2394 // {12} isAdd
2395 // {11-0} imm12/Rm
2396 bits<14> offset;
2397 bits<4> addr;
2398 let Inst{25} = 0;
2399 let Inst{23} = offset{12};
2400 let Inst{21} = 1; // overwrite
2401 let Inst{19-16} = addr;
2402 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002403 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002404}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002405
2406multiclass AI3ldrT<bits<4> op, string opc> {
2407 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2408 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2409 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2410 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2411 bits<9> offset;
2412 let Inst{23} = offset{8};
2413 let Inst{22} = 1;
2414 let Inst{11-8} = offset{7-4};
2415 let Inst{3-0} = offset{3-0};
2416 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2417 }
2418 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2419 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2420 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2421 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2422 bits<5> Rm;
2423 let Inst{23} = Rm{4};
2424 let Inst{22} = 0;
2425 let Inst{11-8} = 0;
2426 let Inst{3-0} = Rm{3-0};
2427 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2428 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002429}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002430
2431defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2432defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2433defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002434}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002435
Evan Chenga8e29892007-01-19 07:51:42 +00002436// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002437
2438// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002439def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002440 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2441 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002442
Evan Chenga8e29892007-01-19 07:51:42 +00002443// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002444let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2445def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002446 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002447 "strd", "\t$Rt, $src2, $addr", []>,
2448 Requires<[IsARM, HasV5TE]> {
2449 let Inst{21} = 0;
2450}
Evan Chenga8e29892007-01-19 07:51:42 +00002451
2452// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002453multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2454 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2455 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2456 StFrm, itin,
2457 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2458 bits<17> addr;
2459 let Inst{25} = 0;
2460 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2461 let Inst{19-16} = addr{16-13}; // Rn
2462 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002463 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002464 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002465 }
Evan Chenga8e29892007-01-19 07:51:42 +00002466
Jim Grosbach19dec202011-08-05 20:35:44 +00002467 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002468 (ins GPR:$Rt, ldst_so_reg:$addr),
2469 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002470 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2471 bits<17> addr;
2472 let Inst{25} = 1;
2473 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2474 let Inst{19-16} = addr{16-13}; // Rn
2475 let Inst{11-0} = addr{11-0};
2476 let Inst{4} = 0; // Inst{4} = 0
2477 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002478 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002479 }
2480 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2481 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2482 IndexModePost, StFrm, itin,
2483 opc, "\t$Rt, $addr, $offset",
2484 "$addr.base = $Rn_wb", []> {
2485 // {12} isAdd
2486 // {11-0} imm12/Rm
2487 bits<14> offset;
2488 bits<4> addr;
2489 let Inst{25} = 1;
2490 let Inst{23} = offset{12};
2491 let Inst{19-16} = addr;
2492 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002493
2494 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002495 }
Owen Anderson793e7962011-07-26 20:54:26 +00002496
Jim Grosbach19dec202011-08-05 20:35:44 +00002497 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2498 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2499 IndexModePost, StFrm, itin,
2500 opc, "\t$Rt, $addr, $offset",
2501 "$addr.base = $Rn_wb", []> {
2502 // {12} isAdd
2503 // {11-0} imm12/Rm
2504 bits<14> offset;
2505 bits<4> addr;
2506 let Inst{25} = 0;
2507 let Inst{23} = offset{12};
2508 let Inst{19-16} = addr;
2509 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002510
2511 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002512 }
2513}
Owen Anderson793e7962011-07-26 20:54:26 +00002514
Jim Grosbach19dec202011-08-05 20:35:44 +00002515let mayStore = 1, neverHasSideEffects = 1 in {
2516defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2517defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2518}
Evan Chenga8e29892007-01-19 07:51:42 +00002519
Jim Grosbach19dec202011-08-05 20:35:44 +00002520def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2521 am2offset_reg:$offset),
2522 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2523 am2offset_reg:$offset)>;
2524def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2525 am2offset_imm:$offset),
2526 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2527 am2offset_imm:$offset)>;
2528def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2529 am2offset_reg:$offset),
2530 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2531 am2offset_reg:$offset)>;
2532def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2533 am2offset_imm:$offset),
2534 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2535 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002536
Jim Grosbach19dec202011-08-05 20:35:44 +00002537// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2538// put the patterns on the instruction definitions directly as ISel wants
2539// the address base and offset to be separate operands, not a single
2540// complex operand like we represent the instructions themselves. The
2541// pseudos map between the two.
2542let usesCustomInserter = 1,
2543 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2544def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2545 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2546 4, IIC_iStore_ru,
2547 [(set GPR:$Rn_wb,
2548 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2549def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2550 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2551 4, IIC_iStore_ru,
2552 [(set GPR:$Rn_wb,
2553 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2554def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2555 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2556 4, IIC_iStore_ru,
2557 [(set GPR:$Rn_wb,
2558 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2559def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2560 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2561 4, IIC_iStore_ru,
2562 [(set GPR:$Rn_wb,
2563 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002564def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2565 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2566 4, IIC_iStore_ru,
2567 [(set GPR:$Rn_wb,
2568 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002569}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002570
Evan Chenga8e29892007-01-19 07:51:42 +00002571
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002572
2573def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2574 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2575 StMiscFrm, IIC_iStore_bh_ru,
2576 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2577 bits<14> addr;
2578 let Inst{23} = addr{8}; // U bit
2579 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2580 let Inst{19-16} = addr{12-9}; // Rn
2581 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2582 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2583 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002584 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002585}
2586
2587def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2588 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2589 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2590 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2591 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2592 addr_offset_none:$addr,
2593 am3offset:$offset))]> {
2594 bits<10> offset;
2595 bits<4> addr;
2596 let Inst{23} = offset{8}; // U bit
2597 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2598 let Inst{19-16} = addr;
2599 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2600 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002601 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002602}
Evan Chenga8e29892007-01-19 07:51:42 +00002603
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002604let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002605def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002606 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2607 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2608 "strd", "\t$Rt, $Rt2, $addr!",
2609 "$addr.base = $Rn_wb", []> {
2610 bits<14> addr;
2611 let Inst{23} = addr{8}; // U bit
2612 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2613 let Inst{19-16} = addr{12-9}; // Rn
2614 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2615 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002616 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002617 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002618}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002619
Jim Grosbach45251b32011-08-11 20:41:13 +00002620def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002621 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2622 am3offset:$offset),
2623 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2624 "strd", "\t$Rt, $Rt2, $addr, $offset",
2625 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002626 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002627 bits<4> addr;
2628 let Inst{23} = offset{8}; // U bit
2629 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2630 let Inst{19-16} = addr;
2631 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2632 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002633 let DecoderMethod = "DecodeAddrMode3Instruction";
2634}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002635} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002636
Jim Grosbach7ce05792011-08-03 23:50:40 +00002637// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002638
Jim Grosbach10348e72011-08-11 20:04:56 +00002639def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2640 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2641 IndexModePost, StFrm, IIC_iStore_bh_ru,
2642 "strbt", "\t$Rt, $addr, $offset",
2643 "$addr.base = $Rn_wb", []> {
2644 // {12} isAdd
2645 // {11-0} imm12/Rm
2646 bits<14> offset;
2647 bits<4> addr;
2648 let Inst{25} = 1;
2649 let Inst{23} = offset{12};
2650 let Inst{21} = 1; // overwrite
2651 let Inst{19-16} = addr;
2652 let Inst{11-5} = offset{11-5};
2653 let Inst{4} = 0;
2654 let Inst{3-0} = offset{3-0};
2655 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2656}
2657
2658def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2659 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2660 IndexModePost, StFrm, IIC_iStore_bh_ru,
2661 "strbt", "\t$Rt, $addr, $offset",
2662 "$addr.base = $Rn_wb", []> {
2663 // {12} isAdd
2664 // {11-0} imm12/Rm
2665 bits<14> offset;
2666 bits<4> addr;
2667 let Inst{25} = 0;
2668 let Inst{23} = offset{12};
2669 let Inst{21} = 1; // overwrite
2670 let Inst{19-16} = addr;
2671 let Inst{11-0} = offset{11-0};
2672 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2673}
2674
Jim Grosbach342ebd52011-08-11 22:18:00 +00002675let mayStore = 1, neverHasSideEffects = 1 in {
2676def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2677 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2678 IndexModePost, StFrm, IIC_iStore_ru,
2679 "strt", "\t$Rt, $addr, $offset",
2680 "$addr.base = $Rn_wb", []> {
2681 // {12} isAdd
2682 // {11-0} imm12/Rm
2683 bits<14> offset;
2684 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002685 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002686 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002687 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002688 let Inst{19-16} = addr;
2689 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002690 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002691 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002692 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002693}
2694
Jim Grosbach342ebd52011-08-11 22:18:00 +00002695def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2696 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2697 IndexModePost, StFrm, IIC_iStore_ru,
2698 "strt", "\t$Rt, $addr, $offset",
2699 "$addr.base = $Rn_wb", []> {
2700 // {12} isAdd
2701 // {11-0} imm12/Rm
2702 bits<14> offset;
2703 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002704 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002705 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002706 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002707 let Inst{19-16} = addr;
2708 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002709 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002710}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002711}
2712
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002713
Jim Grosbach7ce05792011-08-03 23:50:40 +00002714multiclass AI3strT<bits<4> op, string opc> {
2715 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2716 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2717 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2718 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2719 bits<9> offset;
2720 let Inst{23} = offset{8};
2721 let Inst{22} = 1;
2722 let Inst{11-8} = offset{7-4};
2723 let Inst{3-0} = offset{3-0};
2724 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2725 }
2726 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2727 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2728 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2729 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2730 bits<5> Rm;
2731 let Inst{23} = Rm{4};
2732 let Inst{22} = 0;
2733 let Inst{11-8} = 0;
2734 let Inst{3-0} = Rm{3-0};
2735 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2736 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002737}
2738
Jim Grosbach7ce05792011-08-03 23:50:40 +00002739
2740defm STRHT : AI3strT<0b1011, "strht">;
2741
2742
Evan Chenga8e29892007-01-19 07:51:42 +00002743//===----------------------------------------------------------------------===//
2744// Load / store multiple Instructions.
2745//
2746
Bill Wendling6c470b82010-11-13 09:09:38 +00002747multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2748 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002749 // IA is the default, so no need for an explicit suffix on the
2750 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002751 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002752 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2753 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002754 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002755 let Inst{24-23} = 0b01; // Increment After
2756 let Inst{21} = 0; // No writeback
2757 let Inst{20} = L_bit;
2758 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002759 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002760 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2761 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002762 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002763 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002764 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002765 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002766
2767 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002768 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002769 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002770 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2771 IndexModeNone, f, itin,
2772 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2773 let Inst{24-23} = 0b00; // Decrement After
2774 let Inst{21} = 0; // No writeback
2775 let Inst{20} = L_bit;
2776 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002777 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002778 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2779 IndexModeUpd, f, itin_upd,
2780 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2781 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002782 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002783 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002784
2785 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002786 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002787 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002788 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2789 IndexModeNone, f, itin,
2790 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2791 let Inst{24-23} = 0b10; // Decrement Before
2792 let Inst{21} = 0; // No writeback
2793 let Inst{20} = L_bit;
2794 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002795 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002796 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2797 IndexModeUpd, f, itin_upd,
2798 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2799 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002800 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002801 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002802
2803 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002804 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002805 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002806 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2807 IndexModeNone, f, itin,
2808 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2809 let Inst{24-23} = 0b11; // Increment Before
2810 let Inst{21} = 0; // No writeback
2811 let Inst{20} = L_bit;
2812 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002813 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002814 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2815 IndexModeUpd, f, itin_upd,
2816 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2817 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002818 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002819 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002820
2821 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002822 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002823}
Bill Wendling6c470b82010-11-13 09:09:38 +00002824
Bill Wendlingc93989a2010-11-13 11:20:05 +00002825let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002826
2827let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2828defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2829
2830let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2831defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2832
2833} // neverHasSideEffects
2834
Bill Wendling73fe34a2010-11-16 01:16:36 +00002835// FIXME: remove when we have a way to marking a MI with these properties.
2836// FIXME: Should pc be an implicit operand like PICADD, etc?
2837let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2838 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002839def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2840 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002841 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002842 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002843 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002844
Evan Chenga8e29892007-01-19 07:51:42 +00002845//===----------------------------------------------------------------------===//
2846// Move Instructions.
2847//
2848
Evan Chengcd799b92009-06-12 20:46:18 +00002849let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002850def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2851 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2852 bits<4> Rd;
2853 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002854
Johnny Chen103bf952011-04-01 23:30:25 +00002855 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002856 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002857 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002858 let Inst{3-0} = Rm;
2859 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002860}
2861
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002862def : ARMInstAlias<"movs${p} $Rd, $Rm",
2863 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2864
Dale Johannesen38d5f042010-06-15 22:24:08 +00002865// A version for the smaller set of tail call registers.
2866let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002867def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002868 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2869 bits<4> Rd;
2870 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002871
Dale Johannesen38d5f042010-06-15 22:24:08 +00002872 let Inst{11-4} = 0b00000000;
2873 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002874 let Inst{3-0} = Rm;
2875 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002876}
2877
Owen Andersonde317f42011-08-09 23:33:27 +00002878def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002879 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002880 "mov", "\t$Rd, $src",
2881 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002882 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002883 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002884 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002885 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002886 let Inst{11-8} = src{11-8};
2887 let Inst{7} = 0;
2888 let Inst{6-5} = src{6-5};
2889 let Inst{4} = 1;
2890 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002891 let Inst{25} = 0;
2892}
Evan Chenga2515702007-03-19 07:09:02 +00002893
Owen Anderson152d4a42011-07-21 23:38:37 +00002894def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2895 DPSoRegImmFrm, IIC_iMOVsr,
2896 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2897 UnaryDP {
2898 bits<4> Rd;
2899 bits<12> src;
2900 let Inst{15-12} = Rd;
2901 let Inst{19-16} = 0b0000;
2902 let Inst{11-5} = src{11-5};
2903 let Inst{4} = 0;
2904 let Inst{3-0} = src{3-0};
2905 let Inst{25} = 0;
2906}
2907
Evan Chengc4af4632010-11-17 20:13:28 +00002908let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002909def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2910 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002911 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002912 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002913 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002914 let Inst{15-12} = Rd;
2915 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002916 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002917}
2918
Evan Chengc4af4632010-11-17 20:13:28 +00002919let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002920def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002921 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002922 "movw", "\t$Rd, $imm",
2923 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002924 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002925 bits<4> Rd;
2926 bits<16> imm;
2927 let Inst{15-12} = Rd;
2928 let Inst{11-0} = imm{11-0};
2929 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002930 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002931 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002932 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002933}
2934
Jim Grosbachffa32252011-07-19 19:13:28 +00002935def : InstAlias<"mov${p} $Rd, $imm",
2936 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2937 Requires<[IsARM]>;
2938
Evan Cheng53519f02011-01-21 18:55:51 +00002939def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2940 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002941
2942let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002943def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2944 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002945 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002946 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002947 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002948 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002949 lo16AllZero:$imm))]>, UnaryDP,
2950 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002951 bits<4> Rd;
2952 bits<16> imm;
2953 let Inst{15-12} = Rd;
2954 let Inst{11-0} = imm{11-0};
2955 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002956 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002957 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002958 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002959}
Evan Cheng13ab0202007-07-10 18:08:01 +00002960
Evan Cheng53519f02011-01-21 18:55:51 +00002961def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2962 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002963
2964} // Constraints
2965
Evan Cheng20956592009-10-21 08:15:52 +00002966def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2967 Requires<[IsARM, HasV6T2]>;
2968
David Goodwinca01a8d2009-09-01 18:32:09 +00002969let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002970def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002971 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2972 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002973
2974// These aren't really mov instructions, but we have to define them this way
2975// due to flag operands.
2976
Evan Cheng071a2792007-09-11 19:55:27 +00002977let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002978def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002979 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2980 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002981def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002982 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2983 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002984}
Evan Chenga8e29892007-01-19 07:51:42 +00002985
Evan Chenga8e29892007-01-19 07:51:42 +00002986//===----------------------------------------------------------------------===//
2987// Extend Instructions.
2988//
2989
2990// Sign extenders
2991
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002992def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002993 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002994def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002995 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002996
Jim Grosbach70327412011-07-27 17:48:13 +00002997def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002998 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002999def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003000 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003001
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003002def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003003
Jim Grosbach70327412011-07-27 17:48:13 +00003004def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003005
3006// Zero extenders
3007
3008let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003009def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003010 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003011def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003012 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003013def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003014 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003015
Jim Grosbach542f6422010-07-28 23:25:44 +00003016// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3017// The transformation should probably be done as a combiner action
3018// instead so we can include a check for masking back in the upper
3019// eight bits of the source into the lower eight bits of the result.
3020//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003021// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003022def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003023 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003024
Jim Grosbach70327412011-07-27 17:48:13 +00003025def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003026 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003027def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003028 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003029}
3030
Evan Chenga8e29892007-01-19 07:51:42 +00003031// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003032def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003033
Evan Chenga8e29892007-01-19 07:51:42 +00003034
Owen Anderson33e57512011-08-10 00:03:03 +00003035def SBFX : I<(outs GPRnopc:$Rd),
3036 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003037 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003038 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003039 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003040 bits<4> Rd;
3041 bits<4> Rn;
3042 bits<5> lsb;
3043 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003044 let Inst{27-21} = 0b0111101;
3045 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003046 let Inst{20-16} = width;
3047 let Inst{15-12} = Rd;
3048 let Inst{11-7} = lsb;
3049 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003050}
3051
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003052def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003053 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003054 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003055 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003056 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003057 bits<4> Rd;
3058 bits<4> Rn;
3059 bits<5> lsb;
3060 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003061 let Inst{27-21} = 0b0111111;
3062 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003063 let Inst{20-16} = width;
3064 let Inst{15-12} = Rd;
3065 let Inst{11-7} = lsb;
3066 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003067}
3068
Evan Chenga8e29892007-01-19 07:51:42 +00003069//===----------------------------------------------------------------------===//
3070// Arithmetic Instructions.
3071//
3072
Jim Grosbach26421962008-10-14 20:36:24 +00003073defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003074 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003075 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003076defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003077 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003078 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003079
Evan Chengc85e8322007-07-05 07:13:32 +00003080// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003081//
3082// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
3083// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
3084// AdjustInstrPostInstrSelection where we determine whether or not to
3085// set the "s" bit based on CPSR liveness.
3086//
3087// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
3088// support for an optional CPSR definition that corresponds to the DAG
3089// node's second value. We can then eliminate the implicit def of CPSR.
Evan Cheng4a517082011-09-06 18:52:20 +00003090defm ADDS : AsI1_bin_s_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003091 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003092 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Evan Cheng4a517082011-09-06 18:52:20 +00003093defm SUBS : AsI1_bin_s_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003094 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003095 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003096
Evan Cheng62674222009-06-25 23:34:10 +00003097defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003098 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003099 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003100defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003101 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003102 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003103
Evan Cheng342e3162011-08-30 01:34:54 +00003104defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3105 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3106 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003107
3108// FIXME: Eliminate them if we can write def : Pat patterns which defines
3109// CPSR and the implicit def of CPSR is not needed.
Evan Cheng342e3162011-08-30 01:34:54 +00003110defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3111 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3112 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003113
Evan Cheng342e3162011-08-30 01:34:54 +00003114defm RSC : AI1_rsc_irs<0b0111, "rsc",
3115 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3116 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003117
Evan Chenga8e29892007-01-19 07:51:42 +00003118// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003119// The assume-no-carry-in form uses the negation of the input since add/sub
3120// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3121// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3122// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003123def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3124 (SUBri GPR:$src, so_imm_neg:$imm)>;
3125def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3126 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3127
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003128// The with-carry-in form matches bitwise not instead of the negation.
3129// Effectively, the inverse interpretation of the carry flag already accounts
3130// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003131def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3132 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003133
3134// Note: These are implemented in C++ code, because they have to generate
3135// ADD/SUBrs instructions, which use a complex pattern that a xform function
3136// cannot produce.
3137// (mul X, 2^n+1) -> (add (X << n), X)
3138// (mul X, 2^n-1) -> (rsb X, (X << n))
3139
Jim Grosbach7931df32011-07-22 18:06:01 +00003140// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003141// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003142class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003143 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003144 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3145 string asm = "\t$Rd, $Rn, $Rm">
3146 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003147 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003148 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003149 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003150 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003151 let Inst{11-4} = op11_4;
3152 let Inst{19-16} = Rn;
3153 let Inst{15-12} = Rd;
3154 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003155}
3156
Jim Grosbach7931df32011-07-22 18:06:01 +00003157// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003158
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003159def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003160 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3161 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003162def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003163 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3164 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3165def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3166 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003167 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003168def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3169 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003170 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003171
3172def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3173def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3174def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3175def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3176def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3177def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3178def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3179def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3180def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3181def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3182def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3183def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003184
Jim Grosbach7931df32011-07-22 18:06:01 +00003185// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003186
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003187def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3188def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3189def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3190def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3191def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3192def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3193def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3194def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3195def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3196def USAX : AAI<0b01100101, 0b11110101, "usax">;
3197def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3198def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003199
Jim Grosbach7931df32011-07-22 18:06:01 +00003200// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003201
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003202def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3203def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3204def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3205def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3206def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3207def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3208def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3209def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3210def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3211def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3212def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3213def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003214
Jim Grosbachd30970f2011-08-11 22:30:30 +00003215// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003216
Jim Grosbach70987fb2010-10-18 23:35:38 +00003217def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003218 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003219 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003220 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003221 bits<4> Rd;
3222 bits<4> Rn;
3223 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003224 let Inst{27-20} = 0b01111000;
3225 let Inst{15-12} = 0b1111;
3226 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003227 let Inst{19-16} = Rd;
3228 let Inst{11-8} = Rm;
3229 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003230}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003231def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003232 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003233 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003234 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003235 bits<4> Rd;
3236 bits<4> Rn;
3237 bits<4> Rm;
3238 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003239 let Inst{27-20} = 0b01111000;
3240 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003241 let Inst{19-16} = Rd;
3242 let Inst{15-12} = Ra;
3243 let Inst{11-8} = Rm;
3244 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003245}
3246
Jim Grosbachd30970f2011-08-11 22:30:30 +00003247// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003248
Owen Anderson33e57512011-08-10 00:03:03 +00003249def SSAT : AI<(outs GPRnopc:$Rd),
3250 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003251 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003252 bits<4> Rd;
3253 bits<5> sat_imm;
3254 bits<4> Rn;
3255 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003256 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003257 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003258 let Inst{20-16} = sat_imm;
3259 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003260 let Inst{11-7} = sh{4-0};
3261 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003262 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003263}
3264
Owen Anderson33e57512011-08-10 00:03:03 +00003265def SSAT16 : AI<(outs GPRnopc:$Rd),
3266 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003267 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003268 bits<4> Rd;
3269 bits<4> sat_imm;
3270 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003271 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003272 let Inst{11-4} = 0b11110011;
3273 let Inst{15-12} = Rd;
3274 let Inst{19-16} = sat_imm;
3275 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003276}
3277
Owen Anderson33e57512011-08-10 00:03:03 +00003278def USAT : AI<(outs GPRnopc:$Rd),
3279 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003280 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003281 bits<4> Rd;
3282 bits<5> sat_imm;
3283 bits<4> Rn;
3284 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003285 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003286 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003287 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003288 let Inst{11-7} = sh{4-0};
3289 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003290 let Inst{20-16} = sat_imm;
3291 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003292}
3293
Owen Anderson33e57512011-08-10 00:03:03 +00003294def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003295 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003296 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003297 bits<4> Rd;
3298 bits<4> sat_imm;
3299 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003300 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003301 let Inst{11-4} = 0b11110011;
3302 let Inst{15-12} = Rd;
3303 let Inst{19-16} = sat_imm;
3304 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003305}
Evan Chenga8e29892007-01-19 07:51:42 +00003306
Owen Anderson33e57512011-08-10 00:03:03 +00003307def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3308 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3309def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3310 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003311
Evan Chenga8e29892007-01-19 07:51:42 +00003312//===----------------------------------------------------------------------===//
3313// Bitwise Instructions.
3314//
3315
Jim Grosbach26421962008-10-14 20:36:24 +00003316defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003317 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003318 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003319defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003320 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003321 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003322defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003323 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003324 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003325defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003326 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003327 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003328
Jim Grosbachc29769b2011-07-28 19:46:12 +00003329// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3330// like in the actual instruction encoding. The complexity of mapping the mask
3331// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3332// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003333def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003334 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003335 "bfc", "\t$Rd, $imm", "$src = $Rd",
3336 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003337 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003338 bits<4> Rd;
3339 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003340 let Inst{27-21} = 0b0111110;
3341 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003342 let Inst{15-12} = Rd;
3343 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003344 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003345}
3346
Johnny Chenb2503c02010-02-17 06:31:48 +00003347// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003348def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3349 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3350 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3351 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3352 bf_inv_mask_imm:$imm))]>,
3353 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003354 bits<4> Rd;
3355 bits<4> Rn;
3356 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003357 let Inst{27-21} = 0b0111110;
3358 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003359 let Inst{15-12} = Rd;
3360 let Inst{11-7} = imm{4-0}; // lsb
3361 let Inst{20-16} = imm{9-5}; // width
3362 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003363}
3364
Jim Grosbach36860462010-10-21 22:19:32 +00003365def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3366 "mvn", "\t$Rd, $Rm",
3367 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3368 bits<4> Rd;
3369 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003370 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003371 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003372 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003373 let Inst{15-12} = Rd;
3374 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003375}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003376def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3377 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003378 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003379 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003380 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003381 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003382 let Inst{19-16} = 0b0000;
3383 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003384 let Inst{11-5} = shift{11-5};
3385 let Inst{4} = 0;
3386 let Inst{3-0} = shift{3-0};
3387}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003388def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3389 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003390 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3391 bits<4> Rd;
3392 bits<12> shift;
3393 let Inst{25} = 0;
3394 let Inst{19-16} = 0b0000;
3395 let Inst{15-12} = Rd;
3396 let Inst{11-8} = shift{11-8};
3397 let Inst{7} = 0;
3398 let Inst{6-5} = shift{6-5};
3399 let Inst{4} = 1;
3400 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003401}
Evan Chengc4af4632010-11-17 20:13:28 +00003402let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003403def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3404 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3405 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3406 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003407 bits<12> imm;
3408 let Inst{25} = 1;
3409 let Inst{19-16} = 0b0000;
3410 let Inst{15-12} = Rd;
3411 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003412}
Evan Chenga8e29892007-01-19 07:51:42 +00003413
3414def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3415 (BICri GPR:$src, so_imm_not:$imm)>;
3416
3417//===----------------------------------------------------------------------===//
3418// Multiply Instructions.
3419//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003420class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3421 string opc, string asm, list<dag> pattern>
3422 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3423 bits<4> Rd;
3424 bits<4> Rm;
3425 bits<4> Rn;
3426 let Inst{19-16} = Rd;
3427 let Inst{11-8} = Rm;
3428 let Inst{3-0} = Rn;
3429}
3430class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3431 string opc, string asm, list<dag> pattern>
3432 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3433 bits<4> RdLo;
3434 bits<4> RdHi;
3435 bits<4> Rm;
3436 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003437 let Inst{19-16} = RdHi;
3438 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003439 let Inst{11-8} = Rm;
3440 let Inst{3-0} = Rn;
3441}
Evan Chenga8e29892007-01-19 07:51:42 +00003442
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003443// FIXME: The v5 pseudos are only necessary for the additional Constraint
3444// property. Remove them when it's possible to add those properties
3445// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003446let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003447def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3448 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003449 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003450 Requires<[IsARM, HasV6]> {
3451 let Inst{15-12} = 0b0000;
3452}
Evan Chenga8e29892007-01-19 07:51:42 +00003453
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003454let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003455def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3456 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003457 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003458 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3459 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003460 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003461}
3462
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003463def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3464 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003465 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3466 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003467 bits<4> Ra;
3468 let Inst{15-12} = Ra;
3469}
Evan Chenga8e29892007-01-19 07:51:42 +00003470
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003471let Constraints = "@earlyclobber $Rd" in
3472def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3473 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003474 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003475 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3476 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3477 Requires<[IsARM, NoV6]>;
3478
Jim Grosbach65711012010-11-19 22:22:37 +00003479def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3480 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3481 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003482 Requires<[IsARM, HasV6T2]> {
3483 bits<4> Rd;
3484 bits<4> Rm;
3485 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003486 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003487 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003488 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003489 let Inst{11-8} = Rm;
3490 let Inst{3-0} = Rn;
3491}
Evan Chengedcbada2009-07-06 22:05:45 +00003492
Evan Chenga8e29892007-01-19 07:51:42 +00003493// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003494let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003495let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003496def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003497 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003498 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3499 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003500
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003501def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003502 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003503 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3504 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003505
3506let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3507def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3508 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003509 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003510 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3511 Requires<[IsARM, NoV6]>;
3512
3513def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3514 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003515 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003516 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3517 Requires<[IsARM, NoV6]>;
3518}
Evan Cheng8de898a2009-06-26 00:19:44 +00003519}
Evan Chenga8e29892007-01-19 07:51:42 +00003520
3521// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003522def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3523 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003524 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3525 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003526def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3527 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003528 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3529 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003530
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003531def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3532 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3533 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3534 Requires<[IsARM, HasV6]> {
3535 bits<4> RdLo;
3536 bits<4> RdHi;
3537 bits<4> Rm;
3538 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003539 let Inst{19-16} = RdHi;
3540 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003541 let Inst{11-8} = Rm;
3542 let Inst{3-0} = Rn;
3543}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003544
3545let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3546def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3547 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003548 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003549 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3550 Requires<[IsARM, NoV6]>;
3551def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3552 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003553 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003554 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3555 Requires<[IsARM, NoV6]>;
3556def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3557 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003558 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003559 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3560 Requires<[IsARM, NoV6]>;
3561}
3562
Evan Chengcd799b92009-06-12 20:46:18 +00003563} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003564
3565// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003566def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3567 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3568 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003569 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003570 let Inst{15-12} = 0b1111;
3571}
Evan Cheng13ab0202007-07-10 18:08:01 +00003572
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003573def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003574 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003575 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003576 let Inst{15-12} = 0b1111;
3577}
3578
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003579def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3580 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3581 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3582 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3583 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003584
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003585def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3586 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003587 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003588 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003589
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003590def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3591 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3592 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3593 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3594 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003595
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003596def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3597 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003598 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003599 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003600
Raul Herbster37fb5b12007-08-30 23:25:47 +00003601multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003602 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3603 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3604 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3605 (sext_inreg GPR:$Rm, i16)))]>,
3606 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003607
Jim Grosbach3870b752010-10-22 18:35:16 +00003608 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3609 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3610 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3611 (sra GPR:$Rm, (i32 16))))]>,
3612 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003613
Jim Grosbach3870b752010-10-22 18:35:16 +00003614 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3615 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3616 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3617 (sext_inreg GPR:$Rm, i16)))]>,
3618 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003619
Jim Grosbach3870b752010-10-22 18:35:16 +00003620 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3621 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3622 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3623 (sra GPR:$Rm, (i32 16))))]>,
3624 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003625
Jim Grosbach3870b752010-10-22 18:35:16 +00003626 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3627 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3628 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3629 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3630 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003631
Jim Grosbach3870b752010-10-22 18:35:16 +00003632 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3633 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3634 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3635 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3636 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003637}
3638
Raul Herbster37fb5b12007-08-30 23:25:47 +00003639
3640multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003641 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003642 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3643 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003644 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003645 [(set GPRnopc:$Rd, (add GPR:$Ra,
3646 (opnode (sext_inreg GPRnopc:$Rn, i16),
3647 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003648 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003649
Owen Anderson33e57512011-08-10 00:03:03 +00003650 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3651 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003652 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003653 [(set GPRnopc:$Rd,
3654 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3655 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003656 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003657
Owen Anderson33e57512011-08-10 00:03:03 +00003658 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3659 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003660 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003661 [(set GPRnopc:$Rd,
3662 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3663 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003664 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003665
Owen Anderson33e57512011-08-10 00:03:03 +00003666 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3667 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003668 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003669 [(set GPRnopc:$Rd,
3670 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3671 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003672 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003673
Owen Anderson33e57512011-08-10 00:03:03 +00003674 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3675 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003676 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003677 [(set GPRnopc:$Rd,
3678 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3679 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003680 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003681
Owen Anderson33e57512011-08-10 00:03:03 +00003682 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3683 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003684 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003685 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003686 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3687 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003688 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003689 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003690}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003691
Raul Herbster37fb5b12007-08-30 23:25:47 +00003692defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3693defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003694
Jim Grosbachd30970f2011-08-11 22:30:30 +00003695// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003696def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3697 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003698 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003699 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003700
Owen Anderson33e57512011-08-10 00:03:03 +00003701def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3702 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003703 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003704 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003705
Owen Anderson33e57512011-08-10 00:03:03 +00003706def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3707 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003708 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003709 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003710
Owen Anderson33e57512011-08-10 00:03:03 +00003711def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3712 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003713 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003714 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003715
Jim Grosbachd30970f2011-08-11 22:30:30 +00003716// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003717class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3718 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003719 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003720 bits<4> Rn;
3721 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003722 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003723 let Inst{22} = long;
3724 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003725 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003726 let Inst{7} = 0;
3727 let Inst{6} = sub;
3728 let Inst{5} = swap;
3729 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003730 let Inst{3-0} = Rn;
3731}
3732class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3733 InstrItinClass itin, string opc, string asm>
3734 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3735 bits<4> Rd;
3736 let Inst{15-12} = 0b1111;
3737 let Inst{19-16} = Rd;
3738}
3739class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3740 InstrItinClass itin, string opc, string asm>
3741 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3742 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003743 bits<4> Rd;
3744 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003745 let Inst{15-12} = Ra;
3746}
3747class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3748 InstrItinClass itin, string opc, string asm>
3749 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3750 bits<4> RdLo;
3751 bits<4> RdHi;
3752 let Inst{19-16} = RdHi;
3753 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003754}
3755
3756multiclass AI_smld<bit sub, string opc> {
3757
Owen Anderson33e57512011-08-10 00:03:03 +00003758 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3759 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003760 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003761
Owen Anderson33e57512011-08-10 00:03:03 +00003762 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3763 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003764 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003765
Owen Anderson33e57512011-08-10 00:03:03 +00003766 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3767 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003768 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003769
Owen Anderson33e57512011-08-10 00:03:03 +00003770 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3771 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003772 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003773
3774}
3775
3776defm SMLA : AI_smld<0, "smla">;
3777defm SMLS : AI_smld<1, "smls">;
3778
Johnny Chen2ec5e492010-02-22 21:50:40 +00003779multiclass AI_sdml<bit sub, string opc> {
3780
Jim Grosbache15defc2011-08-10 23:23:47 +00003781 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3782 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3783 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3784 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003785}
3786
3787defm SMUA : AI_sdml<0, "smua">;
3788defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003789
Evan Chenga8e29892007-01-19 07:51:42 +00003790//===----------------------------------------------------------------------===//
3791// Misc. Arithmetic Instructions.
3792//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003793
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003794def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3795 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3796 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003797
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003798def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3799 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3800 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3801 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003802
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003803def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3804 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3805 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003806
Evan Cheng9568e5c2011-06-21 06:01:08 +00003807let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003808def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3809 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003810 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003811 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003812
Evan Cheng9568e5c2011-06-21 06:01:08 +00003813let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003814def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3815 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003816 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003817 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003818
Evan Chengf60ceac2011-06-15 17:17:48 +00003819def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3820 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3821 (REVSH GPR:$Rm)>;
3822
Jim Grosbache1d58a62011-09-14 22:52:14 +00003823def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3824 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003825 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003826 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3827 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3828 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003829 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003830
Evan Chenga8e29892007-01-19 07:51:42 +00003831// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003832def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3833 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3834def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3835 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003836
Bob Wilsondc66eda2010-08-16 22:26:55 +00003837// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3838// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003839def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3840 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003841 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003842 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3843 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3844 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003845 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003846
Evan Chenga8e29892007-01-19 07:51:42 +00003847// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3848// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003849def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3850 (srl GPRnopc:$src2, imm16_31:$sh)),
3851 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3852def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3853 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3854 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003855
Evan Chenga8e29892007-01-19 07:51:42 +00003856//===----------------------------------------------------------------------===//
3857// Comparison Instructions...
3858//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003859
Jim Grosbach26421962008-10-14 20:36:24 +00003860defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003861 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003862 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003863
Jim Grosbach97a884d2010-12-07 20:41:06 +00003864// ARMcmpZ can re-use the above instruction definitions.
3865def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3866 (CMPri GPR:$src, so_imm:$imm)>;
3867def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3868 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003869def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3870 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3871def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3872 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003873
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003874// FIXME: We have to be careful when using the CMN instruction and comparison
3875// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003876// results:
3877//
3878// rsbs r1, r1, 0
3879// cmp r0, r1
3880// mov r0, #0
3881// it ls
3882// mov r0, #1
3883//
3884// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003885//
Bill Wendling6165e872010-08-26 18:33:51 +00003886// cmn r0, r1
3887// mov r0, #0
3888// it ls
3889// mov r0, #1
3890//
3891// However, the CMN gives the *opposite* result when r1 is 0. This is because
3892// the carry flag is set in the CMP case but not in the CMN case. In short, the
3893// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3894// value of r0 and the carry bit (because the "carry bit" parameter to
3895// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3896// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3897// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3898// parameter to AddWithCarry is defined as 0).
3899//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003900// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003901//
3902// x = 0
3903// ~x = 0xFFFF FFFF
3904// ~x + 1 = 0x1 0000 0000
3905// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3906//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003907// Therefore, we should disable CMN when comparing against zero, until we can
3908// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3909// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003910//
3911// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3912//
3913// This is related to <rdar://problem/7569620>.
3914//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003915//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3916// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003917
Evan Chenga8e29892007-01-19 07:51:42 +00003918// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003919defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003920 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003921 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003922defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003923 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003924 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003925
David Goodwinc0309b42009-06-29 15:33:01 +00003926defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003927 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003928 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003929
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003930//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3931// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003932
David Goodwinc0309b42009-06-29 15:33:01 +00003933def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003934 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003935
Evan Cheng218977b2010-07-13 19:27:42 +00003936// Pseudo i64 compares for some floating point compares.
3937let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3938 Defs = [CPSR] in {
3939def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003940 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003941 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003942 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3943
3944def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003945 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003946 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3947} // usesCustomInserter
3948
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003949
Evan Chenga8e29892007-01-19 07:51:42 +00003950// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003951// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003952// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003953let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003954def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003955 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003956 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3957 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003958def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3959 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003960 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003961 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3962 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003963 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003964def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3965 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3966 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003967 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3968 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003969 RegConstraint<"$false = $Rd">;
3970
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003971
Evan Chengc4af4632010-11-17 20:13:28 +00003972let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003973def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003974 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003975 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003976 []>,
3977 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003978
Evan Chengc4af4632010-11-17 20:13:28 +00003979let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003980def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3981 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003982 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003983 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003984 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003985
Evan Cheng63f35442010-11-13 02:25:14 +00003986// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003987let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003988def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3989 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003990 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003991
Evan Chengc4af4632010-11-17 20:13:28 +00003992let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003993def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3994 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003995 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003996 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003997 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003998} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003999
Jim Grosbach3728e962009-12-10 00:11:09 +00004000//===----------------------------------------------------------------------===//
4001// Atomic operations intrinsics
4002//
4003
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004004def MemBarrierOptOperand : AsmOperandClass {
4005 let Name = "MemBarrierOpt";
4006 let ParserMethod = "parseMemBarrierOptOperand";
4007}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004008def memb_opt : Operand<i32> {
4009 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004010 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004011 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004012}
Jim Grosbach3728e962009-12-10 00:11:09 +00004013
Bob Wilsonf74a4292010-10-30 00:54:37 +00004014// memory barriers protect the atomic sequences
4015let hasSideEffects = 1 in {
4016def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4017 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4018 Requires<[IsARM, HasDB]> {
4019 bits<4> opt;
4020 let Inst{31-4} = 0xf57ff05;
4021 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004022}
Jim Grosbach3728e962009-12-10 00:11:09 +00004023}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004024
Bob Wilsonf74a4292010-10-30 00:54:37 +00004025def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004026 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004027 Requires<[IsARM, HasDB]> {
4028 bits<4> opt;
4029 let Inst{31-4} = 0xf57ff04;
4030 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004031}
4032
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004033// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004034def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4035 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004036 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004037 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004038 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004039 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004040}
4041
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004042// Pseudo isntruction that combines movs + predicated rsbmi
4043// to implement integer ABS
4044let usesCustomInserter = 1, Defs = [CPSR] in {
4045def ABS : ARMPseudoInst<
4046 (outs GPR:$dst), (ins GPR:$src),
4047 8, NoItinerary, []>;
4048}
4049
Jim Grosbach66869102009-12-11 18:52:41 +00004050let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004051 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004052 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004053 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004054 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4055 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004056 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004057 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4058 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004059 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004060 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4061 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004062 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004063 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4064 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004065 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004066 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4067 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004068 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004069 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004070 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4071 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4072 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4073 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4074 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4075 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4076 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4077 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4078 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4079 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4080 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4081 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004082 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004083 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004084 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4085 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004086 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004087 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4088 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004089 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004090 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4091 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004092 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004093 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4094 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004095 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004096 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4097 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004098 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004099 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004100 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4101 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4102 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4103 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4104 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4105 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4106 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4107 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4108 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4109 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4110 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4111 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004112 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004113 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004114 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4115 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004117 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4118 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004120 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4121 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004123 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4124 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004126 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4127 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004129 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004130 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4132 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4133 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4135 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4136 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4138 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4139 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4141 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004142
4143 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004144 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004145 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4146 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004147 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004148 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4149 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004150 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004151 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4152
Jim Grosbache801dc42009-12-12 01:40:06 +00004153 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004155 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4156 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004158 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4159 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004161 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4162}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004163}
4164
4165let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004166def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4167 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004168 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004169def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4170 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004171def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4172 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004173let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004174def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004175 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004176 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004177}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004178}
4179
Jim Grosbach86875a22010-10-29 19:58:57 +00004180let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004181def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004182 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004183def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004184 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004185def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004186 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004187}
4188
4189let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004190def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004191 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004192 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004193 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004194}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004195
Jim Grosbachd30970f2011-08-11 22:30:30 +00004196def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004197 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004198 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004199}
4200
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004201// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004202let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004203def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4204 "swp", []>;
4205def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4206 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004207}
4208
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004209//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004210// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004211//
4212
Jim Grosbach83ab0702011-07-13 22:01:08 +00004213def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4214 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004215 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004216 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4217 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004218 bits<4> opc1;
4219 bits<4> CRn;
4220 bits<4> CRd;
4221 bits<4> cop;
4222 bits<3> opc2;
4223 bits<4> CRm;
4224
4225 let Inst{3-0} = CRm;
4226 let Inst{4} = 0;
4227 let Inst{7-5} = opc2;
4228 let Inst{11-8} = cop;
4229 let Inst{15-12} = CRd;
4230 let Inst{19-16} = CRn;
4231 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004232}
4233
Jim Grosbach83ab0702011-07-13 22:01:08 +00004234def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4235 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004236 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004237 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4238 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004239 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004240 bits<4> opc1;
4241 bits<4> CRn;
4242 bits<4> CRd;
4243 bits<4> cop;
4244 bits<3> opc2;
4245 bits<4> CRm;
4246
4247 let Inst{3-0} = CRm;
4248 let Inst{4} = 0;
4249 let Inst{7-5} = opc2;
4250 let Inst{11-8} = cop;
4251 let Inst{15-12} = CRd;
4252 let Inst{19-16} = CRn;
4253 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004254}
4255
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004256class ACI<dag oops, dag iops, string opc, string asm,
4257 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004258 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4259 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004260 let Inst{27-25} = 0b110;
4261}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004262class ACInoP<dag oops, dag iops, string opc, string asm,
4263 IndexMode im = IndexModeNone>
4264 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4265 opc, asm, "", []> {
4266 let Inst{31-28} = 0b1111;
4267 let Inst{27-25} = 0b110;
4268}
4269multiclass LdStCop<bit load, bit Dbit, string asm> {
4270 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4271 asm, "\t$cop, $CRd, $addr"> {
4272 bits<13> addr;
4273 bits<4> cop;
4274 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004275 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004276 let Inst{23} = addr{8};
4277 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004278 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004279 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004280 let Inst{19-16} = addr{12-9};
4281 let Inst{15-12} = CRd;
4282 let Inst{11-8} = cop;
4283 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004284 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004285 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004286 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4287 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4288 bits<13> addr;
4289 bits<4> cop;
4290 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004291 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004292 let Inst{23} = addr{8};
4293 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004294 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004295 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004296 let Inst{19-16} = addr{12-9};
4297 let Inst{15-12} = CRd;
4298 let Inst{11-8} = cop;
4299 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004300 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004301 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004302 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4303 postidx_imm8s4:$offset),
4304 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4305 bits<9> offset;
4306 bits<4> addr;
4307 bits<4> cop;
4308 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004309 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004310 let Inst{23} = offset{8};
4311 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004312 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004313 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004314 let Inst{19-16} = addr;
4315 let Inst{15-12} = CRd;
4316 let Inst{11-8} = cop;
4317 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004318 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004319 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004320 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004321 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004322 coproc_option_imm:$option),
4323 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004324 bits<8> option;
4325 bits<4> addr;
4326 bits<4> cop;
4327 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004328 let Inst{24} = 0; // P = 0
4329 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004330 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004331 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004332 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004333 let Inst{19-16} = addr;
4334 let Inst{15-12} = CRd;
4335 let Inst{11-8} = cop;
4336 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004337 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004338 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004339}
4340multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4341 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4342 asm, "\t$cop, $CRd, $addr"> {
4343 bits<13> addr;
4344 bits<4> cop;
4345 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004346 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004347 let Inst{23} = addr{8};
4348 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004349 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004350 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004351 let Inst{19-16} = addr{12-9};
4352 let Inst{15-12} = CRd;
4353 let Inst{11-8} = cop;
4354 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004355 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004356 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004357 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4358 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4359 bits<13> addr;
4360 bits<4> cop;
4361 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004362 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004363 let Inst{23} = addr{8};
4364 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004365 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004366 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004367 let Inst{19-16} = addr{12-9};
4368 let Inst{15-12} = CRd;
4369 let Inst{11-8} = cop;
4370 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004371 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004372 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004373 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4374 postidx_imm8s4:$offset),
4375 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4376 bits<9> offset;
4377 bits<4> addr;
4378 bits<4> cop;
4379 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004380 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004381 let Inst{23} = offset{8};
4382 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004383 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004384 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004385 let Inst{19-16} = addr;
4386 let Inst{15-12} = CRd;
4387 let Inst{11-8} = cop;
4388 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004389 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004390 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004391 def _OPTION : ACInoP<(outs),
4392 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004393 coproc_option_imm:$option),
4394 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004395 bits<8> option;
4396 bits<4> addr;
4397 bits<4> cop;
4398 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004399 let Inst{24} = 0; // P = 0
4400 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004401 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004402 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004403 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004404 let Inst{19-16} = addr;
4405 let Inst{15-12} = CRd;
4406 let Inst{11-8} = cop;
4407 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004408 let DecoderMethod = "DecodeCopMemInstruction";
4409 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004410}
4411
Jim Grosbach2bd01182011-10-11 21:55:36 +00004412defm LDC : LdStCop <1, 0, "ldc">;
4413defm LDCL : LdStCop <1, 1, "ldcl">;
4414defm STC : LdStCop <0, 0, "stc">;
4415defm STCL : LdStCop <0, 1, "stcl">;
4416defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4417defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4418defm STC2 : LdSt2Cop<0, 0, "stc2">;
4419defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004420
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004421//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004422// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004423//
4424
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004425class MovRCopro<string opc, bit direction, dag oops, dag iops,
4426 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004427 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004428 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004429 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004430 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004431
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004432 bits<4> Rt;
4433 bits<4> cop;
4434 bits<3> opc1;
4435 bits<3> opc2;
4436 bits<4> CRm;
4437 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004438
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004439 let Inst{15-12} = Rt;
4440 let Inst{11-8} = cop;
4441 let Inst{23-21} = opc1;
4442 let Inst{7-5} = opc2;
4443 let Inst{3-0} = CRm;
4444 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004445}
4446
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004447def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004448 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004449 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4450 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004451 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4452 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004453def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004454 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004455 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4456 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004457
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004458def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4459 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4460
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004461class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4462 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004463 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004464 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004465 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004466 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004467 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004468
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004469 bits<4> Rt;
4470 bits<4> cop;
4471 bits<3> opc1;
4472 bits<3> opc2;
4473 bits<4> CRm;
4474 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004475
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004476 let Inst{15-12} = Rt;
4477 let Inst{11-8} = cop;
4478 let Inst{23-21} = opc1;
4479 let Inst{7-5} = opc2;
4480 let Inst{3-0} = CRm;
4481 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004482}
4483
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004484def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004485 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004486 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4487 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004488 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4489 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004490def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004491 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004492 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4493 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004494
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004495def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4496 imm:$CRm, imm:$opc2),
4497 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4498
Jim Grosbachd30970f2011-08-11 22:30:30 +00004499class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004500 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004501 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004502 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004503 let Inst{23-21} = 0b010;
4504 let Inst{20} = direction;
4505
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004506 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004507 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004508 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004509 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004510 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004511
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004512 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004513 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004514 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004515 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004516 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004517}
4518
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004519def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4520 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4521 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004522def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4523
Jim Grosbachd30970f2011-08-11 22:30:30 +00004524class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004525 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004526 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4527 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004528 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004529 let Inst{23-21} = 0b010;
4530 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004531
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004532 bits<4> Rt;
4533 bits<4> Rt2;
4534 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004535 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004536 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004537
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004538 let Inst{15-12} = Rt;
4539 let Inst{19-16} = Rt2;
4540 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004541 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004542 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004543}
4544
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004545def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4546 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4547 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004548def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004549
Johnny Chenb98e1602010-02-12 18:55:33 +00004550//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004551// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004552//
4553
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004554// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004555def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4556 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004557 bits<4> Rd;
4558 let Inst{23-16} = 0b00001111;
4559 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004560 let Inst{7-4} = 0b0000;
4561}
4562
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004563def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4564
4565def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4566 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004567 bits<4> Rd;
4568 let Inst{23-16} = 0b01001111;
4569 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004570 let Inst{7-4} = 0b0000;
4571}
4572
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004573// Move from ARM core register to Special Register
4574//
4575// No need to have both system and application versions, the encodings are the
4576// same and the assembly parser has no way to distinguish between them. The mask
4577// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4578// the mask with the fields to be accessed in the special register.
4579def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004580 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004581 bits<5> mask;
4582 bits<4> Rn;
4583
4584 let Inst{23} = 0;
4585 let Inst{22} = mask{4}; // R bit
4586 let Inst{21-20} = 0b10;
4587 let Inst{19-16} = mask{3-0};
4588 let Inst{15-12} = 0b1111;
4589 let Inst{11-4} = 0b00000000;
4590 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004591}
4592
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004593def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004594 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004595 bits<5> mask;
4596 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004597
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004598 let Inst{23} = 0;
4599 let Inst{22} = mask{4}; // R bit
4600 let Inst{21-20} = 0b10;
4601 let Inst{19-16} = mask{3-0};
4602 let Inst{15-12} = 0b1111;
4603 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004604}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004605
4606//===----------------------------------------------------------------------===//
4607// TLS Instructions
4608//
4609
4610// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004611// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004612// complete with fixup for the aeabi_read_tp function.
4613let isCall = 1,
4614 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4615 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4616 [(set R0, ARMthread_pointer)]>;
4617}
4618
4619//===----------------------------------------------------------------------===//
4620// SJLJ Exception handling intrinsics
4621// eh_sjlj_setjmp() is an instruction sequence to store the return
4622// address and save #0 in R0 for the non-longjmp case.
4623// Since by its nature we may be coming from some other function to get
4624// here, and we're using the stack frame for the containing function to
4625// save/restore registers, we can't keep anything live in regs across
4626// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004627// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004628// except for our own input by listing the relevant registers in Defs. By
4629// doing so, we also cause the prologue/epilogue code to actively preserve
4630// all of the callee-saved resgisters, which is exactly what we want.
4631// A constant value is passed in $val, and we use the location as a scratch.
4632//
4633// These are pseudo-instructions and are lowered to individual MC-insts, so
4634// no encoding information is necessary.
4635let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004636 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Bill Wendling13a71212011-10-17 22:26:23 +00004637 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1,
4638 usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004639 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4640 NoItinerary,
4641 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4642 Requires<[IsARM, HasVFP2]>;
4643}
4644
4645let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004646 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004647 hasSideEffects = 1, isBarrier = 1 in {
4648 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4649 NoItinerary,
4650 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4651 Requires<[IsARM, NoVFP]>;
4652}
4653
4654// FIXME: Non-Darwin version(s)
4655let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4656 Defs = [ R7, LR, SP ] in {
4657def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4658 NoItinerary,
4659 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4660 Requires<[IsARM, IsDarwin]>;
4661}
4662
4663// eh.sjlj.dispatchsetup pseudo-instruction.
4664// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4665// handled when the pseudo is expanded (which happens before any passes
4666// that need the instruction size).
4667let isBarrier = 1, hasSideEffects = 1 in
4668def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004669 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4670 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004671 Requires<[IsDarwin]>;
4672
4673//===----------------------------------------------------------------------===//
4674// Non-Instruction Patterns
4675//
4676
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004677// ARMv4 indirect branch using (MOVr PC, dst)
4678let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4679 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004680 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004681 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4682 Requires<[IsARM, NoV4T]>;
4683
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004684// Large immediate handling.
4685
4686// 32-bit immediate using two piece so_imms or movw + movt.
4687// This is a single pseudo instruction, the benefit is that it can be remat'd
4688// as a single unit instead of having to handle reg inputs.
4689// FIXME: Remove this when we can do generalized remat.
4690let isReMaterializable = 1, isMoveImm = 1 in
4691def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4692 [(set GPR:$dst, (arm_i32imm:$src))]>,
4693 Requires<[IsARM]>;
4694
4695// Pseudo instruction that combines movw + movt + add pc (if PIC).
4696// It also makes it possible to rematerialize the instructions.
4697// FIXME: Remove this when we can do generalized remat and when machine licm
4698// can properly the instructions.
4699let isReMaterializable = 1 in {
4700def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4701 IIC_iMOVix2addpc,
4702 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4703 Requires<[IsARM, UseMovt]>;
4704
4705def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4706 IIC_iMOVix2,
4707 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4708 Requires<[IsARM, UseMovt]>;
4709
4710let AddedComplexity = 10 in
4711def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4712 IIC_iMOVix2ld,
4713 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4714 Requires<[IsARM, UseMovt]>;
4715} // isReMaterializable
4716
4717// ConstantPool, GlobalAddress, and JumpTable
4718def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4719 Requires<[IsARM, DontUseMovt]>;
4720def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4721def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4722 Requires<[IsARM, UseMovt]>;
4723def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4724 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4725
4726// TODO: add,sub,and, 3-instr forms?
4727
4728// Tail calls
4729def : ARMPat<(ARMtcret tcGPR:$dst),
4730 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4731
4732def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4733 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4734
4735def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4736 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4737
4738def : ARMPat<(ARMtcret tcGPR:$dst),
4739 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4740
4741def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4742 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4743
4744def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4745 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4746
4747// Direct calls
4748def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4749 Requires<[IsARM, IsNotDarwin]>;
4750def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4751 Requires<[IsARM, IsDarwin]>;
4752
4753// zextload i1 -> zextload i8
4754def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4755def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4756
4757// extload -> zextload
4758def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4759def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4760def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4761def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4762
4763def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4764
4765def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4766def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4767
4768// smul* and smla*
4769def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4770 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4771 (SMULBB GPR:$a, GPR:$b)>;
4772def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4773 (SMULBB GPR:$a, GPR:$b)>;
4774def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4775 (sra GPR:$b, (i32 16))),
4776 (SMULBT GPR:$a, GPR:$b)>;
4777def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4778 (SMULBT GPR:$a, GPR:$b)>;
4779def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4780 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4781 (SMULTB GPR:$a, GPR:$b)>;
4782def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4783 (SMULTB GPR:$a, GPR:$b)>;
4784def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4785 (i32 16)),
4786 (SMULWB GPR:$a, GPR:$b)>;
4787def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4788 (SMULWB GPR:$a, GPR:$b)>;
4789
4790def : ARMV5TEPat<(add GPR:$acc,
4791 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4792 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4793 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4794def : ARMV5TEPat<(add GPR:$acc,
4795 (mul sext_16_node:$a, sext_16_node:$b)),
4796 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4797def : ARMV5TEPat<(add GPR:$acc,
4798 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4799 (sra GPR:$b, (i32 16)))),
4800 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4801def : ARMV5TEPat<(add GPR:$acc,
4802 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4803 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4804def : ARMV5TEPat<(add GPR:$acc,
4805 (mul (sra GPR:$a, (i32 16)),
4806 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4807 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4808def : ARMV5TEPat<(add GPR:$acc,
4809 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4810 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4811def : ARMV5TEPat<(add GPR:$acc,
4812 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4813 (i32 16))),
4814 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4815def : ARMV5TEPat<(add GPR:$acc,
4816 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4817 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4818
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004819
4820// Pre-v7 uses MCR for synchronization barriers.
4821def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4822 Requires<[IsARM, HasV6]>;
4823
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004824// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004825let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004826def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4827def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004828def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004829def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4830 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4831def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4832 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4833}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004834
4835def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4836def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004837
Owen Anderson33e57512011-08-10 00:03:03 +00004838def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4839 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4840def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4841 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004842
Eli Friedman069e2ed2011-08-26 02:59:24 +00004843// Atomic load/store patterns
4844def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4845 (LDRBrs ldst_so_reg:$src)>;
4846def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4847 (LDRBi12 addrmode_imm12:$src)>;
4848def : ARMPat<(atomic_load_16 addrmode3:$src),
4849 (LDRH addrmode3:$src)>;
4850def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4851 (LDRrs ldst_so_reg:$src)>;
4852def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4853 (LDRi12 addrmode_imm12:$src)>;
4854def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4855 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4856def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4857 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4858def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4859 (STRH GPR:$val, addrmode3:$ptr)>;
4860def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4861 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4862def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4863 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4864
4865
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004866//===----------------------------------------------------------------------===//
4867// Thumb Support
4868//
4869
4870include "ARMInstrThumb.td"
4871
4872//===----------------------------------------------------------------------===//
4873// Thumb2 Support
4874//
4875
4876include "ARMInstrThumb2.td"
4877
4878//===----------------------------------------------------------------------===//
4879// Floating Point Support
4880//
4881
4882include "ARMInstrVFP.td"
4883
4884//===----------------------------------------------------------------------===//
4885// Advanced SIMD (NEON) Support
4886//
4887
4888include "ARMInstrNEON.td"
4889
Jim Grosbachc83d5042011-07-14 19:47:47 +00004890//===----------------------------------------------------------------------===//
4891// Assembler aliases
4892//
4893
4894// Memory barriers
4895def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4896def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4897def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4898
4899// System instructions
4900def : MnemonicAlias<"swi", "svc">;
4901
4902// Load / Store Multiple
4903def : MnemonicAlias<"ldmfd", "ldm">;
4904def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004905def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004906def : MnemonicAlias<"stmfd", "stmdb">;
4907def : MnemonicAlias<"stmia", "stm">;
4908def : MnemonicAlias<"stmea", "stm">;
4909
Jim Grosbachf6c05252011-07-21 17:23:04 +00004910// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4911// shift amount is zero (i.e., unspecified).
4912def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004913 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004914 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004915def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004916 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004917 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004918
4919// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004920def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4921def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004922
Jim Grosbachaddec772011-07-27 22:34:17 +00004923// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004924def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004925 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004926def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004927 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004928
4929
4930// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004931def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004932 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004933def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004934 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004935def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004936 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004937def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004938 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004939def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004940 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004941def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004942 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004943
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004944def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004945 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004946def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004947 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004948def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004949 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004950def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004951 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004952def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004953 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004954def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004955 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004956
4957
4958// RFE aliases
4959def : MnemonicAlias<"rfefa", "rfeda">;
4960def : MnemonicAlias<"rfeea", "rfedb">;
4961def : MnemonicAlias<"rfefd", "rfeia">;
4962def : MnemonicAlias<"rfeed", "rfeib">;
4963def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004964
4965// SRS aliases
4966def : MnemonicAlias<"srsfa", "srsda">;
4967def : MnemonicAlias<"srsea", "srsdb">;
4968def : MnemonicAlias<"srsfd", "srsia">;
4969def : MnemonicAlias<"srsed", "srsib">;
4970def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004971
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004972// QSAX == QSUBADDX
4973def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004974// SASX == SADDSUBX
4975def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004976// SHASX == SHADDSUBX
4977def : MnemonicAlias<"shaddsubx", "shasx">;
4978// SHSAX == SHSUBADDX
4979def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004980// SSAX == SSUBADDX
4981def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004982// UASX == UADDSUBX
4983def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004984// UHASX == UHADDSUBX
4985def : MnemonicAlias<"uhaddsubx", "uhasx">;
4986// UHSAX == UHSUBADDX
4987def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004988// UQASX == UQADDSUBX
4989def : MnemonicAlias<"uqaddsubx", "uqasx">;
4990// UQSAX == UQSUBADDX
4991def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00004992// USAX == USUBADDX
4993def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004994
Jim Grosbach7ce05792011-08-03 23:50:40 +00004995// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4996// Note that the write-back output register is a dummy operand for MC (it's
4997// only meaningful for codegen), so we just pass zero here.
4998// FIXME: tblgen not cooperating with argument conversions.
4999//def : InstAlias<"ldrsbt${p} $Rt, $addr",
5000// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
5001//def : InstAlias<"ldrht${p} $Rt, $addr",
5002// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
5003//def : InstAlias<"ldrsht${p} $Rt, $addr",
5004// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;