Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Bill Wendling | 61512ba | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 61 | def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 62 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 63 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 64 | |
Bruno Cardoso Lopes | 9a76733 | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 65 | def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>, |
| 66 | SDTCisInt<1>]>; |
| 67 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 68 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 69 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 70 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 71 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 72 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 73 | def SDTBinaryArithWithFlags : SDTypeProfile<2, 2, |
| 74 | [SDTCisSameAs<0, 2>, |
| 75 | SDTCisSameAs<0, 3>, |
| 76 | SDTCisInt<0>, SDTCisVT<1, i32>]>; |
| 77 | |
| 78 | // SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR |
| 79 | def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3, |
| 80 | [SDTCisSameAs<0, 2>, |
| 81 | SDTCisSameAs<0, 3>, |
| 82 | SDTCisInt<0>, |
| 83 | SDTCisVT<1, i32>, |
| 84 | SDTCisVT<4, i32>]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 85 | // Node definitions. |
| 86 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 87 | def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>; |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 88 | def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 89 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 91 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 92 | [SDNPHasChain, SDNPOutGlue]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 93 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 94 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 95 | |
| 96 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 97 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 98 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 99 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 100 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 101 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 102 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 103 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 104 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 105 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 106 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 107 | [SDNPHasChain, SDNPOptInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 108 | |
| 109 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 110 | [SDNPInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 111 | |
| 112 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 113 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 114 | |
| 115 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 116 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 117 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 118 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 119 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 120 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 121 | [SDNPHasChain]>; |
| 122 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 123 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 124 | [SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 125 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 126 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 127 | [SDNPOutGlue, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 128 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 129 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 130 | |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 131 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 132 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 133 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 134 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 135 | def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags, |
| 136 | [SDNPCommutative]>; |
| 137 | def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>; |
| 138 | def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>; |
| 139 | def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>; |
| 140 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 141 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 142 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 143 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 144 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 145 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
| 146 | def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP", |
| 147 | SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>; |
| 148 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 149 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 150 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 151 | [SDNPHasChain]>; |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 152 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER, |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 153 | [SDNPHasChain]>; |
Bruno Cardoso Lopes | 9a76733 | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 154 | def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH, |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 155 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 156 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 157 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 158 | |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 159 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 160 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 161 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 162 | |
| 163 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 164 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 165 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 166 | // ARM Instruction Predicate Definitions. |
| 167 | // |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 168 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">, |
| 169 | AssemblerPredicate<"HasV4TOps">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 170 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 171 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 172 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, |
| 173 | AssemblerPredicate<"HasV5TEOps">; |
| 174 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">, |
| 175 | AssemblerPredicate<"HasV6Ops">; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 176 | def NoV6 : Predicate<"!Subtarget->hasV6Ops()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 177 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, |
| 178 | AssemblerPredicate<"HasV6T2Ops">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 179 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 180 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">, |
| 181 | AssemblerPredicate<"HasV7Ops">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 182 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 183 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, |
| 184 | AssemblerPredicate<"FeatureVFP2">; |
| 185 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, |
| 186 | AssemblerPredicate<"FeatureVFP3">; |
| 187 | def HasNEON : Predicate<"Subtarget->hasNEON()">, |
| 188 | AssemblerPredicate<"FeatureNEON">; |
| 189 | def HasFP16 : Predicate<"Subtarget->hasFP16()">, |
| 190 | AssemblerPredicate<"FeatureFP16">; |
| 191 | def HasDivide : Predicate<"Subtarget->hasDivide()">, |
| 192 | AssemblerPredicate<"FeatureHWDiv">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 193 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 194 | AssemblerPredicate<"FeatureT2XtPk">; |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 195 | def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 196 | AssemblerPredicate<"FeatureDSPThumb2">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 197 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 198 | AssemblerPredicate<"FeatureDB">; |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 199 | def HasMP : Predicate<"Subtarget->hasMPExtension()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 200 | AssemblerPredicate<"FeatureMP">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 201 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 202 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 203 | def IsThumb : Predicate<"Subtarget->isThumb()">, |
| 204 | AssemblerPredicate<"ModeThumb">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 205 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 206 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">, |
| 207 | AssemblerPredicate<"ModeThumb,FeatureThumb2">; |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 208 | def IsMClass : Predicate<"Subtarget->isMClass()">, |
| 209 | AssemblerPredicate<"FeatureMClass">; |
| 210 | def IsARClass : Predicate<"!Subtarget->isMClass()">, |
| 211 | AssemblerPredicate<"!FeatureMClass">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 212 | def IsARM : Predicate<"!Subtarget->isThumb()">, |
| 213 | AssemblerPredicate<"!ModeThumb">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 214 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 215 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Nick Lewycky | 1fac6b5 | 2011-09-05 21:51:43 +0000 | [diff] [blame] | 216 | def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">, |
| 217 | AssemblerPredicate<"ModeNaCl">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 218 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 219 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 220 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 221 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 222 | def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 223 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 224 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 225 | // ARM Flag Definitions. |
| 226 | |
| 227 | class RegConstraint<string C> { |
| 228 | string Constraints = C; |
| 229 | } |
| 230 | |
| 231 | //===----------------------------------------------------------------------===// |
| 232 | // ARM specific transformation functions and pattern fragments. |
| 233 | // |
| 234 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 235 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 236 | // so_imm_neg def below. |
| 237 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 238 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 239 | }]>; |
| 240 | |
| 241 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 242 | // so_imm_not def below. |
| 243 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 244 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 245 | }]>; |
| 246 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 247 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 248 | def imm1_15 : ImmLeaf<i32, [{ |
| 249 | return (int32_t)Imm >= 1 && (int32_t)Imm < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 250 | }]>; |
| 251 | |
| 252 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 253 | def imm16_31 : ImmLeaf<i32, [{ |
| 254 | return (int32_t)Imm >= 16 && (int32_t)Imm < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 255 | }]>; |
| 256 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 257 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 258 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 259 | return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 260 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 261 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 262 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 263 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 264 | return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 265 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 266 | |
| 267 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 268 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 269 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 270 | }]>; |
| 271 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 272 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 273 | def hi16 : SDNodeXForm<imm, [{ |
| 274 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 275 | }]>; |
| 276 | |
| 277 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 278 | // Returns true if all low 16-bits are 0. |
| 279 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 280 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 281 | |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 282 | /// imm0_65535 - An immediate is in the range [0.65535]. |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 283 | def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; } |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 284 | def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{ |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 285 | return Imm >= 0 && Imm < 65536; |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 286 | }]> { |
| 287 | let ParserMatchClass = Imm0_65535AsmOperand; |
| 288 | } |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 289 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 290 | class BinOpWithFlagFrag<dag res> : |
| 291 | PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 292 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 293 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 294 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 295 | // An 'and' node with a single use. |
| 296 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
| 297 | return N->hasOneUse(); |
| 298 | }]>; |
| 299 | |
| 300 | // An 'xor' node with a single use. |
| 301 | def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{ |
| 302 | return N->hasOneUse(); |
| 303 | }]>; |
| 304 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 305 | // An 'fmul' node with a single use. |
| 306 | def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{ |
| 307 | return N->hasOneUse(); |
| 308 | }]>; |
| 309 | |
| 310 | // An 'fadd' node which checks for single non-hazardous use. |
| 311 | def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{ |
| 312 | return hasNoVMLxHazardUse(N); |
| 313 | }]>; |
| 314 | |
| 315 | // An 'fsub' node which checks for single non-hazardous use. |
| 316 | def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{ |
| 317 | return hasNoVMLxHazardUse(N); |
| 318 | }]>; |
| 319 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 320 | //===----------------------------------------------------------------------===// |
| 321 | // Operand Definitions. |
| 322 | // |
| 323 | |
| 324 | // Branch target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 325 | // FIXME: rename brtarget to t2_brtarget |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 326 | def brtarget : Operand<OtherVT> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 327 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 328 | let OperandType = "OPERAND_PCREL"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 329 | let DecoderMethod = "DecodeT2BROperand"; |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 330 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 331 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 332 | // FIXME: get rid of this one? |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 333 | def uncondbrtarget : Operand<OtherVT> { |
| 334 | let EncoderMethod = "getUnconditionalBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 335 | let OperandType = "OPERAND_PCREL"; |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 336 | } |
| 337 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 338 | // Branch target for ARM. Handles conditional/unconditional |
| 339 | def br_target : Operand<OtherVT> { |
| 340 | let EncoderMethod = "getARMBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 341 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 342 | } |
| 343 | |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 344 | // Call target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 345 | // FIXME: rename bltarget to t2_bl_target? |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 346 | def bltarget : Operand<i32> { |
| 347 | // Encoded the same as branch targets. |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 348 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 349 | let OperandType = "OPERAND_PCREL"; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 350 | } |
| 351 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 352 | // Call target for ARM. Handles conditional/unconditional |
| 353 | // FIXME: rename bl_target to t2_bltarget? |
| 354 | def bl_target : Operand<i32> { |
| 355 | // Encoded the same as branch targets. |
| 356 | let EncoderMethod = "getARMBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 357 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 358 | } |
| 359 | |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 360 | def blx_target : Operand<i32> { |
| 361 | // Encoded the same as branch targets. |
| 362 | let EncoderMethod = "getARMBLXTargetOpValue"; |
| 363 | let OperandType = "OPERAND_PCREL"; |
| 364 | } |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 365 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 366 | // A list of registers separated by comma. Used by load/store multiple. |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 367 | def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; } |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 368 | def reglist : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 369 | let EncoderMethod = "getRegisterListOpValue"; |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 370 | let ParserMatchClass = RegListAsmOperand; |
| 371 | let PrintMethod = "printRegisterList"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 372 | let DecoderMethod = "DecodeRegListOperand"; |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 373 | } |
| 374 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 375 | def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 376 | def dpr_reglist : Operand<i32> { |
| 377 | let EncoderMethod = "getRegisterListOpValue"; |
| 378 | let ParserMatchClass = DPRRegListAsmOperand; |
| 379 | let PrintMethod = "printRegisterList"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 380 | let DecoderMethod = "DecodeDPRRegListOperand"; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 381 | } |
| 382 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 383 | def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 384 | def spr_reglist : Operand<i32> { |
| 385 | let EncoderMethod = "getRegisterListOpValue"; |
| 386 | let ParserMatchClass = SPRRegListAsmOperand; |
| 387 | let PrintMethod = "printRegisterList"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 388 | let DecoderMethod = "DecodeSPRRegListOperand"; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 389 | } |
| 390 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 391 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 392 | def cpinst_operand : Operand<i32> { |
| 393 | let PrintMethod = "printCPInstOperand"; |
| 394 | } |
| 395 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 396 | // Local PC labels. |
| 397 | def pclabel : Operand<i32> { |
| 398 | let PrintMethod = "printPCLabel"; |
| 399 | } |
| 400 | |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 401 | // ADR instruction labels. |
| 402 | def adrlabel : Operand<i32> { |
| 403 | let EncoderMethod = "getAdrLabelOpValue"; |
| 404 | } |
| 405 | |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 406 | def neon_vcvt_imm32 : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 407 | let EncoderMethod = "getNEONVcvtImm32OpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 408 | let DecoderMethod = "DecodeVCVTImmOperand"; |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 409 | } |
| 410 | |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 411 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 412 | def rot_imm_XFORM: SDNodeXForm<imm, [{ |
| 413 | switch (N->getZExtValue()){ |
| 414 | default: assert(0); |
| 415 | case 0: return CurDAG->getTargetConstant(0, MVT::i32); |
| 416 | case 8: return CurDAG->getTargetConstant(1, MVT::i32); |
| 417 | case 16: return CurDAG->getTargetConstant(2, MVT::i32); |
| 418 | case 24: return CurDAG->getTargetConstant(3, MVT::i32); |
| 419 | } |
| 420 | }]>; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 421 | def RotImmAsmOperand : AsmOperandClass { |
| 422 | let Name = "RotImm"; |
| 423 | let ParserMethod = "parseRotImm"; |
| 424 | } |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 425 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ |
| 426 | int32_t v = N->getZExtValue(); |
| 427 | return v == 8 || v == 16 || v == 24; }], |
| 428 | rot_imm_XFORM> { |
| 429 | let PrintMethod = "printRotImmOperand"; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 430 | let ParserMatchClass = RotImmAsmOperand; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 431 | } |
| 432 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 433 | // shift_imm: An integer that encodes a shift amount and the type of shift |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 434 | // (asr or lsl). The 6-bit immediate encodes as: |
| 435 | // {5} 0 ==> lsl |
| 436 | // 1 asr |
| 437 | // {4-0} imm5 shift amount. |
| 438 | // asr #32 encoded as imm5 == 0. |
| 439 | def ShifterImmAsmOperand : AsmOperandClass { |
| 440 | let Name = "ShifterImm"; |
| 441 | let ParserMethod = "parseShifterImm"; |
| 442 | } |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 443 | def shift_imm : Operand<i32> { |
| 444 | let PrintMethod = "printShiftImmOperand"; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 445 | let ParserMatchClass = ShifterImmAsmOperand; |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 446 | } |
| 447 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 448 | // shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm. |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 449 | def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 450 | def so_reg_reg : Operand<i32>, // reg reg imm |
| 451 | ComplexPattern<i32, 3, "SelectRegShifterOperand", |
| 452 | [shl, srl, sra, rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 453 | let EncoderMethod = "getSORegRegOpValue"; |
| 454 | let PrintMethod = "printSORegRegOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 455 | let DecoderMethod = "DecodeSORegRegOperand"; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 456 | let ParserMatchClass = ShiftedRegAsmOperand; |
Owen Anderson | de317f4 | 2011-08-09 23:33:27 +0000 | [diff] [blame] | 457 | let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 458 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 459 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 460 | def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 461 | def so_reg_imm : Operand<i32>, // reg imm |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 462 | ComplexPattern<i32, 2, "SelectImmShifterOperand", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 463 | [shl, srl, sra, rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 464 | let EncoderMethod = "getSORegImmOpValue"; |
| 465 | let PrintMethod = "printSORegImmOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 466 | let DecoderMethod = "DecodeSORegImmOperand"; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 467 | let ParserMatchClass = ShiftedImmAsmOperand; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 468 | let MIOperandInfo = (ops GPR, i32imm); |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 469 | } |
| 470 | |
| 471 | // FIXME: Does this need to be distinct from so_reg? |
| 472 | def shift_so_reg_reg : Operand<i32>, // reg reg imm |
| 473 | ComplexPattern<i32, 3, "SelectShiftRegShifterOperand", |
| 474 | [shl,srl,sra,rotr]> { |
| 475 | let EncoderMethod = "getSORegRegOpValue"; |
| 476 | let PrintMethod = "printSORegRegOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 477 | let DecoderMethod = "DecodeSORegRegOperand"; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 478 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 479 | } |
| 480 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 481 | // FIXME: Does this need to be distinct from so_reg? |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 482 | def shift_so_reg_imm : Operand<i32>, // reg reg imm |
| 483 | ComplexPattern<i32, 2, "SelectShiftImmShifterOperand", |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 484 | [shl,srl,sra,rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 485 | let EncoderMethod = "getSORegImmOpValue"; |
| 486 | let PrintMethod = "printSORegImmOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 487 | let DecoderMethod = "DecodeSORegImmOperand"; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 488 | let MIOperandInfo = (ops GPR, i32imm); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 489 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 490 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 491 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 492 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
Bob Wilson | 0998994 | 2011-02-07 17:43:06 +0000 | [diff] [blame] | 493 | // 8-bit immediate rotated by an arbitrary number of bits. |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 494 | def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; } |
Eli Friedman | c573e2c | 2011-04-29 22:48:03 +0000 | [diff] [blame] | 495 | def so_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 496 | return ARM_AM::getSOImmVal(Imm) != -1; |
| 497 | }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 498 | let EncoderMethod = "getSOImmOpValue"; |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 499 | let ParserMatchClass = SOImmAsmOperand; |
Owen Anderson | fd9085d | 2011-08-10 17:38:05 +0000 | [diff] [blame] | 500 | let DecoderMethod = "DecodeSOImmOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 501 | } |
| 502 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 503 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 504 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 505 | // get the first/second pieces. |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 506 | def so_imm2part : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 507 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 508 | }]>; |
| 509 | |
| 510 | /// arm_i32imm - True for +V6T2, or true only if so_imm2part is true. |
| 511 | /// |
| 512 | def arm_i32imm : PatLeaf<(imm), [{ |
| 513 | if (Subtarget->hasV6T2Ops()) |
| 514 | return true; |
| 515 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 516 | }]>; |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 517 | |
Jim Grosbach | b2756af | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 518 | /// imm0_7 predicate - Immediate in the range [0,7]. |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 519 | def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; } |
| 520 | def imm0_7 : Operand<i32>, ImmLeaf<i32, [{ |
| 521 | return Imm >= 0 && Imm < 8; |
| 522 | }]> { |
| 523 | let ParserMatchClass = Imm0_7AsmOperand; |
| 524 | } |
| 525 | |
Jim Grosbach | b2756af | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 526 | /// imm0_15 predicate - Immediate in the range [0,15]. |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 527 | def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; } |
| 528 | def imm0_15 : Operand<i32>, ImmLeaf<i32, [{ |
| 529 | return Imm >= 0 && Imm < 16; |
| 530 | }]> { |
| 531 | let ParserMatchClass = Imm0_15AsmOperand; |
| 532 | } |
| 533 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 534 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 535 | def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; } |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 536 | def imm0_31 : Operand<i32>, ImmLeaf<i32, [{ |
| 537 | return Imm >= 0 && Imm < 32; |
Jim Grosbach | 3d5ab36 | 2011-07-26 16:44:05 +0000 | [diff] [blame] | 538 | }]> { |
| 539 | let ParserMatchClass = Imm0_31AsmOperand; |
| 540 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 541 | |
Jim Grosbach | 02c8460 | 2011-08-01 22:02:20 +0000 | [diff] [blame] | 542 | /// imm0_255 predicate - Immediate in the range [0,255]. |
| 543 | def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; } |
| 544 | def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> { |
| 545 | let ParserMatchClass = Imm0_255AsmOperand; |
| 546 | } |
| 547 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 548 | // imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference |
| 549 | // a relocatable expression. |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 550 | // |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 551 | // FIXME: This really needs a Thumb version separate from the ARM version. |
| 552 | // While the range is the same, and can thus use the same match class, |
| 553 | // the encoding is different so it should have a different encoder method. |
| 554 | def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; } |
| 555 | def imm0_65535_expr : Operand<i32> { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 556 | let EncoderMethod = "getHiLo16ImmOpValue"; |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 557 | let ParserMatchClass = Imm0_65535ExprAsmOperand; |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 558 | } |
| 559 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 560 | /// imm24b - True if the 32-bit immediate is encodable in 24 bits. |
| 561 | def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; } |
| 562 | def imm24b : Operand<i32>, ImmLeaf<i32, [{ |
| 563 | return Imm >= 0 && Imm <= 0xffffff; |
| 564 | }]> { |
| 565 | let ParserMatchClass = Imm24bitAsmOperand; |
| 566 | } |
| 567 | |
| 568 | |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 569 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 570 | /// e.g., 0xf000ffff |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 571 | def BitfieldAsmOperand : AsmOperandClass { |
| 572 | let Name = "Bitfield"; |
| 573 | let ParserMethod = "parseBitfield"; |
| 574 | } |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 575 | def bf_inv_mask_imm : Operand<i32>, |
| 576 | PatLeaf<(imm), [{ |
| 577 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
| 578 | }] > { |
| 579 | let EncoderMethod = "getBitfieldInvertedMaskOpValue"; |
| 580 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 581 | let DecoderMethod = "DecodeBitfieldMaskOperand"; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 582 | let ParserMatchClass = BitfieldAsmOperand; |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 583 | } |
| 584 | |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 585 | def imm1_32_XFORM: SDNodeXForm<imm, [{ |
| 586 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 587 | }]>; |
| 588 | def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; } |
Jim Grosbach | ef3bf64 | 2011-08-17 21:01:11 +0000 | [diff] [blame] | 589 | def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ |
| 590 | uint64_t Imm = N->getZExtValue(); |
| 591 | return Imm > 0 && Imm <= 32; |
| 592 | }], |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 593 | imm1_32_XFORM> { |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 594 | let PrintMethod = "printImmPlusOneOperand"; |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 595 | let ParserMatchClass = Imm1_32AsmOperand; |
Bruno Cardoso Lopes | 895c1e2 | 2011-05-31 03:33:27 +0000 | [diff] [blame] | 596 | } |
| 597 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 598 | def imm1_16_XFORM: SDNodeXForm<imm, [{ |
| 599 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 600 | }]>; |
| 601 | def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; } |
| 602 | def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }], |
| 603 | imm1_16_XFORM> { |
| 604 | let PrintMethod = "printImmPlusOneOperand"; |
| 605 | let ParserMatchClass = Imm1_16AsmOperand; |
| 606 | } |
| 607 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 608 | // Define ARM specific addressing modes. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 609 | // addrmode_imm12 := reg +/- imm12 |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 610 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 611 | def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 612 | def addrmode_imm12 : Operand<i32>, |
| 613 | ComplexPattern<i32, 2, "SelectAddrModeImm12", []> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 614 | // 12-bit immediate operand. Note that instructions using this encode |
| 615 | // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other |
| 616 | // immediate values are as normal. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 617 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 618 | let EncoderMethod = "getAddrModeImm12OpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 619 | let PrintMethod = "printAddrModeImm12Operand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 620 | let DecoderMethod = "DecodeAddrModeImm12Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 621 | let ParserMatchClass = MemImm12OffsetAsmOperand; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 622 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 623 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 624 | // ldst_so_reg := reg +/- reg shop imm |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 625 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 626 | def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 627 | def ldst_so_reg : Operand<i32>, |
| 628 | ComplexPattern<i32, 3, "SelectLdStSOReg", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 629 | let EncoderMethod = "getLdStSORegOpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 630 | // FIXME: Simplify the printer |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 631 | let PrintMethod = "printAddrMode2Operand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 632 | let DecoderMethod = "DecodeSORegMemOperand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 633 | let ParserMatchClass = MemRegOffsetAsmOperand; |
Owen Anderson | 2b7b238 | 2011-08-11 18:55:42 +0000 | [diff] [blame] | 634 | let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 635 | } |
| 636 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 637 | // postidx_imm8 := +/- [0,255] |
| 638 | // |
| 639 | // 9 bit value: |
| 640 | // {8} 1 is imm8 is non-negative. 0 otherwise. |
| 641 | // {7-0} [0,255] imm8 value. |
| 642 | def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; } |
| 643 | def postidx_imm8 : Operand<i32> { |
| 644 | let PrintMethod = "printPostIdxImm8Operand"; |
| 645 | let ParserMatchClass = PostIdxImm8AsmOperand; |
| 646 | let MIOperandInfo = (ops i32imm); |
| 647 | } |
| 648 | |
Owen Anderson | 154c41d | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 649 | // postidx_imm8s4 := +/- [0,1020] |
| 650 | // |
| 651 | // 9 bit value: |
| 652 | // {8} 1 is imm8 is non-negative. 0 otherwise. |
| 653 | // {7-0} [0,255] imm8 value, scaled by 4. |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 654 | def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; } |
Owen Anderson | 154c41d | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 655 | def postidx_imm8s4 : Operand<i32> { |
| 656 | let PrintMethod = "printPostIdxImm8s4Operand"; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 657 | let ParserMatchClass = PostIdxImm8s4AsmOperand; |
Owen Anderson | 154c41d | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 658 | let MIOperandInfo = (ops i32imm); |
| 659 | } |
| 660 | |
| 661 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 662 | // postidx_reg := +/- reg |
| 663 | // |
| 664 | def PostIdxRegAsmOperand : AsmOperandClass { |
| 665 | let Name = "PostIdxReg"; |
| 666 | let ParserMethod = "parsePostIdxReg"; |
| 667 | } |
| 668 | def postidx_reg : Operand<i32> { |
| 669 | let EncoderMethod = "getPostIdxRegOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 670 | let DecoderMethod = "DecodePostIdxReg"; |
Jim Grosbach | ca8c70b | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 671 | let PrintMethod = "printPostIdxRegOperand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 672 | let ParserMatchClass = PostIdxRegAsmOperand; |
| 673 | let MIOperandInfo = (ops GPR, i32imm); |
| 674 | } |
| 675 | |
| 676 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 677 | // addrmode2 := reg +/- imm12 |
| 678 | // := reg +/- reg shop imm |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 679 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 680 | // FIXME: addrmode2 should be refactored the rest of the way to always |
| 681 | // use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg). |
| 682 | def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 683 | def addrmode2 : Operand<i32>, |
| 684 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 685 | let EncoderMethod = "getAddrMode2OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 686 | let PrintMethod = "printAddrMode2Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 687 | let ParserMatchClass = AddrMode2AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 688 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 689 | } |
| 690 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 691 | def PostIdxRegShiftedAsmOperand : AsmOperandClass { |
| 692 | let Name = "PostIdxRegShifted"; |
| 693 | let ParserMethod = "parsePostIdxReg"; |
| 694 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 695 | def am2offset_reg : Operand<i32>, |
| 696 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg", |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 697 | [], [SDNPWantRoot]> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 698 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 699 | let PrintMethod = "printAddrMode2OffsetOperand"; |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 700 | // When using this for assembly, it's always as a post-index offset. |
| 701 | let ParserMatchClass = PostIdxRegShiftedAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 702 | let MIOperandInfo = (ops GPR, i32imm); |
| 703 | } |
| 704 | |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 705 | // FIXME: am2offset_imm should only need the immediate, not the GPR. Having |
| 706 | // the GPR is purely vestigal at this point. |
| 707 | def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 708 | def am2offset_imm : Operand<i32>, |
| 709 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm", |
| 710 | [], [SDNPWantRoot]> { |
| 711 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
| 712 | let PrintMethod = "printAddrMode2OffsetOperand"; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 713 | let ParserMatchClass = AM2OffsetImmAsmOperand; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 714 | let MIOperandInfo = (ops GPR, i32imm); |
| 715 | } |
| 716 | |
| 717 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 718 | // addrmode3 := reg +/- reg |
| 719 | // addrmode3 := reg +/- imm8 |
| 720 | // |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 721 | // FIXME: split into imm vs. reg versions. |
| 722 | def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 723 | def addrmode3 : Operand<i32>, |
| 724 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 725 | let EncoderMethod = "getAddrMode3OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 726 | let PrintMethod = "printAddrMode3Operand"; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 727 | let ParserMatchClass = AddrMode3AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 728 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 729 | } |
| 730 | |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 731 | // FIXME: split into imm vs. reg versions. |
| 732 | // FIXME: parser method to handle +/- register. |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 733 | def AM3OffsetAsmOperand : AsmOperandClass { |
| 734 | let Name = "AM3Offset"; |
| 735 | let ParserMethod = "parseAM3Offset"; |
| 736 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 737 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 738 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 739 | [], [SDNPWantRoot]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 740 | let EncoderMethod = "getAddrMode3OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 741 | let PrintMethod = "printAddrMode3OffsetOperand"; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 742 | let ParserMatchClass = AM3OffsetAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 743 | let MIOperandInfo = (ops GPR, i32imm); |
| 744 | } |
| 745 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 746 | // ldstm_mode := {ia, ib, da, db} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 747 | // |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 748 | def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 749 | let EncoderMethod = "getLdStmModeOpValue"; |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 750 | let PrintMethod = "printLdStmModeOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 751 | } |
| 752 | |
| 753 | // addrmode5 := reg +/- imm8*4 |
| 754 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 755 | def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 756 | def addrmode5 : Operand<i32>, |
| 757 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 758 | let PrintMethod = "printAddrMode5Operand"; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 759 | let EncoderMethod = "getAddrMode5OpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 760 | let DecoderMethod = "DecodeAddrMode5Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 761 | let ParserMatchClass = AddrMode5AsmOperand; |
| 762 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 763 | } |
| 764 | |
Bob Wilson | d3a0765 | 2011-02-07 17:43:09 +0000 | [diff] [blame] | 765 | // addrmode6 := reg with optional alignment |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 766 | // |
Jim Grosbach | 57dcb85 | 2011-10-11 17:29:55 +0000 | [diff] [blame] | 767 | def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; } |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 768 | def addrmode6 : Operand<i32>, |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 769 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 770 | let PrintMethod = "printAddrMode6Operand"; |
Jim Grosbach | 38fbe32 | 2011-10-10 22:55:05 +0000 | [diff] [blame] | 771 | let MIOperandInfo = (ops GPR:$addr, i32imm:$align); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 772 | let EncoderMethod = "getAddrMode6AddressOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 773 | let DecoderMethod = "DecodeAddrMode6Operand"; |
Jim Grosbach | 57dcb85 | 2011-10-11 17:29:55 +0000 | [diff] [blame] | 774 | let ParserMatchClass = AddrMode6AsmOperand; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 775 | } |
| 776 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 777 | def am6offset : Operand<i32>, |
| 778 | ComplexPattern<i32, 1, "SelectAddrMode6Offset", |
| 779 | [], [SDNPWantRoot]> { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 780 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 781 | let MIOperandInfo = (ops GPR); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 782 | let EncoderMethod = "getAddrMode6OffsetOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 783 | let DecoderMethod = "DecodeGPRRegisterClass"; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 784 | } |
| 785 | |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 786 | // Special version of addrmode6 to handle alignment encoding for VST1/VLD1 |
| 787 | // (single element from one lane) for size 32. |
| 788 | def addrmode6oneL32 : Operand<i32>, |
| 789 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 790 | let PrintMethod = "printAddrMode6Operand"; |
| 791 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 792 | let EncoderMethod = "getAddrMode6OneLane32AddressOpValue"; |
| 793 | } |
| 794 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 795 | // Special version of addrmode6 to handle alignment encoding for VLD-dup |
| 796 | // instructions, specifically VLD4-dup. |
| 797 | def addrmode6dup : Operand<i32>, |
| 798 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 799 | let PrintMethod = "printAddrMode6Operand"; |
| 800 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 801 | let EncoderMethod = "getAddrMode6DupAddressOpValue"; |
| 802 | } |
| 803 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 804 | // addrmodepc := pc + reg |
| 805 | // |
| 806 | def addrmodepc : Operand<i32>, |
| 807 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 808 | let PrintMethod = "printAddrModePCOperand"; |
| 809 | let MIOperandInfo = (ops GPR, i32imm); |
| 810 | } |
| 811 | |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 812 | // addr_offset_none := reg |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 813 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 814 | def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; } |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 815 | def addr_offset_none : Operand<i32>, |
| 816 | ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> { |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 817 | let PrintMethod = "printAddrMode7Operand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 818 | let DecoderMethod = "DecodeAddrMode7Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 819 | let ParserMatchClass = MemNoOffsetAsmOperand; |
| 820 | let MIOperandInfo = (ops GPR:$base); |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 821 | } |
| 822 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 823 | def nohash_imm : Operand<i32> { |
| 824 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 825 | } |
| 826 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 827 | def CoprocNumAsmOperand : AsmOperandClass { |
| 828 | let Name = "CoprocNum"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 829 | let ParserMethod = "parseCoprocNumOperand"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 830 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 831 | def p_imm : Operand<i32> { |
| 832 | let PrintMethod = "printPImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 833 | let ParserMatchClass = CoprocNumAsmOperand; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 834 | let DecoderMethod = "DecodeCoprocessor"; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 835 | } |
| 836 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 837 | def CoprocRegAsmOperand : AsmOperandClass { |
| 838 | let Name = "CoprocReg"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 839 | let ParserMethod = "parseCoprocRegOperand"; |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 840 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 841 | def c_imm : Operand<i32> { |
| 842 | let PrintMethod = "printCImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 843 | let ParserMatchClass = CoprocRegAsmOperand; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 844 | } |
Jim Grosbach | 9b8f2a0 | 2011-10-12 17:34:41 +0000 | [diff] [blame^] | 845 | def CoprocOptionAsmOperand : AsmOperandClass { |
| 846 | let Name = "CoprocOption"; |
| 847 | let ParserMethod = "parseCoprocOptionOperand"; |
| 848 | } |
| 849 | def coproc_option_imm : Operand<i32> { |
| 850 | let PrintMethod = "printCoprocOptionImm"; |
| 851 | let ParserMatchClass = CoprocOptionAsmOperand; |
| 852 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 853 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 854 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 855 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 856 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 857 | |
| 858 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 859 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 860 | // |
| 861 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 862 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 863 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 864 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 865 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 866 | PatFrag opnode, string baseOpc, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 867 | // The register-immediate version is re-materializable. This is useful |
| 868 | // in particular for taking the address of a local. |
| 869 | let isReMaterializable = 1 in { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 870 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 871 | iii, opc, "\t$Rd, $Rn, $imm", |
| 872 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 873 | bits<4> Rd; |
| 874 | bits<4> Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 875 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 876 | let Inst{25} = 1; |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 877 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 878 | let Inst{15-12} = Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 879 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 880 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 881 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 882 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 883 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 884 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 885 | bits<4> Rd; |
| 886 | bits<4> Rn; |
| 887 | bits<4> Rm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 888 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 889 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 890 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 891 | let Inst{15-12} = Rd; |
| 892 | let Inst{11-4} = 0b00000000; |
| 893 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 894 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 895 | |
| 896 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 897 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 898 | iis, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 899 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 900 | bits<4> Rd; |
| 901 | bits<4> Rn; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 902 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 903 | let Inst{25} = 0; |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 904 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 905 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 906 | let Inst{11-5} = shift{11-5}; |
| 907 | let Inst{4} = 0; |
| 908 | let Inst{3-0} = shift{3-0}; |
| 909 | } |
| 910 | |
| 911 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 912 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 913 | iis, opc, "\t$Rd, $Rn, $shift", |
| 914 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> { |
| 915 | bits<4> Rd; |
| 916 | bits<4> Rn; |
| 917 | bits<12> shift; |
| 918 | let Inst{25} = 0; |
| 919 | let Inst{19-16} = Rn; |
| 920 | let Inst{15-12} = Rd; |
| 921 | let Inst{11-8} = shift{11-8}; |
| 922 | let Inst{7} = 0; |
| 923 | let Inst{6-5} = shift{6-5}; |
| 924 | let Inst{4} = 1; |
| 925 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 926 | } |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 927 | |
| 928 | // Assembly aliases for optional destination operand when it's the same |
| 929 | // as the source operand. |
| 930 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 931 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 932 | so_imm:$imm, pred:$p, |
| 933 | cc_out:$s)>, |
| 934 | Requires<[IsARM]>; |
| 935 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 936 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 937 | GPR:$Rm, pred:$p, |
| 938 | cc_out:$s)>, |
| 939 | Requires<[IsARM]>; |
| 940 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 941 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 942 | so_reg_imm:$shift, pred:$p, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 943 | cc_out:$s)>, |
| 944 | Requires<[IsARM]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 945 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 946 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 947 | so_reg_reg:$shift, pred:$p, |
| 948 | cc_out:$s)>, |
| 949 | Requires<[IsARM]>; |
| 950 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 951 | } |
| 952 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 953 | /// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are |
| 954 | /// reversed. The 'rr' form is only defined for the disassembler; for codegen |
| 955 | /// it is equivalent to the AsI1_bin_irs counterpart. |
| 956 | multiclass AsI1_rbin_irs<bits<4> opcod, string opc, |
| 957 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 958 | PatFrag opnode, string baseOpc, bit Commutable = 0> { |
| 959 | // The register-immediate version is re-materializable. This is useful |
| 960 | // in particular for taking the address of a local. |
| 961 | let isReMaterializable = 1 in { |
| 962 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 963 | iii, opc, "\t$Rd, $Rn, $imm", |
| 964 | [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> { |
| 965 | bits<4> Rd; |
| 966 | bits<4> Rn; |
| 967 | bits<12> imm; |
| 968 | let Inst{25} = 1; |
| 969 | let Inst{19-16} = Rn; |
| 970 | let Inst{15-12} = Rd; |
| 971 | let Inst{11-0} = imm; |
| 972 | } |
| 973 | } |
| 974 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 975 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 976 | [/* pattern left blank */]> { |
| 977 | bits<4> Rd; |
| 978 | bits<4> Rn; |
| 979 | bits<4> Rm; |
| 980 | let Inst{11-4} = 0b00000000; |
| 981 | let Inst{25} = 0; |
| 982 | let Inst{3-0} = Rm; |
| 983 | let Inst{15-12} = Rd; |
| 984 | let Inst{19-16} = Rn; |
| 985 | } |
| 986 | |
| 987 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
| 988 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
| 989 | iis, opc, "\t$Rd, $Rn, $shift", |
| 990 | [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> { |
| 991 | bits<4> Rd; |
| 992 | bits<4> Rn; |
| 993 | bits<12> shift; |
| 994 | let Inst{25} = 0; |
| 995 | let Inst{19-16} = Rn; |
| 996 | let Inst{15-12} = Rd; |
| 997 | let Inst{11-5} = shift{11-5}; |
| 998 | let Inst{4} = 0; |
| 999 | let Inst{3-0} = shift{3-0}; |
| 1000 | } |
| 1001 | |
| 1002 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
| 1003 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
| 1004 | iis, opc, "\t$Rd, $Rn, $shift", |
| 1005 | [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> { |
| 1006 | bits<4> Rd; |
| 1007 | bits<4> Rn; |
| 1008 | bits<12> shift; |
| 1009 | let Inst{25} = 0; |
| 1010 | let Inst{19-16} = Rn; |
| 1011 | let Inst{15-12} = Rd; |
| 1012 | let Inst{11-8} = shift{11-8}; |
| 1013 | let Inst{7} = 0; |
| 1014 | let Inst{6-5} = shift{6-5}; |
| 1015 | let Inst{4} = 1; |
| 1016 | let Inst{3-0} = shift{3-0}; |
| 1017 | } |
| 1018 | |
| 1019 | // Assembly aliases for optional destination operand when it's the same |
| 1020 | // as the source operand. |
| 1021 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1022 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1023 | so_imm:$imm, pred:$p, |
| 1024 | cc_out:$s)>, |
| 1025 | Requires<[IsARM]>; |
| 1026 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1027 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1028 | GPR:$Rm, pred:$p, |
| 1029 | cc_out:$s)>, |
| 1030 | Requires<[IsARM]>; |
| 1031 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1032 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1033 | so_reg_imm:$shift, pred:$p, |
| 1034 | cc_out:$s)>, |
| 1035 | Requires<[IsARM]>; |
| 1036 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1037 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1038 | so_reg_reg:$shift, pred:$p, |
| 1039 | cc_out:$s)>, |
| 1040 | Requires<[IsARM]>; |
| 1041 | |
| 1042 | } |
| 1043 | |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1044 | /// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except it sets 's' bit by default. |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1045 | /// |
| 1046 | /// These opcodes will be converted to the real non-S opcodes by |
| 1047 | /// AdjustInstrPostInstrSelection after giving then an optional CPSR operand. |
| 1048 | let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in { |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1049 | multiclass AsI1_rbin_s_is<bits<4> opcod, string opc, |
| 1050 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 1051 | PatFrag opnode, bit Commutable = 0> { |
| 1052 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 1053 | iii, opc, "\t$Rd, $Rn, $imm", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1054 | [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>; |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1055 | |
| 1056 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 1057 | iir, opc, "\t$Rd, $Rn, $Rm", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1058 | [/* pattern left blank */]>; |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1059 | |
| 1060 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
| 1061 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
| 1062 | iis, opc, "\t$Rd, $Rn, $shift", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1063 | [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]>; |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1064 | |
| 1065 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
| 1066 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
| 1067 | iis, opc, "\t$Rd, $Rn, $shift", |
| 1068 | [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> { |
| 1069 | bits<4> Rd; |
| 1070 | bits<4> Rn; |
| 1071 | bits<12> shift; |
| 1072 | let Inst{25} = 0; |
| 1073 | let Inst{19-16} = Rn; |
| 1074 | let Inst{15-12} = Rd; |
| 1075 | let Inst{11-8} = shift{11-8}; |
| 1076 | let Inst{7} = 0; |
| 1077 | let Inst{6-5} = shift{6-5}; |
| 1078 | let Inst{4} = 1; |
| 1079 | let Inst{3-0} = shift{3-0}; |
| 1080 | } |
| 1081 | } |
| 1082 | } |
| 1083 | |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1084 | /// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default. |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1085 | /// |
| 1086 | /// These opcodes will be converted to the real non-S opcodes by |
| 1087 | /// AdjustInstrPostInstrSelection after giving then an optional CPSR operand. |
| 1088 | let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in { |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1089 | multiclass AsI1_bin_s_irs<bits<4> opcod, string opc, |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1090 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 1091 | PatFrag opnode, bit Commutable = 0> { |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1092 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1093 | iii, opc, "\t$Rd, $Rn, $imm", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1094 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>; |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1095 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1096 | iir, opc, "\t$Rd, $Rn, $Rm", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1097 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]>; |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1098 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1099 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1100 | iis, opc, "\t$Rd, $Rn, $shift", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1101 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1102 | |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1103 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1104 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1105 | iis, opc, "\t$Rd, $Rn, $shift", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1106 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1107 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1108 | } |
| 1109 | |
| 1110 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1111 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1112 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 1113 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 1114 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 1115 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 1116 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1117 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 1118 | opc, "\t$Rn, $imm", |
| 1119 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1120 | bits<4> Rn; |
| 1121 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1122 | let Inst{25} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1123 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1124 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1125 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1126 | let Inst{11-0} = imm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1127 | } |
| 1128 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 1129 | opc, "\t$Rn, $Rm", |
| 1130 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1131 | bits<4> Rn; |
| 1132 | bits<4> Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1133 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1134 | let Inst{25} = 0; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1135 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1136 | let Inst{19-16} = Rn; |
| 1137 | let Inst{15-12} = 0b0000; |
| 1138 | let Inst{11-4} = 0b00000000; |
| 1139 | let Inst{3-0} = Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1140 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1141 | def rsi : AI1<opcod, (outs), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1142 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1143 | opc, "\t$Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1144 | [(opnode GPR:$Rn, so_reg_imm:$shift)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1145 | bits<4> Rn; |
| 1146 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1147 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1148 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1149 | let Inst{19-16} = Rn; |
| 1150 | let Inst{15-12} = 0b0000; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1151 | let Inst{11-5} = shift{11-5}; |
| 1152 | let Inst{4} = 0; |
| 1153 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1154 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1155 | def rsr : AI1<opcod, (outs), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1156 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1157 | opc, "\t$Rn, $shift", |
| 1158 | [(opnode GPR:$Rn, so_reg_reg:$shift)]> { |
| 1159 | bits<4> Rn; |
| 1160 | bits<12> shift; |
| 1161 | let Inst{25} = 0; |
| 1162 | let Inst{20} = 1; |
| 1163 | let Inst{19-16} = Rn; |
| 1164 | let Inst{15-12} = 0b0000; |
| 1165 | let Inst{11-8} = shift{11-8}; |
| 1166 | let Inst{7} = 0; |
| 1167 | let Inst{6-5} = shift{6-5}; |
| 1168 | let Inst{4} = 1; |
| 1169 | let Inst{3-0} = shift{3-0}; |
| 1170 | } |
| 1171 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1172 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1173 | } |
| 1174 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1175 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1176 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1177 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1178 | class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1179 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1180 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1181 | [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>, |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1182 | Requires<[IsARM, HasV6]> { |
| 1183 | bits<4> Rd; |
| 1184 | bits<4> Rm; |
| 1185 | bits<2> rot; |
| 1186 | let Inst{19-16} = 0b1111; |
| 1187 | let Inst{15-12} = Rd; |
| 1188 | let Inst{11-10} = rot; |
| 1189 | let Inst{3-0} = Rm; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1190 | } |
| 1191 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1192 | class AI_ext_rrot_np<bits<8> opcod, string opc> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1193 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1194 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>, |
| 1195 | Requires<[IsARM, HasV6]> { |
| 1196 | bits<2> rot; |
| 1197 | let Inst{19-16} = 0b1111; |
| 1198 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1199 | } |
| 1200 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1201 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1202 | /// register and one whose operand is a register rotated by 8/16/24. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1203 | class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1204 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1205 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1206 | [(set GPRnopc:$Rd, (opnode GPR:$Rn, |
| 1207 | (rotr GPRnopc:$Rm, rot_imm:$rot)))]>, |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1208 | Requires<[IsARM, HasV6]> { |
| 1209 | bits<4> Rd; |
| 1210 | bits<4> Rm; |
| 1211 | bits<4> Rn; |
| 1212 | bits<2> rot; |
| 1213 | let Inst{19-16} = Rn; |
| 1214 | let Inst{15-12} = Rd; |
| 1215 | let Inst{11-10} = rot; |
| 1216 | let Inst{9-4} = 0b000111; |
| 1217 | let Inst{3-0} = Rm; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1218 | } |
| 1219 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1220 | class AI_exta_rrot_np<bits<8> opcod, string opc> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1221 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1222 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>, |
| 1223 | Requires<[IsARM, HasV6]> { |
| 1224 | bits<4> Rn; |
| 1225 | bits<2> rot; |
| 1226 | let Inst{19-16} = Rn; |
| 1227 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1228 | } |
| 1229 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1230 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1231 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1232 | string baseOpc, bit Commutable = 0> { |
Andrew Trick | 83a8031 | 2011-09-20 18:22:31 +0000 | [diff] [blame] | 1233 | let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1234 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1235 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1236 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1237 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1238 | bits<4> Rd; |
| 1239 | bits<4> Rn; |
| 1240 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1241 | let Inst{25} = 1; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1242 | let Inst{15-12} = Rd; |
| 1243 | let Inst{19-16} = Rn; |
| 1244 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1245 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1246 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 1247 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1248 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1249 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1250 | bits<4> Rd; |
| 1251 | bits<4> Rn; |
| 1252 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1253 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1254 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1255 | let isCommutable = Commutable; |
| 1256 | let Inst{3-0} = Rm; |
| 1257 | let Inst{15-12} = Rd; |
| 1258 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1259 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1260 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
| 1261 | (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1262 | DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1263 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1264 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1265 | bits<4> Rd; |
| 1266 | bits<4> Rn; |
| 1267 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1268 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1269 | let Inst{19-16} = Rn; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1270 | let Inst{15-12} = Rd; |
| 1271 | let Inst{11-5} = shift{11-5}; |
| 1272 | let Inst{4} = 0; |
| 1273 | let Inst{3-0} = shift{3-0}; |
| 1274 | } |
| 1275 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
| 1276 | (ins GPR:$Rn, so_reg_reg:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1277 | DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1278 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1279 | Requires<[IsARM]> { |
| 1280 | bits<4> Rd; |
| 1281 | bits<4> Rn; |
| 1282 | bits<12> shift; |
| 1283 | let Inst{25} = 0; |
| 1284 | let Inst{19-16} = Rn; |
| 1285 | let Inst{15-12} = Rd; |
| 1286 | let Inst{11-8} = shift{11-8}; |
| 1287 | let Inst{7} = 0; |
| 1288 | let Inst{6-5} = shift{6-5}; |
| 1289 | let Inst{4} = 1; |
| 1290 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1291 | } |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1292 | } |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1293 | |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1294 | // Assembly aliases for optional destination operand when it's the same |
| 1295 | // as the source operand. |
| 1296 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1297 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1298 | so_imm:$imm, pred:$p, |
| 1299 | cc_out:$s)>, |
| 1300 | Requires<[IsARM]>; |
| 1301 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1302 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1303 | GPR:$Rm, pred:$p, |
| 1304 | cc_out:$s)>, |
| 1305 | Requires<[IsARM]>; |
| 1306 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1307 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1308 | so_reg_imm:$shift, pred:$p, |
| 1309 | cc_out:$s)>, |
| 1310 | Requires<[IsARM]>; |
| 1311 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1312 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1313 | so_reg_reg:$shift, pred:$p, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1314 | cc_out:$s)>, |
| 1315 | Requires<[IsARM]>; |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1316 | } |
| 1317 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1318 | /// AI1_rsc_irs - Define instructions and patterns for rsc |
| 1319 | multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 1320 | string baseOpc> { |
Andrew Trick | 83a8031 | 2011-09-20 18:22:31 +0000 | [diff] [blame] | 1321 | let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in { |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1322 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1323 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 1324 | [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>, |
| 1325 | Requires<[IsARM]> { |
| 1326 | bits<4> Rd; |
| 1327 | bits<4> Rn; |
| 1328 | bits<12> imm; |
| 1329 | let Inst{25} = 1; |
| 1330 | let Inst{15-12} = Rd; |
| 1331 | let Inst{19-16} = Rn; |
| 1332 | let Inst{11-0} = imm; |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1333 | } |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1334 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 1335 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 1336 | [/* pattern left blank */]> { |
| 1337 | bits<4> Rd; |
| 1338 | bits<4> Rn; |
| 1339 | bits<4> Rm; |
| 1340 | let Inst{11-4} = 0b00000000; |
| 1341 | let Inst{25} = 0; |
| 1342 | let Inst{3-0} = Rm; |
| 1343 | let Inst{15-12} = Rd; |
| 1344 | let Inst{19-16} = Rn; |
| 1345 | } |
| 1346 | def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
| 1347 | DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 1348 | [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>, |
| 1349 | Requires<[IsARM]> { |
| 1350 | bits<4> Rd; |
| 1351 | bits<4> Rn; |
| 1352 | bits<12> shift; |
| 1353 | let Inst{25} = 0; |
| 1354 | let Inst{19-16} = Rn; |
| 1355 | let Inst{15-12} = Rd; |
| 1356 | let Inst{11-5} = shift{11-5}; |
| 1357 | let Inst{4} = 0; |
| 1358 | let Inst{3-0} = shift{3-0}; |
| 1359 | } |
| 1360 | def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 1361 | DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 1362 | [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>, |
| 1363 | Requires<[IsARM]> { |
| 1364 | bits<4> Rd; |
| 1365 | bits<4> Rn; |
| 1366 | bits<12> shift; |
| 1367 | let Inst{25} = 0; |
| 1368 | let Inst{19-16} = Rn; |
| 1369 | let Inst{15-12} = Rd; |
| 1370 | let Inst{11-8} = shift{11-8}; |
| 1371 | let Inst{7} = 0; |
| 1372 | let Inst{6-5} = shift{6-5}; |
| 1373 | let Inst{4} = 1; |
| 1374 | let Inst{3-0} = shift{3-0}; |
| 1375 | } |
| 1376 | } |
| 1377 | |
| 1378 | // Assembly aliases for optional destination operand when it's the same |
| 1379 | // as the source operand. |
| 1380 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1381 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1382 | so_imm:$imm, pred:$p, |
| 1383 | cc_out:$s)>, |
| 1384 | Requires<[IsARM]>; |
| 1385 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1386 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1387 | GPR:$Rm, pred:$p, |
| 1388 | cc_out:$s)>, |
| 1389 | Requires<[IsARM]>; |
| 1390 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1391 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1392 | so_reg_imm:$shift, pred:$p, |
| 1393 | cc_out:$s)>, |
| 1394 | Requires<[IsARM]>; |
| 1395 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1396 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1397 | so_reg_reg:$shift, pred:$p, |
| 1398 | cc_out:$s)>, |
| 1399 | Requires<[IsARM]>; |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1400 | } |
| 1401 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1402 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1403 | multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1404 | InstrItinClass iir, PatFrag opnode> { |
| 1405 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1406 | // GPR and a constrained immediate so that we can use this to match |
| 1407 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1408 | def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1409 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 1410 | [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1411 | bits<4> Rt; |
| 1412 | bits<17> addr; |
| 1413 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1414 | let Inst{19-16} = addr{16-13}; // Rn |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1415 | let Inst{15-12} = Rt; |
| 1416 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1417 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1418 | def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1419 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 1420 | [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1421 | bits<4> Rt; |
| 1422 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1423 | let shift{4} = 0; // Inst{4} = 0 |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1424 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1425 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1426 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1427 | let Inst{11-0} = shift{11-0}; |
| 1428 | } |
| 1429 | } |
| 1430 | } |
| 1431 | |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 1432 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
| 1433 | multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii, |
| 1434 | InstrItinClass iir, PatFrag opnode> { |
| 1435 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1436 | // GPR and a constrained immediate so that we can use this to match |
| 1437 | // frame index references and avoid matching constant pool references. |
| 1438 | def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr), |
| 1439 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 1440 | [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> { |
| 1441 | bits<4> Rt; |
| 1442 | bits<17> addr; |
| 1443 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1444 | let Inst{19-16} = addr{16-13}; // Rn |
| 1445 | let Inst{15-12} = Rt; |
| 1446 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1447 | } |
| 1448 | def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift), |
| 1449 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 1450 | [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> { |
| 1451 | bits<4> Rt; |
| 1452 | bits<17> shift; |
| 1453 | let shift{4} = 0; // Inst{4} = 0 |
| 1454 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1455 | let Inst{19-16} = shift{16-13}; // Rn |
| 1456 | let Inst{15-12} = Rt; |
| 1457 | let Inst{11-0} = shift{11-0}; |
| 1458 | } |
| 1459 | } |
| 1460 | } |
| 1461 | |
| 1462 | |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1463 | multiclass AI_str1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1464 | InstrItinClass iir, PatFrag opnode> { |
| 1465 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1466 | // GPR and a constrained immediate so that we can use this to match |
| 1467 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1468 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1469 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 1470 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 1471 | [(opnode GPR:$Rt, addrmode_imm12:$addr)]> { |
| 1472 | bits<4> Rt; |
| 1473 | bits<17> addr; |
| 1474 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1475 | let Inst{19-16} = addr{16-13}; // Rn |
| 1476 | let Inst{15-12} = Rt; |
| 1477 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1478 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1479 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1480 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 1481 | [(opnode GPR:$Rt, ldst_so_reg:$shift)]> { |
| 1482 | bits<4> Rt; |
| 1483 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1484 | let shift{4} = 0; // Inst{4} = 0 |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1485 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1486 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1487 | let Inst{15-12} = Rt; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1488 | let Inst{11-0} = shift{11-0}; |
| 1489 | } |
| 1490 | } |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 1491 | |
| 1492 | multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii, |
| 1493 | InstrItinClass iir, PatFrag opnode> { |
| 1494 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1495 | // GPR and a constrained immediate so that we can use this to match |
| 1496 | // frame index references and avoid matching constant pool references. |
| 1497 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
| 1498 | (ins GPRnopc:$Rt, addrmode_imm12:$addr), |
| 1499 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 1500 | [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> { |
| 1501 | bits<4> Rt; |
| 1502 | bits<17> addr; |
| 1503 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1504 | let Inst{19-16} = addr{16-13}; // Rn |
| 1505 | let Inst{15-12} = Rt; |
| 1506 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1507 | } |
| 1508 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift), |
| 1509 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 1510 | [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> { |
| 1511 | bits<4> Rt; |
| 1512 | bits<17> shift; |
| 1513 | let shift{4} = 0; // Inst{4} = 0 |
| 1514 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1515 | let Inst{19-16} = shift{16-13}; // Rn |
| 1516 | let Inst{15-12} = Rt; |
| 1517 | let Inst{11-0} = shift{11-0}; |
| 1518 | } |
| 1519 | } |
| 1520 | |
| 1521 | |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 1522 | //===----------------------------------------------------------------------===// |
| 1523 | // Instructions |
| 1524 | //===----------------------------------------------------------------------===// |
| 1525 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1526 | //===----------------------------------------------------------------------===// |
| 1527 | // Miscellaneous Instructions. |
| 1528 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 1529 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1530 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 1531 | /// the function. The first operand is the ID# for this instruction, the second |
| 1532 | /// is the index into the MachineConstantPool that this is, the third is the |
| 1533 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1534 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1535 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1536 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1537 | i32imm:$size), NoItinerary, []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1538 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 1539 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 1540 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 1541 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 1542 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1543 | def ADJCALLSTACKUP : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1544 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1545 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 1546 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1547 | def ADJCALLSTACKDOWN : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1548 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1549 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1550 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1551 | |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 1552 | // Atomic pseudo-insts which will be lowered to ldrexd/strexd loops. |
| 1553 | // (These psuedos use a hand-written selection code). |
Eli Friedman | 34c4485 | 2011-09-06 20:53:37 +0000 | [diff] [blame] | 1554 | let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in { |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 1555 | def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1556 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1557 | NoItinerary, []>; |
| 1558 | def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1559 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1560 | NoItinerary, []>; |
| 1561 | def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1562 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1563 | NoItinerary, []>; |
| 1564 | def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1565 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1566 | NoItinerary, []>; |
| 1567 | def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1568 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1569 | NoItinerary, []>; |
| 1570 | def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1571 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1572 | NoItinerary, []>; |
| 1573 | def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1574 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1575 | NoItinerary, []>; |
Eli Friedman | 4d3f329 | 2011-08-31 17:52:22 +0000 | [diff] [blame] | 1576 | def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1577 | (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2, |
| 1578 | GPR:$set1, GPR:$set2), |
| 1579 | NoItinerary, []>; |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 1580 | } |
| 1581 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1582 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>, |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1583 | Requires<[IsARM, HasV6T2]> { |
| 1584 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1585 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1586 | let Inst{7-0} = 0b00000000; |
| 1587 | } |
| 1588 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1589 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>, |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1590 | Requires<[IsARM, HasV6T2]> { |
| 1591 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1592 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1593 | let Inst{7-0} = 0b00000001; |
| 1594 | } |
| 1595 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1596 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>, |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1597 | Requires<[IsARM, HasV6T2]> { |
| 1598 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1599 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1600 | let Inst{7-0} = 0b00000010; |
| 1601 | } |
| 1602 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1603 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>, |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1604 | Requires<[IsARM, HasV6T2]> { |
| 1605 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1606 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1607 | let Inst{7-0} = 0b00000011; |
| 1608 | } |
| 1609 | |
Owen Anderson | 05b0c9f | 2011-08-11 21:50:56 +0000 | [diff] [blame] | 1610 | def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel", |
| 1611 | "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1612 | bits<4> Rd; |
| 1613 | bits<4> Rn; |
| 1614 | bits<4> Rm; |
| 1615 | let Inst{3-0} = Rm; |
| 1616 | let Inst{15-12} = Rd; |
| 1617 | let Inst{19-16} = Rn; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1618 | let Inst{27-20} = 0b01101000; |
| 1619 | let Inst{7-4} = 0b1011; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1620 | let Inst{11-8} = 0b1111; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1621 | } |
| 1622 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1623 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
Jim Grosbach | 0fdf6cc | 2011-07-22 18:04:10 +0000 | [diff] [blame] | 1624 | []>, Requires<[IsARM, HasV6T2]> { |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1625 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1626 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1627 | let Inst{7-0} = 0b00000100; |
| 1628 | } |
| 1629 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1630 | // The i32imm operand $val can be used by a debugger to store more information |
| 1631 | // about the breakpoint. |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 1632 | def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary, |
| 1633 | "bkpt", "\t$val", []>, Requires<[IsARM]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1634 | bits<16> val; |
| 1635 | let Inst{3-0} = val{3-0}; |
| 1636 | let Inst{19-8} = val{15-4}; |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1637 | let Inst{27-20} = 0b00010010; |
| 1638 | let Inst{7-4} = 0b0111; |
| 1639 | } |
| 1640 | |
Jim Grosbach | 96e24fa | 2011-07-29 17:36:04 +0000 | [diff] [blame] | 1641 | // Change Processor State |
| 1642 | // FIXME: We should use InstAlias to handle the optional operands. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1643 | class CPS<dag iops, string asm_ops> |
| 1644 | : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops), |
Jim Grosbach | bd4562e | 2011-07-29 17:33:29 +0000 | [diff] [blame] | 1645 | []>, Requires<[IsARM]> { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1646 | bits<2> imod; |
| 1647 | bits<3> iflags; |
| 1648 | bits<5> mode; |
| 1649 | bit M; |
| 1650 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1651 | let Inst{31-28} = 0b1111; |
| 1652 | let Inst{27-20} = 0b00010000; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1653 | let Inst{19-18} = imod; |
| 1654 | let Inst{17} = M; // Enabled if mode is set; |
| 1655 | let Inst{16} = 0; |
| 1656 | let Inst{8-6} = iflags; |
| 1657 | let Inst{5} = 0; |
| 1658 | let Inst{4-0} = mode; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1659 | } |
| 1660 | |
Owen Anderson | 35008c2 | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 1661 | let DecoderMethod = "DecodeCPSInstruction" in { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1662 | let M = 1 in |
Jim Grosbach | 33768db | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1663 | def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode), |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1664 | "$imod\t$iflags, $mode">; |
| 1665 | let mode = 0, M = 0 in |
| 1666 | def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">; |
| 1667 | |
| 1668 | let imod = 0, iflags = 0, M = 1 in |
Jim Grosbach | 33768db | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1669 | def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">; |
Owen Anderson | 35008c2 | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 1670 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1671 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1672 | // Preload signals the memory system of possible future data/instruction access. |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1673 | multiclass APreLoad<bits<1> read, bits<1> data, string opc> { |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1674 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1675 | def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1676 | !strconcat(opc, "\t$addr"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1677 | [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1678 | bits<4> Rt; |
| 1679 | bits<17> addr; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1680 | let Inst{31-26} = 0b111101; |
| 1681 | let Inst{25} = 0; // 0 for immediate form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1682 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1683 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1684 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1685 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1686 | let Inst{19-16} = addr{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1687 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1688 | let Inst{11-0} = addr{11-0}; // imm12 |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1689 | } |
| 1690 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1691 | def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1692 | !strconcat(opc, "\t$shift"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1693 | [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1694 | bits<17> shift; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1695 | let Inst{31-26} = 0b111101; |
| 1696 | let Inst{25} = 1; // 1 for register form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1697 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1698 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1699 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1700 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1701 | let Inst{19-16} = shift{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1702 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1703 | let Inst{11-0} = shift{11-0}; |
Owen Anderson | 1f26758 | 2011-08-29 20:42:00 +0000 | [diff] [blame] | 1704 | let Inst{4} = 0; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1705 | } |
| 1706 | } |
| 1707 | |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1708 | defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>; |
| 1709 | defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>; |
| 1710 | defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1711 | |
Jim Grosbach | 53a89d6 | 2011-07-22 17:46:13 +0000 | [diff] [blame] | 1712 | def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary, |
Jim Grosbach | 6c1bb77 | 2011-07-22 16:59:04 +0000 | [diff] [blame] | 1713 | "setend\t$end", []>, Requires<[IsARM]> { |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1714 | bits<1> end; |
| 1715 | let Inst{31-10} = 0b1111000100000001000000; |
| 1716 | let Inst{9} = end; |
| 1717 | let Inst{8-0} = 0; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1718 | } |
| 1719 | |
Jim Grosbach | 6f9f884 | 2011-07-13 22:59:38 +0000 | [diff] [blame] | 1720 | def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
| 1721 | []>, Requires<[IsARM, HasV7]> { |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1722 | bits<4> opt; |
| 1723 | let Inst{27-4} = 0b001100100000111100001111; |
| 1724 | let Inst{3-0} = opt; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1725 | } |
| 1726 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1727 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 1728 | let isBarrier = 1, isTerminator = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1729 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1730 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1731 | Requires<[IsARM]> { |
Bill Wendling | af2b573 | 2010-11-21 11:05:29 +0000 | [diff] [blame] | 1732 | let Inst = 0xe7ffdefe; |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1733 | } |
| 1734 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1735 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1736 | let isNotDuplicable = 1 in { |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1737 | def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1738 | 4, IIC_iALUr, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1739 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1740 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 1741 | let AddedComplexity = 10 in { |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1742 | def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1743 | 4, IIC_iLoad_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1744 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1745 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1746 | def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1747 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1748 | [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>; |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 1749 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1750 | def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1751 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1752 | [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1753 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1754 | def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1755 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1756 | [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1757 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1758 | def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1759 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1760 | [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1761 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1762 | let AddedComplexity = 10 in { |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1763 | def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1764 | 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1765 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1766 | def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1767 | 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, |
Eric Christopher | a0f720f | 2011-01-15 00:25:09 +0000 | [diff] [blame] | 1768 | addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1769 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1770 | def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1771 | 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1772 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1773 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1774 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1775 | |
| 1776 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1777 | // assembler. |
Bill Wendling | 8ca2fd6 | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1778 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1779 | // The 'adr' mnemonic encodes differently if the label is before or after |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1780 | // the instruction. The {24-21} opcode bits are set by the fixup, as we don't |
| 1781 | // know until then which form of the instruction will be used. |
Johnny Chen | e6d69e7 | 2011-03-24 20:42:48 +0000 | [diff] [blame] | 1782 | def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label), |
Jim Grosbach | 70a0915 | 2011-07-28 16:33:54 +0000 | [diff] [blame] | 1783 | MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> { |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1784 | bits<4> Rd; |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 1785 | bits<14> label; |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1786 | let Inst{27-25} = 0b001; |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 1787 | let Inst{24} = 0; |
| 1788 | let Inst{23-22} = label{13-12}; |
| 1789 | let Inst{21} = 0; |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1790 | let Inst{20} = 0; |
| 1791 | let Inst{19-16} = 0b1111; |
| 1792 | let Inst{15-12} = Rd; |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 1793 | let Inst{11-0} = label{11-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1794 | } |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1795 | def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1796 | 4, IIC_iALUi, []>; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1797 | |
| 1798 | def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd), |
| 1799 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1800 | 4, IIC_iALUi, []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1801 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1802 | //===----------------------------------------------------------------------===// |
| 1803 | // Control Flow Instructions. |
| 1804 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1805 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1806 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1807 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1808 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1809 | "bx", "\tlr", [(ARMretflag)]>, |
| 1810 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1811 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1812 | } |
| 1813 | |
| 1814 | // ARMV4 only |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1815 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1816 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1817 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1818 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1819 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1820 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1821 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1822 | // Indirect branches |
| 1823 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1824 | // ARMV4T and above |
Jim Grosbach | 532c2f1 | 2010-11-30 00:24:05 +0000 | [diff] [blame] | 1825 | def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1826 | [(brind GPR:$dst)]>, |
| 1827 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1828 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1829 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 1830 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1831 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1832 | |
Jim Grosbach | d447ac6 | 2011-07-13 20:21:31 +0000 | [diff] [blame] | 1833 | def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, |
| 1834 | "bx", "\t$dst", [/* pattern left blank */]>, |
Johnny Chen | 75f4296 | 2011-05-22 17:51:04 +0000 | [diff] [blame] | 1835 | Requires<[IsARM, HasV4T]> { |
| 1836 | bits<4> dst; |
| 1837 | let Inst{27-4} = 0b000100101111111111110001; |
| 1838 | let Inst{3-0} = dst; |
| 1839 | } |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1840 | } |
| 1841 | |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1842 | // All calls clobber the non-callee saved registers. SP is marked as |
| 1843 | // a use to prevent stack-pointer assignments that appear immediately |
| 1844 | // before calls from potentially appearing dead. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1845 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1846 | // On non-Darwin platforms R9 is callee-saved. |
Jim Grosbach | 34e98e9 | 2011-03-12 00:51:00 +0000 | [diff] [blame] | 1847 | // FIXME: Do we really need a non-predicated version? If so, it should |
| 1848 | // at least be a pseudo instruction expanding to the predicated version |
| 1849 | // at MC lowering time. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1850 | Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1851 | Uses = [SP] in { |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1852 | def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1853 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1854 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1855 | Requires<[IsARM, IsNotDarwin]> { |
| 1856 | let Inst{31-28} = 0b1110; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1857 | bits<24> func; |
| 1858 | let Inst{23-0} = func; |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 1859 | let DecoderMethod = "DecodeBranchImmInstruction"; |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1860 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1861 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1862 | def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1863 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1864 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1865 | Requires<[IsARM, IsNotDarwin]> { |
| 1866 | bits<24> func; |
| 1867 | let Inst{23-0} = func; |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 1868 | let DecoderMethod = "DecodeBranchImmInstruction"; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1869 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1870 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1871 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1872 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1873 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1874 | [(ARMcall GPR:$func)]>, |
| 1875 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1876 | bits<4> func; |
Jim Grosbach | 817c1a6 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 1877 | let Inst{31-4} = 0b1110000100101111111111110011; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1878 | let Inst{3-0} = func; |
| 1879 | } |
| 1880 | |
| 1881 | def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
| 1882 | IIC_Br, "blx", "\t$func", |
| 1883 | [(ARMcall_pred GPR:$func)]>, |
| 1884 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
| 1885 | bits<4> func; |
| 1886 | let Inst{27-4} = 0b000100101111111111110011; |
| 1887 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1888 | } |
| 1889 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1890 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1891 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1892 | def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1893 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1894 | Requires<[IsARM, HasV4T, IsNotDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1895 | |
| 1896 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1897 | def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1898 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1899 | Requires<[IsARM, NoV4T, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1900 | } |
| 1901 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1902 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1903 | // On Darwin R9 is call-clobbered. |
| 1904 | // R7 is marked as a use to prevent frame-pointer assignments from being |
| 1905 | // moved above / below calls. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1906 | Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1907 | Uses = [R7, SP] in { |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1908 | def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1909 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1910 | [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>, |
| 1911 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1912 | |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1913 | def BLr9_pred : ARMPseudoExpand<(outs), |
| 1914 | (ins bl_target:$func, pred:$p, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1915 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1916 | [(ARMcall_pred tglobaladdr:$func)], |
| 1917 | (BL_pred bl_target:$func, pred:$p)>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1918 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1919 | |
| 1920 | // ARMv5T and above |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1921 | def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1922 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1923 | [(ARMcall GPR:$func)], |
| 1924 | (BLX GPR:$func)>, |
| 1925 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1926 | |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1927 | def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1928 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1929 | [(ARMcall_pred GPR:$func)], |
| 1930 | (BLX_pred GPR:$func, pred:$p)>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1931 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1932 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1933 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1934 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1935 | def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1936 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1937 | Requires<[IsARM, HasV4T, IsDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1938 | |
| 1939 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1940 | def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1941 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1942 | Requires<[IsARM, NoV4T, IsDarwin]>; |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1943 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1944 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1945 | let isBranch = 1, isTerminator = 1 in { |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1946 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 1947 | // a two-value operand where a dag node expects two operands. :( |
| 1948 | def Bcc : ABI<0b1010, (outs), (ins br_target:$target), |
| 1949 | IIC_Br, "b", "\t$target", |
| 1950 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> { |
| 1951 | bits<24> target; |
| 1952 | let Inst{23-0} = target; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1953 | let DecoderMethod = "DecodeBranchImmInstruction"; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1954 | } |
| 1955 | |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1956 | let isBarrier = 1 in { |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1957 | // B is "predicable" since it's just a Bcc with an 'always' condition. |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1958 | let isPredicable = 1 in |
Jim Grosbach | cea5afc | 2011-03-11 23:25:21 +0000 | [diff] [blame] | 1959 | // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly |
| 1960 | // should be sufficient. |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1961 | // FIXME: Is B really a Barrier? That doesn't seem right. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1962 | def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1963 | [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1964 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1965 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
| 1966 | def BR_JTr : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1967 | (ins GPR:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1968 | 0, IIC_Br, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1969 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>; |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1970 | // FIXME: This shouldn't use the generic "addrmode2," but rather be split |
| 1971 | // into i12 and rs suffixed versions. |
| 1972 | def BR_JTm : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1973 | (ins addrmode2:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1974 | 0, IIC_Br, |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1975 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1976 | imm:$id)]>; |
Jim Grosbach | 0eb49c5 | 2010-11-21 01:26:01 +0000 | [diff] [blame] | 1977 | def BR_JTadd : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1978 | (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1979 | 0, IIC_Br, |
Jim Grosbach | f8dabac | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1980 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1981 | imm:$id)]>; |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1982 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1983 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1984 | |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1985 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1986 | |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 1987 | // BLX (immediate) |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 1988 | def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary, |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 1989 | "blx\t$target", []>, |
Johnny Chen | 8901e6f | 2011-03-31 17:53:50 +0000 | [diff] [blame] | 1990 | Requires<[IsARM, HasV5T]> { |
| 1991 | let Inst{31-25} = 0b1111101; |
| 1992 | bits<25> target; |
| 1993 | let Inst{23-0} = target{24-1}; |
| 1994 | let Inst{24} = target{0}; |
| 1995 | } |
| 1996 | |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1997 | // Branch and Exchange Jazelle |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1998 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1999 | [/* pattern left blank */]> { |
| 2000 | bits<4> func; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 2001 | let Inst{23-20} = 0b0010; |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 2002 | let Inst{19-8} = 0xfff; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 2003 | let Inst{7-4} = 0b0010; |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 2004 | let Inst{3-0} = func; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 2005 | } |
| 2006 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2007 | // Tail calls. |
| 2008 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2009 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 2010 | // Darwin versions. |
| 2011 | let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
| 2012 | Uses = [SP] in { |
| 2013 | def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 2014 | IIC_Br, []>, Requires<[IsDarwin]>; |
| 2015 | |
| 2016 | def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 2017 | IIC_Br, []>, Requires<[IsDarwin]>; |
| 2018 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2019 | def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2020 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2021 | (Bcc br_target:$dst, (ops 14, zero_reg))>, |
| 2022 | Requires<[IsARM, IsDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2023 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2024 | def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2025 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2026 | (BX GPR:$dst)>, |
| 2027 | Requires<[IsARM, IsDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2028 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2029 | } |
| 2030 | |
| 2031 | // Non-Darwin versions (the difference is R9). |
| 2032 | let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
| 2033 | Uses = [SP] in { |
| 2034 | def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 2035 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
| 2036 | |
| 2037 | def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 2038 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
| 2039 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2040 | def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2041 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2042 | (Bcc br_target:$dst, (ops 14, zero_reg))>, |
| 2043 | Requires<[IsARM, IsNotDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2044 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2045 | def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2046 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2047 | (BX GPR:$dst)>, |
| 2048 | Requires<[IsARM, IsNotDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2049 | } |
| 2050 | } |
| 2051 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 2052 | // Secure Monitor Call is a system instruction. |
Jim Grosbach | 7c9fbc0 | 2011-07-22 18:13:31 +0000 | [diff] [blame] | 2053 | def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", |
| 2054 | []> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 2055 | bits<4> opt; |
| 2056 | let Inst{23-4} = 0b01100000000000000111; |
| 2057 | let Inst{3-0} = opt; |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 2058 | } |
| 2059 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 2060 | // Supervisor Call (Software Interrupt) |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 2061 | let isCall = 1, Uses = [SP] in { |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 2062 | def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 2063 | bits<24> svc; |
| 2064 | let Inst{23-0} = svc; |
| 2065 | } |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 2066 | } |
| 2067 | |
Jim Grosbach | 5a28748 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 2068 | // Store Return State |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2069 | class SRSI<bit wb, string asm> |
| 2070 | : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm, |
| 2071 | NoItinerary, asm, "", []> { |
| 2072 | bits<5> mode; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2073 | let Inst{31-28} = 0b1111; |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2074 | let Inst{27-25} = 0b100; |
| 2075 | let Inst{22} = 1; |
| 2076 | let Inst{21} = wb; |
| 2077 | let Inst{20} = 0; |
| 2078 | let Inst{19-16} = 0b1101; // SP |
| 2079 | let Inst{15-5} = 0b00000101000; |
| 2080 | let Inst{4-0} = mode; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2081 | } |
| 2082 | |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2083 | def SRSDA : SRSI<0, "srsda\tsp, $mode"> { |
| 2084 | let Inst{24-23} = 0; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2085 | } |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2086 | def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> { |
| 2087 | let Inst{24-23} = 0; |
| 2088 | } |
| 2089 | def SRSDB : SRSI<0, "srsdb\tsp, $mode"> { |
| 2090 | let Inst{24-23} = 0b10; |
| 2091 | } |
| 2092 | def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> { |
| 2093 | let Inst{24-23} = 0b10; |
| 2094 | } |
| 2095 | def SRSIA : SRSI<0, "srsia\tsp, $mode"> { |
| 2096 | let Inst{24-23} = 0b01; |
| 2097 | } |
| 2098 | def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> { |
| 2099 | let Inst{24-23} = 0b01; |
| 2100 | } |
| 2101 | def SRSIB : SRSI<0, "srsib\tsp, $mode"> { |
| 2102 | let Inst{24-23} = 0b11; |
| 2103 | } |
| 2104 | def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> { |
| 2105 | let Inst{24-23} = 0b11; |
| 2106 | } |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2107 | |
Jim Grosbach | 5a28748 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 2108 | // Return From Exception |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2109 | class RFEI<bit wb, string asm> |
| 2110 | : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm, |
| 2111 | NoItinerary, asm, "", []> { |
| 2112 | bits<4> Rn; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 2113 | let Inst{31-28} = 0b1111; |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2114 | let Inst{27-25} = 0b100; |
| 2115 | let Inst{22} = 0; |
| 2116 | let Inst{21} = wb; |
| 2117 | let Inst{20} = 1; |
| 2118 | let Inst{19-16} = Rn; |
| 2119 | let Inst{15-0} = 0xa00; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 2120 | } |
| 2121 | |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2122 | def RFEDA : RFEI<0, "rfeda\t$Rn"> { |
| 2123 | let Inst{24-23} = 0; |
| 2124 | } |
| 2125 | def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> { |
| 2126 | let Inst{24-23} = 0; |
| 2127 | } |
| 2128 | def RFEDB : RFEI<0, "rfedb\t$Rn"> { |
| 2129 | let Inst{24-23} = 0b10; |
| 2130 | } |
| 2131 | def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> { |
| 2132 | let Inst{24-23} = 0b10; |
| 2133 | } |
| 2134 | def RFEIA : RFEI<0, "rfeia\t$Rn"> { |
| 2135 | let Inst{24-23} = 0b01; |
| 2136 | } |
| 2137 | def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> { |
| 2138 | let Inst{24-23} = 0b01; |
| 2139 | } |
| 2140 | def RFEIB : RFEI<0, "rfeib\t$Rn"> { |
| 2141 | let Inst{24-23} = 0b11; |
| 2142 | } |
| 2143 | def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> { |
| 2144 | let Inst{24-23} = 0b11; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 2145 | } |
| 2146 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2147 | //===----------------------------------------------------------------------===// |
| 2148 | // Load / store Instructions. |
| 2149 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 2150 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2151 | // Load |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2152 | |
| 2153 | |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 2154 | defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 2155 | UnOpFrag<(load node:$Src)>>; |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2156 | defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 2157 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 2158 | defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2159 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2160 | defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2161 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 2162 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 2163 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 2164 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2165 | isReMaterializable = 1, isCodeGenOnly = 1 in |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 2166 | def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 2167 | AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", |
| 2168 | []> { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2169 | bits<4> Rt; |
| 2170 | bits<17> addr; |
| 2171 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 2172 | let Inst{19-16} = 0b1111; |
| 2173 | let Inst{15-12} = Rt; |
| 2174 | let Inst{11-0} = addr{11-0}; // imm12 |
| 2175 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 2176 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2177 | // Loads with zero extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2178 | def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 2179 | IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr", |
| 2180 | [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 2181 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2182 | // Loads with sign extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2183 | def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 2184 | IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr", |
| 2185 | [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2186 | |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2187 | def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 2188 | IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr", |
| 2189 | [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 2190 | |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2191 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2192 | // Load doubleword |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2193 | def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2), |
| 2194 | (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 2195 | IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 2196 | []>, Requires<[IsARM, HasV5TE]>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2197 | } |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 2198 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2199 | // Indexed loads |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 2200 | multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> { |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2201 | def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2202 | (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin, |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2203 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2204 | bits<17> addr; |
| 2205 | let Inst{25} = 0; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2206 | let Inst{23} = addr{12}; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2207 | let Inst{19-16} = addr{16-13}; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2208 | let Inst{11-0} = addr{11-0}; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2209 | let DecoderMethod = "DecodeLDRPreImm"; |
| 2210 | let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12"; |
| 2211 | } |
| 2212 | |
| 2213 | def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2214 | (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin, |
| 2215 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2216 | bits<17> addr; |
| 2217 | let Inst{25} = 1; |
| 2218 | let Inst{23} = addr{12}; |
| 2219 | let Inst{19-16} = addr{16-13}; |
| 2220 | let Inst{11-0} = addr{11-0}; |
| 2221 | let Inst{4} = 0; |
| 2222 | let DecoderMethod = "DecodeLDRPreReg"; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2223 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2224 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2225 | |
| 2226 | def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2227 | (ins addr_offset_none:$addr, am2offset_reg:$offset), |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2228 | IndexModePost, LdFrm, itin, |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2229 | opc, "\t$Rt, $addr, $offset", |
| 2230 | "$addr.base = $Rn_wb", []> { |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2231 | // {12} isAdd |
| 2232 | // {11-0} imm12/Rm |
| 2233 | bits<14> offset; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2234 | bits<4> addr; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2235 | let Inst{25} = 1; |
| 2236 | let Inst{23} = offset{12}; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2237 | let Inst{19-16} = addr; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2238 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2239 | |
| 2240 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2241 | } |
| 2242 | |
| 2243 | def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2244 | (ins addr_offset_none:$addr, am2offset_imm:$offset), |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 2245 | IndexModePost, LdFrm, itin, |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2246 | opc, "\t$Rt, $addr, $offset", |
| 2247 | "$addr.base = $Rn_wb", []> { |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2248 | // {12} isAdd |
| 2249 | // {11-0} imm12/Rm |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 2250 | bits<14> offset; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2251 | bits<4> addr; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2252 | let Inst{25} = 0; |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 2253 | let Inst{23} = offset{12}; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2254 | let Inst{19-16} = addr; |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 2255 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2256 | |
| 2257 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2258 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2259 | |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 2260 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 2261 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2262 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 2263 | defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>; |
| 2264 | defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2265 | } |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 2266 | |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2267 | multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> { |
| 2268 | def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2269 | (ins addrmode3:$addr), IndexModePre, |
| 2270 | LdMiscFrm, itin, |
| 2271 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2272 | bits<14> addr; |
| 2273 | let Inst{23} = addr{8}; // U bit |
| 2274 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2275 | let Inst{19-16} = addr{12-9}; // Rn |
| 2276 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2277 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2278 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3"; |
Owen Anderson | 0d09499 | 2011-08-12 20:36:11 +0000 | [diff] [blame] | 2279 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2280 | } |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2281 | def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2282 | (ins addr_offset_none:$addr, am3offset:$offset), |
| 2283 | IndexModePost, LdMiscFrm, itin, |
| 2284 | opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb", |
| 2285 | []> { |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2286 | bits<10> offset; |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2287 | bits<4> addr; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2288 | let Inst{23} = offset{8}; // U bit |
| 2289 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2290 | let Inst{19-16} = addr; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2291 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2292 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 0d09499 | 2011-08-12 20:36:11 +0000 | [diff] [blame] | 2293 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2294 | } |
| 2295 | } |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 2296 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2297 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2298 | defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>; |
| 2299 | defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>; |
| 2300 | defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2301 | let hasExtraDefRegAllocReq = 1 in { |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2302 | def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2303 | (ins addrmode3:$addr), IndexModePre, |
| 2304 | LdMiscFrm, IIC_iLoad_d_ru, |
| 2305 | "ldrd", "\t$Rt, $Rt2, $addr!", |
| 2306 | "$addr.base = $Rn_wb", []> { |
| 2307 | bits<14> addr; |
| 2308 | let Inst{23} = addr{8}; // U bit |
| 2309 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2310 | let Inst{19-16} = addr{12-9}; // Rn |
| 2311 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2312 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2313 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2314 | let AsmMatchConverter = "cvtLdrdPre"; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2315 | } |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2316 | def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2317 | (ins addr_offset_none:$addr, am3offset:$offset), |
| 2318 | IndexModePost, LdMiscFrm, IIC_iLoad_d_ru, |
| 2319 | "ldrd", "\t$Rt, $Rt2, $addr, $offset", |
| 2320 | "$addr.base = $Rn_wb", []> { |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2321 | bits<10> offset; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2322 | bits<4> addr; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2323 | let Inst{23} = offset{8}; // U bit |
| 2324 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2325 | let Inst{19-16} = addr; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2326 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2327 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2328 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2329 | } |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2330 | } // hasExtraDefRegAllocReq = 1 |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2331 | } // mayLoad = 1, neverHasSideEffects = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2332 | |
Jim Grosbach | 89958d5 | 2011-08-11 21:41:59 +0000 | [diff] [blame] | 2333 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT. |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2334 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2335 | def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2336 | (ins addr_offset_none:$addr, am2offset_reg:$offset), |
| 2337 | IndexModePost, LdFrm, IIC_iLoad_ru, |
| 2338 | "ldrt", "\t$Rt, $addr, $offset", |
| 2339 | "$addr.base = $Rn_wb", []> { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2340 | // {12} isAdd |
| 2341 | // {11-0} imm12/Rm |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2342 | bits<14> offset; |
| 2343 | bits<4> addr; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2344 | let Inst{25} = 1; |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2345 | let Inst{23} = offset{12}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2346 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2347 | let Inst{19-16} = addr; |
| 2348 | let Inst{11-5} = offset{11-5}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2349 | let Inst{4} = 0; |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2350 | let Inst{3-0} = offset{3-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2351 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 2352 | } |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2353 | |
| 2354 | def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2355 | (ins addr_offset_none:$addr, am2offset_imm:$offset), |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 2356 | IndexModePost, LdFrm, IIC_iLoad_ru, |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2357 | "ldrt", "\t$Rt, $addr, $offset", |
| 2358 | "$addr.base = $Rn_wb", []> { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2359 | // {12} isAdd |
| 2360 | // {11-0} imm12/Rm |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2361 | bits<14> offset; |
| 2362 | bits<4> addr; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2363 | let Inst{25} = 0; |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2364 | let Inst{23} = offset{12}; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2365 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2366 | let Inst{19-16} = addr; |
| 2367 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2368 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2369 | } |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2370 | |
| 2371 | def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2372 | (ins addr_offset_none:$addr, am2offset_reg:$offset), |
| 2373 | IndexModePost, LdFrm, IIC_iLoad_bh_ru, |
| 2374 | "ldrbt", "\t$Rt, $addr, $offset", |
| 2375 | "$addr.base = $Rn_wb", []> { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2376 | // {12} isAdd |
| 2377 | // {11-0} imm12/Rm |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2378 | bits<14> offset; |
| 2379 | bits<4> addr; |
| 2380 | let Inst{25} = 1; |
| 2381 | let Inst{23} = offset{12}; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2382 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2383 | let Inst{19-16} = addr; |
Owen Anderson | 6368119 | 2011-08-12 19:41:29 +0000 | [diff] [blame] | 2384 | let Inst{11-5} = offset{11-5}; |
| 2385 | let Inst{4} = 0; |
| 2386 | let Inst{3-0} = offset{3-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2387 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2388 | } |
| 2389 | |
| 2390 | def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2391 | (ins addr_offset_none:$addr, am2offset_imm:$offset), |
| 2392 | IndexModePost, LdFrm, IIC_iLoad_bh_ru, |
| 2393 | "ldrbt", "\t$Rt, $addr, $offset", |
| 2394 | "$addr.base = $Rn_wb", []> { |
| 2395 | // {12} isAdd |
| 2396 | // {11-0} imm12/Rm |
| 2397 | bits<14> offset; |
| 2398 | bits<4> addr; |
| 2399 | let Inst{25} = 0; |
| 2400 | let Inst{23} = offset{12}; |
| 2401 | let Inst{21} = 1; // overwrite |
| 2402 | let Inst{19-16} = addr; |
| 2403 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2404 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2405 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2406 | |
| 2407 | multiclass AI3ldrT<bits<4> op, string opc> { |
| 2408 | def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb), |
| 2409 | (ins addr_offset_none:$addr, postidx_imm8:$offset), |
| 2410 | IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc, |
| 2411 | "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> { |
| 2412 | bits<9> offset; |
| 2413 | let Inst{23} = offset{8}; |
| 2414 | let Inst{22} = 1; |
| 2415 | let Inst{11-8} = offset{7-4}; |
| 2416 | let Inst{3-0} = offset{3-0}; |
| 2417 | let AsmMatchConverter = "cvtLdExtTWriteBackImm"; |
| 2418 | } |
| 2419 | def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb), |
| 2420 | (ins addr_offset_none:$addr, postidx_reg:$Rm), |
| 2421 | IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc, |
| 2422 | "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> { |
| 2423 | bits<5> Rm; |
| 2424 | let Inst{23} = Rm{4}; |
| 2425 | let Inst{22} = 0; |
| 2426 | let Inst{11-8} = 0; |
| 2427 | let Inst{3-0} = Rm{3-0}; |
| 2428 | let AsmMatchConverter = "cvtLdExtTWriteBackReg"; |
| 2429 | } |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2430 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2431 | |
| 2432 | defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">; |
| 2433 | defm LDRHT : AI3ldrT<0b1011, "ldrht">; |
| 2434 | defm LDRSHT : AI3ldrT<0b1111, "ldrsht">; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2435 | } |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2436 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2437 | // Store |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2438 | |
| 2439 | // Stores with truncate |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 2440 | def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm, |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 2441 | IIC_iStore_bh_r, "strh", "\t$Rt, $addr", |
| 2442 | [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2443 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2444 | // Store doubleword |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 2445 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
| 2446 | def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2447 | StMiscFrm, IIC_iStore_d_r, |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2448 | "strd", "\t$Rt, $src2, $addr", []>, |
| 2449 | Requires<[IsARM, HasV5TE]> { |
| 2450 | let Inst{21} = 0; |
| 2451 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2452 | |
| 2453 | // Indexed stores |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2454 | multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> { |
| 2455 | def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb), |
| 2456 | (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre, |
| 2457 | StFrm, itin, |
| 2458 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2459 | bits<17> addr; |
| 2460 | let Inst{25} = 0; |
| 2461 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 2462 | let Inst{19-16} = addr{16-13}; // Rn |
| 2463 | let Inst{11-0} = addr{11-0}; // imm12 |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2464 | let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12"; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2465 | let DecoderMethod = "DecodeSTRPreImm"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2466 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2467 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2468 | def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb), |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2469 | (ins GPR:$Rt, ldst_so_reg:$addr), |
| 2470 | IndexModePre, StFrm, itin, |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2471 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2472 | bits<17> addr; |
| 2473 | let Inst{25} = 1; |
| 2474 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 2475 | let Inst{19-16} = addr{16-13}; // Rn |
| 2476 | let Inst{11-0} = addr{11-0}; |
| 2477 | let Inst{4} = 0; // Inst{4} = 0 |
| 2478 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2479 | let DecoderMethod = "DecodeSTRPreReg"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2480 | } |
| 2481 | def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb), |
| 2482 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset), |
| 2483 | IndexModePost, StFrm, itin, |
| 2484 | opc, "\t$Rt, $addr, $offset", |
| 2485 | "$addr.base = $Rn_wb", []> { |
| 2486 | // {12} isAdd |
| 2487 | // {11-0} imm12/Rm |
| 2488 | bits<14> offset; |
| 2489 | bits<4> addr; |
| 2490 | let Inst{25} = 1; |
| 2491 | let Inst{23} = offset{12}; |
| 2492 | let Inst{19-16} = addr; |
| 2493 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2494 | |
| 2495 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2496 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2497 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2498 | def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb), |
| 2499 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset), |
| 2500 | IndexModePost, StFrm, itin, |
| 2501 | opc, "\t$Rt, $addr, $offset", |
| 2502 | "$addr.base = $Rn_wb", []> { |
| 2503 | // {12} isAdd |
| 2504 | // {11-0} imm12/Rm |
| 2505 | bits<14> offset; |
| 2506 | bits<4> addr; |
| 2507 | let Inst{25} = 0; |
| 2508 | let Inst{23} = offset{12}; |
| 2509 | let Inst{19-16} = addr; |
| 2510 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2511 | |
| 2512 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2513 | } |
| 2514 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2515 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2516 | let mayStore = 1, neverHasSideEffects = 1 in { |
| 2517 | defm STR : AI2_stridx<0, "str", IIC_iStore_ru>; |
| 2518 | defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>; |
| 2519 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2520 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2521 | def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr, |
| 2522 | am2offset_reg:$offset), |
| 2523 | (STR_POST_REG GPR:$Rt, addr_offset_none:$addr, |
| 2524 | am2offset_reg:$offset)>; |
| 2525 | def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr, |
| 2526 | am2offset_imm:$offset), |
| 2527 | (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr, |
| 2528 | am2offset_imm:$offset)>; |
| 2529 | def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr, |
| 2530 | am2offset_reg:$offset), |
| 2531 | (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr, |
| 2532 | am2offset_reg:$offset)>; |
| 2533 | def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr, |
| 2534 | am2offset_imm:$offset), |
| 2535 | (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr, |
| 2536 | am2offset_imm:$offset)>; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2537 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2538 | // Pseudo-instructions for pattern matching the pre-indexed stores. We can't |
| 2539 | // put the patterns on the instruction definitions directly as ISel wants |
| 2540 | // the address base and offset to be separate operands, not a single |
| 2541 | // complex operand like we represent the instructions themselves. The |
| 2542 | // pseudos map between the two. |
| 2543 | let usesCustomInserter = 1, |
| 2544 | Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in { |
| 2545 | def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2546 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p), |
| 2547 | 4, IIC_iStore_ru, |
| 2548 | [(set GPR:$Rn_wb, |
| 2549 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
| 2550 | def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2551 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p), |
| 2552 | 4, IIC_iStore_ru, |
| 2553 | [(set GPR:$Rn_wb, |
| 2554 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
| 2555 | def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2556 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p), |
| 2557 | 4, IIC_iStore_ru, |
| 2558 | [(set GPR:$Rn_wb, |
| 2559 | (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
| 2560 | def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2561 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p), |
| 2562 | 4, IIC_iStore_ru, |
| 2563 | [(set GPR:$Rn_wb, |
| 2564 | (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2565 | def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2566 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p), |
| 2567 | 4, IIC_iStore_ru, |
| 2568 | [(set GPR:$Rn_wb, |
| 2569 | (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2570 | } |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2571 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2572 | |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2573 | |
| 2574 | def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb), |
| 2575 | (ins GPR:$Rt, addrmode3:$addr), IndexModePre, |
| 2576 | StMiscFrm, IIC_iStore_bh_ru, |
| 2577 | "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2578 | bits<14> addr; |
| 2579 | let Inst{23} = addr{8}; // U bit |
| 2580 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2581 | let Inst{19-16} = addr{12-9}; // Rn |
| 2582 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2583 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 2584 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode3"; |
Owen Anderson | 79628e9 | 2011-08-12 20:02:50 +0000 | [diff] [blame] | 2585 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2586 | } |
| 2587 | |
| 2588 | def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb), |
| 2589 | (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset), |
| 2590 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, |
| 2591 | "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb", |
| 2592 | [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt, |
| 2593 | addr_offset_none:$addr, |
| 2594 | am3offset:$offset))]> { |
| 2595 | bits<10> offset; |
| 2596 | bits<4> addr; |
| 2597 | let Inst{23} = offset{8}; // U bit |
| 2598 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 2599 | let Inst{19-16} = addr; |
| 2600 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2601 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 79628e9 | 2011-08-12 20:02:50 +0000 | [diff] [blame] | 2602 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2603 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2604 | |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2605 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2606 | def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb), |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2607 | (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr), |
| 2608 | IndexModePre, StMiscFrm, IIC_iStore_d_ru, |
| 2609 | "strd", "\t$Rt, $Rt2, $addr!", |
| 2610 | "$addr.base = $Rn_wb", []> { |
| 2611 | bits<14> addr; |
| 2612 | let Inst{23} = addr{8}; // U bit |
| 2613 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2614 | let Inst{19-16} = addr{12-9}; // Rn |
| 2615 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2616 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2617 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2618 | let AsmMatchConverter = "cvtStrdPre"; |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2619 | } |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2620 | |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2621 | def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb), |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2622 | (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr, |
| 2623 | am3offset:$offset), |
| 2624 | IndexModePost, StMiscFrm, IIC_iStore_d_ru, |
| 2625 | "strd", "\t$Rt, $Rt2, $addr, $offset", |
| 2626 | "$addr.base = $Rn_wb", []> { |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2627 | bits<10> offset; |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2628 | bits<4> addr; |
| 2629 | let Inst{23} = offset{8}; // U bit |
| 2630 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 2631 | let Inst{19-16} = addr; |
| 2632 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2633 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2634 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
| 2635 | } |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2636 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2637 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2638 | // STRT, STRBT, and STRHT |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2639 | |
Jim Grosbach | 10348e7 | 2011-08-11 20:04:56 +0000 | [diff] [blame] | 2640 | def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb), |
| 2641 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset), |
| 2642 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2643 | "strbt", "\t$Rt, $addr, $offset", |
| 2644 | "$addr.base = $Rn_wb", []> { |
| 2645 | // {12} isAdd |
| 2646 | // {11-0} imm12/Rm |
| 2647 | bits<14> offset; |
| 2648 | bits<4> addr; |
| 2649 | let Inst{25} = 1; |
| 2650 | let Inst{23} = offset{12}; |
| 2651 | let Inst{21} = 1; // overwrite |
| 2652 | let Inst{19-16} = addr; |
| 2653 | let Inst{11-5} = offset{11-5}; |
| 2654 | let Inst{4} = 0; |
| 2655 | let Inst{3-0} = offset{3-0}; |
| 2656 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 2657 | } |
| 2658 | |
| 2659 | def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb), |
| 2660 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset), |
| 2661 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2662 | "strbt", "\t$Rt, $addr, $offset", |
| 2663 | "$addr.base = $Rn_wb", []> { |
| 2664 | // {12} isAdd |
| 2665 | // {11-0} imm12/Rm |
| 2666 | bits<14> offset; |
| 2667 | bits<4> addr; |
| 2668 | let Inst{25} = 0; |
| 2669 | let Inst{23} = offset{12}; |
| 2670 | let Inst{21} = 1; // overwrite |
| 2671 | let Inst{19-16} = addr; |
| 2672 | let Inst{11-0} = offset{11-0}; |
| 2673 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 2674 | } |
| 2675 | |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2676 | let mayStore = 1, neverHasSideEffects = 1 in { |
| 2677 | def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb), |
| 2678 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset), |
| 2679 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2680 | "strt", "\t$Rt, $addr, $offset", |
| 2681 | "$addr.base = $Rn_wb", []> { |
| 2682 | // {12} isAdd |
| 2683 | // {11-0} imm12/Rm |
| 2684 | bits<14> offset; |
| 2685 | bits<4> addr; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2686 | let Inst{25} = 1; |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2687 | let Inst{23} = offset{12}; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2688 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2689 | let Inst{19-16} = addr; |
| 2690 | let Inst{11-5} = offset{11-5}; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2691 | let Inst{4} = 0; |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2692 | let Inst{3-0} = offset{3-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2693 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2694 | } |
| 2695 | |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2696 | def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb), |
| 2697 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset), |
| 2698 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2699 | "strt", "\t$Rt, $addr, $offset", |
| 2700 | "$addr.base = $Rn_wb", []> { |
| 2701 | // {12} isAdd |
| 2702 | // {11-0} imm12/Rm |
| 2703 | bits<14> offset; |
| 2704 | bits<4> addr; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2705 | let Inst{25} = 0; |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2706 | let Inst{23} = offset{12}; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2707 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2708 | let Inst{19-16} = addr; |
| 2709 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2710 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2711 | } |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2712 | } |
| 2713 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2714 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2715 | multiclass AI3strT<bits<4> op, string opc> { |
| 2716 | def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb), |
| 2717 | (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset), |
| 2718 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc, |
| 2719 | "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> { |
| 2720 | bits<9> offset; |
| 2721 | let Inst{23} = offset{8}; |
| 2722 | let Inst{22} = 1; |
| 2723 | let Inst{11-8} = offset{7-4}; |
| 2724 | let Inst{3-0} = offset{3-0}; |
| 2725 | let AsmMatchConverter = "cvtStExtTWriteBackImm"; |
| 2726 | } |
| 2727 | def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb), |
| 2728 | (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm), |
| 2729 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc, |
| 2730 | "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> { |
| 2731 | bits<5> Rm; |
| 2732 | let Inst{23} = Rm{4}; |
| 2733 | let Inst{22} = 0; |
| 2734 | let Inst{11-8} = 0; |
| 2735 | let Inst{3-0} = Rm{3-0}; |
| 2736 | let AsmMatchConverter = "cvtStExtTWriteBackReg"; |
| 2737 | } |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 2738 | } |
| 2739 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2740 | |
| 2741 | defm STRHT : AI3strT<0b1011, "strht">; |
| 2742 | |
| 2743 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2744 | //===----------------------------------------------------------------------===// |
| 2745 | // Load / store multiple Instructions. |
| 2746 | // |
| 2747 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2748 | multiclass arm_ldst_mult<string asm, bit L_bit, Format f, |
| 2749 | InstrItinClass itin, InstrItinClass itin_upd> { |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2750 | // IA is the default, so no need for an explicit suffix on the |
| 2751 | // mnemonic here. Without it is the cannonical spelling. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2752 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2753 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2754 | IndexModeNone, f, itin, |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2755 | !strconcat(asm, "${p}\t$Rn, $regs"), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2756 | let Inst{24-23} = 0b01; // Increment After |
| 2757 | let Inst{21} = 0; // No writeback |
| 2758 | let Inst{20} = L_bit; |
| 2759 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2760 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2761 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2762 | IndexModeUpd, f, itin_upd, |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2763 | !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2764 | let Inst{24-23} = 0b01; // Increment After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2765 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2766 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2767 | |
| 2768 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2769 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2770 | def DA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2771 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2772 | IndexModeNone, f, itin, |
| 2773 | !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> { |
| 2774 | let Inst{24-23} = 0b00; // Decrement After |
| 2775 | let Inst{21} = 0; // No writeback |
| 2776 | let Inst{20} = L_bit; |
| 2777 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2778 | def DA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2779 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2780 | IndexModeUpd, f, itin_upd, |
| 2781 | !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2782 | let Inst{24-23} = 0b00; // Decrement After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2783 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2784 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2785 | |
| 2786 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2787 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2788 | def DB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2789 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2790 | IndexModeNone, f, itin, |
| 2791 | !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> { |
| 2792 | let Inst{24-23} = 0b10; // Decrement Before |
| 2793 | let Inst{21} = 0; // No writeback |
| 2794 | let Inst{20} = L_bit; |
| 2795 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2796 | def DB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2797 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2798 | IndexModeUpd, f, itin_upd, |
| 2799 | !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2800 | let Inst{24-23} = 0b10; // Decrement Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2801 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2802 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2803 | |
| 2804 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2805 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2806 | def IB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2807 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2808 | IndexModeNone, f, itin, |
| 2809 | !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> { |
| 2810 | let Inst{24-23} = 0b11; // Increment Before |
| 2811 | let Inst{21} = 0; // No writeback |
| 2812 | let Inst{20} = L_bit; |
| 2813 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2814 | def IB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2815 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2816 | IndexModeUpd, f, itin_upd, |
| 2817 | !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2818 | let Inst{24-23} = 0b11; // Increment Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2819 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2820 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2821 | |
| 2822 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2823 | } |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2824 | } |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2825 | |
Bill Wendling | c93989a | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 2826 | let neverHasSideEffects = 1 in { |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 2827 | |
| 2828 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 2829 | defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>; |
| 2830 | |
| 2831 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 2832 | defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>; |
| 2833 | |
| 2834 | } // neverHasSideEffects |
| 2835 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2836 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 2837 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
| 2838 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 2839 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2840 | def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, |
| 2841 | reglist:$regs, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2842 | 4, IIC_iLoad_mBr, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2843 | (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>, |
Jim Grosbach | dd11988 | 2011-03-11 22:51:41 +0000 | [diff] [blame] | 2844 | RegConstraint<"$Rn = $wb">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2845 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2846 | //===----------------------------------------------------------------------===// |
| 2847 | // Move Instructions. |
| 2848 | // |
| 2849 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2850 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2851 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 2852 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2853 | bits<4> Rd; |
| 2854 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2855 | |
Johnny Chen | 103bf95 | 2011-04-01 23:30:25 +0000 | [diff] [blame] | 2856 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2857 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2858 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2859 | let Inst{3-0} = Rm; |
| 2860 | let Inst{15-12} = Rd; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2861 | } |
| 2862 | |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2863 | def : ARMInstAlias<"movs${p} $Rd, $Rm", |
| 2864 | (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>; |
| 2865 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2866 | // A version for the smaller set of tail call registers. |
| 2867 | let neverHasSideEffects = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 2868 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2869 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2870 | bits<4> Rd; |
| 2871 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2872 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2873 | let Inst{11-4} = 0b00000000; |
| 2874 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2875 | let Inst{3-0} = Rm; |
| 2876 | let Inst{15-12} = Rd; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2877 | } |
| 2878 | |
Owen Anderson | de317f4 | 2011-08-09 23:33:27 +0000 | [diff] [blame] | 2879 | def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2880 | DPSoRegRegFrm, IIC_iMOVsr, |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 2881 | "mov", "\t$Rd, $src", |
| 2882 | [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP { |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2883 | bits<4> Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2884 | bits<12> src; |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2885 | let Inst{15-12} = Rd; |
Johnny Chen | 6da3fe6 | 2011-04-01 23:15:50 +0000 | [diff] [blame] | 2886 | let Inst{19-16} = 0b0000; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2887 | let Inst{11-8} = src{11-8}; |
| 2888 | let Inst{7} = 0; |
| 2889 | let Inst{6-5} = src{6-5}; |
| 2890 | let Inst{4} = 1; |
| 2891 | let Inst{3-0} = src{3-0}; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2892 | let Inst{25} = 0; |
| 2893 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 2894 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2895 | def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src), |
| 2896 | DPSoRegImmFrm, IIC_iMOVsr, |
| 2897 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>, |
| 2898 | UnaryDP { |
| 2899 | bits<4> Rd; |
| 2900 | bits<12> src; |
| 2901 | let Inst{15-12} = Rd; |
| 2902 | let Inst{19-16} = 0b0000; |
| 2903 | let Inst{11-5} = src{11-5}; |
| 2904 | let Inst{4} = 0; |
| 2905 | let Inst{3-0} = src{3-0}; |
| 2906 | let Inst{25} = 0; |
| 2907 | } |
| 2908 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2909 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2910 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 2911 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2912 | bits<4> Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2913 | bits<12> imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2914 | let Inst{25} = 1; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2915 | let Inst{15-12} = Rd; |
| 2916 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2917 | let Inst{11-0} = imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2918 | } |
| 2919 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2920 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2921 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2922 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2923 | "movw", "\t$Rd, $imm", |
| 2924 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 2925 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2926 | bits<4> Rd; |
| 2927 | bits<16> imm; |
| 2928 | let Inst{15-12} = Rd; |
| 2929 | let Inst{11-0} = imm{11-0}; |
| 2930 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2931 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2932 | let Inst{25} = 1; |
Kevin Enderby | 9e5887b | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 2933 | let DecoderMethod = "DecodeArmMOVTWInstruction"; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2934 | } |
| 2935 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2936 | def : InstAlias<"mov${p} $Rd, $imm", |
| 2937 | (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>, |
| 2938 | Requires<[IsARM]>; |
| 2939 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2940 | def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2941 | (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2942 | |
| 2943 | let Constraints = "$src = $Rd" in { |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 2944 | def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd), |
| 2945 | (ins GPR:$src, imm0_65535_expr:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2946 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2947 | "movt", "\t$Rd, $imm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 2948 | [(set GPRnopc:$Rd, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2949 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2950 | lo16AllZero:$imm))]>, UnaryDP, |
| 2951 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2952 | bits<4> Rd; |
| 2953 | bits<16> imm; |
| 2954 | let Inst{15-12} = Rd; |
| 2955 | let Inst{11-0} = imm{11-0}; |
| 2956 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2957 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2958 | let Inst{25} = 1; |
Kevin Enderby | 9e5887b | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 2959 | let DecoderMethod = "DecodeArmMOVTWInstruction"; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2960 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2961 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2962 | def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2963 | (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2964 | |
| 2965 | } // Constraints |
| 2966 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2967 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 2968 | Requires<[IsARM, HasV6T2]>; |
| 2969 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2970 | let Uses = [CPSR] in |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2971 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2972 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 2973 | Requires<[IsARM]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2974 | |
| 2975 | // These aren't really mov instructions, but we have to define them this way |
| 2976 | // due to flag operands. |
| 2977 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2978 | let Defs = [CPSR] in { |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2979 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2980 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 2981 | Requires<[IsARM]>; |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2982 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2983 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 2984 | Requires<[IsARM]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2985 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2986 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2987 | //===----------------------------------------------------------------------===// |
| 2988 | // Extend Instructions. |
| 2989 | // |
| 2990 | |
| 2991 | // Sign extenders |
| 2992 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2993 | def SXTB : AI_ext_rrot<0b01101010, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2994 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2995 | def SXTH : AI_ext_rrot<0b01101011, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2996 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2997 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2998 | def SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2999 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3000 | def SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 3001 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3002 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3003 | def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3004 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3005 | def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3006 | |
| 3007 | // Zero extenders |
| 3008 | |
| 3009 | let AddedComplexity = 16 in { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3010 | def UXTB : AI_ext_rrot<0b01101110, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 3011 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3012 | def UXTH : AI_ext_rrot<0b01101111, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 3013 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3014 | def UXTB16 : AI_ext_rrot<0b01101100, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 3015 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3016 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 3017 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 3018 | // The transformation should probably be done as a combiner action |
| 3019 | // instead so we can include a check for masking back in the upper |
| 3020 | // eight bits of the source into the lower eight bits of the result. |
| 3021 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 3022 | // (UXTB16r_rot GPR:$Src, 3)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3023 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3024 | (UXTB16 GPR:$Src, 1)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3025 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3026 | def UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3027 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3028 | def UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3029 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 3030 | } |
| 3031 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3032 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3033 | def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 3034 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3035 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3036 | def SBFX : I<(outs GPRnopc:$Rd), |
| 3037 | (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3038 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3039 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3040 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3041 | bits<4> Rd; |
| 3042 | bits<4> Rn; |
| 3043 | bits<5> lsb; |
| 3044 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3045 | let Inst{27-21} = 0b0111101; |
| 3046 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3047 | let Inst{20-16} = width; |
| 3048 | let Inst{15-12} = Rd; |
| 3049 | let Inst{11-7} = lsb; |
| 3050 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3051 | } |
| 3052 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3053 | def UBFX : I<(outs GPR:$Rd), |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 3054 | (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3055 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3056 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3057 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3058 | bits<4> Rd; |
| 3059 | bits<4> Rn; |
| 3060 | bits<5> lsb; |
| 3061 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3062 | let Inst{27-21} = 0b0111111; |
| 3063 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3064 | let Inst{20-16} = width; |
| 3065 | let Inst{15-12} = Rd; |
| 3066 | let Inst{11-7} = lsb; |
| 3067 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3068 | } |
| 3069 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3070 | //===----------------------------------------------------------------------===// |
| 3071 | // Arithmetic Instructions. |
| 3072 | // |
| 3073 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3074 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3075 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3076 | BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3077 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3078 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3079 | BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3080 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3081 | // ADD and SUB with 's' bit set. |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 3082 | // |
| 3083 | // Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the |
| 3084 | // selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by |
| 3085 | // AdjustInstrPostInstrSelection where we determine whether or not to |
| 3086 | // set the "s" bit based on CPSR liveness. |
| 3087 | // |
| 3088 | // FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen |
| 3089 | // support for an optional CPSR definition that corresponds to the DAG |
| 3090 | // node's second value. We can then eliminate the implicit def of CPSR. |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 3091 | defm ADDS : AsI1_bin_s_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3092 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3093 | BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 3094 | defm SUBS : AsI1_bin_s_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3095 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3096 | BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3097 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 3098 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3099 | BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 3100 | "ADC", 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 3101 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3102 | BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 3103 | "SBC">; |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 3104 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3105 | defm RSB : AsI1_rbin_irs <0b0011, "rsb", |
| 3106 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
| 3107 | BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">; |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 3108 | |
| 3109 | // FIXME: Eliminate them if we can write def : Pat patterns which defines |
| 3110 | // CPSR and the implicit def of CPSR is not needed. |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3111 | defm RSBS : AsI1_rbin_s_is<0b0011, "rsb", |
| 3112 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
| 3113 | BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3114 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3115 | defm RSC : AI1_rsc_irs<0b0111, "rsc", |
| 3116 | BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>, |
| 3117 | "RSC">; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3118 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3119 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 3120 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 3121 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 3122 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 3123 | // details. |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3124 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 3125 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
| 3126 | def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm), |
| 3127 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 3128 | |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 3129 | // The with-carry-in form matches bitwise not instead of the negation. |
| 3130 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 3131 | // for part of the negation. |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3132 | def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR), |
| 3133 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3134 | |
| 3135 | // Note: These are implemented in C++ code, because they have to generate |
| 3136 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 3137 | // cannot produce. |
| 3138 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 3139 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 3140 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3141 | // ARM Arithmetic Instruction |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 3142 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3143 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3144 | list<dag> pattern = [], |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3145 | dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm), |
| 3146 | string asm = "\t$Rd, $Rn, $Rm"> |
| 3147 | : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> { |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3148 | bits<4> Rn; |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 3149 | bits<4> Rd; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3150 | bits<4> Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 3151 | let Inst{27-20} = op27_20; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3152 | let Inst{11-4} = op11_4; |
| 3153 | let Inst{19-16} = Rn; |
| 3154 | let Inst{15-12} = Rd; |
| 3155 | let Inst{3-0} = Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 3156 | } |
| 3157 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3158 | // Saturating add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3159 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3160 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3161 | [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))], |
| 3162 | (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3163 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3164 | [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))], |
| 3165 | (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">; |
| 3166 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], |
| 3167 | (ins GPRnopc:$Rm, GPRnopc:$Rn), |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 3168 | "\t$Rd, $Rm, $Rn">; |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3169 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], |
| 3170 | (ins GPRnopc:$Rm, GPRnopc:$Rn), |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 3171 | "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3172 | |
| 3173 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 3174 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 3175 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 3176 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 3177 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 3178 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 3179 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 3180 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 3181 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 3182 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 3183 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 3184 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3185 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3186 | // Signed/Unsigned add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3187 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3188 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 3189 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 3190 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 3191 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 3192 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 3193 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 3194 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 3195 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 3196 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 3197 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 3198 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 3199 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3200 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3201 | // Signed/Unsigned halving add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3202 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3203 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 3204 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 3205 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 3206 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 3207 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 3208 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 3209 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 3210 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 3211 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 3212 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 3213 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 3214 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3215 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3216 | // Unsigned Sum of Absolute Differences [and Accumulate]. |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3217 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3218 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3219 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3220 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3221 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3222 | bits<4> Rd; |
| 3223 | bits<4> Rn; |
| 3224 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3225 | let Inst{27-20} = 0b01111000; |
| 3226 | let Inst{15-12} = 0b1111; |
| 3227 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3228 | let Inst{19-16} = Rd; |
| 3229 | let Inst{11-8} = Rm; |
| 3230 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3231 | } |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3232 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3233 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3234 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3235 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3236 | bits<4> Rd; |
| 3237 | bits<4> Rn; |
| 3238 | bits<4> Rm; |
| 3239 | bits<4> Ra; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3240 | let Inst{27-20} = 0b01111000; |
| 3241 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3242 | let Inst{19-16} = Rd; |
| 3243 | let Inst{15-12} = Ra; |
| 3244 | let Inst{11-8} = Rm; |
| 3245 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3246 | } |
| 3247 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3248 | // Signed/Unsigned saturate |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3249 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3250 | def SSAT : AI<(outs GPRnopc:$Rd), |
| 3251 | (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh), |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3252 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3253 | bits<4> Rd; |
| 3254 | bits<5> sat_imm; |
| 3255 | bits<4> Rn; |
| 3256 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3257 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 3258 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3259 | let Inst{20-16} = sat_imm; |
| 3260 | let Inst{15-12} = Rd; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3261 | let Inst{11-7} = sh{4-0}; |
| 3262 | let Inst{6} = sh{5}; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3263 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3264 | } |
| 3265 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3266 | def SSAT16 : AI<(outs GPRnopc:$Rd), |
| 3267 | (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm, |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 3268 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3269 | bits<4> Rd; |
| 3270 | bits<4> sat_imm; |
| 3271 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3272 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3273 | let Inst{11-4} = 0b11110011; |
| 3274 | let Inst{15-12} = Rd; |
| 3275 | let Inst{19-16} = sat_imm; |
| 3276 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3277 | } |
| 3278 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3279 | def USAT : AI<(outs GPRnopc:$Rd), |
| 3280 | (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh), |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3281 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3282 | bits<4> Rd; |
| 3283 | bits<5> sat_imm; |
| 3284 | bits<4> Rn; |
| 3285 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3286 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 3287 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3288 | let Inst{15-12} = Rd; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3289 | let Inst{11-7} = sh{4-0}; |
| 3290 | let Inst{6} = sh{5}; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3291 | let Inst{20-16} = sat_imm; |
| 3292 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3293 | } |
| 3294 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3295 | def USAT16 : AI<(outs GPRnopc:$Rd), |
Owen Anderson | 41ff834 | 2011-08-11 22:10:11 +0000 | [diff] [blame] | 3296 | (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm, |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3297 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3298 | bits<4> Rd; |
| 3299 | bits<4> sat_imm; |
| 3300 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3301 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3302 | let Inst{11-4} = 0b11110011; |
| 3303 | let Inst{15-12} = Rd; |
| 3304 | let Inst{19-16} = sat_imm; |
| 3305 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3306 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3307 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3308 | def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos), |
| 3309 | (SSAT imm:$pos, GPRnopc:$a, 0)>; |
| 3310 | def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos), |
| 3311 | (USAT imm:$pos, GPRnopc:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 3312 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3313 | //===----------------------------------------------------------------------===// |
| 3314 | // Bitwise Instructions. |
| 3315 | // |
| 3316 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3317 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3318 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3319 | BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3320 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3321 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3322 | BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3323 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3324 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3325 | BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3326 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3327 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3328 | BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3329 | |
Jim Grosbach | c29769b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 3330 | // FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just |
| 3331 | // like in the actual instruction encoding. The complexity of mapping the mask |
| 3332 | // to the lsb/msb pair should be handled by ISel, not encapsulated in the |
| 3333 | // instruction description. |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3334 | def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3335 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3336 | "bfc", "\t$Rd, $imm", "$src = $Rd", |
| 3337 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3338 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3339 | bits<4> Rd; |
| 3340 | bits<10> imm; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3341 | let Inst{27-21} = 0b0111110; |
| 3342 | let Inst{6-0} = 0b0011111; |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3343 | let Inst{15-12} = Rd; |
| 3344 | let Inst{11-7} = imm{4-0}; // lsb |
Jim Grosbach | c29769b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 3345 | let Inst{20-16} = imm{9-5}; // msb |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3346 | } |
| 3347 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3348 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 3349 | def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm), |
| 3350 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
| 3351 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", |
| 3352 | [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn, |
| 3353 | bf_inv_mask_imm:$imm))]>, |
| 3354 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3355 | bits<4> Rd; |
| 3356 | bits<4> Rn; |
| 3357 | bits<10> imm; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3358 | let Inst{27-21} = 0b0111110; |
| 3359 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3360 | let Inst{15-12} = Rd; |
| 3361 | let Inst{11-7} = imm{4-0}; // lsb |
| 3362 | let Inst{20-16} = imm{9-5}; // width |
| 3363 | let Inst{3-0} = Rn; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3364 | } |
| 3365 | |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3366 | def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, |
| 3367 | "mvn", "\t$Rd, $Rm", |
| 3368 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { |
| 3369 | bits<4> Rd; |
| 3370 | bits<4> Rm; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3371 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3372 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 3373 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3374 | let Inst{15-12} = Rd; |
| 3375 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 3376 | } |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3377 | def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), |
| 3378 | DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3379 | [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP { |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3380 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3381 | bits<12> shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3382 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3383 | let Inst{19-16} = 0b0000; |
| 3384 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3385 | let Inst{11-5} = shift{11-5}; |
| 3386 | let Inst{4} = 0; |
| 3387 | let Inst{3-0} = shift{3-0}; |
| 3388 | } |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3389 | def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), |
| 3390 | DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3391 | [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP { |
| 3392 | bits<4> Rd; |
| 3393 | bits<12> shift; |
| 3394 | let Inst{25} = 0; |
| 3395 | let Inst{19-16} = 0b0000; |
| 3396 | let Inst{15-12} = Rd; |
| 3397 | let Inst{11-8} = shift{11-8}; |
| 3398 | let Inst{7} = 0; |
| 3399 | let Inst{6-5} = shift{6-5}; |
| 3400 | let Inst{4} = 1; |
| 3401 | let Inst{3-0} = shift{3-0}; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3402 | } |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3403 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3404 | def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, |
| 3405 | IIC_iMVNi, "mvn", "\t$Rd, $imm", |
| 3406 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { |
| 3407 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3408 | bits<12> imm; |
| 3409 | let Inst{25} = 1; |
| 3410 | let Inst{19-16} = 0b0000; |
| 3411 | let Inst{15-12} = Rd; |
| 3412 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 3413 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3414 | |
| 3415 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 3416 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 3417 | |
| 3418 | //===----------------------------------------------------------------------===// |
| 3419 | // Multiply Instructions. |
| 3420 | // |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3421 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 3422 | string opc, string asm, list<dag> pattern> |
| 3423 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 3424 | bits<4> Rd; |
| 3425 | bits<4> Rm; |
| 3426 | bits<4> Rn; |
| 3427 | let Inst{19-16} = Rd; |
| 3428 | let Inst{11-8} = Rm; |
| 3429 | let Inst{3-0} = Rn; |
| 3430 | } |
| 3431 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 3432 | string opc, string asm, list<dag> pattern> |
| 3433 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 3434 | bits<4> RdLo; |
| 3435 | bits<4> RdHi; |
| 3436 | bits<4> Rm; |
| 3437 | bits<4> Rn; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3438 | let Inst{19-16} = RdHi; |
| 3439 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3440 | let Inst{11-8} = Rm; |
| 3441 | let Inst{3-0} = Rn; |
| 3442 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3443 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3444 | // FIXME: The v5 pseudos are only necessary for the additional Constraint |
| 3445 | // property. Remove them when it's possible to add those properties |
| 3446 | // on an individual MachineInstr, not just an instuction description. |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3447 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3448 | def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3449 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3450 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 597028c | 2011-04-04 23:57:05 +0000 | [diff] [blame] | 3451 | Requires<[IsARM, HasV6]> { |
| 3452 | let Inst{15-12} = 0b0000; |
| 3453 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3454 | |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3455 | let Constraints = "@earlyclobber $Rd" in |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3456 | def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 3457 | pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3458 | 4, IIC_iMUL32, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3459 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))], |
| 3460 | (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
Jim Grosbach | d378b32 | 2011-07-06 20:57:35 +0000 | [diff] [blame] | 3461 | Requires<[IsARM, NoV6]>; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3462 | } |
| 3463 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3464 | def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3465 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3466 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 3467 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3468 | bits<4> Ra; |
| 3469 | let Inst{15-12} = Ra; |
| 3470 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3471 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3472 | let Constraints = "@earlyclobber $Rd" in |
| 3473 | def MLAv5: ARMPseudoExpand<(outs GPR:$Rd), |
| 3474 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3475 | 4, IIC_iMAC32, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3476 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))], |
| 3477 | (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>, |
| 3478 | Requires<[IsARM, NoV6]>; |
| 3479 | |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3480 | def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3481 | IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra", |
| 3482 | [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>, |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3483 | Requires<[IsARM, HasV6T2]> { |
| 3484 | bits<4> Rd; |
| 3485 | bits<4> Rm; |
| 3486 | bits<4> Rn; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3487 | bits<4> Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3488 | let Inst{19-16} = Rd; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3489 | let Inst{15-12} = Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3490 | let Inst{11-8} = Rm; |
| 3491 | let Inst{3-0} = Rn; |
| 3492 | } |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 3493 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3494 | // Extra precision multiplies with low / high results |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3495 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3496 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3497 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3498 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3499 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3500 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3501 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3502 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3503 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3504 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3505 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3506 | |
| 3507 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3508 | def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3509 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3510 | 4, IIC_iMUL64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3511 | (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3512 | Requires<[IsARM, NoV6]>; |
| 3513 | |
| 3514 | def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3515 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3516 | 4, IIC_iMUL64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3517 | (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3518 | Requires<[IsARM, NoV6]>; |
| 3519 | } |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3520 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3521 | |
| 3522 | // Multiply + accumulate |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3523 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), |
| 3524 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3525 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3526 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3527 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), |
| 3528 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3529 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3530 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3531 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3532 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), |
| 3533 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 3534 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3535 | Requires<[IsARM, HasV6]> { |
| 3536 | bits<4> RdLo; |
| 3537 | bits<4> RdHi; |
| 3538 | bits<4> Rm; |
| 3539 | bits<4> Rn; |
Owen Anderson | 5df7ef6 | 2011-08-15 20:08:25 +0000 | [diff] [blame] | 3540 | let Inst{19-16} = RdHi; |
| 3541 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3542 | let Inst{11-8} = Rm; |
| 3543 | let Inst{3-0} = Rn; |
| 3544 | } |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3545 | |
| 3546 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3547 | def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3548 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3549 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3550 | (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3551 | Requires<[IsARM, NoV6]>; |
| 3552 | def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3553 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3554 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3555 | (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3556 | Requires<[IsARM, NoV6]>; |
| 3557 | def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3558 | (ins GPR:$Rn, GPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3559 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3560 | (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>, |
| 3561 | Requires<[IsARM, NoV6]>; |
| 3562 | } |
| 3563 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3564 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3565 | |
| 3566 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3567 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3568 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", |
| 3569 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3570 | Requires<[IsARM, HasV6]> { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3571 | let Inst{15-12} = 0b1111; |
| 3572 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 3573 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3574 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3575 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3576 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3577 | let Inst{15-12} = 0b1111; |
| 3578 | } |
| 3579 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3580 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), |
| 3581 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3582 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 3583 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 3584 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3585 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3586 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), |
| 3587 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3588 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3589 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3590 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3591 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), |
| 3592 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3593 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 3594 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, |
| 3595 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3596 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3597 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), |
| 3598 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3599 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3600 | Requires<[IsARM, HasV6]>; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3601 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3602 | multiclass AI_smul<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3603 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3604 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 3605 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3606 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3607 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3608 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3609 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3610 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 3611 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3612 | (sra GPR:$Rm, (i32 16))))]>, |
| 3613 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3614 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3615 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3616 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 3617 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3618 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3619 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3620 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3621 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3622 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 3623 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3624 | (sra GPR:$Rm, (i32 16))))]>, |
| 3625 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3626 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3627 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3628 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 3629 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3630 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, |
| 3631 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3632 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3633 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3634 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 3635 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3636 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, |
| 3637 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 3638 | } |
| 3639 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3640 | |
| 3641 | multiclass AI_smla<string opc, PatFrag opnode> { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 3642 | let DecoderMethod = "DecodeSMLAInstruction" in { |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3643 | def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd), |
| 3644 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3645 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3646 | [(set GPRnopc:$Rd, (add GPR:$Ra, |
| 3647 | (opnode (sext_inreg GPRnopc:$Rn, i16), |
| 3648 | (sext_inreg GPRnopc:$Rm, i16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3649 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3650 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3651 | def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd), |
| 3652 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3653 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3654 | [(set GPRnopc:$Rd, |
| 3655 | (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16), |
| 3656 | (sra GPRnopc:$Rm, (i32 16)))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3657 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3658 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3659 | def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd), |
| 3660 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3661 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3662 | [(set GPRnopc:$Rd, |
| 3663 | (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)), |
| 3664 | (sext_inreg GPRnopc:$Rm, i16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3665 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3666 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3667 | def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd), |
| 3668 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3669 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3670 | [(set GPRnopc:$Rd, |
| 3671 | (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)), |
| 3672 | (sra GPRnopc:$Rm, (i32 16)))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3673 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3674 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3675 | def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd), |
| 3676 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3677 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3678 | [(set GPRnopc:$Rd, |
| 3679 | (add GPR:$Ra, (sra (opnode GPRnopc:$Rn, |
| 3680 | (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3681 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3682 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3683 | def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd), |
| 3684 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3685 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3686 | [(set GPRnopc:$Rd, |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 3687 | (add GPR:$Ra, (sra (opnode GPRnopc:$Rn, |
| 3688 | (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3689 | Requires<[IsARM, HasV5TE]>; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 3690 | } |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 3691 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 3692 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3693 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 3694 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3695 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3696 | // Halfword multiply accumulate long: SMLAL<x><y>. |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3697 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3698 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3699 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3700 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3701 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3702 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3703 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3704 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3705 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3706 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3707 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3708 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3709 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3710 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3711 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3712 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3713 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3714 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3715 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3716 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3717 | // Helper class for AI_smld. |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3718 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3719 | InstrItinClass itin, string opc, string asm> |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3720 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3721 | bits<4> Rn; |
| 3722 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3723 | let Inst{27-23} = 0b01110; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3724 | let Inst{22} = long; |
| 3725 | let Inst{21-20} = 0b00; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3726 | let Inst{11-8} = Rm; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3727 | let Inst{7} = 0; |
| 3728 | let Inst{6} = sub; |
| 3729 | let Inst{5} = swap; |
| 3730 | let Inst{4} = 1; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3731 | let Inst{3-0} = Rn; |
| 3732 | } |
| 3733 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3734 | InstrItinClass itin, string opc, string asm> |
| 3735 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3736 | bits<4> Rd; |
| 3737 | let Inst{15-12} = 0b1111; |
| 3738 | let Inst{19-16} = Rd; |
| 3739 | } |
| 3740 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3741 | InstrItinClass itin, string opc, string asm> |
| 3742 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3743 | bits<4> Ra; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3744 | bits<4> Rd; |
| 3745 | let Inst{19-16} = Rd; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3746 | let Inst{15-12} = Ra; |
| 3747 | } |
| 3748 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3749 | InstrItinClass itin, string opc, string asm> |
| 3750 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3751 | bits<4> RdLo; |
| 3752 | bits<4> RdHi; |
| 3753 | let Inst{19-16} = RdHi; |
| 3754 | let Inst{15-12} = RdLo; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3755 | } |
| 3756 | |
| 3757 | multiclass AI_smld<bit sub, string opc> { |
| 3758 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3759 | def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd), |
| 3760 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3761 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3762 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3763 | def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd), |
| 3764 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3765 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3766 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3767 | def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3768 | (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary, |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3769 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3770 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3771 | def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3772 | (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary, |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3773 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3774 | |
| 3775 | } |
| 3776 | |
| 3777 | defm SMLA : AI_smld<0, "smla">; |
| 3778 | defm SMLS : AI_smld<1, "smls">; |
| 3779 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3780 | multiclass AI_sdml<bit sub, string opc> { |
| 3781 | |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 3782 | def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm), |
| 3783 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; |
| 3784 | def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm), |
| 3785 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3786 | } |
| 3787 | |
| 3788 | defm SMUA : AI_sdml<0, "smua">; |
| 3789 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 3790 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3791 | //===----------------------------------------------------------------------===// |
| 3792 | // Misc. Arithmetic Instructions. |
| 3793 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 3794 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3795 | def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3796 | IIC_iUNAr, "clz", "\t$Rd, $Rm", |
| 3797 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3798 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3799 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3800 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", |
| 3801 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, |
| 3802 | Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 3803 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3804 | def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3805 | IIC_iUNAr, "rev", "\t$Rd, $Rm", |
| 3806 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3807 | |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3808 | let AddedComplexity = 5 in |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3809 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3810 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3811 | [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3812 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3813 | |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3814 | let AddedComplexity = 5 in |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3815 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3816 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3817 | [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3818 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3819 | |
Evan Cheng | f60ceac | 2011-06-15 17:17:48 +0000 | [diff] [blame] | 3820 | def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)), |
| 3821 | (and (srl GPR:$Rm, (i32 8)), 0xFF)), |
| 3822 | (REVSH GPR:$Rm)>; |
| 3823 | |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3824 | def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd), |
| 3825 | (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh), |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3826 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3827 | [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF), |
| 3828 | (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh), |
| 3829 | 0xFFFF0000)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3830 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3831 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3832 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3833 | def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)), |
| 3834 | (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>; |
| 3835 | def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)), |
| 3836 | (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>; |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3837 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3838 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 3839 | // will match the pattern below. |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3840 | def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd), |
| 3841 | (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh), |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3842 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3843 | [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000), |
| 3844 | (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh), |
| 3845 | 0xFFFF)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3846 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 3847 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3848 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 3849 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3850 | def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000), |
| 3851 | (srl GPRnopc:$src2, imm16_31:$sh)), |
| 3852 | (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>; |
| 3853 | def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000), |
| 3854 | (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)), |
| 3855 | (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3856 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3857 | //===----------------------------------------------------------------------===// |
| 3858 | // Comparison Instructions... |
| 3859 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3860 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3861 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3862 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 3863 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3864 | |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3865 | // ARMcmpZ can re-use the above instruction definitions. |
| 3866 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm), |
| 3867 | (CMPri GPR:$src, so_imm:$imm)>; |
| 3868 | def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs), |
| 3869 | (CMPrr GPR:$src, GPR:$rhs)>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3870 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs), |
| 3871 | (CMPrsi GPR:$src, so_reg_imm:$rhs)>; |
| 3872 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs), |
| 3873 | (CMPrsr GPR:$src, so_reg_reg:$rhs)>; |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3874 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3875 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 3876 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3877 | // results: |
| 3878 | // |
| 3879 | // rsbs r1, r1, 0 |
| 3880 | // cmp r0, r1 |
| 3881 | // mov r0, #0 |
| 3882 | // it ls |
| 3883 | // mov r0, #1 |
| 3884 | // |
| 3885 | // and: |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 3886 | // |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3887 | // cmn r0, r1 |
| 3888 | // mov r0, #0 |
| 3889 | // it ls |
| 3890 | // mov r0, #1 |
| 3891 | // |
| 3892 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 3893 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 3894 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 3895 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 3896 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 3897 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 3898 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 3899 | // parameter to AddWithCarry is defined as 0). |
| 3900 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3901 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3902 | // |
| 3903 | // x = 0 |
| 3904 | // ~x = 0xFFFF FFFF |
| 3905 | // ~x + 1 = 0x1 0000 0000 |
| 3906 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 3907 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3908 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 3909 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 3910 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3911 | // |
| 3912 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 3913 | // |
| 3914 | // This is related to <rdar://problem/7569620>. |
| 3915 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3916 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 3917 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3918 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3919 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3920 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3921 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3922 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3923 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3924 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3925 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3926 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3927 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3928 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3929 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3930 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3931 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 3932 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3933 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3934 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3935 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3936 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3937 | // Pseudo i64 compares for some floating point compares. |
| 3938 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 3939 | Defs = [CPSR] in { |
| 3940 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 3941 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3942 | IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3943 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 3944 | |
| 3945 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3946 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3947 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 3948 | } // usesCustomInserter |
| 3949 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3950 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3951 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3952 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 3953 | // a two-value operand where a dag node expects two operands. :( |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3954 | let neverHasSideEffects = 1 in { |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3955 | def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3956 | 4, IIC_iCMOVr, |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3957 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 3958 | RegConstraint<"$false = $Rd">; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3959 | def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd), |
| 3960 | (ins GPR:$false, so_reg_imm:$shift, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3961 | 4, IIC_iCMOVsr, |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3962 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, |
| 3963 | imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3964 | RegConstraint<"$false = $Rd">; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3965 | def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd), |
| 3966 | (ins GPR:$false, so_reg_reg:$shift, pred:$p), |
| 3967 | 4, IIC_iCMOVsr, |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3968 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, |
| 3969 | imm:$cc, CCR:$ccr))*/]>, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3970 | RegConstraint<"$false = $Rd">; |
| 3971 | |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 3972 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3973 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3974 | def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd), |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3975 | (ins GPR:$false, imm0_65535_expr:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3976 | 4, IIC_iMOVi, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3977 | []>, |
| 3978 | RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3979 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3980 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3981 | def MOVCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3982 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3983 | 4, IIC_iCMOVi, |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3984 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3985 | RegConstraint<"$false = $Rd">; |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3986 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3987 | // Two instruction predicate mov immediate. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3988 | let isMoveImm = 1 in |
Jim Grosbach | eb582d7 | 2011-03-11 18:00:42 +0000 | [diff] [blame] | 3989 | def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd), |
| 3990 | (ins GPR:$false, i32imm:$src, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3991 | 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3992 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3993 | let isMoveImm = 1 in |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3994 | def MVNCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3995 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3996 | 4, IIC_iCMOVi, |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3997 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3998 | RegConstraint<"$false = $Rd">; |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3999 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 4000 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 4001 | //===----------------------------------------------------------------------===// |
| 4002 | // Atomic operations intrinsics |
| 4003 | // |
| 4004 | |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 4005 | def MemBarrierOptOperand : AsmOperandClass { |
| 4006 | let Name = "MemBarrierOpt"; |
| 4007 | let ParserMethod = "parseMemBarrierOptOperand"; |
| 4008 | } |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4009 | def memb_opt : Operand<i32> { |
| 4010 | let PrintMethod = "printMemBOption"; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 4011 | let ParserMatchClass = MemBarrierOptOperand; |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 4012 | let DecoderMethod = "DecodeMemBarrierOption"; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 4013 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 4014 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4015 | // memory barriers protect the atomic sequences |
| 4016 | let hasSideEffects = 1 in { |
| 4017 | def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 4018 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 4019 | Requires<[IsARM, HasDB]> { |
| 4020 | bits<4> opt; |
| 4021 | let Inst{31-4} = 0xf57ff05; |
| 4022 | let Inst{3-0} = opt; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 4023 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 4024 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 4025 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4026 | def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
Jim Grosbach | 20fcaff | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 4027 | "dsb", "\t$opt", []>, |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4028 | Requires<[IsARM, HasDB]> { |
| 4029 | bits<4> opt; |
| 4030 | let Inst{31-4} = 0xf57ff04; |
| 4031 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 4032 | } |
| 4033 | |
Jim Grosbach | 20fcaff | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 4034 | // ISB has only full system option |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 4035 | def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 4036 | "isb", "\t$opt", []>, |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4037 | Requires<[IsARM, HasDB]> { |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 4038 | bits<4> opt; |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 4039 | let Inst{31-4} = 0xf57ff06; |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 4040 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 4041 | } |
| 4042 | |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 4043 | // Pseudo isntruction that combines movs + predicated rsbmi |
| 4044 | // to implement integer ABS |
| 4045 | let usesCustomInserter = 1, Defs = [CPSR] in { |
| 4046 | def ABS : ARMPseudoInst< |
| 4047 | (outs GPR:$dst), (ins GPR:$src), |
| 4048 | 8, NoItinerary, []>; |
| 4049 | } |
| 4050 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 4051 | let usesCustomInserter = 1 in { |
Jakob Stoklund Olesen | 9b0e1e7 | 2011-09-06 17:40:35 +0000 | [diff] [blame] | 4052 | let Defs = [CPSR] in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4053 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4054 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4055 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 4056 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4057 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4058 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 4059 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4060 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4061 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 4062 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4063 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4064 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 4065 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4066 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4067 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 4068 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4069 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4070 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4071 | def ATOMIC_LOAD_MIN_I8 : PseudoInst< |
| 4072 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4073 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 4074 | def ATOMIC_LOAD_MAX_I8 : PseudoInst< |
| 4075 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4076 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
| 4077 | def ATOMIC_LOAD_UMIN_I8 : PseudoInst< |
| 4078 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4079 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 4080 | def ATOMIC_LOAD_UMAX_I8 : PseudoInst< |
| 4081 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4082 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4083 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4084 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4085 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 4086 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4087 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4088 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 4089 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4090 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4091 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 4092 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4093 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4094 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 4095 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4096 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4097 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 4098 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4099 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4100 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4101 | def ATOMIC_LOAD_MIN_I16 : PseudoInst< |
| 4102 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4103 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 4104 | def ATOMIC_LOAD_MAX_I16 : PseudoInst< |
| 4105 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4106 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
| 4107 | def ATOMIC_LOAD_UMIN_I16 : PseudoInst< |
| 4108 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4109 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 4110 | def ATOMIC_LOAD_UMAX_I16 : PseudoInst< |
| 4111 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4112 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4113 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4114 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4115 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 4116 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4117 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4118 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 4119 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4120 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4121 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 4122 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4123 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4124 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 4125 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4126 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4127 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 4128 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4129 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4130 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4131 | def ATOMIC_LOAD_MIN_I32 : PseudoInst< |
| 4132 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4133 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 4134 | def ATOMIC_LOAD_MAX_I32 : PseudoInst< |
| 4135 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4136 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
| 4137 | def ATOMIC_LOAD_UMIN_I32 : PseudoInst< |
| 4138 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4139 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 4140 | def ATOMIC_LOAD_UMAX_I32 : PseudoInst< |
| 4141 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4142 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4143 | |
| 4144 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4145 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4146 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 4147 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4148 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4149 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 4150 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4151 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4152 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 4153 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4154 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4155 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4156 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 4157 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4158 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4159 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 4160 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4161 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4162 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 4163 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4164 | } |
| 4165 | |
| 4166 | let mayLoad = 1 in { |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4167 | def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 4168 | NoItinerary, |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4169 | "ldrexb", "\t$Rt, $addr", []>; |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 4170 | def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 4171 | NoItinerary, "ldrexh", "\t$Rt, $addr", []>; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4172 | def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 4173 | NoItinerary, "ldrex", "\t$Rt, $addr", []>; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 4174 | let hasExtraDefRegAllocReq = 1 in |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4175 | def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr), |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4176 | NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> { |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 4177 | let DecoderMethod = "DecodeDoubleRegLoad"; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4178 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4179 | } |
| 4180 | |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 4181 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4182 | def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4183 | NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>; |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4184 | def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4185 | NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>; |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4186 | def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4187 | NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 4188 | } |
| 4189 | |
| 4190 | let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 4191 | def STREXD : AIstrex<0b01, (outs GPR:$Rd), |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4192 | (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr), |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4193 | NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> { |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 4194 | let DecoderMethod = "DecodeDoubleRegStore"; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4195 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4196 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4197 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>, |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 4198 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 4199 | let Inst{31-0} = 0b11110101011111111111000000011111; |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 4200 | } |
| 4201 | |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 4202 | // SWP/SWPB are deprecated in V6/V7. |
Jim Grosbach | 1ef9141 | 2011-07-26 17:11:05 +0000 | [diff] [blame] | 4203 | let mayLoad = 1, mayStore = 1 in { |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4204 | def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr), |
| 4205 | "swp", []>; |
| 4206 | def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr), |
| 4207 | "swpb", []>; |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 4208 | } |
| 4209 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 4210 | //===----------------------------------------------------------------------===// |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4211 | // Coprocessor Instructions. |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4212 | // |
| 4213 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 4214 | def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 4215 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4216 | NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4217 | [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 4218 | imm:$CRm, imm:$opc2)]> { |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4219 | bits<4> opc1; |
| 4220 | bits<4> CRn; |
| 4221 | bits<4> CRd; |
| 4222 | bits<4> cop; |
| 4223 | bits<3> opc2; |
| 4224 | bits<4> CRm; |
| 4225 | |
| 4226 | let Inst{3-0} = CRm; |
| 4227 | let Inst{4} = 0; |
| 4228 | let Inst{7-5} = opc2; |
| 4229 | let Inst{11-8} = cop; |
| 4230 | let Inst{15-12} = CRd; |
| 4231 | let Inst{19-16} = CRn; |
| 4232 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4233 | } |
| 4234 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 4235 | def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 4236 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4237 | NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4238 | [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 4239 | imm:$CRm, imm:$opc2)]> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4240 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4241 | bits<4> opc1; |
| 4242 | bits<4> CRn; |
| 4243 | bits<4> CRd; |
| 4244 | bits<4> cop; |
| 4245 | bits<3> opc2; |
| 4246 | bits<4> CRm; |
| 4247 | |
| 4248 | let Inst{3-0} = CRm; |
| 4249 | let Inst{4} = 0; |
| 4250 | let Inst{7-5} = opc2; |
| 4251 | let Inst{11-8} = cop; |
| 4252 | let Inst{15-12} = CRd; |
| 4253 | let Inst{19-16} = CRn; |
| 4254 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4255 | } |
| 4256 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 4257 | class ACI<dag oops, dag iops, string opc, string asm, |
| 4258 | IndexMode im = IndexModeNone> |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4259 | : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary, |
| 4260 | opc, asm, "", []> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4261 | let Inst{27-25} = 0b110; |
| 4262 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4263 | class ACInoP<dag oops, dag iops, string opc, string asm, |
| 4264 | IndexMode im = IndexModeNone> |
| 4265 | : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary, |
| 4266 | opc, asm, "", []> { |
| 4267 | let Inst{31-28} = 0b1111; |
| 4268 | let Inst{27-25} = 0b110; |
| 4269 | } |
| 4270 | multiclass LdStCop<bit load, bit Dbit, string asm> { |
| 4271 | def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), |
| 4272 | asm, "\t$cop, $CRd, $addr"> { |
| 4273 | bits<13> addr; |
| 4274 | bits<4> cop; |
| 4275 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4276 | let Inst{24} = 1; // P = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4277 | let Inst{23} = addr{8}; |
| 4278 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4279 | let Inst{21} = 0; // W = 0 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4280 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4281 | let Inst{19-16} = addr{12-9}; |
| 4282 | let Inst{15-12} = CRd; |
| 4283 | let Inst{11-8} = cop; |
| 4284 | let Inst{7-0} = addr{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4285 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4286 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4287 | def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), |
| 4288 | asm, "\t$cop, $CRd, $addr!", IndexModePre> { |
| 4289 | bits<13> addr; |
| 4290 | bits<4> cop; |
| 4291 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4292 | let Inst{24} = 1; // P = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4293 | let Inst{23} = addr{8}; |
| 4294 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4295 | let Inst{21} = 1; // W = 1 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4296 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4297 | let Inst{19-16} = addr{12-9}; |
| 4298 | let Inst{15-12} = CRd; |
| 4299 | let Inst{11-8} = cop; |
| 4300 | let Inst{7-0} = addr{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4301 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4302 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4303 | def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, |
| 4304 | postidx_imm8s4:$offset), |
| 4305 | asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> { |
| 4306 | bits<9> offset; |
| 4307 | bits<4> addr; |
| 4308 | bits<4> cop; |
| 4309 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4310 | let Inst{24} = 0; // P = 0 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4311 | let Inst{23} = offset{8}; |
| 4312 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4313 | let Inst{21} = 1; // W = 1 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4314 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4315 | let Inst{19-16} = addr; |
| 4316 | let Inst{15-12} = CRd; |
| 4317 | let Inst{11-8} = cop; |
| 4318 | let Inst{7-0} = offset{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4319 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4320 | } |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4321 | def _OPTION : ACI<(outs), |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4322 | (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, |
Jim Grosbach | 9b8f2a0 | 2011-10-12 17:34:41 +0000 | [diff] [blame^] | 4323 | coproc_option_imm:$option), |
| 4324 | asm, "\t$cop, $CRd, $addr, $option"> { |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4325 | bits<8> option; |
| 4326 | bits<4> addr; |
| 4327 | bits<4> cop; |
| 4328 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4329 | let Inst{24} = 0; // P = 0 |
| 4330 | let Inst{23} = 1; // U = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4331 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4332 | let Inst{21} = 0; // W = 0 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4333 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4334 | let Inst{19-16} = addr; |
| 4335 | let Inst{15-12} = CRd; |
| 4336 | let Inst{11-8} = cop; |
| 4337 | let Inst{7-0} = option; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4338 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4339 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4340 | } |
| 4341 | multiclass LdSt2Cop<bit load, bit Dbit, string asm> { |
| 4342 | def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), |
| 4343 | asm, "\t$cop, $CRd, $addr"> { |
| 4344 | bits<13> addr; |
| 4345 | bits<4> cop; |
| 4346 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4347 | let Inst{24} = 1; // P = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4348 | let Inst{23} = addr{8}; |
| 4349 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4350 | let Inst{21} = 0; // W = 0 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4351 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4352 | let Inst{19-16} = addr{12-9}; |
| 4353 | let Inst{15-12} = CRd; |
| 4354 | let Inst{11-8} = cop; |
| 4355 | let Inst{7-0} = addr{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4356 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4357 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4358 | def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), |
| 4359 | asm, "\t$cop, $CRd, $addr!", IndexModePre> { |
| 4360 | bits<13> addr; |
| 4361 | bits<4> cop; |
| 4362 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4363 | let Inst{24} = 1; // P = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4364 | let Inst{23} = addr{8}; |
| 4365 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4366 | let Inst{21} = 1; // W = 1 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4367 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4368 | let Inst{19-16} = addr{12-9}; |
| 4369 | let Inst{15-12} = CRd; |
| 4370 | let Inst{11-8} = cop; |
| 4371 | let Inst{7-0} = addr{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4372 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4373 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4374 | def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, |
| 4375 | postidx_imm8s4:$offset), |
| 4376 | asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> { |
| 4377 | bits<9> offset; |
| 4378 | bits<4> addr; |
| 4379 | bits<4> cop; |
| 4380 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4381 | let Inst{24} = 0; // P = 0 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4382 | let Inst{23} = offset{8}; |
| 4383 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4384 | let Inst{21} = 1; // W = 1 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4385 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4386 | let Inst{19-16} = addr; |
| 4387 | let Inst{15-12} = CRd; |
| 4388 | let Inst{11-8} = cop; |
| 4389 | let Inst{7-0} = offset{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4390 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4391 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4392 | def _OPTION : ACInoP<(outs), |
| 4393 | (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, |
Jim Grosbach | 9b8f2a0 | 2011-10-12 17:34:41 +0000 | [diff] [blame^] | 4394 | coproc_option_imm:$option), |
| 4395 | asm, "\t$cop, $CRd, $addr, $option"> { |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4396 | bits<8> option; |
| 4397 | bits<4> addr; |
| 4398 | bits<4> cop; |
| 4399 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4400 | let Inst{24} = 0; // P = 0 |
| 4401 | let Inst{23} = 1; // U = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4402 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4403 | let Inst{21} = 0; // W = 0 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4404 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4405 | let Inst{19-16} = addr; |
| 4406 | let Inst{15-12} = CRd; |
| 4407 | let Inst{11-8} = cop; |
| 4408 | let Inst{7-0} = option; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4409 | let DecoderMethod = "DecodeCopMemInstruction"; |
| 4410 | } |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4411 | } |
| 4412 | |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4413 | defm LDC : LdStCop <1, 0, "ldc">; |
| 4414 | defm LDCL : LdStCop <1, 1, "ldcl">; |
| 4415 | defm STC : LdStCop <0, 0, "stc">; |
| 4416 | defm STCL : LdStCop <0, 1, "stcl">; |
| 4417 | defm LDC2 : LdSt2Cop<1, 0, "ldc2">; |
| 4418 | defm LDC2L : LdSt2Cop<1, 1, "ldc2l">; |
| 4419 | defm STC2 : LdSt2Cop<0, 0, "stc2">; |
| 4420 | defm STC2L : LdSt2Cop<0, 1, "stc2l">; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4421 | |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4422 | //===----------------------------------------------------------------------===// |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4423 | // Move between coprocessor and ARM core register. |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4424 | // |
| 4425 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4426 | class MovRCopro<string opc, bit direction, dag oops, dag iops, |
| 4427 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4428 | : ABI<0b1110, oops, iops, NoItinerary, opc, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4429 | "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4430 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4431 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4432 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4433 | bits<4> Rt; |
| 4434 | bits<4> cop; |
| 4435 | bits<3> opc1; |
| 4436 | bits<3> opc2; |
| 4437 | bits<4> CRm; |
| 4438 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4439 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4440 | let Inst{15-12} = Rt; |
| 4441 | let Inst{11-8} = cop; |
| 4442 | let Inst{23-21} = opc1; |
| 4443 | let Inst{7-5} = opc2; |
| 4444 | let Inst{3-0} = CRm; |
| 4445 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4446 | } |
| 4447 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4448 | def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4449 | (outs), |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 4450 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 4451 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4452 | [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 4453 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4454 | def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4455 | (outs GPR:$Rt), |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 4456 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 4457 | imm0_7:$opc2), []>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4458 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 4459 | def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2), |
| 4460 | (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 4461 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4462 | class MovRCopro2<string opc, bit direction, dag oops, dag iops, |
| 4463 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4464 | : ABXI<0b1110, oops, iops, NoItinerary, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4465 | !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4466 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4467 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4468 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4469 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4470 | bits<4> Rt; |
| 4471 | bits<4> cop; |
| 4472 | bits<3> opc1; |
| 4473 | bits<3> opc2; |
| 4474 | bits<4> CRm; |
| 4475 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4476 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4477 | let Inst{15-12} = Rt; |
| 4478 | let Inst{11-8} = cop; |
| 4479 | let Inst{23-21} = opc1; |
| 4480 | let Inst{7-5} = opc2; |
| 4481 | let Inst{3-0} = CRm; |
| 4482 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4483 | } |
| 4484 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4485 | def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4486 | (outs), |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 4487 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 4488 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4489 | [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 4490 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4491 | def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4492 | (outs GPR:$Rt), |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 4493 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 4494 | imm0_7:$opc2), []>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4495 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 4496 | def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, |
| 4497 | imm:$CRm, imm:$opc2), |
| 4498 | (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 4499 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4500 | class MovRRCopro<string opc, bit direction, list<dag> pattern = []> |
Jim Grosbach | c8ae39e | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4501 | : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4502 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4503 | NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4504 | let Inst{23-21} = 0b010; |
| 4505 | let Inst{20} = direction; |
| 4506 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4507 | bits<4> Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4508 | bits<4> Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4509 | bits<4> cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4510 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4511 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4512 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4513 | let Inst{15-12} = Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4514 | let Inst{19-16} = Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4515 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4516 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4517 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4518 | } |
| 4519 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4520 | def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */, |
| 4521 | [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 4522 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4523 | def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>; |
| 4524 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4525 | class MovRRCopro2<string opc, bit direction, list<dag> pattern = []> |
Jim Grosbach | c8ae39e | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4526 | : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4527 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary, |
| 4528 | !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4529 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4530 | let Inst{23-21} = 0b010; |
| 4531 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4532 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4533 | bits<4> Rt; |
| 4534 | bits<4> Rt2; |
| 4535 | bits<4> cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4536 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4537 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4538 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4539 | let Inst{15-12} = Rt; |
| 4540 | let Inst{19-16} = Rt2; |
| 4541 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4542 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4543 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4544 | } |
| 4545 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4546 | def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */, |
| 4547 | [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 4548 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4549 | def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4550 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4551 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4552 | // Move between special register and ARM core register |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4553 | // |
| 4554 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4555 | // Move to ARM core register from Special Register |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4556 | def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 4557 | "mrs", "\t$Rd, apsr", []> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4558 | bits<4> Rd; |
| 4559 | let Inst{23-16} = 0b00001111; |
| 4560 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4561 | let Inst{7-4} = 0b0000; |
| 4562 | } |
| 4563 | |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4564 | def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>; |
| 4565 | |
| 4566 | def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 4567 | "mrs", "\t$Rd, spsr", []> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4568 | bits<4> Rd; |
| 4569 | let Inst{23-16} = 0b01001111; |
| 4570 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4571 | let Inst{7-4} = 0b0000; |
| 4572 | } |
| 4573 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4574 | // Move from ARM core register to Special Register |
| 4575 | // |
| 4576 | // No need to have both system and application versions, the encodings are the |
| 4577 | // same and the assembly parser has no way to distinguish between them. The mask |
| 4578 | // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains |
| 4579 | // the mask with the fields to be accessed in the special register. |
| 4580 | def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary, |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 4581 | "msr", "\t$mask, $Rn", []> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4582 | bits<5> mask; |
| 4583 | bits<4> Rn; |
| 4584 | |
| 4585 | let Inst{23} = 0; |
| 4586 | let Inst{22} = mask{4}; // R bit |
| 4587 | let Inst{21-20} = 0b10; |
| 4588 | let Inst{19-16} = mask{3-0}; |
| 4589 | let Inst{15-12} = 0b1111; |
| 4590 | let Inst{11-4} = 0b00000000; |
| 4591 | let Inst{3-0} = Rn; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4592 | } |
| 4593 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4594 | def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary, |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 4595 | "msr", "\t$mask, $a", []> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4596 | bits<5> mask; |
| 4597 | bits<12> a; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4598 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4599 | let Inst{23} = 0; |
| 4600 | let Inst{22} = mask{4}; // R bit |
| 4601 | let Inst{21-20} = 0b10; |
| 4602 | let Inst{19-16} = mask{3-0}; |
| 4603 | let Inst{15-12} = 0b1111; |
| 4604 | let Inst{11-0} = a; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4605 | } |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4606 | |
| 4607 | //===----------------------------------------------------------------------===// |
| 4608 | // TLS Instructions |
| 4609 | // |
| 4610 | |
| 4611 | // __aeabi_read_tp preserves the registers r1-r3. |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 4612 | // This is a pseudo inst so that we can get the encoding right, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4613 | // complete with fixup for the aeabi_read_tp function. |
| 4614 | let isCall = 1, |
| 4615 | Defs = [R0, R12, LR, CPSR], Uses = [SP] in { |
| 4616 | def TPsoft : PseudoInst<(outs), (ins), IIC_Br, |
| 4617 | [(set R0, ARMthread_pointer)]>; |
| 4618 | } |
| 4619 | |
| 4620 | //===----------------------------------------------------------------------===// |
| 4621 | // SJLJ Exception handling intrinsics |
| 4622 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
| 4623 | // address and save #0 in R0 for the non-longjmp case. |
| 4624 | // Since by its nature we may be coming from some other function to get |
| 4625 | // here, and we're using the stack frame for the containing function to |
| 4626 | // save/restore registers, we can't keep anything live in regs across |
| 4627 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 4628 | // when we get here from a longjmp(). We force everything out of registers |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4629 | // except for our own input by listing the relevant registers in Defs. By |
| 4630 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 4631 | // all of the callee-saved resgisters, which is exactly what we want. |
| 4632 | // A constant value is passed in $val, and we use the location as a scratch. |
| 4633 | // |
| 4634 | // These are pseudo-instructions and are lowered to individual MC-insts, so |
| 4635 | // no encoding information is necessary. |
| 4636 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4637 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR, |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 4638 | QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4639 | def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4640 | NoItinerary, |
| 4641 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4642 | Requires<[IsARM, HasVFP2]>; |
| 4643 | } |
| 4644 | |
| 4645 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4646 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ], |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4647 | hasSideEffects = 1, isBarrier = 1 in { |
| 4648 | def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4649 | NoItinerary, |
| 4650 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4651 | Requires<[IsARM, NoVFP]>; |
| 4652 | } |
| 4653 | |
| 4654 | // FIXME: Non-Darwin version(s) |
| 4655 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 4656 | Defs = [ R7, LR, SP ] in { |
| 4657 | def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch), |
| 4658 | NoItinerary, |
| 4659 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 4660 | Requires<[IsARM, IsDarwin]>; |
| 4661 | } |
| 4662 | |
| 4663 | // eh.sjlj.dispatchsetup pseudo-instruction. |
| 4664 | // This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are |
| 4665 | // handled when the pseudo is expanded (which happens before any passes |
| 4666 | // that need the instruction size). |
| 4667 | let isBarrier = 1, hasSideEffects = 1 in |
| 4668 | def Int_eh_sjlj_dispatchsetup : |
Bill Wendling | 61512ba | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 4669 | PseudoInst<(outs), (ins GPR:$src), NoItinerary, |
| 4670 | [(ARMeh_sjlj_dispatchsetup GPR:$src)]>, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4671 | Requires<[IsDarwin]>; |
| 4672 | |
| 4673 | //===----------------------------------------------------------------------===// |
| 4674 | // Non-Instruction Patterns |
| 4675 | // |
| 4676 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4677 | // ARMv4 indirect branch using (MOVr PC, dst) |
| 4678 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in |
| 4679 | def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4680 | 4, IIC_Br, [(brind GPR:$dst)], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4681 | (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>, |
| 4682 | Requires<[IsARM, NoV4T]>; |
| 4683 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4684 | // Large immediate handling. |
| 4685 | |
| 4686 | // 32-bit immediate using two piece so_imms or movw + movt. |
| 4687 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 4688 | // as a single unit instead of having to handle reg inputs. |
| 4689 | // FIXME: Remove this when we can do generalized remat. |
| 4690 | let isReMaterializable = 1, isMoveImm = 1 in |
| 4691 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, |
| 4692 | [(set GPR:$dst, (arm_i32imm:$src))]>, |
| 4693 | Requires<[IsARM]>; |
| 4694 | |
| 4695 | // Pseudo instruction that combines movw + movt + add pc (if PIC). |
| 4696 | // It also makes it possible to rematerialize the instructions. |
| 4697 | // FIXME: Remove this when we can do generalized remat and when machine licm |
| 4698 | // can properly the instructions. |
| 4699 | let isReMaterializable = 1 in { |
| 4700 | def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4701 | IIC_iMOVix2addpc, |
| 4702 | [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, |
| 4703 | Requires<[IsARM, UseMovt]>; |
| 4704 | |
| 4705 | def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4706 | IIC_iMOVix2, |
| 4707 | [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>, |
| 4708 | Requires<[IsARM, UseMovt]>; |
| 4709 | |
| 4710 | let AddedComplexity = 10 in |
| 4711 | def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4712 | IIC_iMOVix2ld, |
| 4713 | [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>, |
| 4714 | Requires<[IsARM, UseMovt]>; |
| 4715 | } // isReMaterializable |
| 4716 | |
| 4717 | // ConstantPool, GlobalAddress, and JumpTable |
| 4718 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 4719 | Requires<[IsARM, DontUseMovt]>; |
| 4720 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 4721 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 4722 | Requires<[IsARM, UseMovt]>; |
| 4723 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 4724 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 4725 | |
| 4726 | // TODO: add,sub,and, 3-instr forms? |
| 4727 | |
| 4728 | // Tail calls |
| 4729 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 4730 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
| 4731 | |
| 4732 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 4733 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 4734 | |
| 4735 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 4736 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 4737 | |
| 4738 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 4739 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
| 4740 | |
| 4741 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 4742 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 4743 | |
| 4744 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 4745 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 4746 | |
| 4747 | // Direct calls |
| 4748 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
| 4749 | Requires<[IsARM, IsNotDarwin]>; |
| 4750 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
| 4751 | Requires<[IsARM, IsDarwin]>; |
| 4752 | |
| 4753 | // zextload i1 -> zextload i8 |
| 4754 | def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4755 | def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4756 | |
| 4757 | // extload -> zextload |
| 4758 | def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4759 | def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4760 | def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4761 | def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4762 | |
| 4763 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
| 4764 | |
| 4765 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 4766 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 4767 | |
| 4768 | // smul* and smla* |
| 4769 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4770 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4771 | (SMULBB GPR:$a, GPR:$b)>; |
| 4772 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 4773 | (SMULBB GPR:$a, GPR:$b)>; |
| 4774 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4775 | (sra GPR:$b, (i32 16))), |
| 4776 | (SMULBT GPR:$a, GPR:$b)>; |
| 4777 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
| 4778 | (SMULBT GPR:$a, GPR:$b)>; |
| 4779 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 4780 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4781 | (SMULTB GPR:$a, GPR:$b)>; |
| 4782 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
| 4783 | (SMULTB GPR:$a, GPR:$b)>; |
| 4784 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4785 | (i32 16)), |
| 4786 | (SMULWB GPR:$a, GPR:$b)>; |
| 4787 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
| 4788 | (SMULWB GPR:$a, GPR:$b)>; |
| 4789 | |
| 4790 | def : ARMV5TEPat<(add GPR:$acc, |
| 4791 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4792 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4793 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4794 | def : ARMV5TEPat<(add GPR:$acc, |
| 4795 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 4796 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4797 | def : ARMV5TEPat<(add GPR:$acc, |
| 4798 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4799 | (sra GPR:$b, (i32 16)))), |
| 4800 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4801 | def : ARMV5TEPat<(add GPR:$acc, |
| 4802 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
| 4803 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4804 | def : ARMV5TEPat<(add GPR:$acc, |
| 4805 | (mul (sra GPR:$a, (i32 16)), |
| 4806 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4807 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4808 | def : ARMV5TEPat<(add GPR:$acc, |
| 4809 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
| 4810 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4811 | def : ARMV5TEPat<(add GPR:$acc, |
| 4812 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4813 | (i32 16))), |
| 4814 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4815 | def : ARMV5TEPat<(add GPR:$acc, |
| 4816 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
| 4817 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4818 | |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4819 | |
| 4820 | // Pre-v7 uses MCR for synchronization barriers. |
| 4821 | def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>, |
| 4822 | Requires<[IsARM, HasV6]>; |
| 4823 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4824 | // SXT/UXT with no rotate |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4825 | let AddedComplexity = 16 in { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4826 | def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>; |
| 4827 | def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4828 | def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4829 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)), |
| 4830 | (UXTAB GPR:$Rn, GPR:$Rm, 0)>; |
| 4831 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)), |
| 4832 | (UXTAH GPR:$Rn, GPR:$Rm, 0)>; |
| 4833 | } |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4834 | |
| 4835 | def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>; |
| 4836 | def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>; |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4837 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4838 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)), |
| 4839 | (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>; |
| 4840 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)), |
| 4841 | (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4842 | |
Eli Friedman | 069e2ed | 2011-08-26 02:59:24 +0000 | [diff] [blame] | 4843 | // Atomic load/store patterns |
| 4844 | def : ARMPat<(atomic_load_8 ldst_so_reg:$src), |
| 4845 | (LDRBrs ldst_so_reg:$src)>; |
| 4846 | def : ARMPat<(atomic_load_8 addrmode_imm12:$src), |
| 4847 | (LDRBi12 addrmode_imm12:$src)>; |
| 4848 | def : ARMPat<(atomic_load_16 addrmode3:$src), |
| 4849 | (LDRH addrmode3:$src)>; |
| 4850 | def : ARMPat<(atomic_load_32 ldst_so_reg:$src), |
| 4851 | (LDRrs ldst_so_reg:$src)>; |
| 4852 | def : ARMPat<(atomic_load_32 addrmode_imm12:$src), |
| 4853 | (LDRi12 addrmode_imm12:$src)>; |
| 4854 | def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val), |
| 4855 | (STRBrs GPR:$val, ldst_so_reg:$ptr)>; |
| 4856 | def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val), |
| 4857 | (STRBi12 GPR:$val, addrmode_imm12:$ptr)>; |
| 4858 | def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val), |
| 4859 | (STRH GPR:$val, addrmode3:$ptr)>; |
| 4860 | def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val), |
| 4861 | (STRrs GPR:$val, ldst_so_reg:$ptr)>; |
| 4862 | def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val), |
| 4863 | (STRi12 GPR:$val, addrmode_imm12:$ptr)>; |
| 4864 | |
| 4865 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4866 | //===----------------------------------------------------------------------===// |
| 4867 | // Thumb Support |
| 4868 | // |
| 4869 | |
| 4870 | include "ARMInstrThumb.td" |
| 4871 | |
| 4872 | //===----------------------------------------------------------------------===// |
| 4873 | // Thumb2 Support |
| 4874 | // |
| 4875 | |
| 4876 | include "ARMInstrThumb2.td" |
| 4877 | |
| 4878 | //===----------------------------------------------------------------------===// |
| 4879 | // Floating Point Support |
| 4880 | // |
| 4881 | |
| 4882 | include "ARMInstrVFP.td" |
| 4883 | |
| 4884 | //===----------------------------------------------------------------------===// |
| 4885 | // Advanced SIMD (NEON) Support |
| 4886 | // |
| 4887 | |
| 4888 | include "ARMInstrNEON.td" |
| 4889 | |
Jim Grosbach | c83d504 | 2011-07-14 19:47:47 +0000 | [diff] [blame] | 4890 | //===----------------------------------------------------------------------===// |
| 4891 | // Assembler aliases |
| 4892 | // |
| 4893 | |
| 4894 | // Memory barriers |
| 4895 | def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4896 | def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4897 | def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4898 | |
| 4899 | // System instructions |
| 4900 | def : MnemonicAlias<"swi", "svc">; |
| 4901 | |
| 4902 | // Load / Store Multiple |
| 4903 | def : MnemonicAlias<"ldmfd", "ldm">; |
| 4904 | def : MnemonicAlias<"ldmia", "ldm">; |
Jim Grosbach | 94f914e | 2011-09-07 19:57:53 +0000 | [diff] [blame] | 4905 | def : MnemonicAlias<"ldmea", "ldmdb">; |
Jim Grosbach | c83d504 | 2011-07-14 19:47:47 +0000 | [diff] [blame] | 4906 | def : MnemonicAlias<"stmfd", "stmdb">; |
| 4907 | def : MnemonicAlias<"stmia", "stm">; |
| 4908 | def : MnemonicAlias<"stmea", "stm">; |
| 4909 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 4910 | // PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the |
| 4911 | // shift amount is zero (i.e., unspecified). |
| 4912 | def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 4913 | (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>, |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4914 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 4915 | def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 4916 | (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>, |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4917 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | 10c7d70 | 2011-07-21 19:57:11 +0000 | [diff] [blame] | 4918 | |
| 4919 | // PUSH/POP aliases for STM/LDM |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4920 | def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>; |
| 4921 | def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>; |
Jim Grosbach | 86fdff0 | 2011-07-21 22:37:43 +0000 | [diff] [blame] | 4922 | |
Jim Grosbach | addec77 | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 4923 | // SSAT/USAT optional shift operand. |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4924 | def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4925 | (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4926 | def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4927 | (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>; |
Jim Grosbach | 766c63e | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4928 | |
| 4929 | |
| 4930 | // Extend instruction optional rotate operand. |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4931 | def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4932 | (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4933 | def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4934 | (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4935 | def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4936 | (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4937 | def : ARMInstAlias<"sxtb${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4938 | (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4939 | def : ARMInstAlias<"sxtb16${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4940 | (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4941 | def : ARMInstAlias<"sxth${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4942 | (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | 766c63e | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4943 | |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4944 | def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4945 | (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4946 | def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4947 | (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4948 | def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4949 | (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4950 | def : ARMInstAlias<"uxtb${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4951 | (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4952 | def : ARMInstAlias<"uxtb16${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4953 | (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4954 | def : ARMInstAlias<"uxth${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4955 | (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 4956 | |
| 4957 | |
| 4958 | // RFE aliases |
| 4959 | def : MnemonicAlias<"rfefa", "rfeda">; |
| 4960 | def : MnemonicAlias<"rfeea", "rfedb">; |
| 4961 | def : MnemonicAlias<"rfefd", "rfeia">; |
| 4962 | def : MnemonicAlias<"rfeed", "rfeib">; |
| 4963 | def : MnemonicAlias<"rfe", "rfeia">; |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 4964 | |
| 4965 | // SRS aliases |
| 4966 | def : MnemonicAlias<"srsfa", "srsda">; |
| 4967 | def : MnemonicAlias<"srsea", "srsdb">; |
| 4968 | def : MnemonicAlias<"srsfd", "srsia">; |
| 4969 | def : MnemonicAlias<"srsed", "srsib">; |
| 4970 | def : MnemonicAlias<"srs", "srsia">; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4971 | |
Jim Grosbach | b6e9a83 | 2011-09-15 16:16:50 +0000 | [diff] [blame] | 4972 | // QSAX == QSUBADDX |
| 4973 | def : MnemonicAlias<"qsubaddx", "qsax">; |
Jim Grosbach | e4e4a93 | 2011-09-15 21:01:23 +0000 | [diff] [blame] | 4974 | // SASX == SADDSUBX |
| 4975 | def : MnemonicAlias<"saddsubx", "sasx">; |
Jim Grosbach | c075d45 | 2011-09-15 22:34:29 +0000 | [diff] [blame] | 4976 | // SHASX == SHADDSUBX |
| 4977 | def : MnemonicAlias<"shaddsubx", "shasx">; |
| 4978 | // SHSAX == SHSUBADDX |
| 4979 | def : MnemonicAlias<"shsubaddx", "shsax">; |
Jim Grosbach | 50bd470 | 2011-09-16 18:37:10 +0000 | [diff] [blame] | 4980 | // SSAX == SSUBADDX |
| 4981 | def : MnemonicAlias<"ssubaddx", "ssax">; |
Jim Grosbach | 4032eaf | 2011-09-19 23:05:22 +0000 | [diff] [blame] | 4982 | // UASX == UADDSUBX |
| 4983 | def : MnemonicAlias<"uaddsubx", "uasx">; |
Jim Grosbach | 6729c48 | 2011-09-19 23:13:25 +0000 | [diff] [blame] | 4984 | // UHASX == UHADDSUBX |
| 4985 | def : MnemonicAlias<"uhaddsubx", "uhasx">; |
| 4986 | // UHSAX == UHSUBADDX |
| 4987 | def : MnemonicAlias<"uhsubaddx", "uhsax">; |
Jim Grosbach | ab3bf97 | 2011-09-20 00:18:52 +0000 | [diff] [blame] | 4988 | // UQASX == UQADDSUBX |
| 4989 | def : MnemonicAlias<"uqaddsubx", "uqasx">; |
| 4990 | // UQSAX == UQSUBADDX |
| 4991 | def : MnemonicAlias<"uqsubaddx", "uqsax">; |
Jim Grosbach | 6053cd9 | 2011-09-20 00:30:45 +0000 | [diff] [blame] | 4992 | // USAX == USUBADDX |
| 4993 | def : MnemonicAlias<"usubaddx", "usax">; |
Jim Grosbach | b6e9a83 | 2011-09-15 16:16:50 +0000 | [diff] [blame] | 4994 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4995 | // LDRSBT/LDRHT/LDRSHT post-index offset if optional. |
| 4996 | // Note that the write-back output register is a dummy operand for MC (it's |
| 4997 | // only meaningful for codegen), so we just pass zero here. |
| 4998 | // FIXME: tblgen not cooperating with argument conversions. |
| 4999 | //def : InstAlias<"ldrsbt${p} $Rt, $addr", |
| 5000 | // (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>; |
| 5001 | //def : InstAlias<"ldrht${p} $Rt, $addr", |
| 5002 | // (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>; |
| 5003 | //def : InstAlias<"ldrsht${p} $Rt, $addr", |
| 5004 | // (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>; |