blob: 2cf0f09ffc64e91ccee3e344abbe5e5fe1e4ab7a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000208def IsMClass : Predicate<"Subtarget->isMClass()">,
209 AssemblerPredicate<"FeatureMClass">;
210def IsARClass : Predicate<"!Subtarget->isMClass()">,
211 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212def IsARM : Predicate<"!Subtarget->isThumb()">,
213 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
215def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000216def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">,
217 AssemblerPredicate<"ModeNaCl">;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000219// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000220def UseMovt : Predicate<"Subtarget->useMovt()">;
221def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000222def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000223
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000224//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000225// ARM Flag Definitions.
226
227class RegConstraint<string C> {
228 string Constraints = C;
229}
230
231//===----------------------------------------------------------------------===//
232// ARM specific transformation functions and pattern fragments.
233//
234
Evan Chenga8e29892007-01-19 07:51:42 +0000235// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
236// so_imm_neg def below.
237def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
241// so_imm_not_XFORM - Return a so_imm value packed into the format described for
242// so_imm_not def below.
243def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000245}]>;
246
Evan Chenga8e29892007-01-19 07:51:42 +0000247/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000248def imm1_15 : ImmLeaf<i32, [{
249 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000250}]>;
251
252/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000253def imm16_31 : ImmLeaf<i32, [{
254 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000255}]>;
256
Jim Grosbach64171712010-02-16 21:07:46 +0000257def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000258 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000259 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000260 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000261
Evan Chenga2515702007-03-19 07:09:02 +0000262def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000263 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000264 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000265 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
267// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
268def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000269 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000270}]>;
271
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000272/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000273def hi16 : SDNodeXForm<imm, [{
274 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
275}]>;
276
277def lo16AllZero : PatLeaf<(i32 imm), [{
278 // Returns true if all low 16-bits are 0.
279 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000280}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000281
Jim Grosbach619e0d62011-07-13 19:24:09 +0000282/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000283def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000284def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000285 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000286}]> {
287 let ParserMatchClass = Imm0_65535AsmOperand;
288}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000289
Evan Cheng342e3162011-08-30 01:34:54 +0000290class BinOpWithFlagFrag<dag res> :
291 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000292class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
293class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000294
Evan Chengc4af4632010-11-17 20:13:28 +0000295// An 'and' node with a single use.
296def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
297 return N->hasOneUse();
298}]>;
299
300// An 'xor' node with a single use.
301def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
302 return N->hasOneUse();
303}]>;
304
Evan Cheng48575f62010-12-05 22:04:16 +0000305// An 'fmul' node with a single use.
306def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
307 return N->hasOneUse();
308}]>;
309
310// An 'fadd' node which checks for single non-hazardous use.
311def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
312 return hasNoVMLxHazardUse(N);
313}]>;
314
315// An 'fsub' node which checks for single non-hazardous use.
316def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
317 return hasNoVMLxHazardUse(N);
318}]>;
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320//===----------------------------------------------------------------------===//
321// Operand Definitions.
322//
323
324// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000325// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000326def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000327 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000328 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000329 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000330}
Evan Chenga8e29892007-01-19 07:51:42 +0000331
Jason W Kim685c3502011-02-04 19:47:15 +0000332// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000333def uncondbrtarget : Operand<OtherVT> {
334 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000335 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000336}
337
Jason W Kim685c3502011-02-04 19:47:15 +0000338// Branch target for ARM. Handles conditional/unconditional
339def br_target : Operand<OtherVT> {
340 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000341 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000342}
343
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000344// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000345// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346def bltarget : Operand<i32> {
347 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000348 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000349 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000350}
351
Jason W Kim685c3502011-02-04 19:47:15 +0000352// Call target for ARM. Handles conditional/unconditional
353// FIXME: rename bl_target to t2_bltarget?
354def bl_target : Operand<i32> {
355 // Encoded the same as branch targets.
356 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000357 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000358}
359
Owen Andersonf1eab592011-08-26 23:32:08 +0000360def blx_target : Operand<i32> {
361 // Encoded the same as branch targets.
362 let EncoderMethod = "getARMBLXTargetOpValue";
363 let OperandType = "OPERAND_PCREL";
364}
Jason W Kim685c3502011-02-04 19:47:15 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000367def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000368def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000369 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000370 let ParserMatchClass = RegListAsmOperand;
371 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000373}
374
Jim Grosbach1610a702011-07-25 20:06:30 +0000375def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000376def dpr_reglist : Operand<i32> {
377 let EncoderMethod = "getRegisterListOpValue";
378 let ParserMatchClass = DPRRegListAsmOperand;
379 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000380 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000381}
382
Jim Grosbach1610a702011-07-25 20:06:30 +0000383def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000384def spr_reglist : Operand<i32> {
385 let EncoderMethod = "getRegisterListOpValue";
386 let ParserMatchClass = SPRRegListAsmOperand;
387 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
392def cpinst_operand : Operand<i32> {
393 let PrintMethod = "printCPInstOperand";
394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// Local PC labels.
397def pclabel : Operand<i32> {
398 let PrintMethod = "printPCLabel";
399}
400
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000401// ADR instruction labels.
402def adrlabel : Operand<i32> {
403 let EncoderMethod = "getAdrLabelOpValue";
404}
405
Owen Anderson498ec202010-10-27 22:49:00 +0000406def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000407 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000409}
410
Jim Grosbachb35ad412010-10-13 19:56:10 +0000411// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000412def rot_imm_XFORM: SDNodeXForm<imm, [{
413 switch (N->getZExtValue()){
414 default: assert(0);
415 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
416 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
417 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
418 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
419 }
420}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000421def RotImmAsmOperand : AsmOperandClass {
422 let Name = "RotImm";
423 let ParserMethod = "parseRotImm";
424}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000425def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
426 int32_t v = N->getZExtValue();
427 return v == 8 || v == 16 || v == 24; }],
428 rot_imm_XFORM> {
429 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000430 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000431}
432
Bob Wilson22f5dc72010-08-16 18:27:34 +0000433// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000434// (asr or lsl). The 6-bit immediate encodes as:
435// {5} 0 ==> lsl
436// 1 asr
437// {4-0} imm5 shift amount.
438// asr #32 encoded as imm5 == 0.
439def ShifterImmAsmOperand : AsmOperandClass {
440 let Name = "ShifterImm";
441 let ParserMethod = "parseShifterImm";
442}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000443def shift_imm : Operand<i32> {
444 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000445 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000446}
447
Owen Anderson92a20222011-07-21 18:54:16 +0000448// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000449def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000450def so_reg_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectRegShifterOperand",
452 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 let EncoderMethod = "getSORegRegOpValue";
454 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000456 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000457 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
Owen Anderson92a20222011-07-21 18:54:16 +0000459
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000460def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000461def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000462 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000463 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000464 let EncoderMethod = "getSORegImmOpValue";
465 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000467 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000468 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000469}
470
471// FIXME: Does this need to be distinct from so_reg?
472def shift_so_reg_reg : Operand<i32>, // reg reg imm
473 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
474 [shl,srl,sra,rotr]> {
475 let EncoderMethod = "getSORegRegOpValue";
476 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000478 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000479}
480
Jim Grosbache8606dc2011-07-13 17:50:29 +0000481// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000482def shift_so_reg_imm : Operand<i32>, // reg reg imm
483 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000484 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000485 let EncoderMethod = "getSORegImmOpValue";
486 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000487 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000488 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000489}
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson152d4a42011-07-21 23:38:37 +0000491
Evan Chenga8e29892007-01-19 07:51:42 +0000492// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000493// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000494def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000495def so_imm : Operand<i32>, ImmLeaf<i32, [{
496 return ARM_AM::getSOImmVal(Imm) != -1;
497 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000498 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000499 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000500 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000501}
502
Evan Chengc70d1842007-03-20 08:11:30 +0000503// Break so_imm's up into two pieces. This handles immediates with up to 16
504// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
505// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000506def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000507 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000508}]>;
509
510/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
511///
512def arm_i32imm : PatLeaf<(imm), [{
513 if (Subtarget->hasV6T2Ops())
514 return true;
515 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
516}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000517
Jim Grosbachb2756af2011-08-01 21:55:12 +0000518/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000519def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
520def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
521 return Imm >= 0 && Imm < 8;
522}]> {
523 let ParserMatchClass = Imm0_7AsmOperand;
524}
525
Jim Grosbachb2756af2011-08-01 21:55:12 +0000526/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000527def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
528def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
529 return Imm >= 0 && Imm < 16;
530}]> {
531 let ParserMatchClass = Imm0_15AsmOperand;
532}
533
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000534/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000535def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000536def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000538}]> {
539 let ParserMatchClass = Imm0_31AsmOperand;
540}
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Jim Grosbach02c84602011-08-01 22:02:20 +0000542/// imm0_255 predicate - Immediate in the range [0,255].
543def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
544def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
545 let ParserMatchClass = Imm0_255AsmOperand;
546}
547
Jim Grosbachffa32252011-07-19 19:13:28 +0000548// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
549// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000550//
Jim Grosbachffa32252011-07-19 19:13:28 +0000551// FIXME: This really needs a Thumb version separate from the ARM version.
552// While the range is the same, and can thus use the same match class,
553// the encoding is different so it should have a different encoder method.
554def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
555def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000556 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000557 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000558}
559
Jim Grosbached838482011-07-26 16:24:27 +0000560/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
561def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
562def imm24b : Operand<i32>, ImmLeaf<i32, [{
563 return Imm >= 0 && Imm <= 0xffffff;
564}]> {
565 let ParserMatchClass = Imm24bitAsmOperand;
566}
567
568
Evan Chenga9688c42010-12-11 04:11:38 +0000569/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
570/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000571def BitfieldAsmOperand : AsmOperandClass {
572 let Name = "Bitfield";
573 let ParserMethod = "parseBitfield";
574}
Evan Chenga9688c42010-12-11 04:11:38 +0000575def bf_inv_mask_imm : Operand<i32>,
576 PatLeaf<(imm), [{
577 return ARM::isBitFieldInvertedMask(N->getZExtValue());
578}] > {
579 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
580 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000581 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000582 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000583}
584
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000585def imm1_32_XFORM: SDNodeXForm<imm, [{
586 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
587}]>;
588def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000589def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
590 uint64_t Imm = N->getZExtValue();
591 return Imm > 0 && Imm <= 32;
592 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000593 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000594 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000595 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000596}
597
Jim Grosbachf4943352011-07-25 23:09:14 +0000598def imm1_16_XFORM: SDNodeXForm<imm, [{
599 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
600}]>;
601def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
602def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
603 imm1_16_XFORM> {
604 let PrintMethod = "printImmPlusOneOperand";
605 let ParserMatchClass = Imm1_16AsmOperand;
606}
607
Evan Chenga8e29892007-01-19 07:51:42 +0000608// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000609// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000610//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000611def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000612def addrmode_imm12 : Operand<i32>,
613 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000614 // 12-bit immediate operand. Note that instructions using this encode
615 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
616 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000617
Chris Lattner2ac19022010-11-15 05:19:05 +0000618 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000619 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000620 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000621 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000622 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000623}
Jim Grosbach3e556122010-10-26 22:37:02 +0000624// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000625//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000626def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000627def ldst_so_reg : Operand<i32>,
628 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000629 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000630 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000631 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000632 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000633 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000634 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000635}
636
Jim Grosbach7ce05792011-08-03 23:50:40 +0000637// postidx_imm8 := +/- [0,255]
638//
639// 9 bit value:
640// {8} 1 is imm8 is non-negative. 0 otherwise.
641// {7-0} [0,255] imm8 value.
642def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
643def postidx_imm8 : Operand<i32> {
644 let PrintMethod = "printPostIdxImm8Operand";
645 let ParserMatchClass = PostIdxImm8AsmOperand;
646 let MIOperandInfo = (ops i32imm);
647}
648
Owen Anderson154c41d2011-08-04 18:24:14 +0000649// postidx_imm8s4 := +/- [0,1020]
650//
651// 9 bit value:
652// {8} 1 is imm8 is non-negative. 0 otherwise.
653// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000654def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000655def postidx_imm8s4 : Operand<i32> {
656 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000657 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000658 let MIOperandInfo = (ops i32imm);
659}
660
661
Jim Grosbach7ce05792011-08-03 23:50:40 +0000662// postidx_reg := +/- reg
663//
664def PostIdxRegAsmOperand : AsmOperandClass {
665 let Name = "PostIdxReg";
666 let ParserMethod = "parsePostIdxReg";
667}
668def postidx_reg : Operand<i32> {
669 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000670 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000671 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000672 let ParserMatchClass = PostIdxRegAsmOperand;
673 let MIOperandInfo = (ops GPR, i32imm);
674}
675
676
Jim Grosbach3e556122010-10-26 22:37:02 +0000677// addrmode2 := reg +/- imm12
678// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000679//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000680// FIXME: addrmode2 should be refactored the rest of the way to always
681// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
682def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000683def addrmode2 : Operand<i32>,
684 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000685 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000686 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000687 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000688 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
689}
690
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000691def PostIdxRegShiftedAsmOperand : AsmOperandClass {
692 let Name = "PostIdxRegShifted";
693 let ParserMethod = "parsePostIdxReg";
694}
Owen Anderson793e7962011-07-26 20:54:26 +0000695def am2offset_reg : Operand<i32>,
696 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000697 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000698 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000699 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000700 // When using this for assembly, it's always as a post-index offset.
701 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000702 let MIOperandInfo = (ops GPR, i32imm);
703}
704
Jim Grosbach039c2e12011-08-04 23:01:30 +0000705// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
706// the GPR is purely vestigal at this point.
707def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000708def am2offset_imm : Operand<i32>,
709 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
710 [], [SDNPWantRoot]> {
711 let EncoderMethod = "getAddrMode2OffsetOpValue";
712 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000713 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000714 let MIOperandInfo = (ops GPR, i32imm);
715}
716
717
Evan Chenga8e29892007-01-19 07:51:42 +0000718// addrmode3 := reg +/- reg
719// addrmode3 := reg +/- imm8
720//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000721// FIXME: split into imm vs. reg versions.
722def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000723def addrmode3 : Operand<i32>,
724 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000725 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000726 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000727 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000728 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
729}
730
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000731// FIXME: split into imm vs. reg versions.
732// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000733def AM3OffsetAsmOperand : AsmOperandClass {
734 let Name = "AM3Offset";
735 let ParserMethod = "parseAM3Offset";
736}
Evan Chenga8e29892007-01-19 07:51:42 +0000737def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000738 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
739 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000740 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000741 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000742 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000743 let MIOperandInfo = (ops GPR, i32imm);
744}
745
Jim Grosbache6913602010-11-03 01:01:43 +0000746// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000747//
Jim Grosbache6913602010-11-03 01:01:43 +0000748def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000749 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000750 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000751}
752
753// addrmode5 := reg +/- imm8*4
754//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000755def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000756def addrmode5 : Operand<i32>,
757 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
758 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000759 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000760 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000761 let ParserMatchClass = AddrMode5AsmOperand;
762 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000763}
764
Bob Wilsond3a07652011-02-07 17:43:09 +0000765// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000766//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000767def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000768def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000769 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000770 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000771 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000772 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000773 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000774 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000775}
776
Bob Wilsonda525062011-02-25 06:42:42 +0000777def am6offset : Operand<i32>,
778 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
779 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000780 let PrintMethod = "printAddrMode6OffsetOperand";
781 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000782 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000783 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000784}
785
Mon P Wang183c6272011-05-09 17:47:27 +0000786// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
787// (single element from one lane) for size 32.
788def addrmode6oneL32 : Operand<i32>,
789 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
790 let PrintMethod = "printAddrMode6Operand";
791 let MIOperandInfo = (ops GPR:$addr, i32imm);
792 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
793}
794
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000795// Special version of addrmode6 to handle alignment encoding for VLD-dup
796// instructions, specifically VLD4-dup.
797def addrmode6dup : Operand<i32>,
798 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
799 let PrintMethod = "printAddrMode6Operand";
800 let MIOperandInfo = (ops GPR:$addr, i32imm);
801 let EncoderMethod = "getAddrMode6DupAddressOpValue";
802}
803
Evan Chenga8e29892007-01-19 07:51:42 +0000804// addrmodepc := pc + reg
805//
806def addrmodepc : Operand<i32>,
807 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
808 let PrintMethod = "printAddrModePCOperand";
809 let MIOperandInfo = (ops GPR, i32imm);
810}
811
Jim Grosbache39389a2011-08-02 18:07:32 +0000812// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000813//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000814def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000815def addr_offset_none : Operand<i32>,
816 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000817 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000818 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000819 let ParserMatchClass = MemNoOffsetAsmOperand;
820 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000821}
822
Bob Wilson4f38b382009-08-21 21:58:55 +0000823def nohash_imm : Operand<i32> {
824 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000825}
826
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000827def CoprocNumAsmOperand : AsmOperandClass {
828 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000829 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000830}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000831def p_imm : Operand<i32> {
832 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000833 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000834 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000835}
836
Jim Grosbach1610a702011-07-25 20:06:30 +0000837def CoprocRegAsmOperand : AsmOperandClass {
838 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000839 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000840}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000841def c_imm : Operand<i32> {
842 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000843 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000844}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000845def CoprocOptionAsmOperand : AsmOperandClass {
846 let Name = "CoprocOption";
847 let ParserMethod = "parseCoprocOptionOperand";
848}
849def coproc_option_imm : Operand<i32> {
850 let PrintMethod = "printCoprocOptionImm";
851 let ParserMatchClass = CoprocOptionAsmOperand;
852}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000853
Evan Chenga8e29892007-01-19 07:51:42 +0000854//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000855
Evan Cheng37f25d92008-08-28 23:39:26 +0000856include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000857
858//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000859// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000860//
861
Evan Cheng3924f782008-08-29 07:36:24 +0000862/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000863/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000864multiclass AsI1_bin_irs<bits<4> opcod, string opc,
865 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000866 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000867 // The register-immediate version is re-materializable. This is useful
868 // in particular for taking the address of a local.
869 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000870 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
871 iii, opc, "\t$Rd, $Rn, $imm",
872 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
873 bits<4> Rd;
874 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000875 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000876 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000877 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000878 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000879 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000880 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000881 }
Jim Grosbach62547262010-10-11 18:51:51 +0000882 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
883 iir, opc, "\t$Rd, $Rn, $Rm",
884 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000885 bits<4> Rd;
886 bits<4> Rn;
887 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000888 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000889 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000890 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000891 let Inst{15-12} = Rd;
892 let Inst{11-4} = 0b00000000;
893 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000894 }
Owen Anderson92a20222011-07-21 18:54:16 +0000895
896 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000897 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000898 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000899 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000900 bits<4> Rd;
901 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000902 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000903 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000904 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000905 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000906 let Inst{11-5} = shift{11-5};
907 let Inst{4} = 0;
908 let Inst{3-0} = shift{3-0};
909 }
910
911 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000912 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000913 iis, opc, "\t$Rd, $Rn, $shift",
914 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
915 bits<4> Rd;
916 bits<4> Rn;
917 bits<12> shift;
918 let Inst{25} = 0;
919 let Inst{19-16} = Rn;
920 let Inst{15-12} = Rd;
921 let Inst{11-8} = shift{11-8};
922 let Inst{7} = 0;
923 let Inst{6-5} = shift{6-5};
924 let Inst{4} = 1;
925 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000926 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000927
928 // Assembly aliases for optional destination operand when it's the same
929 // as the source operand.
930 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
931 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
932 so_imm:$imm, pred:$p,
933 cc_out:$s)>,
934 Requires<[IsARM]>;
935 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
936 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
937 GPR:$Rm, pred:$p,
938 cc_out:$s)>,
939 Requires<[IsARM]>;
940 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000941 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
942 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000943 cc_out:$s)>,
944 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000945 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
946 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
947 so_reg_reg:$shift, pred:$p,
948 cc_out:$s)>,
949 Requires<[IsARM]>;
950
Evan Chenga8e29892007-01-19 07:51:42 +0000951}
952
Evan Cheng342e3162011-08-30 01:34:54 +0000953/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
954/// reversed. The 'rr' form is only defined for the disassembler; for codegen
955/// it is equivalent to the AsI1_bin_irs counterpart.
956multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
957 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
958 PatFrag opnode, string baseOpc, bit Commutable = 0> {
959 // The register-immediate version is re-materializable. This is useful
960 // in particular for taking the address of a local.
961 let isReMaterializable = 1 in {
962 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
963 iii, opc, "\t$Rd, $Rn, $imm",
964 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
965 bits<4> Rd;
966 bits<4> Rn;
967 bits<12> imm;
968 let Inst{25} = 1;
969 let Inst{19-16} = Rn;
970 let Inst{15-12} = Rd;
971 let Inst{11-0} = imm;
972 }
973 }
974 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
975 iir, opc, "\t$Rd, $Rn, $Rm",
976 [/* pattern left blank */]> {
977 bits<4> Rd;
978 bits<4> Rn;
979 bits<4> Rm;
980 let Inst{11-4} = 0b00000000;
981 let Inst{25} = 0;
982 let Inst{3-0} = Rm;
983 let Inst{15-12} = Rd;
984 let Inst{19-16} = Rn;
985 }
986
987 def rsi : AsI1<opcod, (outs GPR:$Rd),
988 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
989 iis, opc, "\t$Rd, $Rn, $shift",
990 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
991 bits<4> Rd;
992 bits<4> Rn;
993 bits<12> shift;
994 let Inst{25} = 0;
995 let Inst{19-16} = Rn;
996 let Inst{15-12} = Rd;
997 let Inst{11-5} = shift{11-5};
998 let Inst{4} = 0;
999 let Inst{3-0} = shift{3-0};
1000 }
1001
1002 def rsr : AsI1<opcod, (outs GPR:$Rd),
1003 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1004 iis, opc, "\t$Rd, $Rn, $shift",
1005 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1006 bits<4> Rd;
1007 bits<4> Rn;
1008 bits<12> shift;
1009 let Inst{25} = 0;
1010 let Inst{19-16} = Rn;
1011 let Inst{15-12} = Rd;
1012 let Inst{11-8} = shift{11-8};
1013 let Inst{7} = 0;
1014 let Inst{6-5} = shift{6-5};
1015 let Inst{4} = 1;
1016 let Inst{3-0} = shift{3-0};
1017 }
1018
1019 // Assembly aliases for optional destination operand when it's the same
1020 // as the source operand.
1021 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1022 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1023 so_imm:$imm, pred:$p,
1024 cc_out:$s)>,
1025 Requires<[IsARM]>;
1026 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1027 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1028 GPR:$Rm, pred:$p,
1029 cc_out:$s)>,
1030 Requires<[IsARM]>;
1031 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1032 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1033 so_reg_imm:$shift, pred:$p,
1034 cc_out:$s)>,
1035 Requires<[IsARM]>;
1036 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1037 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1038 so_reg_reg:$shift, pred:$p,
1039 cc_out:$s)>,
1040 Requires<[IsARM]>;
1041
1042}
1043
Evan Cheng4a517082011-09-06 18:52:20 +00001044/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except it sets 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001045///
1046/// These opcodes will be converted to the real non-S opcodes by
1047/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1048let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001049multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1050 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1051 PatFrag opnode, bit Commutable = 0> {
1052 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1053 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001054 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001055
1056 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1057 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001058 [/* pattern left blank */]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001059
1060 def rsi : AsI1<opcod, (outs GPR:$Rd),
1061 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1062 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001063 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001064
1065 def rsr : AsI1<opcod, (outs GPR:$Rd),
1066 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1067 iis, opc, "\t$Rd, $Rn, $shift",
1068 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1069 bits<4> Rd;
1070 bits<4> Rn;
1071 bits<12> shift;
1072 let Inst{25} = 0;
1073 let Inst{19-16} = Rn;
1074 let Inst{15-12} = Rd;
1075 let Inst{11-8} = shift{11-8};
1076 let Inst{7} = 0;
1077 let Inst{6-5} = shift{6-5};
1078 let Inst{4} = 1;
1079 let Inst{3-0} = shift{3-0};
1080 }
1081}
1082}
1083
Evan Cheng4a517082011-09-06 18:52:20 +00001084/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001085///
1086/// These opcodes will be converted to the real non-S opcodes by
1087/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1088let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng4a517082011-09-06 18:52:20 +00001089multiclass AsI1_bin_s_irs<bits<4> opcod, string opc,
Evan Cheng7e1bf302010-09-29 00:27:46 +00001090 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1091 PatFrag opnode, bit Commutable = 0> {
Evan Cheng4a517082011-09-06 18:52:20 +00001092 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001093 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001094 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001095 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001096 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001097 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001098 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001099 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001100 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001101 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001102
Evan Cheng4a517082011-09-06 18:52:20 +00001103 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001104 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001105 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001106 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001107}
Evan Chengc85e8322007-07-05 07:13:32 +00001108}
1109
1110/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001111/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001112/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001113let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001114multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1115 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1116 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001117 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1118 opc, "\t$Rn, $imm",
1119 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001120 bits<4> Rn;
1121 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001122 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001123 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001124 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001125 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001126 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001127 }
1128 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1129 opc, "\t$Rn, $Rm",
1130 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001131 bits<4> Rn;
1132 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001133 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001134 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001135 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001136 let Inst{19-16} = Rn;
1137 let Inst{15-12} = 0b0000;
1138 let Inst{11-4} = 0b00000000;
1139 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001140 }
Owen Anderson92a20222011-07-21 18:54:16 +00001141 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001142 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001143 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001144 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001145 bits<4> Rn;
1146 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001147 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001148 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001149 let Inst{19-16} = Rn;
1150 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001151 let Inst{11-5} = shift{11-5};
1152 let Inst{4} = 0;
1153 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001154 }
Owen Anderson92a20222011-07-21 18:54:16 +00001155 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001156 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001157 opc, "\t$Rn, $shift",
1158 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1159 bits<4> Rn;
1160 bits<12> shift;
1161 let Inst{25} = 0;
1162 let Inst{20} = 1;
1163 let Inst{19-16} = Rn;
1164 let Inst{15-12} = 0b0000;
1165 let Inst{11-8} = shift{11-8};
1166 let Inst{7} = 0;
1167 let Inst{6-5} = shift{6-5};
1168 let Inst{4} = 1;
1169 let Inst{3-0} = shift{3-0};
1170 }
1171
Evan Cheng071a2792007-09-11 19:55:27 +00001172}
Evan Chenga8e29892007-01-19 07:51:42 +00001173}
1174
Evan Cheng576a3962010-09-25 00:49:35 +00001175/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001176/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001177/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001178class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001179 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001180 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001181 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001182 Requires<[IsARM, HasV6]> {
1183 bits<4> Rd;
1184 bits<4> Rm;
1185 bits<2> rot;
1186 let Inst{19-16} = 0b1111;
1187 let Inst{15-12} = Rd;
1188 let Inst{11-10} = rot;
1189 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001190}
1191
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001192class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001193 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001194 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1195 Requires<[IsARM, HasV6]> {
1196 bits<2> rot;
1197 let Inst{19-16} = 0b1111;
1198 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001199}
1200
Evan Cheng576a3962010-09-25 00:49:35 +00001201/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001202/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001203class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001204 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001205 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001206 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1207 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001208 Requires<[IsARM, HasV6]> {
1209 bits<4> Rd;
1210 bits<4> Rm;
1211 bits<4> Rn;
1212 bits<2> rot;
1213 let Inst{19-16} = Rn;
1214 let Inst{15-12} = Rd;
1215 let Inst{11-10} = rot;
1216 let Inst{9-4} = 0b000111;
1217 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001218}
1219
Jim Grosbach70327412011-07-27 17:48:13 +00001220class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001221 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001222 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1223 Requires<[IsARM, HasV6]> {
1224 bits<4> Rn;
1225 bits<2> rot;
1226 let Inst{19-16} = Rn;
1227 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001228}
1229
Evan Cheng62674222009-06-25 23:34:10 +00001230/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001231multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001232 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001233 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001234 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1235 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001236 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001237 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001238 bits<4> Rd;
1239 bits<4> Rn;
1240 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001241 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001242 let Inst{15-12} = Rd;
1243 let Inst{19-16} = Rn;
1244 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001245 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001246 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1247 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001248 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001249 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001250 bits<4> Rd;
1251 bits<4> Rn;
1252 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001253 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001254 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001255 let isCommutable = Commutable;
1256 let Inst{3-0} = Rm;
1257 let Inst{15-12} = Rd;
1258 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001259 }
Owen Anderson92a20222011-07-21 18:54:16 +00001260 def rsi : AsI1<opcod, (outs GPR:$Rd),
1261 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001262 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001263 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001264 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001265 bits<4> Rd;
1266 bits<4> Rn;
1267 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001268 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001269 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001270 let Inst{15-12} = Rd;
1271 let Inst{11-5} = shift{11-5};
1272 let Inst{4} = 0;
1273 let Inst{3-0} = shift{3-0};
1274 }
1275 def rsr : AsI1<opcod, (outs GPR:$Rd),
1276 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001277 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001278 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001279 Requires<[IsARM]> {
1280 bits<4> Rd;
1281 bits<4> Rn;
1282 bits<12> shift;
1283 let Inst{25} = 0;
1284 let Inst{19-16} = Rn;
1285 let Inst{15-12} = Rd;
1286 let Inst{11-8} = shift{11-8};
1287 let Inst{7} = 0;
1288 let Inst{6-5} = shift{6-5};
1289 let Inst{4} = 1;
1290 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001291 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001292 }
Evan Cheng342e3162011-08-30 01:34:54 +00001293
Jim Grosbach37ee4642011-07-13 17:57:17 +00001294 // Assembly aliases for optional destination operand when it's the same
1295 // as the source operand.
1296 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1297 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1298 so_imm:$imm, pred:$p,
1299 cc_out:$s)>,
1300 Requires<[IsARM]>;
1301 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1302 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1303 GPR:$Rm, pred:$p,
1304 cc_out:$s)>,
1305 Requires<[IsARM]>;
1306 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001307 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1308 so_reg_imm:$shift, pred:$p,
1309 cc_out:$s)>,
1310 Requires<[IsARM]>;
1311 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1312 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1313 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001314 cc_out:$s)>,
1315 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001316}
1317
Evan Cheng342e3162011-08-30 01:34:54 +00001318/// AI1_rsc_irs - Define instructions and patterns for rsc
1319multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1320 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001321 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001322 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1323 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1324 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1325 Requires<[IsARM]> {
1326 bits<4> Rd;
1327 bits<4> Rn;
1328 bits<12> imm;
1329 let Inst{25} = 1;
1330 let Inst{15-12} = Rd;
1331 let Inst{19-16} = Rn;
1332 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001333 }
Evan Cheng342e3162011-08-30 01:34:54 +00001334 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1335 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1336 [/* pattern left blank */]> {
1337 bits<4> Rd;
1338 bits<4> Rn;
1339 bits<4> Rm;
1340 let Inst{11-4} = 0b00000000;
1341 let Inst{25} = 0;
1342 let Inst{3-0} = Rm;
1343 let Inst{15-12} = Rd;
1344 let Inst{19-16} = Rn;
1345 }
1346 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1347 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1348 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1349 Requires<[IsARM]> {
1350 bits<4> Rd;
1351 bits<4> Rn;
1352 bits<12> shift;
1353 let Inst{25} = 0;
1354 let Inst{19-16} = Rn;
1355 let Inst{15-12} = Rd;
1356 let Inst{11-5} = shift{11-5};
1357 let Inst{4} = 0;
1358 let Inst{3-0} = shift{3-0};
1359 }
1360 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1361 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1362 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1363 Requires<[IsARM]> {
1364 bits<4> Rd;
1365 bits<4> Rn;
1366 bits<12> shift;
1367 let Inst{25} = 0;
1368 let Inst{19-16} = Rn;
1369 let Inst{15-12} = Rd;
1370 let Inst{11-8} = shift{11-8};
1371 let Inst{7} = 0;
1372 let Inst{6-5} = shift{6-5};
1373 let Inst{4} = 1;
1374 let Inst{3-0} = shift{3-0};
1375 }
1376 }
1377
1378 // Assembly aliases for optional destination operand when it's the same
1379 // as the source operand.
1380 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1381 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1382 so_imm:$imm, pred:$p,
1383 cc_out:$s)>,
1384 Requires<[IsARM]>;
1385 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1386 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1387 GPR:$Rm, pred:$p,
1388 cc_out:$s)>,
1389 Requires<[IsARM]>;
1390 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1391 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1392 so_reg_imm:$shift, pred:$p,
1393 cc_out:$s)>,
1394 Requires<[IsARM]>;
1395 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1396 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1397 so_reg_reg:$shift, pred:$p,
1398 cc_out:$s)>,
1399 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001400}
1401
Jim Grosbach3e556122010-10-26 22:37:02 +00001402let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001403multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001404 InstrItinClass iir, PatFrag opnode> {
1405 // Note: We use the complex addrmode_imm12 rather than just an input
1406 // GPR and a constrained immediate so that we can use this to match
1407 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001408 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001409 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1410 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001411 bits<4> Rt;
1412 bits<17> addr;
1413 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1414 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001415 let Inst{15-12} = Rt;
1416 let Inst{11-0} = addr{11-0}; // imm12
1417 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001418 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001419 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1420 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001421 bits<4> Rt;
1422 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001423 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001424 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1425 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001426 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001427 let Inst{11-0} = shift{11-0};
1428 }
1429}
1430}
1431
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001432let canFoldAsLoad = 1, isReMaterializable = 1 in {
1433multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1434 InstrItinClass iir, PatFrag opnode> {
1435 // Note: We use the complex addrmode_imm12 rather than just an input
1436 // GPR and a constrained immediate so that we can use this to match
1437 // frame index references and avoid matching constant pool references.
1438 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1439 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1440 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1441 bits<4> Rt;
1442 bits<17> addr;
1443 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1444 let Inst{19-16} = addr{16-13}; // Rn
1445 let Inst{15-12} = Rt;
1446 let Inst{11-0} = addr{11-0}; // imm12
1447 }
1448 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1449 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1450 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1451 bits<4> Rt;
1452 bits<17> shift;
1453 let shift{4} = 0; // Inst{4} = 0
1454 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1455 let Inst{19-16} = shift{16-13}; // Rn
1456 let Inst{15-12} = Rt;
1457 let Inst{11-0} = shift{11-0};
1458 }
1459}
1460}
1461
1462
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001463multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001464 InstrItinClass iir, PatFrag opnode> {
1465 // Note: We use the complex addrmode_imm12 rather than just an input
1466 // GPR and a constrained immediate so that we can use this to match
1467 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001468 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001469 (ins GPR:$Rt, addrmode_imm12:$addr),
1470 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1471 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1472 bits<4> Rt;
1473 bits<17> addr;
1474 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1475 let Inst{19-16} = addr{16-13}; // Rn
1476 let Inst{15-12} = Rt;
1477 let Inst{11-0} = addr{11-0}; // imm12
1478 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001479 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001480 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1481 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1482 bits<4> Rt;
1483 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001484 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001485 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1486 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001487 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001488 let Inst{11-0} = shift{11-0};
1489 }
1490}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001491
1492multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1493 InstrItinClass iir, PatFrag opnode> {
1494 // Note: We use the complex addrmode_imm12 rather than just an input
1495 // GPR and a constrained immediate so that we can use this to match
1496 // frame index references and avoid matching constant pool references.
1497 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1498 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1499 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1500 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1501 bits<4> Rt;
1502 bits<17> addr;
1503 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1504 let Inst{19-16} = addr{16-13}; // Rn
1505 let Inst{15-12} = Rt;
1506 let Inst{11-0} = addr{11-0}; // imm12
1507 }
1508 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1509 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1510 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1511 bits<4> Rt;
1512 bits<17> shift;
1513 let shift{4} = 0; // Inst{4} = 0
1514 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1515 let Inst{19-16} = shift{16-13}; // Rn
1516 let Inst{15-12} = Rt;
1517 let Inst{11-0} = shift{11-0};
1518 }
1519}
1520
1521
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001522//===----------------------------------------------------------------------===//
1523// Instructions
1524//===----------------------------------------------------------------------===//
1525
Evan Chenga8e29892007-01-19 07:51:42 +00001526//===----------------------------------------------------------------------===//
1527// Miscellaneous Instructions.
1528//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001529
Evan Chenga8e29892007-01-19 07:51:42 +00001530/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1531/// the function. The first operand is the ID# for this instruction, the second
1532/// is the index into the MachineConstantPool that this is, the third is the
1533/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001534let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001535def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001536PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001537 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001538
Jim Grosbach4642ad32010-02-22 23:10:38 +00001539// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1540// from removing one half of the matched pairs. That breaks PEI, which assumes
1541// these will always be in pairs, and asserts if it finds otherwise. Better way?
1542let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001543def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001544PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001545 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001546
Jim Grosbach64171712010-02-16 21:07:46 +00001547def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001548PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001549 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001550}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001551
Eli Friedman2bdffe42011-08-31 00:31:29 +00001552// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1553// (These psuedos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001554let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001555def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1556 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1557 NoItinerary, []>;
1558def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1559 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1560 NoItinerary, []>;
1561def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1562 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1563 NoItinerary, []>;
1564def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1565 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1566 NoItinerary, []>;
1567def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1568 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1569 NoItinerary, []>;
1570def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1571 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1572 NoItinerary, []>;
1573def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1574 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1575 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001576def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1577 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1578 GPR:$set1, GPR:$set2),
1579 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001580}
1581
Jim Grosbachd30970f2011-08-11 22:30:30 +00001582def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001583 Requires<[IsARM, HasV6T2]> {
1584 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001585 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001586 let Inst{7-0} = 0b00000000;
1587}
1588
Jim Grosbachd30970f2011-08-11 22:30:30 +00001589def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001590 Requires<[IsARM, HasV6T2]> {
1591 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001592 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001593 let Inst{7-0} = 0b00000001;
1594}
1595
Jim Grosbachd30970f2011-08-11 22:30:30 +00001596def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001597 Requires<[IsARM, HasV6T2]> {
1598 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001599 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001600 let Inst{7-0} = 0b00000010;
1601}
1602
Jim Grosbachd30970f2011-08-11 22:30:30 +00001603def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001604 Requires<[IsARM, HasV6T2]> {
1605 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001606 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001607 let Inst{7-0} = 0b00000011;
1608}
1609
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001610def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1611 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001612 bits<4> Rd;
1613 bits<4> Rn;
1614 bits<4> Rm;
1615 let Inst{3-0} = Rm;
1616 let Inst{15-12} = Rd;
1617 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001618 let Inst{27-20} = 0b01101000;
1619 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001620 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001621}
1622
Johnny Chenf4d81052010-02-12 22:53:19 +00001623def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001624 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001625 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001626 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001627 let Inst{7-0} = 0b00000100;
1628}
1629
Johnny Chenc6f7b272010-02-11 18:12:29 +00001630// The i32imm operand $val can be used by a debugger to store more information
1631// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001632def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1633 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001634 bits<16> val;
1635 let Inst{3-0} = val{3-0};
1636 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001637 let Inst{27-20} = 0b00010010;
1638 let Inst{7-4} = 0b0111;
1639}
1640
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001641// Change Processor State
1642// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001643class CPS<dag iops, string asm_ops>
1644 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001645 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001646 bits<2> imod;
1647 bits<3> iflags;
1648 bits<5> mode;
1649 bit M;
1650
Johnny Chenb98e1602010-02-12 18:55:33 +00001651 let Inst{31-28} = 0b1111;
1652 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001653 let Inst{19-18} = imod;
1654 let Inst{17} = M; // Enabled if mode is set;
1655 let Inst{16} = 0;
1656 let Inst{8-6} = iflags;
1657 let Inst{5} = 0;
1658 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001659}
1660
Owen Anderson35008c22011-08-09 23:05:39 +00001661let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001662let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001663 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001664 "$imod\t$iflags, $mode">;
1665let mode = 0, M = 0 in
1666 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1667
1668let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001669 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001670}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001671
Johnny Chenb92a23f2010-02-21 04:42:01 +00001672// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001673multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001674
Evan Chengdfed19f2010-11-03 06:34:55 +00001675 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001676 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001677 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001678 bits<4> Rt;
1679 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001680 let Inst{31-26} = 0b111101;
1681 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001682 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001683 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001684 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001685 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001686 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001687 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001688 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001689 }
1690
Evan Chengdfed19f2010-11-03 06:34:55 +00001691 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001692 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001693 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001694 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001695 let Inst{31-26} = 0b111101;
1696 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001697 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001698 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001699 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001700 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001701 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001702 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001703 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001704 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001705 }
1706}
1707
Evan Cheng416941d2010-11-04 05:19:35 +00001708defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1709defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1710defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001711
Jim Grosbach53a89d62011-07-22 17:46:13 +00001712def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001713 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001714 bits<1> end;
1715 let Inst{31-10} = 0b1111000100000001000000;
1716 let Inst{9} = end;
1717 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001718}
1719
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001720def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1721 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001722 bits<4> opt;
1723 let Inst{27-4} = 0b001100100000111100001111;
1724 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001725}
1726
Johnny Chenba6e0332010-02-11 17:14:31 +00001727// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001728let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001729def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001730 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001731 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001732 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001733}
1734
Evan Cheng12c3a532008-11-06 17:48:05 +00001735// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001736let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001737def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001738 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001739 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001740
Evan Cheng325474e2008-01-07 23:56:57 +00001741let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001742def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001743 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001744 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001745
Jim Grosbach53694262010-11-18 01:15:56 +00001746def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001747 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001748 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001749
Jim Grosbach53694262010-11-18 01:15:56 +00001750def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001751 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001752 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001753
Jim Grosbach53694262010-11-18 01:15:56 +00001754def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001755 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001756 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001757
Jim Grosbach53694262010-11-18 01:15:56 +00001758def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001759 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001760 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001761}
Chris Lattner13c63102008-01-06 05:55:01 +00001762let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001763def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001764 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001765
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001766def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001767 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001768 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001769
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001770def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001771 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001772}
Evan Cheng12c3a532008-11-06 17:48:05 +00001773} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001774
Evan Chenge07715c2009-06-23 05:25:29 +00001775
1776// LEApcrel - Load a pc-relative address into a register without offending the
1777// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001778let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001779// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001780// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1781// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001782def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001783 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001784 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001785 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001786 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001787 let Inst{24} = 0;
1788 let Inst{23-22} = label{13-12};
1789 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001790 let Inst{20} = 0;
1791 let Inst{19-16} = 0b1111;
1792 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001793 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001794}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001795def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001796 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001797
1798def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1799 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001800 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001801
Evan Chenga8e29892007-01-19 07:51:42 +00001802//===----------------------------------------------------------------------===//
1803// Control Flow Instructions.
1804//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001805
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001806let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1807 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001808 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001809 "bx", "\tlr", [(ARMretflag)]>,
1810 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001811 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001812 }
1813
1814 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001815 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001816 "mov", "\tpc, lr", [(ARMretflag)]>,
1817 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001818 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001819 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001820}
Rafael Espindola27185192006-09-29 21:20:16 +00001821
Bob Wilson04ea6e52009-10-28 00:37:03 +00001822// Indirect branches
1823let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001824 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001825 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001826 [(brind GPR:$dst)]>,
1827 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001828 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001829 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001830 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001831 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001832
Jim Grosbachd447ac62011-07-13 20:21:31 +00001833 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1834 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001835 Requires<[IsARM, HasV4T]> {
1836 bits<4> dst;
1837 let Inst{27-4} = 0b000100101111111111110001;
1838 let Inst{3-0} = dst;
1839 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001840}
1841
Evan Cheng1e0eab12010-11-29 22:43:27 +00001842// All calls clobber the non-callee saved registers. SP is marked as
1843// a use to prevent stack-pointer assignments that appear immediately
1844// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001845let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001846 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001847 // FIXME: Do we really need a non-predicated version? If so, it should
1848 // at least be a pseudo instruction expanding to the predicated version
1849 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001850 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001851 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001852 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001853 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001854 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001855 Requires<[IsARM, IsNotDarwin]> {
1856 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001857 bits<24> func;
1858 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001859 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001860 }
Evan Cheng277f0742007-06-19 21:05:09 +00001861
Jason W Kim685c3502011-02-04 19:47:15 +00001862 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001863 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001864 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001865 Requires<[IsARM, IsNotDarwin]> {
1866 bits<24> func;
1867 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001868 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001869 }
Evan Cheng277f0742007-06-19 21:05:09 +00001870
Evan Chenga8e29892007-01-19 07:51:42 +00001871 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001872 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001873 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001874 [(ARMcall GPR:$func)]>,
1875 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001876 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001877 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001878 let Inst{3-0} = func;
1879 }
1880
1881 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1882 IIC_Br, "blx", "\t$func",
1883 [(ARMcall_pred GPR:$func)]>,
1884 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1885 bits<4> func;
1886 let Inst{27-4} = 0b000100101111111111110011;
1887 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001888 }
1889
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001890 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001891 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001892 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001893 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001894 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001895
1896 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001897 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001898 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001899 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001900}
1901
David Goodwin1a8f36e2009-08-12 18:31:53 +00001902let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001903 // On Darwin R9 is call-clobbered.
1904 // R7 is marked as a use to prevent frame-pointer assignments from being
1905 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001906 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001907 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001908 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001909 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001910 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1911 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001912
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001913 def BLr9_pred : ARMPseudoExpand<(outs),
1914 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001915 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001916 [(ARMcall_pred tglobaladdr:$func)],
1917 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001918 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001919
1920 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001921 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001922 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001923 [(ARMcall GPR:$func)],
1924 (BLX GPR:$func)>,
1925 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001926
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001927 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001928 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001929 [(ARMcall_pred GPR:$func)],
1930 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001931 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001932
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001933 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001934 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001935 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001936 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001937 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001938
1939 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001940 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001941 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001942 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001943}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001944
David Goodwin1a8f36e2009-08-12 18:31:53 +00001945let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001946 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1947 // a two-value operand where a dag node expects two operands. :(
1948 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1949 IIC_Br, "b", "\t$target",
1950 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1951 bits<24> target;
1952 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001953 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001954 }
1955
Evan Chengaeafca02007-05-16 07:45:54 +00001956 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001957 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001958 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001959 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1960 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001961 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001962 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001963 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001964
Jim Grosbach2dc77682010-11-29 18:37:44 +00001965 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1966 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001967 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001968 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001969 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001970 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1971 // into i12 and rs suffixed versions.
1972 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001973 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001974 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001975 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001976 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001977 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001978 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001979 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001980 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001981 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001982 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001983 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001984
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001985}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001986
Jim Grosbachcf121c32011-07-28 21:57:55 +00001987// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001988def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001989 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001990 Requires<[IsARM, HasV5T]> {
1991 let Inst{31-25} = 0b1111101;
1992 bits<25> target;
1993 let Inst{23-0} = target{24-1};
1994 let Inst{24} = target{0};
1995}
1996
Jim Grosbach898e7e22011-07-13 20:25:01 +00001997// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001998def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001999 [/* pattern left blank */]> {
2000 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002001 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002002 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002003 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002004 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002005}
2006
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002007// Tail calls.
2008
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002009let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2010 // Darwin versions.
2011 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2012 Uses = [SP] in {
2013 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2014 IIC_Br, []>, Requires<[IsDarwin]>;
2015
2016 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2017 IIC_Br, []>, Requires<[IsDarwin]>;
2018
Jim Grosbach245f5e82011-07-08 18:50:22 +00002019 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002020 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002021 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2022 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002023
Jim Grosbach245f5e82011-07-08 18:50:22 +00002024 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002025 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002026 (BX GPR:$dst)>,
2027 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002028
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002029 }
2030
2031 // Non-Darwin versions (the difference is R9).
2032 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2033 Uses = [SP] in {
2034 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2035 IIC_Br, []>, Requires<[IsNotDarwin]>;
2036
2037 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2038 IIC_Br, []>, Requires<[IsNotDarwin]>;
2039
Jim Grosbach245f5e82011-07-08 18:50:22 +00002040 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002041 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002042 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2043 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002044
Jim Grosbach245f5e82011-07-08 18:50:22 +00002045 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002046 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002047 (BX GPR:$dst)>,
2048 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002049 }
2050}
2051
Jim Grosbachd30970f2011-08-11 22:30:30 +00002052// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002053def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2054 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002055 bits<4> opt;
2056 let Inst{23-4} = 0b01100000000000000111;
2057 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002058}
2059
Jim Grosbached838482011-07-26 16:24:27 +00002060// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002061let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002062def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002063 bits<24> svc;
2064 let Inst{23-0} = svc;
2065}
Johnny Chen85d5a892010-02-10 18:02:25 +00002066}
2067
Jim Grosbach5a287482011-07-29 17:51:39 +00002068// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002069class SRSI<bit wb, string asm>
2070 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2071 NoItinerary, asm, "", []> {
2072 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002073 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002074 let Inst{27-25} = 0b100;
2075 let Inst{22} = 1;
2076 let Inst{21} = wb;
2077 let Inst{20} = 0;
2078 let Inst{19-16} = 0b1101; // SP
2079 let Inst{15-5} = 0b00000101000;
2080 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002081}
2082
Jim Grosbache1cf5902011-07-29 20:26:09 +00002083def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2084 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002085}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002086def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2087 let Inst{24-23} = 0;
2088}
2089def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2090 let Inst{24-23} = 0b10;
2091}
2092def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2093 let Inst{24-23} = 0b10;
2094}
2095def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2096 let Inst{24-23} = 0b01;
2097}
2098def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2099 let Inst{24-23} = 0b01;
2100}
2101def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2102 let Inst{24-23} = 0b11;
2103}
2104def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2105 let Inst{24-23} = 0b11;
2106}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002107
Jim Grosbach5a287482011-07-29 17:51:39 +00002108// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002109class RFEI<bit wb, string asm>
2110 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2111 NoItinerary, asm, "", []> {
2112 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002113 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002114 let Inst{27-25} = 0b100;
2115 let Inst{22} = 0;
2116 let Inst{21} = wb;
2117 let Inst{20} = 1;
2118 let Inst{19-16} = Rn;
2119 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002120}
2121
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002122def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2123 let Inst{24-23} = 0;
2124}
2125def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2126 let Inst{24-23} = 0;
2127}
2128def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2129 let Inst{24-23} = 0b10;
2130}
2131def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2132 let Inst{24-23} = 0b10;
2133}
2134def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2135 let Inst{24-23} = 0b01;
2136}
2137def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2138 let Inst{24-23} = 0b01;
2139}
2140def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2141 let Inst{24-23} = 0b11;
2142}
2143def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2144 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002145}
2146
Evan Chenga8e29892007-01-19 07:51:42 +00002147//===----------------------------------------------------------------------===//
2148// Load / store Instructions.
2149//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002150
Evan Chenga8e29892007-01-19 07:51:42 +00002151// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002152
2153
Evan Cheng7e2fe912010-10-28 06:47:08 +00002154defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002155 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002156defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002157 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002158defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002159 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002160defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002161 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002162
Evan Chengfa775d02007-03-19 07:20:03 +00002163// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002164let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002165 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002166def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002167 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2168 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002169 bits<4> Rt;
2170 bits<17> addr;
2171 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2172 let Inst{19-16} = 0b1111;
2173 let Inst{15-12} = Rt;
2174 let Inst{11-0} = addr{11-0}; // imm12
2175}
Evan Chengfa775d02007-03-19 07:20:03 +00002176
Evan Chenga8e29892007-01-19 07:51:42 +00002177// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002178def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002179 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2180 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002181
Evan Chenga8e29892007-01-19 07:51:42 +00002182// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002183def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002184 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2185 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002186
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002187def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002188 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2189 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002190
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002191let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002192// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002193def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2194 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002195 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002196 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002197}
Rafael Espindolac391d162006-10-23 20:34:27 +00002198
Evan Chenga8e29892007-01-19 07:51:42 +00002199// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002200multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002201 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2202 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002203 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002204 bits<17> addr;
2205 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002206 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002207 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002208 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002209 let DecoderMethod = "DecodeLDRPreImm";
2210 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2211 }
2212
2213 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2214 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2215 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2216 bits<17> addr;
2217 let Inst{25} = 1;
2218 let Inst{23} = addr{12};
2219 let Inst{19-16} = addr{16-13};
2220 let Inst{11-0} = addr{11-0};
2221 let Inst{4} = 0;
2222 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002223 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002224 }
Owen Anderson793e7962011-07-26 20:54:26 +00002225
2226 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002227 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002228 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002229 opc, "\t$Rt, $addr, $offset",
2230 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002231 // {12} isAdd
2232 // {11-0} imm12/Rm
2233 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002234 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002235 let Inst{25} = 1;
2236 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002237 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002238 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002239
2240 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002241 }
2242
2243 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002244 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002245 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002246 opc, "\t$Rt, $addr, $offset",
2247 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002248 // {12} isAdd
2249 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002250 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002251 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002252 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002253 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002254 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002255 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002256
2257 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002258 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002259
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002260}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002261
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002262let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002263defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2264defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002265}
Rafael Espindola450856d2006-12-12 00:37:38 +00002266
Jim Grosbach45251b32011-08-11 20:41:13 +00002267multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2268 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002269 (ins addrmode3:$addr), IndexModePre,
2270 LdMiscFrm, itin,
2271 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2272 bits<14> addr;
2273 let Inst{23} = addr{8}; // U bit
2274 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2275 let Inst{19-16} = addr{12-9}; // Rn
2276 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2277 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002278 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002279 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002280 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002281 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002282 (ins addr_offset_none:$addr, am3offset:$offset),
2283 IndexModePost, LdMiscFrm, itin,
2284 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2285 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002286 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002287 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002288 let Inst{23} = offset{8}; // U bit
2289 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002290 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002291 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2292 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002293 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002294 }
2295}
Rafael Espindola4e307642006-09-08 16:59:47 +00002296
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002297let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002298defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2299defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2300defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002301let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002302def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002303 (ins addrmode3:$addr), IndexModePre,
2304 LdMiscFrm, IIC_iLoad_d_ru,
2305 "ldrd", "\t$Rt, $Rt2, $addr!",
2306 "$addr.base = $Rn_wb", []> {
2307 bits<14> addr;
2308 let Inst{23} = addr{8}; // U bit
2309 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2310 let Inst{19-16} = addr{12-9}; // Rn
2311 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2312 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002313 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002314 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002315}
Jim Grosbach45251b32011-08-11 20:41:13 +00002316def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002317 (ins addr_offset_none:$addr, am3offset:$offset),
2318 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2319 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2320 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002321 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002322 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002323 let Inst{23} = offset{8}; // U bit
2324 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002325 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002326 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2327 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002328 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002329}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002330} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002331} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002332
Jim Grosbach89958d52011-08-11 21:41:59 +00002333// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002334let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002335def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2336 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2337 IndexModePost, LdFrm, IIC_iLoad_ru,
2338 "ldrt", "\t$Rt, $addr, $offset",
2339 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002340 // {12} isAdd
2341 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002342 bits<14> offset;
2343 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002344 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002345 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002346 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002347 let Inst{19-16} = addr;
2348 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002349 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002350 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002351 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2352}
Jim Grosbach59999262011-08-10 23:43:54 +00002353
2354def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2355 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002356 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002357 "ldrt", "\t$Rt, $addr, $offset",
2358 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002359 // {12} isAdd
2360 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002361 bits<14> offset;
2362 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002363 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002364 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002365 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002366 let Inst{19-16} = addr;
2367 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002368 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002369}
Jim Grosbach3148a652011-08-08 23:28:47 +00002370
2371def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2372 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2373 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2374 "ldrbt", "\t$Rt, $addr, $offset",
2375 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002376 // {12} isAdd
2377 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002378 bits<14> offset;
2379 bits<4> addr;
2380 let Inst{25} = 1;
2381 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002382 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002383 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002384 let Inst{11-5} = offset{11-5};
2385 let Inst{4} = 0;
2386 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002387 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002388}
2389
2390def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2391 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2392 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2393 "ldrbt", "\t$Rt, $addr, $offset",
2394 "$addr.base = $Rn_wb", []> {
2395 // {12} isAdd
2396 // {11-0} imm12/Rm
2397 bits<14> offset;
2398 bits<4> addr;
2399 let Inst{25} = 0;
2400 let Inst{23} = offset{12};
2401 let Inst{21} = 1; // overwrite
2402 let Inst{19-16} = addr;
2403 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002404 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002405}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002406
2407multiclass AI3ldrT<bits<4> op, string opc> {
2408 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2409 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2410 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2411 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2412 bits<9> offset;
2413 let Inst{23} = offset{8};
2414 let Inst{22} = 1;
2415 let Inst{11-8} = offset{7-4};
2416 let Inst{3-0} = offset{3-0};
2417 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2418 }
2419 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2420 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2421 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2422 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2423 bits<5> Rm;
2424 let Inst{23} = Rm{4};
2425 let Inst{22} = 0;
2426 let Inst{11-8} = 0;
2427 let Inst{3-0} = Rm{3-0};
2428 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2429 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002430}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002431
2432defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2433defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2434defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002435}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002436
Evan Chenga8e29892007-01-19 07:51:42 +00002437// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002438
2439// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002440def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002441 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2442 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002443
Evan Chenga8e29892007-01-19 07:51:42 +00002444// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002445let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2446def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002447 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002448 "strd", "\t$Rt, $src2, $addr", []>,
2449 Requires<[IsARM, HasV5TE]> {
2450 let Inst{21} = 0;
2451}
Evan Chenga8e29892007-01-19 07:51:42 +00002452
2453// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002454multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2455 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2456 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2457 StFrm, itin,
2458 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2459 bits<17> addr;
2460 let Inst{25} = 0;
2461 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2462 let Inst{19-16} = addr{16-13}; // Rn
2463 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002464 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002465 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002466 }
Evan Chenga8e29892007-01-19 07:51:42 +00002467
Jim Grosbach19dec202011-08-05 20:35:44 +00002468 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002469 (ins GPR:$Rt, ldst_so_reg:$addr),
2470 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002471 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2472 bits<17> addr;
2473 let Inst{25} = 1;
2474 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2475 let Inst{19-16} = addr{16-13}; // Rn
2476 let Inst{11-0} = addr{11-0};
2477 let Inst{4} = 0; // Inst{4} = 0
2478 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002479 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002480 }
2481 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2482 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2483 IndexModePost, StFrm, itin,
2484 opc, "\t$Rt, $addr, $offset",
2485 "$addr.base = $Rn_wb", []> {
2486 // {12} isAdd
2487 // {11-0} imm12/Rm
2488 bits<14> offset;
2489 bits<4> addr;
2490 let Inst{25} = 1;
2491 let Inst{23} = offset{12};
2492 let Inst{19-16} = addr;
2493 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002494
2495 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002496 }
Owen Anderson793e7962011-07-26 20:54:26 +00002497
Jim Grosbach19dec202011-08-05 20:35:44 +00002498 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2499 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2500 IndexModePost, StFrm, itin,
2501 opc, "\t$Rt, $addr, $offset",
2502 "$addr.base = $Rn_wb", []> {
2503 // {12} isAdd
2504 // {11-0} imm12/Rm
2505 bits<14> offset;
2506 bits<4> addr;
2507 let Inst{25} = 0;
2508 let Inst{23} = offset{12};
2509 let Inst{19-16} = addr;
2510 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002511
2512 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002513 }
2514}
Owen Anderson793e7962011-07-26 20:54:26 +00002515
Jim Grosbach19dec202011-08-05 20:35:44 +00002516let mayStore = 1, neverHasSideEffects = 1 in {
2517defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2518defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2519}
Evan Chenga8e29892007-01-19 07:51:42 +00002520
Jim Grosbach19dec202011-08-05 20:35:44 +00002521def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2522 am2offset_reg:$offset),
2523 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2524 am2offset_reg:$offset)>;
2525def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2526 am2offset_imm:$offset),
2527 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2528 am2offset_imm:$offset)>;
2529def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2530 am2offset_reg:$offset),
2531 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2532 am2offset_reg:$offset)>;
2533def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2534 am2offset_imm:$offset),
2535 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2536 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002537
Jim Grosbach19dec202011-08-05 20:35:44 +00002538// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2539// put the patterns on the instruction definitions directly as ISel wants
2540// the address base and offset to be separate operands, not a single
2541// complex operand like we represent the instructions themselves. The
2542// pseudos map between the two.
2543let usesCustomInserter = 1,
2544 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2545def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2546 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2547 4, IIC_iStore_ru,
2548 [(set GPR:$Rn_wb,
2549 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2550def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2551 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2552 4, IIC_iStore_ru,
2553 [(set GPR:$Rn_wb,
2554 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2555def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2556 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2557 4, IIC_iStore_ru,
2558 [(set GPR:$Rn_wb,
2559 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2560def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2561 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2562 4, IIC_iStore_ru,
2563 [(set GPR:$Rn_wb,
2564 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002565def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2566 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2567 4, IIC_iStore_ru,
2568 [(set GPR:$Rn_wb,
2569 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002570}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002571
Evan Chenga8e29892007-01-19 07:51:42 +00002572
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002573
2574def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2575 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2576 StMiscFrm, IIC_iStore_bh_ru,
2577 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2578 bits<14> addr;
2579 let Inst{23} = addr{8}; // U bit
2580 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2581 let Inst{19-16} = addr{12-9}; // Rn
2582 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2583 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2584 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002585 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002586}
2587
2588def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2589 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2590 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2591 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2592 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2593 addr_offset_none:$addr,
2594 am3offset:$offset))]> {
2595 bits<10> offset;
2596 bits<4> addr;
2597 let Inst{23} = offset{8}; // U bit
2598 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2599 let Inst{19-16} = addr;
2600 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2601 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002602 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002603}
Evan Chenga8e29892007-01-19 07:51:42 +00002604
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002605let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002606def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002607 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2608 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2609 "strd", "\t$Rt, $Rt2, $addr!",
2610 "$addr.base = $Rn_wb", []> {
2611 bits<14> addr;
2612 let Inst{23} = addr{8}; // U bit
2613 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2614 let Inst{19-16} = addr{12-9}; // Rn
2615 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2616 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002617 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002618 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002619}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002620
Jim Grosbach45251b32011-08-11 20:41:13 +00002621def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002622 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2623 am3offset:$offset),
2624 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2625 "strd", "\t$Rt, $Rt2, $addr, $offset",
2626 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002627 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002628 bits<4> addr;
2629 let Inst{23} = offset{8}; // U bit
2630 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2631 let Inst{19-16} = addr;
2632 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2633 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002634 let DecoderMethod = "DecodeAddrMode3Instruction";
2635}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002636} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002637
Jim Grosbach7ce05792011-08-03 23:50:40 +00002638// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002639
Jim Grosbach10348e72011-08-11 20:04:56 +00002640def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2641 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2642 IndexModePost, StFrm, IIC_iStore_bh_ru,
2643 "strbt", "\t$Rt, $addr, $offset",
2644 "$addr.base = $Rn_wb", []> {
2645 // {12} isAdd
2646 // {11-0} imm12/Rm
2647 bits<14> offset;
2648 bits<4> addr;
2649 let Inst{25} = 1;
2650 let Inst{23} = offset{12};
2651 let Inst{21} = 1; // overwrite
2652 let Inst{19-16} = addr;
2653 let Inst{11-5} = offset{11-5};
2654 let Inst{4} = 0;
2655 let Inst{3-0} = offset{3-0};
2656 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2657}
2658
2659def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2660 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2661 IndexModePost, StFrm, IIC_iStore_bh_ru,
2662 "strbt", "\t$Rt, $addr, $offset",
2663 "$addr.base = $Rn_wb", []> {
2664 // {12} isAdd
2665 // {11-0} imm12/Rm
2666 bits<14> offset;
2667 bits<4> addr;
2668 let Inst{25} = 0;
2669 let Inst{23} = offset{12};
2670 let Inst{21} = 1; // overwrite
2671 let Inst{19-16} = addr;
2672 let Inst{11-0} = offset{11-0};
2673 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2674}
2675
Jim Grosbach342ebd52011-08-11 22:18:00 +00002676let mayStore = 1, neverHasSideEffects = 1 in {
2677def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2678 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2679 IndexModePost, StFrm, IIC_iStore_ru,
2680 "strt", "\t$Rt, $addr, $offset",
2681 "$addr.base = $Rn_wb", []> {
2682 // {12} isAdd
2683 // {11-0} imm12/Rm
2684 bits<14> offset;
2685 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002686 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002687 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002688 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002689 let Inst{19-16} = addr;
2690 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002691 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002692 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002693 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002694}
2695
Jim Grosbach342ebd52011-08-11 22:18:00 +00002696def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2697 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2698 IndexModePost, StFrm, IIC_iStore_ru,
2699 "strt", "\t$Rt, $addr, $offset",
2700 "$addr.base = $Rn_wb", []> {
2701 // {12} isAdd
2702 // {11-0} imm12/Rm
2703 bits<14> offset;
2704 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002705 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002706 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002707 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002708 let Inst{19-16} = addr;
2709 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002710 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002711}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002712}
2713
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002714
Jim Grosbach7ce05792011-08-03 23:50:40 +00002715multiclass AI3strT<bits<4> op, string opc> {
2716 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2717 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2718 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2719 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2720 bits<9> offset;
2721 let Inst{23} = offset{8};
2722 let Inst{22} = 1;
2723 let Inst{11-8} = offset{7-4};
2724 let Inst{3-0} = offset{3-0};
2725 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2726 }
2727 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2728 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2729 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2730 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2731 bits<5> Rm;
2732 let Inst{23} = Rm{4};
2733 let Inst{22} = 0;
2734 let Inst{11-8} = 0;
2735 let Inst{3-0} = Rm{3-0};
2736 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2737 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002738}
2739
Jim Grosbach7ce05792011-08-03 23:50:40 +00002740
2741defm STRHT : AI3strT<0b1011, "strht">;
2742
2743
Evan Chenga8e29892007-01-19 07:51:42 +00002744//===----------------------------------------------------------------------===//
2745// Load / store multiple Instructions.
2746//
2747
Bill Wendling6c470b82010-11-13 09:09:38 +00002748multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2749 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002750 // IA is the default, so no need for an explicit suffix on the
2751 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002752 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002753 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2754 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002755 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002756 let Inst{24-23} = 0b01; // Increment After
2757 let Inst{21} = 0; // No writeback
2758 let Inst{20} = L_bit;
2759 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002760 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002761 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2762 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002763 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002764 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002765 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002766 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002767
2768 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002769 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002770 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002771 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2772 IndexModeNone, f, itin,
2773 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2774 let Inst{24-23} = 0b00; // Decrement After
2775 let Inst{21} = 0; // No writeback
2776 let Inst{20} = L_bit;
2777 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002778 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002779 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2780 IndexModeUpd, f, itin_upd,
2781 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2782 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002783 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002784 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002785
2786 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002787 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002788 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002789 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2790 IndexModeNone, f, itin,
2791 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2792 let Inst{24-23} = 0b10; // Decrement Before
2793 let Inst{21} = 0; // No writeback
2794 let Inst{20} = L_bit;
2795 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002796 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002797 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2798 IndexModeUpd, f, itin_upd,
2799 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2800 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002801 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002802 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002803
2804 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002805 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002806 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002807 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2808 IndexModeNone, f, itin,
2809 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2810 let Inst{24-23} = 0b11; // Increment Before
2811 let Inst{21} = 0; // No writeback
2812 let Inst{20} = L_bit;
2813 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002814 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002815 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2816 IndexModeUpd, f, itin_upd,
2817 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2818 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002819 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002820 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002821
2822 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002823 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002824}
Bill Wendling6c470b82010-11-13 09:09:38 +00002825
Bill Wendlingc93989a2010-11-13 11:20:05 +00002826let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002827
2828let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2829defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2830
2831let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2832defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2833
2834} // neverHasSideEffects
2835
Bill Wendling73fe34a2010-11-16 01:16:36 +00002836// FIXME: remove when we have a way to marking a MI with these properties.
2837// FIXME: Should pc be an implicit operand like PICADD, etc?
2838let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2839 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002840def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2841 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002842 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002843 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002844 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002845
Evan Chenga8e29892007-01-19 07:51:42 +00002846//===----------------------------------------------------------------------===//
2847// Move Instructions.
2848//
2849
Evan Chengcd799b92009-06-12 20:46:18 +00002850let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002851def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2852 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2853 bits<4> Rd;
2854 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002855
Johnny Chen103bf952011-04-01 23:30:25 +00002856 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002857 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002858 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002859 let Inst{3-0} = Rm;
2860 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002861}
2862
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002863def : ARMInstAlias<"movs${p} $Rd, $Rm",
2864 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2865
Dale Johannesen38d5f042010-06-15 22:24:08 +00002866// A version for the smaller set of tail call registers.
2867let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002868def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002869 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2870 bits<4> Rd;
2871 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002872
Dale Johannesen38d5f042010-06-15 22:24:08 +00002873 let Inst{11-4} = 0b00000000;
2874 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002875 let Inst{3-0} = Rm;
2876 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002877}
2878
Owen Andersonde317f42011-08-09 23:33:27 +00002879def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002880 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002881 "mov", "\t$Rd, $src",
2882 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002883 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002884 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002885 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002886 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002887 let Inst{11-8} = src{11-8};
2888 let Inst{7} = 0;
2889 let Inst{6-5} = src{6-5};
2890 let Inst{4} = 1;
2891 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002892 let Inst{25} = 0;
2893}
Evan Chenga2515702007-03-19 07:09:02 +00002894
Owen Anderson152d4a42011-07-21 23:38:37 +00002895def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2896 DPSoRegImmFrm, IIC_iMOVsr,
2897 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2898 UnaryDP {
2899 bits<4> Rd;
2900 bits<12> src;
2901 let Inst{15-12} = Rd;
2902 let Inst{19-16} = 0b0000;
2903 let Inst{11-5} = src{11-5};
2904 let Inst{4} = 0;
2905 let Inst{3-0} = src{3-0};
2906 let Inst{25} = 0;
2907}
2908
Evan Chengc4af4632010-11-17 20:13:28 +00002909let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002910def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2911 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002912 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002913 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002914 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002915 let Inst{15-12} = Rd;
2916 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002917 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002918}
2919
Evan Chengc4af4632010-11-17 20:13:28 +00002920let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002921def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002922 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002923 "movw", "\t$Rd, $imm",
2924 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002925 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002926 bits<4> Rd;
2927 bits<16> imm;
2928 let Inst{15-12} = Rd;
2929 let Inst{11-0} = imm{11-0};
2930 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002931 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002932 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002933 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002934}
2935
Jim Grosbachffa32252011-07-19 19:13:28 +00002936def : InstAlias<"mov${p} $Rd, $imm",
2937 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2938 Requires<[IsARM]>;
2939
Evan Cheng53519f02011-01-21 18:55:51 +00002940def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2941 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002942
2943let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002944def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2945 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002946 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002947 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002948 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002949 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002950 lo16AllZero:$imm))]>, UnaryDP,
2951 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002952 bits<4> Rd;
2953 bits<16> imm;
2954 let Inst{15-12} = Rd;
2955 let Inst{11-0} = imm{11-0};
2956 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002957 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002958 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002959 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002960}
Evan Cheng13ab0202007-07-10 18:08:01 +00002961
Evan Cheng53519f02011-01-21 18:55:51 +00002962def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2963 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002964
2965} // Constraints
2966
Evan Cheng20956592009-10-21 08:15:52 +00002967def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2968 Requires<[IsARM, HasV6T2]>;
2969
David Goodwinca01a8d2009-09-01 18:32:09 +00002970let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002971def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002972 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2973 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002974
2975// These aren't really mov instructions, but we have to define them this way
2976// due to flag operands.
2977
Evan Cheng071a2792007-09-11 19:55:27 +00002978let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002979def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002980 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2981 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002982def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002983 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2984 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002985}
Evan Chenga8e29892007-01-19 07:51:42 +00002986
Evan Chenga8e29892007-01-19 07:51:42 +00002987//===----------------------------------------------------------------------===//
2988// Extend Instructions.
2989//
2990
2991// Sign extenders
2992
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002993def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002994 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002995def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002996 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002997
Jim Grosbach70327412011-07-27 17:48:13 +00002998def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002999 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003000def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003001 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003002
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003003def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003004
Jim Grosbach70327412011-07-27 17:48:13 +00003005def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003006
3007// Zero extenders
3008
3009let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003010def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003011 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003012def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003013 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003014def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003015 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003016
Jim Grosbach542f6422010-07-28 23:25:44 +00003017// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3018// The transformation should probably be done as a combiner action
3019// instead so we can include a check for masking back in the upper
3020// eight bits of the source into the lower eight bits of the result.
3021//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003022// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003023def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003024 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003025
Jim Grosbach70327412011-07-27 17:48:13 +00003026def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003027 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003028def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003029 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003030}
3031
Evan Chenga8e29892007-01-19 07:51:42 +00003032// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003033def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003034
Evan Chenga8e29892007-01-19 07:51:42 +00003035
Owen Anderson33e57512011-08-10 00:03:03 +00003036def SBFX : I<(outs GPRnopc:$Rd),
3037 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003038 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003039 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003040 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003041 bits<4> Rd;
3042 bits<4> Rn;
3043 bits<5> lsb;
3044 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003045 let Inst{27-21} = 0b0111101;
3046 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003047 let Inst{20-16} = width;
3048 let Inst{15-12} = Rd;
3049 let Inst{11-7} = lsb;
3050 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003051}
3052
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003053def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003054 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003055 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003056 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003057 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003058 bits<4> Rd;
3059 bits<4> Rn;
3060 bits<5> lsb;
3061 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003062 let Inst{27-21} = 0b0111111;
3063 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003064 let Inst{20-16} = width;
3065 let Inst{15-12} = Rd;
3066 let Inst{11-7} = lsb;
3067 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003068}
3069
Evan Chenga8e29892007-01-19 07:51:42 +00003070//===----------------------------------------------------------------------===//
3071// Arithmetic Instructions.
3072//
3073
Jim Grosbach26421962008-10-14 20:36:24 +00003074defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003075 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003076 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003077defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003078 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003079 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003080
Evan Chengc85e8322007-07-05 07:13:32 +00003081// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003082//
3083// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
3084// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
3085// AdjustInstrPostInstrSelection where we determine whether or not to
3086// set the "s" bit based on CPSR liveness.
3087//
3088// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
3089// support for an optional CPSR definition that corresponds to the DAG
3090// node's second value. We can then eliminate the implicit def of CPSR.
Evan Cheng4a517082011-09-06 18:52:20 +00003091defm ADDS : AsI1_bin_s_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003092 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003093 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Evan Cheng4a517082011-09-06 18:52:20 +00003094defm SUBS : AsI1_bin_s_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003095 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003096 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003097
Evan Cheng62674222009-06-25 23:34:10 +00003098defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003099 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003100 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003101defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003102 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003103 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003104
Evan Cheng342e3162011-08-30 01:34:54 +00003105defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3106 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3107 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003108
3109// FIXME: Eliminate them if we can write def : Pat patterns which defines
3110// CPSR and the implicit def of CPSR is not needed.
Evan Cheng342e3162011-08-30 01:34:54 +00003111defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3112 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3113 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003114
Evan Cheng342e3162011-08-30 01:34:54 +00003115defm RSC : AI1_rsc_irs<0b0111, "rsc",
3116 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3117 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003118
Evan Chenga8e29892007-01-19 07:51:42 +00003119// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003120// The assume-no-carry-in form uses the negation of the input since add/sub
3121// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3122// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3123// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003124def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3125 (SUBri GPR:$src, so_imm_neg:$imm)>;
3126def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3127 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3128
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003129// The with-carry-in form matches bitwise not instead of the negation.
3130// Effectively, the inverse interpretation of the carry flag already accounts
3131// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003132def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3133 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003134
3135// Note: These are implemented in C++ code, because they have to generate
3136// ADD/SUBrs instructions, which use a complex pattern that a xform function
3137// cannot produce.
3138// (mul X, 2^n+1) -> (add (X << n), X)
3139// (mul X, 2^n-1) -> (rsb X, (X << n))
3140
Jim Grosbach7931df32011-07-22 18:06:01 +00003141// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003142// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003143class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003144 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003145 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3146 string asm = "\t$Rd, $Rn, $Rm">
3147 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003148 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003149 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003150 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003151 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003152 let Inst{11-4} = op11_4;
3153 let Inst{19-16} = Rn;
3154 let Inst{15-12} = Rd;
3155 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003156}
3157
Jim Grosbach7931df32011-07-22 18:06:01 +00003158// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003159
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003160def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003161 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3162 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003163def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003164 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3165 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3166def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3167 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003168 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003169def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3170 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003171 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003172
3173def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3174def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3175def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3176def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3177def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3178def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3179def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3180def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3181def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3182def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3183def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3184def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003185
Jim Grosbach7931df32011-07-22 18:06:01 +00003186// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003187
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003188def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3189def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3190def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3191def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3192def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3193def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3194def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3195def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3196def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3197def USAX : AAI<0b01100101, 0b11110101, "usax">;
3198def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3199def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003200
Jim Grosbach7931df32011-07-22 18:06:01 +00003201// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003202
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003203def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3204def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3205def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3206def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3207def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3208def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3209def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3210def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3211def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3212def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3213def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3214def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003215
Jim Grosbachd30970f2011-08-11 22:30:30 +00003216// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003217
Jim Grosbach70987fb2010-10-18 23:35:38 +00003218def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003219 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003220 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003221 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003222 bits<4> Rd;
3223 bits<4> Rn;
3224 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003225 let Inst{27-20} = 0b01111000;
3226 let Inst{15-12} = 0b1111;
3227 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003228 let Inst{19-16} = Rd;
3229 let Inst{11-8} = Rm;
3230 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003231}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003232def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003233 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003234 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003235 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003236 bits<4> Rd;
3237 bits<4> Rn;
3238 bits<4> Rm;
3239 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003240 let Inst{27-20} = 0b01111000;
3241 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003242 let Inst{19-16} = Rd;
3243 let Inst{15-12} = Ra;
3244 let Inst{11-8} = Rm;
3245 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003246}
3247
Jim Grosbachd30970f2011-08-11 22:30:30 +00003248// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003249
Owen Anderson33e57512011-08-10 00:03:03 +00003250def SSAT : AI<(outs GPRnopc:$Rd),
3251 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003252 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003253 bits<4> Rd;
3254 bits<5> sat_imm;
3255 bits<4> Rn;
3256 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003257 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003258 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003259 let Inst{20-16} = sat_imm;
3260 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003261 let Inst{11-7} = sh{4-0};
3262 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003263 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003264}
3265
Owen Anderson33e57512011-08-10 00:03:03 +00003266def SSAT16 : AI<(outs GPRnopc:$Rd),
3267 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003268 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003269 bits<4> Rd;
3270 bits<4> sat_imm;
3271 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003272 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003273 let Inst{11-4} = 0b11110011;
3274 let Inst{15-12} = Rd;
3275 let Inst{19-16} = sat_imm;
3276 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003277}
3278
Owen Anderson33e57512011-08-10 00:03:03 +00003279def USAT : AI<(outs GPRnopc:$Rd),
3280 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003281 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003282 bits<4> Rd;
3283 bits<5> sat_imm;
3284 bits<4> Rn;
3285 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003286 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003287 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003288 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003289 let Inst{11-7} = sh{4-0};
3290 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003291 let Inst{20-16} = sat_imm;
3292 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003293}
3294
Owen Anderson33e57512011-08-10 00:03:03 +00003295def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003296 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003297 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003298 bits<4> Rd;
3299 bits<4> sat_imm;
3300 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003301 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003302 let Inst{11-4} = 0b11110011;
3303 let Inst{15-12} = Rd;
3304 let Inst{19-16} = sat_imm;
3305 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003306}
Evan Chenga8e29892007-01-19 07:51:42 +00003307
Owen Anderson33e57512011-08-10 00:03:03 +00003308def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3309 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3310def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3311 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003312
Evan Chenga8e29892007-01-19 07:51:42 +00003313//===----------------------------------------------------------------------===//
3314// Bitwise Instructions.
3315//
3316
Jim Grosbach26421962008-10-14 20:36:24 +00003317defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003318 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003319 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003320defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003321 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003322 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003323defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003324 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003325 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003326defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003327 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003328 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003329
Jim Grosbachc29769b2011-07-28 19:46:12 +00003330// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3331// like in the actual instruction encoding. The complexity of mapping the mask
3332// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3333// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003334def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003335 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003336 "bfc", "\t$Rd, $imm", "$src = $Rd",
3337 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003338 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003339 bits<4> Rd;
3340 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003341 let Inst{27-21} = 0b0111110;
3342 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003343 let Inst{15-12} = Rd;
3344 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003345 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003346}
3347
Johnny Chenb2503c02010-02-17 06:31:48 +00003348// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003349def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3350 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3351 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3352 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3353 bf_inv_mask_imm:$imm))]>,
3354 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003355 bits<4> Rd;
3356 bits<4> Rn;
3357 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003358 let Inst{27-21} = 0b0111110;
3359 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003360 let Inst{15-12} = Rd;
3361 let Inst{11-7} = imm{4-0}; // lsb
3362 let Inst{20-16} = imm{9-5}; // width
3363 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003364}
3365
Jim Grosbach36860462010-10-21 22:19:32 +00003366def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3367 "mvn", "\t$Rd, $Rm",
3368 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3369 bits<4> Rd;
3370 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003371 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003372 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003373 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003374 let Inst{15-12} = Rd;
3375 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003376}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003377def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3378 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003379 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003380 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003381 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003382 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003383 let Inst{19-16} = 0b0000;
3384 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003385 let Inst{11-5} = shift{11-5};
3386 let Inst{4} = 0;
3387 let Inst{3-0} = shift{3-0};
3388}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003389def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3390 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003391 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3392 bits<4> Rd;
3393 bits<12> shift;
3394 let Inst{25} = 0;
3395 let Inst{19-16} = 0b0000;
3396 let Inst{15-12} = Rd;
3397 let Inst{11-8} = shift{11-8};
3398 let Inst{7} = 0;
3399 let Inst{6-5} = shift{6-5};
3400 let Inst{4} = 1;
3401 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003402}
Evan Chengc4af4632010-11-17 20:13:28 +00003403let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003404def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3405 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3406 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3407 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003408 bits<12> imm;
3409 let Inst{25} = 1;
3410 let Inst{19-16} = 0b0000;
3411 let Inst{15-12} = Rd;
3412 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003413}
Evan Chenga8e29892007-01-19 07:51:42 +00003414
3415def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3416 (BICri GPR:$src, so_imm_not:$imm)>;
3417
3418//===----------------------------------------------------------------------===//
3419// Multiply Instructions.
3420//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003421class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3422 string opc, string asm, list<dag> pattern>
3423 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3424 bits<4> Rd;
3425 bits<4> Rm;
3426 bits<4> Rn;
3427 let Inst{19-16} = Rd;
3428 let Inst{11-8} = Rm;
3429 let Inst{3-0} = Rn;
3430}
3431class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3432 string opc, string asm, list<dag> pattern>
3433 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3434 bits<4> RdLo;
3435 bits<4> RdHi;
3436 bits<4> Rm;
3437 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003438 let Inst{19-16} = RdHi;
3439 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003440 let Inst{11-8} = Rm;
3441 let Inst{3-0} = Rn;
3442}
Evan Chenga8e29892007-01-19 07:51:42 +00003443
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003444// FIXME: The v5 pseudos are only necessary for the additional Constraint
3445// property. Remove them when it's possible to add those properties
3446// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003447let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003448def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3449 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003450 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003451 Requires<[IsARM, HasV6]> {
3452 let Inst{15-12} = 0b0000;
3453}
Evan Chenga8e29892007-01-19 07:51:42 +00003454
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003455let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003456def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3457 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003458 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003459 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3460 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003461 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003462}
3463
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003464def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3465 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003466 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3467 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003468 bits<4> Ra;
3469 let Inst{15-12} = Ra;
3470}
Evan Chenga8e29892007-01-19 07:51:42 +00003471
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003472let Constraints = "@earlyclobber $Rd" in
3473def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3474 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003475 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003476 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3477 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3478 Requires<[IsARM, NoV6]>;
3479
Jim Grosbach65711012010-11-19 22:22:37 +00003480def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3481 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3482 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003483 Requires<[IsARM, HasV6T2]> {
3484 bits<4> Rd;
3485 bits<4> Rm;
3486 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003487 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003488 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003489 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003490 let Inst{11-8} = Rm;
3491 let Inst{3-0} = Rn;
3492}
Evan Chengedcbada2009-07-06 22:05:45 +00003493
Evan Chenga8e29892007-01-19 07:51:42 +00003494// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003495let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003496let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003497def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003498 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003499 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3500 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003501
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003502def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003503 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003504 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3505 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003506
3507let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3508def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3509 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003510 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003511 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3512 Requires<[IsARM, NoV6]>;
3513
3514def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3515 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003516 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003517 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3518 Requires<[IsARM, NoV6]>;
3519}
Evan Cheng8de898a2009-06-26 00:19:44 +00003520}
Evan Chenga8e29892007-01-19 07:51:42 +00003521
3522// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003523def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3524 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003525 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3526 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003527def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3528 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003529 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3530 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003531
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003532def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3533 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3534 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3535 Requires<[IsARM, HasV6]> {
3536 bits<4> RdLo;
3537 bits<4> RdHi;
3538 bits<4> Rm;
3539 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003540 let Inst{19-16} = RdHi;
3541 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003542 let Inst{11-8} = Rm;
3543 let Inst{3-0} = Rn;
3544}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003545
3546let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3547def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3548 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003549 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003550 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3551 Requires<[IsARM, NoV6]>;
3552def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3553 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003554 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003555 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3556 Requires<[IsARM, NoV6]>;
3557def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3558 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003559 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003560 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3561 Requires<[IsARM, NoV6]>;
3562}
3563
Evan Chengcd799b92009-06-12 20:46:18 +00003564} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003565
3566// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003567def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3568 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3569 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003570 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003571 let Inst{15-12} = 0b1111;
3572}
Evan Cheng13ab0202007-07-10 18:08:01 +00003573
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003574def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003575 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003576 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003577 let Inst{15-12} = 0b1111;
3578}
3579
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003580def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3581 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3582 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3583 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3584 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003585
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003586def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3587 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003588 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003589 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003590
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003591def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3592 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3593 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3594 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3595 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003596
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003597def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3598 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003599 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003600 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003601
Raul Herbster37fb5b12007-08-30 23:25:47 +00003602multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003603 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3604 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3605 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3606 (sext_inreg GPR:$Rm, i16)))]>,
3607 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003608
Jim Grosbach3870b752010-10-22 18:35:16 +00003609 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3610 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3611 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3612 (sra GPR:$Rm, (i32 16))))]>,
3613 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003614
Jim Grosbach3870b752010-10-22 18:35:16 +00003615 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3616 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3617 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3618 (sext_inreg GPR:$Rm, i16)))]>,
3619 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003620
Jim Grosbach3870b752010-10-22 18:35:16 +00003621 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3622 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3623 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3624 (sra GPR:$Rm, (i32 16))))]>,
3625 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003626
Jim Grosbach3870b752010-10-22 18:35:16 +00003627 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3628 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3629 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3630 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3631 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003632
Jim Grosbach3870b752010-10-22 18:35:16 +00003633 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3634 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3635 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3636 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3637 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003638}
3639
Raul Herbster37fb5b12007-08-30 23:25:47 +00003640
3641multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003642 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003643 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3644 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003645 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003646 [(set GPRnopc:$Rd, (add GPR:$Ra,
3647 (opnode (sext_inreg GPRnopc:$Rn, i16),
3648 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003649 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003650
Owen Anderson33e57512011-08-10 00:03:03 +00003651 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3652 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003653 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003654 [(set GPRnopc:$Rd,
3655 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3656 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003657 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003658
Owen Anderson33e57512011-08-10 00:03:03 +00003659 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3660 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003661 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003662 [(set GPRnopc:$Rd,
3663 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3664 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003665 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003666
Owen Anderson33e57512011-08-10 00:03:03 +00003667 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3668 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003669 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003670 [(set GPRnopc:$Rd,
3671 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3672 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003673 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003674
Owen Anderson33e57512011-08-10 00:03:03 +00003675 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3676 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003677 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003678 [(set GPRnopc:$Rd,
3679 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3680 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003681 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003682
Owen Anderson33e57512011-08-10 00:03:03 +00003683 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3684 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003685 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003686 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003687 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3688 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003689 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003690 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003691}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003692
Raul Herbster37fb5b12007-08-30 23:25:47 +00003693defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3694defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003695
Jim Grosbachd30970f2011-08-11 22:30:30 +00003696// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003697def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3698 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003699 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003700 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003701
Owen Anderson33e57512011-08-10 00:03:03 +00003702def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3703 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003704 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003705 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003706
Owen Anderson33e57512011-08-10 00:03:03 +00003707def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3708 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003709 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003710 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003711
Owen Anderson33e57512011-08-10 00:03:03 +00003712def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3713 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003714 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003715 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003716
Jim Grosbachd30970f2011-08-11 22:30:30 +00003717// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003718class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3719 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003720 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003721 bits<4> Rn;
3722 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003723 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003724 let Inst{22} = long;
3725 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003726 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003727 let Inst{7} = 0;
3728 let Inst{6} = sub;
3729 let Inst{5} = swap;
3730 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003731 let Inst{3-0} = Rn;
3732}
3733class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3734 InstrItinClass itin, string opc, string asm>
3735 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3736 bits<4> Rd;
3737 let Inst{15-12} = 0b1111;
3738 let Inst{19-16} = Rd;
3739}
3740class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3741 InstrItinClass itin, string opc, string asm>
3742 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3743 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003744 bits<4> Rd;
3745 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003746 let Inst{15-12} = Ra;
3747}
3748class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3749 InstrItinClass itin, string opc, string asm>
3750 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3751 bits<4> RdLo;
3752 bits<4> RdHi;
3753 let Inst{19-16} = RdHi;
3754 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003755}
3756
3757multiclass AI_smld<bit sub, string opc> {
3758
Owen Anderson33e57512011-08-10 00:03:03 +00003759 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3760 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003761 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003762
Owen Anderson33e57512011-08-10 00:03:03 +00003763 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3764 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003765 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003766
Owen Anderson33e57512011-08-10 00:03:03 +00003767 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3768 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003769 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003770
Owen Anderson33e57512011-08-10 00:03:03 +00003771 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3772 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003773 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003774
3775}
3776
3777defm SMLA : AI_smld<0, "smla">;
3778defm SMLS : AI_smld<1, "smls">;
3779
Johnny Chen2ec5e492010-02-22 21:50:40 +00003780multiclass AI_sdml<bit sub, string opc> {
3781
Jim Grosbache15defc2011-08-10 23:23:47 +00003782 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3783 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3784 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3785 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003786}
3787
3788defm SMUA : AI_sdml<0, "smua">;
3789defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003790
Evan Chenga8e29892007-01-19 07:51:42 +00003791//===----------------------------------------------------------------------===//
3792// Misc. Arithmetic Instructions.
3793//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003794
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003795def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3796 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3797 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003798
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003799def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3800 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3801 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3802 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003803
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003804def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3805 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3806 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003807
Evan Cheng9568e5c2011-06-21 06:01:08 +00003808let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003809def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3810 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003811 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003812 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003813
Evan Cheng9568e5c2011-06-21 06:01:08 +00003814let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003815def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3816 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003817 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003818 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003819
Evan Chengf60ceac2011-06-15 17:17:48 +00003820def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3821 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3822 (REVSH GPR:$Rm)>;
3823
Jim Grosbache1d58a62011-09-14 22:52:14 +00003824def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3825 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003826 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003827 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3828 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3829 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003830 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003831
Evan Chenga8e29892007-01-19 07:51:42 +00003832// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003833def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3834 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3835def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3836 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003837
Bob Wilsondc66eda2010-08-16 22:26:55 +00003838// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3839// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003840def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3841 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003842 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003843 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3844 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3845 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003846 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003847
Evan Chenga8e29892007-01-19 07:51:42 +00003848// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3849// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003850def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3851 (srl GPRnopc:$src2, imm16_31:$sh)),
3852 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3853def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3854 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3855 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003856
Evan Chenga8e29892007-01-19 07:51:42 +00003857//===----------------------------------------------------------------------===//
3858// Comparison Instructions...
3859//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003860
Jim Grosbach26421962008-10-14 20:36:24 +00003861defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003862 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003863 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003864
Jim Grosbach97a884d2010-12-07 20:41:06 +00003865// ARMcmpZ can re-use the above instruction definitions.
3866def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3867 (CMPri GPR:$src, so_imm:$imm)>;
3868def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3869 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003870def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3871 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3872def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3873 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003874
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003875// FIXME: We have to be careful when using the CMN instruction and comparison
3876// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003877// results:
3878//
3879// rsbs r1, r1, 0
3880// cmp r0, r1
3881// mov r0, #0
3882// it ls
3883// mov r0, #1
3884//
3885// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003886//
Bill Wendling6165e872010-08-26 18:33:51 +00003887// cmn r0, r1
3888// mov r0, #0
3889// it ls
3890// mov r0, #1
3891//
3892// However, the CMN gives the *opposite* result when r1 is 0. This is because
3893// the carry flag is set in the CMP case but not in the CMN case. In short, the
3894// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3895// value of r0 and the carry bit (because the "carry bit" parameter to
3896// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3897// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3898// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3899// parameter to AddWithCarry is defined as 0).
3900//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003901// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003902//
3903// x = 0
3904// ~x = 0xFFFF FFFF
3905// ~x + 1 = 0x1 0000 0000
3906// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3907//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003908// Therefore, we should disable CMN when comparing against zero, until we can
3909// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3910// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003911//
3912// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3913//
3914// This is related to <rdar://problem/7569620>.
3915//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003916//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3917// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003918
Evan Chenga8e29892007-01-19 07:51:42 +00003919// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003920defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003921 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003922 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003923defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003924 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003925 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003926
David Goodwinc0309b42009-06-29 15:33:01 +00003927defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003928 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003929 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003930
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003931//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3932// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003933
David Goodwinc0309b42009-06-29 15:33:01 +00003934def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003935 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003936
Evan Cheng218977b2010-07-13 19:27:42 +00003937// Pseudo i64 compares for some floating point compares.
3938let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3939 Defs = [CPSR] in {
3940def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003941 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003942 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003943 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3944
3945def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003946 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003947 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3948} // usesCustomInserter
3949
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003950
Evan Chenga8e29892007-01-19 07:51:42 +00003951// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003952// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003953// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003954let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003955def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003956 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003957 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3958 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003959def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3960 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003961 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003962 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3963 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003964 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003965def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3966 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3967 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003968 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3969 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003970 RegConstraint<"$false = $Rd">;
3971
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003972
Evan Chengc4af4632010-11-17 20:13:28 +00003973let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003974def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003975 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003976 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003977 []>,
3978 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003979
Evan Chengc4af4632010-11-17 20:13:28 +00003980let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003981def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3982 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003983 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003984 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003985 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003986
Evan Cheng63f35442010-11-13 02:25:14 +00003987// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003988let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003989def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3990 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003991 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003992
Evan Chengc4af4632010-11-17 20:13:28 +00003993let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003994def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3995 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003996 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003997 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003998 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003999} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004000
Jim Grosbach3728e962009-12-10 00:11:09 +00004001//===----------------------------------------------------------------------===//
4002// Atomic operations intrinsics
4003//
4004
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004005def MemBarrierOptOperand : AsmOperandClass {
4006 let Name = "MemBarrierOpt";
4007 let ParserMethod = "parseMemBarrierOptOperand";
4008}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004009def memb_opt : Operand<i32> {
4010 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004011 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004012 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004013}
Jim Grosbach3728e962009-12-10 00:11:09 +00004014
Bob Wilsonf74a4292010-10-30 00:54:37 +00004015// memory barriers protect the atomic sequences
4016let hasSideEffects = 1 in {
4017def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4018 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4019 Requires<[IsARM, HasDB]> {
4020 bits<4> opt;
4021 let Inst{31-4} = 0xf57ff05;
4022 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004023}
Jim Grosbach3728e962009-12-10 00:11:09 +00004024}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004025
Bob Wilsonf74a4292010-10-30 00:54:37 +00004026def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004027 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004028 Requires<[IsARM, HasDB]> {
4029 bits<4> opt;
4030 let Inst{31-4} = 0xf57ff04;
4031 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004032}
4033
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004034// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004035def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4036 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004037 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004038 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004039 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004040 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004041}
4042
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004043// Pseudo isntruction that combines movs + predicated rsbmi
4044// to implement integer ABS
4045let usesCustomInserter = 1, Defs = [CPSR] in {
4046def ABS : ARMPseudoInst<
4047 (outs GPR:$dst), (ins GPR:$src),
4048 8, NoItinerary, []>;
4049}
4050
Jim Grosbach66869102009-12-11 18:52:41 +00004051let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004052 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004053 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004054 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004055 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4056 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004057 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004058 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4059 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004060 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004061 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4062 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004063 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004064 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4065 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004066 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004067 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4068 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004069 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004070 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004071 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4072 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4073 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4074 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4076 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4077 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4078 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4079 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4080 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4081 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4082 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004083 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004084 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004085 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4086 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004087 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004088 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4089 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004090 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004091 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4092 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004093 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004094 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4095 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004096 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004097 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4098 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004099 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004100 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004101 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4102 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4103 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4104 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4105 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4106 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4107 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4108 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4109 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4110 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4111 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4112 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004113 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004114 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004115 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4116 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004117 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004118 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4119 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004121 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4122 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004124 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4125 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004127 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4128 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004130 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004131 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4133 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4134 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4136 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4137 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4139 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4140 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4141 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4142 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004143
4144 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4147 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004149 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4150 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004152 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4153
Jim Grosbache801dc42009-12-12 01:40:06 +00004154 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004156 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4157 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004159 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4160 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004162 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4163}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004164}
4165
4166let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004167def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4168 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004169 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004170def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4171 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004172def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4173 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004174let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004175def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004176 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004177 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004178}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004179}
4180
Jim Grosbach86875a22010-10-29 19:58:57 +00004181let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004182def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004183 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004184def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004185 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004186def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004187 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004188}
4189
4190let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004191def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004192 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004193 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004194 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004195}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004196
Jim Grosbachd30970f2011-08-11 22:30:30 +00004197def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004198 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004199 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004200}
4201
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004202// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004203let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004204def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4205 "swp", []>;
4206def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4207 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004208}
4209
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004210//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004211// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004212//
4213
Jim Grosbach83ab0702011-07-13 22:01:08 +00004214def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4215 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004216 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004217 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4218 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004219 bits<4> opc1;
4220 bits<4> CRn;
4221 bits<4> CRd;
4222 bits<4> cop;
4223 bits<3> opc2;
4224 bits<4> CRm;
4225
4226 let Inst{3-0} = CRm;
4227 let Inst{4} = 0;
4228 let Inst{7-5} = opc2;
4229 let Inst{11-8} = cop;
4230 let Inst{15-12} = CRd;
4231 let Inst{19-16} = CRn;
4232 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004233}
4234
Jim Grosbach83ab0702011-07-13 22:01:08 +00004235def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4236 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004237 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004238 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4239 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004240 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004241 bits<4> opc1;
4242 bits<4> CRn;
4243 bits<4> CRd;
4244 bits<4> cop;
4245 bits<3> opc2;
4246 bits<4> CRm;
4247
4248 let Inst{3-0} = CRm;
4249 let Inst{4} = 0;
4250 let Inst{7-5} = opc2;
4251 let Inst{11-8} = cop;
4252 let Inst{15-12} = CRd;
4253 let Inst{19-16} = CRn;
4254 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004255}
4256
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004257class ACI<dag oops, dag iops, string opc, string asm,
4258 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004259 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4260 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004261 let Inst{27-25} = 0b110;
4262}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004263class ACInoP<dag oops, dag iops, string opc, string asm,
4264 IndexMode im = IndexModeNone>
4265 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4266 opc, asm, "", []> {
4267 let Inst{31-28} = 0b1111;
4268 let Inst{27-25} = 0b110;
4269}
4270multiclass LdStCop<bit load, bit Dbit, string asm> {
4271 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4272 asm, "\t$cop, $CRd, $addr"> {
4273 bits<13> addr;
4274 bits<4> cop;
4275 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004276 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004277 let Inst{23} = addr{8};
4278 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004279 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004280 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004281 let Inst{19-16} = addr{12-9};
4282 let Inst{15-12} = CRd;
4283 let Inst{11-8} = cop;
4284 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004285 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004286 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004287 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4288 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4289 bits<13> addr;
4290 bits<4> cop;
4291 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004292 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004293 let Inst{23} = addr{8};
4294 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004295 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004296 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004297 let Inst{19-16} = addr{12-9};
4298 let Inst{15-12} = CRd;
4299 let Inst{11-8} = cop;
4300 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004301 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004302 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004303 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4304 postidx_imm8s4:$offset),
4305 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4306 bits<9> offset;
4307 bits<4> addr;
4308 bits<4> cop;
4309 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004310 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004311 let Inst{23} = offset{8};
4312 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004313 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004314 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004315 let Inst{19-16} = addr;
4316 let Inst{15-12} = CRd;
4317 let Inst{11-8} = cop;
4318 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004319 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004320 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004321 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004322 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004323 coproc_option_imm:$option),
4324 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004325 bits<8> option;
4326 bits<4> addr;
4327 bits<4> cop;
4328 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004329 let Inst{24} = 0; // P = 0
4330 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004331 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004332 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004333 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004334 let Inst{19-16} = addr;
4335 let Inst{15-12} = CRd;
4336 let Inst{11-8} = cop;
4337 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004338 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004339 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004340}
4341multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4342 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4343 asm, "\t$cop, $CRd, $addr"> {
4344 bits<13> addr;
4345 bits<4> cop;
4346 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004347 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004348 let Inst{23} = addr{8};
4349 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004350 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004351 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004352 let Inst{19-16} = addr{12-9};
4353 let Inst{15-12} = CRd;
4354 let Inst{11-8} = cop;
4355 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004356 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004357 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004358 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4359 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4360 bits<13> addr;
4361 bits<4> cop;
4362 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004363 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004364 let Inst{23} = addr{8};
4365 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004366 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004367 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004368 let Inst{19-16} = addr{12-9};
4369 let Inst{15-12} = CRd;
4370 let Inst{11-8} = cop;
4371 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004372 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004373 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004374 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4375 postidx_imm8s4:$offset),
4376 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4377 bits<9> offset;
4378 bits<4> addr;
4379 bits<4> cop;
4380 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004381 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004382 let Inst{23} = offset{8};
4383 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004384 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004385 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004386 let Inst{19-16} = addr;
4387 let Inst{15-12} = CRd;
4388 let Inst{11-8} = cop;
4389 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004390 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004391 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004392 def _OPTION : ACInoP<(outs),
4393 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004394 coproc_option_imm:$option),
4395 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004396 bits<8> option;
4397 bits<4> addr;
4398 bits<4> cop;
4399 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004400 let Inst{24} = 0; // P = 0
4401 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004402 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004403 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004404 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004405 let Inst{19-16} = addr;
4406 let Inst{15-12} = CRd;
4407 let Inst{11-8} = cop;
4408 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004409 let DecoderMethod = "DecodeCopMemInstruction";
4410 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004411}
4412
Jim Grosbach2bd01182011-10-11 21:55:36 +00004413defm LDC : LdStCop <1, 0, "ldc">;
4414defm LDCL : LdStCop <1, 1, "ldcl">;
4415defm STC : LdStCop <0, 0, "stc">;
4416defm STCL : LdStCop <0, 1, "stcl">;
4417defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4418defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4419defm STC2 : LdSt2Cop<0, 0, "stc2">;
4420defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004421
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004422//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004423// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004424//
4425
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004426class MovRCopro<string opc, bit direction, dag oops, dag iops,
4427 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004428 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004429 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004430 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004431 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004432
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004433 bits<4> Rt;
4434 bits<4> cop;
4435 bits<3> opc1;
4436 bits<3> opc2;
4437 bits<4> CRm;
4438 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004439
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004440 let Inst{15-12} = Rt;
4441 let Inst{11-8} = cop;
4442 let Inst{23-21} = opc1;
4443 let Inst{7-5} = opc2;
4444 let Inst{3-0} = CRm;
4445 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004446}
4447
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004448def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004449 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004450 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4451 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004452 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4453 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004454def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004455 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004456 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4457 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004458
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004459def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4460 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4461
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004462class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4463 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004464 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004465 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004466 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004467 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004468 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004469
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004470 bits<4> Rt;
4471 bits<4> cop;
4472 bits<3> opc1;
4473 bits<3> opc2;
4474 bits<4> CRm;
4475 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004476
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004477 let Inst{15-12} = Rt;
4478 let Inst{11-8} = cop;
4479 let Inst{23-21} = opc1;
4480 let Inst{7-5} = opc2;
4481 let Inst{3-0} = CRm;
4482 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004483}
4484
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004485def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004486 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004487 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4488 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004489 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4490 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004491def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004492 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004493 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4494 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004495
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004496def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4497 imm:$CRm, imm:$opc2),
4498 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4499
Jim Grosbachd30970f2011-08-11 22:30:30 +00004500class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004501 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004502 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004503 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004504 let Inst{23-21} = 0b010;
4505 let Inst{20} = direction;
4506
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004507 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004508 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004509 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004510 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004511 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004512
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004513 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004514 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004515 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004516 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004517 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004518}
4519
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004520def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4521 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4522 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004523def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4524
Jim Grosbachd30970f2011-08-11 22:30:30 +00004525class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004526 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004527 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4528 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004529 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004530 let Inst{23-21} = 0b010;
4531 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004532
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004533 bits<4> Rt;
4534 bits<4> Rt2;
4535 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004536 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004537 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004538
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004539 let Inst{15-12} = Rt;
4540 let Inst{19-16} = Rt2;
4541 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004542 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004543 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004544}
4545
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004546def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4547 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4548 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004549def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004550
Johnny Chenb98e1602010-02-12 18:55:33 +00004551//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004552// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004553//
4554
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004555// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004556def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4557 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004558 bits<4> Rd;
4559 let Inst{23-16} = 0b00001111;
4560 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004561 let Inst{7-4} = 0b0000;
4562}
4563
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004564def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4565
4566def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4567 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004568 bits<4> Rd;
4569 let Inst{23-16} = 0b01001111;
4570 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004571 let Inst{7-4} = 0b0000;
4572}
4573
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004574// Move from ARM core register to Special Register
4575//
4576// No need to have both system and application versions, the encodings are the
4577// same and the assembly parser has no way to distinguish between them. The mask
4578// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4579// the mask with the fields to be accessed in the special register.
4580def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004581 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004582 bits<5> mask;
4583 bits<4> Rn;
4584
4585 let Inst{23} = 0;
4586 let Inst{22} = mask{4}; // R bit
4587 let Inst{21-20} = 0b10;
4588 let Inst{19-16} = mask{3-0};
4589 let Inst{15-12} = 0b1111;
4590 let Inst{11-4} = 0b00000000;
4591 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004592}
4593
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004594def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004595 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004596 bits<5> mask;
4597 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004598
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004599 let Inst{23} = 0;
4600 let Inst{22} = mask{4}; // R bit
4601 let Inst{21-20} = 0b10;
4602 let Inst{19-16} = mask{3-0};
4603 let Inst{15-12} = 0b1111;
4604 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004605}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004606
4607//===----------------------------------------------------------------------===//
4608// TLS Instructions
4609//
4610
4611// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004612// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004613// complete with fixup for the aeabi_read_tp function.
4614let isCall = 1,
4615 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4616 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4617 [(set R0, ARMthread_pointer)]>;
4618}
4619
4620//===----------------------------------------------------------------------===//
4621// SJLJ Exception handling intrinsics
4622// eh_sjlj_setjmp() is an instruction sequence to store the return
4623// address and save #0 in R0 for the non-longjmp case.
4624// Since by its nature we may be coming from some other function to get
4625// here, and we're using the stack frame for the containing function to
4626// save/restore registers, we can't keep anything live in regs across
4627// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004628// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004629// except for our own input by listing the relevant registers in Defs. By
4630// doing so, we also cause the prologue/epilogue code to actively preserve
4631// all of the callee-saved resgisters, which is exactly what we want.
4632// A constant value is passed in $val, and we use the location as a scratch.
4633//
4634// These are pseudo-instructions and are lowered to individual MC-insts, so
4635// no encoding information is necessary.
4636let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004637 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004638 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004639 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4640 NoItinerary,
4641 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4642 Requires<[IsARM, HasVFP2]>;
4643}
4644
4645let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004646 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004647 hasSideEffects = 1, isBarrier = 1 in {
4648 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4649 NoItinerary,
4650 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4651 Requires<[IsARM, NoVFP]>;
4652}
4653
4654// FIXME: Non-Darwin version(s)
4655let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4656 Defs = [ R7, LR, SP ] in {
4657def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4658 NoItinerary,
4659 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4660 Requires<[IsARM, IsDarwin]>;
4661}
4662
4663// eh.sjlj.dispatchsetup pseudo-instruction.
4664// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4665// handled when the pseudo is expanded (which happens before any passes
4666// that need the instruction size).
4667let isBarrier = 1, hasSideEffects = 1 in
4668def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004669 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4670 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004671 Requires<[IsDarwin]>;
4672
4673//===----------------------------------------------------------------------===//
4674// Non-Instruction Patterns
4675//
4676
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004677// ARMv4 indirect branch using (MOVr PC, dst)
4678let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4679 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004680 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004681 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4682 Requires<[IsARM, NoV4T]>;
4683
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004684// Large immediate handling.
4685
4686// 32-bit immediate using two piece so_imms or movw + movt.
4687// This is a single pseudo instruction, the benefit is that it can be remat'd
4688// as a single unit instead of having to handle reg inputs.
4689// FIXME: Remove this when we can do generalized remat.
4690let isReMaterializable = 1, isMoveImm = 1 in
4691def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4692 [(set GPR:$dst, (arm_i32imm:$src))]>,
4693 Requires<[IsARM]>;
4694
4695// Pseudo instruction that combines movw + movt + add pc (if PIC).
4696// It also makes it possible to rematerialize the instructions.
4697// FIXME: Remove this when we can do generalized remat and when machine licm
4698// can properly the instructions.
4699let isReMaterializable = 1 in {
4700def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4701 IIC_iMOVix2addpc,
4702 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4703 Requires<[IsARM, UseMovt]>;
4704
4705def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4706 IIC_iMOVix2,
4707 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4708 Requires<[IsARM, UseMovt]>;
4709
4710let AddedComplexity = 10 in
4711def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4712 IIC_iMOVix2ld,
4713 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4714 Requires<[IsARM, UseMovt]>;
4715} // isReMaterializable
4716
4717// ConstantPool, GlobalAddress, and JumpTable
4718def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4719 Requires<[IsARM, DontUseMovt]>;
4720def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4721def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4722 Requires<[IsARM, UseMovt]>;
4723def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4724 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4725
4726// TODO: add,sub,and, 3-instr forms?
4727
4728// Tail calls
4729def : ARMPat<(ARMtcret tcGPR:$dst),
4730 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4731
4732def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4733 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4734
4735def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4736 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4737
4738def : ARMPat<(ARMtcret tcGPR:$dst),
4739 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4740
4741def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4742 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4743
4744def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4745 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4746
4747// Direct calls
4748def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4749 Requires<[IsARM, IsNotDarwin]>;
4750def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4751 Requires<[IsARM, IsDarwin]>;
4752
4753// zextload i1 -> zextload i8
4754def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4755def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4756
4757// extload -> zextload
4758def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4759def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4760def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4761def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4762
4763def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4764
4765def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4766def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4767
4768// smul* and smla*
4769def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4770 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4771 (SMULBB GPR:$a, GPR:$b)>;
4772def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4773 (SMULBB GPR:$a, GPR:$b)>;
4774def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4775 (sra GPR:$b, (i32 16))),
4776 (SMULBT GPR:$a, GPR:$b)>;
4777def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4778 (SMULBT GPR:$a, GPR:$b)>;
4779def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4780 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4781 (SMULTB GPR:$a, GPR:$b)>;
4782def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4783 (SMULTB GPR:$a, GPR:$b)>;
4784def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4785 (i32 16)),
4786 (SMULWB GPR:$a, GPR:$b)>;
4787def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4788 (SMULWB GPR:$a, GPR:$b)>;
4789
4790def : ARMV5TEPat<(add GPR:$acc,
4791 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4792 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4793 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4794def : ARMV5TEPat<(add GPR:$acc,
4795 (mul sext_16_node:$a, sext_16_node:$b)),
4796 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4797def : ARMV5TEPat<(add GPR:$acc,
4798 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4799 (sra GPR:$b, (i32 16)))),
4800 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4801def : ARMV5TEPat<(add GPR:$acc,
4802 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4803 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4804def : ARMV5TEPat<(add GPR:$acc,
4805 (mul (sra GPR:$a, (i32 16)),
4806 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4807 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4808def : ARMV5TEPat<(add GPR:$acc,
4809 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4810 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4811def : ARMV5TEPat<(add GPR:$acc,
4812 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4813 (i32 16))),
4814 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4815def : ARMV5TEPat<(add GPR:$acc,
4816 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4817 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4818
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004819
4820// Pre-v7 uses MCR for synchronization barriers.
4821def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4822 Requires<[IsARM, HasV6]>;
4823
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004824// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004825let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004826def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4827def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004828def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004829def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4830 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4831def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4832 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4833}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004834
4835def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4836def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004837
Owen Anderson33e57512011-08-10 00:03:03 +00004838def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4839 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4840def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4841 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004842
Eli Friedman069e2ed2011-08-26 02:59:24 +00004843// Atomic load/store patterns
4844def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4845 (LDRBrs ldst_so_reg:$src)>;
4846def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4847 (LDRBi12 addrmode_imm12:$src)>;
4848def : ARMPat<(atomic_load_16 addrmode3:$src),
4849 (LDRH addrmode3:$src)>;
4850def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4851 (LDRrs ldst_so_reg:$src)>;
4852def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4853 (LDRi12 addrmode_imm12:$src)>;
4854def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4855 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4856def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4857 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4858def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4859 (STRH GPR:$val, addrmode3:$ptr)>;
4860def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4861 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4862def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4863 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4864
4865
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004866//===----------------------------------------------------------------------===//
4867// Thumb Support
4868//
4869
4870include "ARMInstrThumb.td"
4871
4872//===----------------------------------------------------------------------===//
4873// Thumb2 Support
4874//
4875
4876include "ARMInstrThumb2.td"
4877
4878//===----------------------------------------------------------------------===//
4879// Floating Point Support
4880//
4881
4882include "ARMInstrVFP.td"
4883
4884//===----------------------------------------------------------------------===//
4885// Advanced SIMD (NEON) Support
4886//
4887
4888include "ARMInstrNEON.td"
4889
Jim Grosbachc83d5042011-07-14 19:47:47 +00004890//===----------------------------------------------------------------------===//
4891// Assembler aliases
4892//
4893
4894// Memory barriers
4895def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4896def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4897def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4898
4899// System instructions
4900def : MnemonicAlias<"swi", "svc">;
4901
4902// Load / Store Multiple
4903def : MnemonicAlias<"ldmfd", "ldm">;
4904def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004905def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004906def : MnemonicAlias<"stmfd", "stmdb">;
4907def : MnemonicAlias<"stmia", "stm">;
4908def : MnemonicAlias<"stmea", "stm">;
4909
Jim Grosbachf6c05252011-07-21 17:23:04 +00004910// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4911// shift amount is zero (i.e., unspecified).
4912def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004913 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004914 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004915def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004916 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004917 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004918
4919// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004920def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4921def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004922
Jim Grosbachaddec772011-07-27 22:34:17 +00004923// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004924def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004925 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004926def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004927 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004928
4929
4930// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004931def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004932 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004933def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004934 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004935def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004936 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004937def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004938 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004939def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004940 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004941def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004942 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004943
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004944def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004945 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004946def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004947 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004948def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004949 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004950def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004951 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004952def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004953 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004954def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004955 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004956
4957
4958// RFE aliases
4959def : MnemonicAlias<"rfefa", "rfeda">;
4960def : MnemonicAlias<"rfeea", "rfedb">;
4961def : MnemonicAlias<"rfefd", "rfeia">;
4962def : MnemonicAlias<"rfeed", "rfeib">;
4963def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004964
4965// SRS aliases
4966def : MnemonicAlias<"srsfa", "srsda">;
4967def : MnemonicAlias<"srsea", "srsdb">;
4968def : MnemonicAlias<"srsfd", "srsia">;
4969def : MnemonicAlias<"srsed", "srsib">;
4970def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004971
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004972// QSAX == QSUBADDX
4973def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004974// SASX == SADDSUBX
4975def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004976// SHASX == SHADDSUBX
4977def : MnemonicAlias<"shaddsubx", "shasx">;
4978// SHSAX == SHSUBADDX
4979def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004980// SSAX == SSUBADDX
4981def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004982// UASX == UADDSUBX
4983def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004984// UHASX == UHADDSUBX
4985def : MnemonicAlias<"uhaddsubx", "uhasx">;
4986// UHSAX == UHSUBADDX
4987def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004988// UQASX == UQADDSUBX
4989def : MnemonicAlias<"uqaddsubx", "uqasx">;
4990// UQSAX == UQSUBADDX
4991def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00004992// USAX == USUBADDX
4993def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004994
Jim Grosbach7ce05792011-08-03 23:50:40 +00004995// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4996// Note that the write-back output register is a dummy operand for MC (it's
4997// only meaningful for codegen), so we just pass zero here.
4998// FIXME: tblgen not cooperating with argument conversions.
4999//def : InstAlias<"ldrsbt${p} $Rt, $addr",
5000// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
5001//def : InstAlias<"ldrht${p} $Rt, $addr",
5002// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
5003//def : InstAlias<"ldrsht${p} $Rt, $addr",
5004// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;