blob: 70316fd08b0e9f227c260f0f36658f4e618fcca3 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000208def IsMClass : Predicate<"Subtarget->isMClass()">,
209 AssemblerPredicate<"FeatureMClass">;
210def IsARClass : Predicate<"!Subtarget->isMClass()">,
211 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212def IsARM : Predicate<"!Subtarget->isThumb()">,
213 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
215def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
David Meyer928698b2011-10-18 05:29:23 +0000216def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000218// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000219def UseMovt : Predicate<"Subtarget->useMovt()">;
220def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000221def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000222
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000223//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000224// ARM Flag Definitions.
225
226class RegConstraint<string C> {
227 string Constraints = C;
228}
229
230//===----------------------------------------------------------------------===//
231// ARM specific transformation functions and pattern fragments.
232//
233
Evan Chenga8e29892007-01-19 07:51:42 +0000234// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
235// so_imm_neg def below.
236def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000238}]>;
239
240// so_imm_not_XFORM - Return a so_imm value packed into the format described for
241// so_imm_not def below.
242def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000244}]>;
245
Evan Chenga8e29892007-01-19 07:51:42 +0000246/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000247def imm1_15 : ImmLeaf<i32, [{
248 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
251/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000252def imm16_31 : ImmLeaf<i32, [{
253 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000254}]>;
255
Jim Grosbach64171712010-02-16 21:07:46 +0000256def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000257 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000258 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbache70ec842011-10-28 22:50:54 +0000261// Note: this pattern doesn't require an encoder method and such, as it's
262// only used on aliases (Pat<> and InstAlias<>). The actual encoding
263// is handled by the destination instructions, which use t2_so_imm.
264def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Evan Chenga2515702007-03-19 07:09:02 +0000265def so_imm_not :
Jim Grosbache70ec842011-10-28 22:50:54 +0000266 Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000267 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000268 }], so_imm_not_XFORM> {
269 let ParserMatchClass = so_imm_not_asmoperand;
270}
Evan Chenga8e29892007-01-19 07:51:42 +0000271
272// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
273def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000274 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000275}]>;
276
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000277/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000278def hi16 : SDNodeXForm<imm, [{
279 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
280}]>;
281
282def lo16AllZero : PatLeaf<(i32 imm), [{
283 // Returns true if all low 16-bits are 0.
284 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000285}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000286
Jim Grosbach619e0d62011-07-13 19:24:09 +0000287/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000288def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000289def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000290 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000291}]> {
292 let ParserMatchClass = Imm0_65535AsmOperand;
293}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000294
Evan Cheng342e3162011-08-30 01:34:54 +0000295class BinOpWithFlagFrag<dag res> :
296 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000297class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
298class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000299
Evan Chengc4af4632010-11-17 20:13:28 +0000300// An 'and' node with a single use.
301def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
302 return N->hasOneUse();
303}]>;
304
305// An 'xor' node with a single use.
306def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
307 return N->hasOneUse();
308}]>;
309
Evan Cheng48575f62010-12-05 22:04:16 +0000310// An 'fmul' node with a single use.
311def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
312 return N->hasOneUse();
313}]>;
314
315// An 'fadd' node which checks for single non-hazardous use.
316def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
317 return hasNoVMLxHazardUse(N);
318}]>;
319
320// An 'fsub' node which checks for single non-hazardous use.
321def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
322 return hasNoVMLxHazardUse(N);
323}]>;
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325//===----------------------------------------------------------------------===//
326// Operand Definitions.
327//
328
329// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000330// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000331def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000332 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000333 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000334 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000335}
Evan Chenga8e29892007-01-19 07:51:42 +0000336
Jason W Kim685c3502011-02-04 19:47:15 +0000337// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000338def uncondbrtarget : Operand<OtherVT> {
339 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000340 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000341}
342
Jason W Kim685c3502011-02-04 19:47:15 +0000343// Branch target for ARM. Handles conditional/unconditional
344def br_target : Operand<OtherVT> {
345 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000347}
348
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000349// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000350// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000351def bltarget : Operand<i32> {
352 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000353 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000354 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000355}
356
Jason W Kim685c3502011-02-04 19:47:15 +0000357// Call target for ARM. Handles conditional/unconditional
358// FIXME: rename bl_target to t2_bltarget?
359def bl_target : Operand<i32> {
360 // Encoded the same as branch targets.
361 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000362 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000363}
364
Owen Andersonf1eab592011-08-26 23:32:08 +0000365def blx_target : Operand<i32> {
366 // Encoded the same as branch targets.
367 let EncoderMethod = "getARMBLXTargetOpValue";
368 let OperandType = "OPERAND_PCREL";
369}
Jason W Kim685c3502011-02-04 19:47:15 +0000370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000372def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000373def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000375 let ParserMatchClass = RegListAsmOperand;
376 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000377 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000378}
379
Jim Grosbach1610a702011-07-25 20:06:30 +0000380def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000381def dpr_reglist : Operand<i32> {
382 let EncoderMethod = "getRegisterListOpValue";
383 let ParserMatchClass = DPRRegListAsmOperand;
384 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000385 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000386}
387
Jim Grosbach1610a702011-07-25 20:06:30 +0000388def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000389def spr_reglist : Operand<i32> {
390 let EncoderMethod = "getRegisterListOpValue";
391 let ParserMatchClass = SPRRegListAsmOperand;
392 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
397def cpinst_operand : Operand<i32> {
398 let PrintMethod = "printCPInstOperand";
399}
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401// Local PC labels.
402def pclabel : Operand<i32> {
403 let PrintMethod = "printPCLabel";
404}
405
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000406// ADR instruction labels.
407def adrlabel : Operand<i32> {
408 let EncoderMethod = "getAdrLabelOpValue";
409}
410
Owen Anderson498ec202010-10-27 22:49:00 +0000411def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000412 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000413 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000414}
415
Jim Grosbachb35ad412010-10-13 19:56:10 +0000416// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000417def rot_imm_XFORM: SDNodeXForm<imm, [{
418 switch (N->getZExtValue()){
419 default: assert(0);
420 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
421 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
422 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
423 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
424 }
425}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000426def RotImmAsmOperand : AsmOperandClass {
427 let Name = "RotImm";
428 let ParserMethod = "parseRotImm";
429}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000430def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
431 int32_t v = N->getZExtValue();
432 return v == 8 || v == 16 || v == 24; }],
433 rot_imm_XFORM> {
434 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000435 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000436}
437
Bob Wilson22f5dc72010-08-16 18:27:34 +0000438// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000439// (asr or lsl). The 6-bit immediate encodes as:
440// {5} 0 ==> lsl
441// 1 asr
442// {4-0} imm5 shift amount.
443// asr #32 encoded as imm5 == 0.
444def ShifterImmAsmOperand : AsmOperandClass {
445 let Name = "ShifterImm";
446 let ParserMethod = "parseShifterImm";
447}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000448def shift_imm : Operand<i32> {
449 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000450 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000451}
452
Owen Anderson92a20222011-07-21 18:54:16 +0000453// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000454def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000455def so_reg_reg : Operand<i32>, // reg reg imm
456 ComplexPattern<i32, 3, "SelectRegShifterOperand",
457 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000458 let EncoderMethod = "getSORegRegOpValue";
459 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000460 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000461 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000462 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000463}
Owen Anderson92a20222011-07-21 18:54:16 +0000464
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000465def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000466def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000467 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000468 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000469 let EncoderMethod = "getSORegImmOpValue";
470 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000471 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000472 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000473 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000474}
475
476// FIXME: Does this need to be distinct from so_reg?
477def shift_so_reg_reg : Operand<i32>, // reg reg imm
478 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
479 [shl,srl,sra,rotr]> {
480 let EncoderMethod = "getSORegRegOpValue";
481 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000482 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000483 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000484}
485
Jim Grosbache8606dc2011-07-13 17:50:29 +0000486// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000487def shift_so_reg_imm : Operand<i32>, // reg reg imm
488 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000489 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000490 let EncoderMethod = "getSORegImmOpValue";
491 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000492 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000493 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000494}
Evan Chenga8e29892007-01-19 07:51:42 +0000495
Owen Anderson152d4a42011-07-21 23:38:37 +0000496
Evan Chenga8e29892007-01-19 07:51:42 +0000497// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000498// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000499def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000500def so_imm : Operand<i32>, ImmLeaf<i32, [{
501 return ARM_AM::getSOImmVal(Imm) != -1;
502 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000503 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000504 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000505 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000506}
507
Evan Chengc70d1842007-03-20 08:11:30 +0000508// Break so_imm's up into two pieces. This handles immediates with up to 16
509// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
510// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000511def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000512 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000513}]>;
514
515/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
516///
517def arm_i32imm : PatLeaf<(imm), [{
518 if (Subtarget->hasV6T2Ops())
519 return true;
520 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
521}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000522
Jim Grosbachb2756af2011-08-01 21:55:12 +0000523/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000524def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
525def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
526 return Imm >= 0 && Imm < 8;
527}]> {
528 let ParserMatchClass = Imm0_7AsmOperand;
529}
530
Jim Grosbachb2756af2011-08-01 21:55:12 +0000531/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000532def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
533def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
534 return Imm >= 0 && Imm < 16;
535}]> {
536 let ParserMatchClass = Imm0_15AsmOperand;
537}
538
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000539/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000540def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000541def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
542 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000543}]> {
544 let ParserMatchClass = Imm0_31AsmOperand;
545}
Evan Chenga8e29892007-01-19 07:51:42 +0000546
Jim Grosbach02c84602011-08-01 22:02:20 +0000547/// imm0_255 predicate - Immediate in the range [0,255].
548def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
549def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
550 let ParserMatchClass = Imm0_255AsmOperand;
551}
552
Jim Grosbachffa32252011-07-19 19:13:28 +0000553// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
554// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000555//
Jim Grosbachffa32252011-07-19 19:13:28 +0000556// FIXME: This really needs a Thumb version separate from the ARM version.
557// While the range is the same, and can thus use the same match class,
558// the encoding is different so it should have a different encoder method.
559def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
560def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000561 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000562 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000563}
564
Jim Grosbached838482011-07-26 16:24:27 +0000565/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
566def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
567def imm24b : Operand<i32>, ImmLeaf<i32, [{
568 return Imm >= 0 && Imm <= 0xffffff;
569}]> {
570 let ParserMatchClass = Imm24bitAsmOperand;
571}
572
573
Evan Chenga9688c42010-12-11 04:11:38 +0000574/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
575/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000576def BitfieldAsmOperand : AsmOperandClass {
577 let Name = "Bitfield";
578 let ParserMethod = "parseBitfield";
579}
Evan Chenga9688c42010-12-11 04:11:38 +0000580def bf_inv_mask_imm : Operand<i32>,
581 PatLeaf<(imm), [{
582 return ARM::isBitFieldInvertedMask(N->getZExtValue());
583}] > {
584 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
585 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000586 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000587 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000588}
589
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000590def imm1_32_XFORM: SDNodeXForm<imm, [{
591 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
592}]>;
593def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000594def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
595 uint64_t Imm = N->getZExtValue();
596 return Imm > 0 && Imm <= 32;
597 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000598 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000599 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000600 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000601}
602
Jim Grosbachf4943352011-07-25 23:09:14 +0000603def imm1_16_XFORM: SDNodeXForm<imm, [{
604 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
605}]>;
606def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
607def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
608 imm1_16_XFORM> {
609 let PrintMethod = "printImmPlusOneOperand";
610 let ParserMatchClass = Imm1_16AsmOperand;
611}
612
Evan Chenga8e29892007-01-19 07:51:42 +0000613// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000614// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000615//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000616def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000617def addrmode_imm12 : Operand<i32>,
618 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000619 // 12-bit immediate operand. Note that instructions using this encode
620 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
621 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000622
Chris Lattner2ac19022010-11-15 05:19:05 +0000623 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000624 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000625 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000626 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000627 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000628}
Jim Grosbach3e556122010-10-26 22:37:02 +0000629// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000630//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000631def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000632def ldst_so_reg : Operand<i32>,
633 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000634 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000635 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000636 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000637 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000638 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000639 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000640}
641
Jim Grosbach7ce05792011-08-03 23:50:40 +0000642// postidx_imm8 := +/- [0,255]
643//
644// 9 bit value:
645// {8} 1 is imm8 is non-negative. 0 otherwise.
646// {7-0} [0,255] imm8 value.
647def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
648def postidx_imm8 : Operand<i32> {
649 let PrintMethod = "printPostIdxImm8Operand";
650 let ParserMatchClass = PostIdxImm8AsmOperand;
651 let MIOperandInfo = (ops i32imm);
652}
653
Owen Anderson154c41d2011-08-04 18:24:14 +0000654// postidx_imm8s4 := +/- [0,1020]
655//
656// 9 bit value:
657// {8} 1 is imm8 is non-negative. 0 otherwise.
658// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000659def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000660def postidx_imm8s4 : Operand<i32> {
661 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000662 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000663 let MIOperandInfo = (ops i32imm);
664}
665
666
Jim Grosbach7ce05792011-08-03 23:50:40 +0000667// postidx_reg := +/- reg
668//
669def PostIdxRegAsmOperand : AsmOperandClass {
670 let Name = "PostIdxReg";
671 let ParserMethod = "parsePostIdxReg";
672}
673def postidx_reg : Operand<i32> {
674 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000675 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000676 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000677 let ParserMatchClass = PostIdxRegAsmOperand;
678 let MIOperandInfo = (ops GPR, i32imm);
679}
680
681
Jim Grosbach3e556122010-10-26 22:37:02 +0000682// addrmode2 := reg +/- imm12
683// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000684//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000685// FIXME: addrmode2 should be refactored the rest of the way to always
686// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
687def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000688def addrmode2 : Operand<i32>,
689 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000690 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000691 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000693 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
694}
695
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000696def PostIdxRegShiftedAsmOperand : AsmOperandClass {
697 let Name = "PostIdxRegShifted";
698 let ParserMethod = "parsePostIdxReg";
699}
Owen Anderson793e7962011-07-26 20:54:26 +0000700def am2offset_reg : Operand<i32>,
701 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000702 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000703 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000704 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000705 // When using this for assembly, it's always as a post-index offset.
706 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000707 let MIOperandInfo = (ops GPR, i32imm);
708}
709
Jim Grosbach039c2e12011-08-04 23:01:30 +0000710// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
711// the GPR is purely vestigal at this point.
712def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000713def am2offset_imm : Operand<i32>,
714 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
715 [], [SDNPWantRoot]> {
716 let EncoderMethod = "getAddrMode2OffsetOpValue";
717 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000718 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000719 let MIOperandInfo = (ops GPR, i32imm);
720}
721
722
Evan Chenga8e29892007-01-19 07:51:42 +0000723// addrmode3 := reg +/- reg
724// addrmode3 := reg +/- imm8
725//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000726// FIXME: split into imm vs. reg versions.
727def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000728def addrmode3 : Operand<i32>,
729 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000730 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000731 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000732 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000733 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
734}
735
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000736// FIXME: split into imm vs. reg versions.
737// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000738def AM3OffsetAsmOperand : AsmOperandClass {
739 let Name = "AM3Offset";
740 let ParserMethod = "parseAM3Offset";
741}
Evan Chenga8e29892007-01-19 07:51:42 +0000742def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000743 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
744 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000745 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000746 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000747 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000748 let MIOperandInfo = (ops GPR, i32imm);
749}
750
Jim Grosbache6913602010-11-03 01:01:43 +0000751// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000752//
Jim Grosbache6913602010-11-03 01:01:43 +0000753def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000754 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000755 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000756}
757
758// addrmode5 := reg +/- imm8*4
759//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000760def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000761def addrmode5 : Operand<i32>,
762 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
763 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000764 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000765 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000766 let ParserMatchClass = AddrMode5AsmOperand;
767 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000768}
769
Bob Wilsond3a07652011-02-07 17:43:09 +0000770// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000771//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000772def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000773def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000774 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000775 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000776 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000777 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000778 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000779 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000780}
781
Bob Wilsonda525062011-02-25 06:42:42 +0000782def am6offset : Operand<i32>,
783 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
784 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000785 let PrintMethod = "printAddrMode6OffsetOperand";
786 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000787 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000788 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000789}
790
Mon P Wang183c6272011-05-09 17:47:27 +0000791// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
792// (single element from one lane) for size 32.
793def addrmode6oneL32 : Operand<i32>,
794 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
795 let PrintMethod = "printAddrMode6Operand";
796 let MIOperandInfo = (ops GPR:$addr, i32imm);
797 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
798}
799
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000800// Special version of addrmode6 to handle alignment encoding for VLD-dup
801// instructions, specifically VLD4-dup.
802def addrmode6dup : Operand<i32>,
803 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
804 let PrintMethod = "printAddrMode6Operand";
805 let MIOperandInfo = (ops GPR:$addr, i32imm);
806 let EncoderMethod = "getAddrMode6DupAddressOpValue";
807}
808
Evan Chenga8e29892007-01-19 07:51:42 +0000809// addrmodepc := pc + reg
810//
811def addrmodepc : Operand<i32>,
812 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
813 let PrintMethod = "printAddrModePCOperand";
814 let MIOperandInfo = (ops GPR, i32imm);
815}
816
Jim Grosbache39389a2011-08-02 18:07:32 +0000817// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000818//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000819def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000820def addr_offset_none : Operand<i32>,
821 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000822 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000823 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000824 let ParserMatchClass = MemNoOffsetAsmOperand;
825 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000826}
827
Bob Wilson4f38b382009-08-21 21:58:55 +0000828def nohash_imm : Operand<i32> {
829 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000830}
831
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000832def CoprocNumAsmOperand : AsmOperandClass {
833 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000834 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000835}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000836def p_imm : Operand<i32> {
837 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000838 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000839 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000840}
841
Jim Grosbach1610a702011-07-25 20:06:30 +0000842def CoprocRegAsmOperand : AsmOperandClass {
843 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000844 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000845}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000846def c_imm : Operand<i32> {
847 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000848 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000849}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000850def CoprocOptionAsmOperand : AsmOperandClass {
851 let Name = "CoprocOption";
852 let ParserMethod = "parseCoprocOptionOperand";
853}
854def coproc_option_imm : Operand<i32> {
855 let PrintMethod = "printCoprocOptionImm";
856 let ParserMatchClass = CoprocOptionAsmOperand;
857}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000858
Evan Chenga8e29892007-01-19 07:51:42 +0000859//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000860
Evan Cheng37f25d92008-08-28 23:39:26 +0000861include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000862
863//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000864// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000865//
866
Evan Cheng3924f782008-08-29 07:36:24 +0000867/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000868/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000869multiclass AsI1_bin_irs<bits<4> opcod, string opc,
870 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000871 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000872 // The register-immediate version is re-materializable. This is useful
873 // in particular for taking the address of a local.
874 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000875 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
876 iii, opc, "\t$Rd, $Rn, $imm",
877 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
878 bits<4> Rd;
879 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000880 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000881 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000882 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000883 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000884 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000885 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000886 }
Jim Grosbach62547262010-10-11 18:51:51 +0000887 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
888 iir, opc, "\t$Rd, $Rn, $Rm",
889 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000890 bits<4> Rd;
891 bits<4> Rn;
892 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000893 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000894 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000895 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000896 let Inst{15-12} = Rd;
897 let Inst{11-4} = 0b00000000;
898 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000899 }
Owen Anderson92a20222011-07-21 18:54:16 +0000900
901 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000902 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000903 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000904 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000905 bits<4> Rd;
906 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000907 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000908 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000909 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000910 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000911 let Inst{11-5} = shift{11-5};
912 let Inst{4} = 0;
913 let Inst{3-0} = shift{3-0};
914 }
915
916 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000917 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000918 iis, opc, "\t$Rd, $Rn, $shift",
919 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
920 bits<4> Rd;
921 bits<4> Rn;
922 bits<12> shift;
923 let Inst{25} = 0;
924 let Inst{19-16} = Rn;
925 let Inst{15-12} = Rd;
926 let Inst{11-8} = shift{11-8};
927 let Inst{7} = 0;
928 let Inst{6-5} = shift{6-5};
929 let Inst{4} = 1;
930 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000931 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000932
933 // Assembly aliases for optional destination operand when it's the same
934 // as the source operand.
935 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
936 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
937 so_imm:$imm, pred:$p,
938 cc_out:$s)>,
939 Requires<[IsARM]>;
940 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
941 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
942 GPR:$Rm, pred:$p,
943 cc_out:$s)>,
944 Requires<[IsARM]>;
945 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000946 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
947 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000948 cc_out:$s)>,
949 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000950 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
951 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
952 so_reg_reg:$shift, pred:$p,
953 cc_out:$s)>,
954 Requires<[IsARM]>;
955
Evan Chenga8e29892007-01-19 07:51:42 +0000956}
957
Evan Cheng342e3162011-08-30 01:34:54 +0000958/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
959/// reversed. The 'rr' form is only defined for the disassembler; for codegen
960/// it is equivalent to the AsI1_bin_irs counterpart.
961multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
962 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
963 PatFrag opnode, string baseOpc, bit Commutable = 0> {
964 // The register-immediate version is re-materializable. This is useful
965 // in particular for taking the address of a local.
966 let isReMaterializable = 1 in {
967 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
968 iii, opc, "\t$Rd, $Rn, $imm",
969 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
970 bits<4> Rd;
971 bits<4> Rn;
972 bits<12> imm;
973 let Inst{25} = 1;
974 let Inst{19-16} = Rn;
975 let Inst{15-12} = Rd;
976 let Inst{11-0} = imm;
977 }
978 }
979 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
980 iir, opc, "\t$Rd, $Rn, $Rm",
981 [/* pattern left blank */]> {
982 bits<4> Rd;
983 bits<4> Rn;
984 bits<4> Rm;
985 let Inst{11-4} = 0b00000000;
986 let Inst{25} = 0;
987 let Inst{3-0} = Rm;
988 let Inst{15-12} = Rd;
989 let Inst{19-16} = Rn;
990 }
991
992 def rsi : AsI1<opcod, (outs GPR:$Rd),
993 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
994 iis, opc, "\t$Rd, $Rn, $shift",
995 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
996 bits<4> Rd;
997 bits<4> Rn;
998 bits<12> shift;
999 let Inst{25} = 0;
1000 let Inst{19-16} = Rn;
1001 let Inst{15-12} = Rd;
1002 let Inst{11-5} = shift{11-5};
1003 let Inst{4} = 0;
1004 let Inst{3-0} = shift{3-0};
1005 }
1006
1007 def rsr : AsI1<opcod, (outs GPR:$Rd),
1008 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1009 iis, opc, "\t$Rd, $Rn, $shift",
1010 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1011 bits<4> Rd;
1012 bits<4> Rn;
1013 bits<12> shift;
1014 let Inst{25} = 0;
1015 let Inst{19-16} = Rn;
1016 let Inst{15-12} = Rd;
1017 let Inst{11-8} = shift{11-8};
1018 let Inst{7} = 0;
1019 let Inst{6-5} = shift{6-5};
1020 let Inst{4} = 1;
1021 let Inst{3-0} = shift{3-0};
1022 }
1023
1024 // Assembly aliases for optional destination operand when it's the same
1025 // as the source operand.
1026 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1027 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1028 so_imm:$imm, pred:$p,
1029 cc_out:$s)>,
1030 Requires<[IsARM]>;
1031 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1032 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1033 GPR:$Rm, pred:$p,
1034 cc_out:$s)>,
1035 Requires<[IsARM]>;
1036 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1037 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1038 so_reg_imm:$shift, pred:$p,
1039 cc_out:$s)>,
1040 Requires<[IsARM]>;
1041 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1042 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1043 so_reg_reg:$shift, pred:$p,
1044 cc_out:$s)>,
1045 Requires<[IsARM]>;
1046
1047}
1048
Evan Cheng4a517082011-09-06 18:52:20 +00001049/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001050///
1051/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001052/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1053let hasPostISelHook = 1, Defs = [CPSR] in {
1054multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1055 InstrItinClass iis, PatFrag opnode,
1056 bit Commutable = 0> {
1057 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1058 4, iii,
1059 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001060
Andrew Trick90b7b122011-10-18 19:18:52 +00001061 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1062 4, iir,
1063 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1064 let isCommutable = Commutable;
1065 }
1066 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1067 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1068 4, iis,
1069 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1070 so_reg_imm:$shift))]>;
1071
1072 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1073 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1074 4, iis,
1075 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1076 so_reg_reg:$shift))]>;
1077}
1078}
1079
1080/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1081/// operands are reversed.
1082let hasPostISelHook = 1, Defs = [CPSR] in {
1083multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1084 InstrItinClass iis, PatFrag opnode,
1085 bit Commutable = 0> {
1086 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1087 4, iii,
1088 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1089
1090 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1091 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1092 4, iis,
1093 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1094 GPR:$Rn))]>;
1095
1096 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1097 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1098 4, iis,
1099 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1100 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001101}
Evan Chengc85e8322007-07-05 07:13:32 +00001102}
1103
1104/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001105/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001106/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001107let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001108multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1109 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1110 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001111 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1112 opc, "\t$Rn, $imm",
1113 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001114 bits<4> Rn;
1115 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001116 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001117 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001118 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001119 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001120 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001121 }
1122 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1123 opc, "\t$Rn, $Rm",
1124 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001125 bits<4> Rn;
1126 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001127 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001128 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001129 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001130 let Inst{19-16} = Rn;
1131 let Inst{15-12} = 0b0000;
1132 let Inst{11-4} = 0b00000000;
1133 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001134 }
Owen Anderson92a20222011-07-21 18:54:16 +00001135 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001136 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001137 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001138 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001139 bits<4> Rn;
1140 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001141 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001142 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001143 let Inst{19-16} = Rn;
1144 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001145 let Inst{11-5} = shift{11-5};
1146 let Inst{4} = 0;
1147 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001148 }
Owen Anderson92a20222011-07-21 18:54:16 +00001149 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001150 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001151 opc, "\t$Rn, $shift",
1152 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1153 bits<4> Rn;
1154 bits<12> shift;
1155 let Inst{25} = 0;
1156 let Inst{20} = 1;
1157 let Inst{19-16} = Rn;
1158 let Inst{15-12} = 0b0000;
1159 let Inst{11-8} = shift{11-8};
1160 let Inst{7} = 0;
1161 let Inst{6-5} = shift{6-5};
1162 let Inst{4} = 1;
1163 let Inst{3-0} = shift{3-0};
1164 }
1165
Evan Cheng071a2792007-09-11 19:55:27 +00001166}
Evan Chenga8e29892007-01-19 07:51:42 +00001167}
1168
Evan Cheng576a3962010-09-25 00:49:35 +00001169/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001170/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001171/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001172class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001173 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001174 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001175 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001176 Requires<[IsARM, HasV6]> {
1177 bits<4> Rd;
1178 bits<4> Rm;
1179 bits<2> rot;
1180 let Inst{19-16} = 0b1111;
1181 let Inst{15-12} = Rd;
1182 let Inst{11-10} = rot;
1183 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001184}
1185
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001186class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001187 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001188 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1189 Requires<[IsARM, HasV6]> {
1190 bits<2> rot;
1191 let Inst{19-16} = 0b1111;
1192 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001193}
1194
Evan Cheng576a3962010-09-25 00:49:35 +00001195/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001196/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001197class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001198 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001199 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001200 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1201 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001202 Requires<[IsARM, HasV6]> {
1203 bits<4> Rd;
1204 bits<4> Rm;
1205 bits<4> Rn;
1206 bits<2> rot;
1207 let Inst{19-16} = Rn;
1208 let Inst{15-12} = Rd;
1209 let Inst{11-10} = rot;
1210 let Inst{9-4} = 0b000111;
1211 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001212}
1213
Jim Grosbach70327412011-07-27 17:48:13 +00001214class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001215 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001216 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1217 Requires<[IsARM, HasV6]> {
1218 bits<4> Rn;
1219 bits<2> rot;
1220 let Inst{19-16} = Rn;
1221 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001222}
1223
Evan Cheng62674222009-06-25 23:34:10 +00001224/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001225multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001226 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001227 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001228 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1229 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001230 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001231 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001232 bits<4> Rd;
1233 bits<4> Rn;
1234 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001235 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001236 let Inst{15-12} = Rd;
1237 let Inst{19-16} = Rn;
1238 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001239 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001240 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1241 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001242 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001243 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001244 bits<4> Rd;
1245 bits<4> Rn;
1246 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001247 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001248 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001249 let isCommutable = Commutable;
1250 let Inst{3-0} = Rm;
1251 let Inst{15-12} = Rd;
1252 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001253 }
Owen Anderson92a20222011-07-21 18:54:16 +00001254 def rsi : AsI1<opcod, (outs GPR:$Rd),
1255 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001256 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001257 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001258 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001259 bits<4> Rd;
1260 bits<4> Rn;
1261 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001262 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001263 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001264 let Inst{15-12} = Rd;
1265 let Inst{11-5} = shift{11-5};
1266 let Inst{4} = 0;
1267 let Inst{3-0} = shift{3-0};
1268 }
1269 def rsr : AsI1<opcod, (outs GPR:$Rd),
1270 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001271 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001272 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001273 Requires<[IsARM]> {
1274 bits<4> Rd;
1275 bits<4> Rn;
1276 bits<12> shift;
1277 let Inst{25} = 0;
1278 let Inst{19-16} = Rn;
1279 let Inst{15-12} = Rd;
1280 let Inst{11-8} = shift{11-8};
1281 let Inst{7} = 0;
1282 let Inst{6-5} = shift{6-5};
1283 let Inst{4} = 1;
1284 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001285 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001286 }
Evan Cheng342e3162011-08-30 01:34:54 +00001287
Jim Grosbach37ee4642011-07-13 17:57:17 +00001288 // Assembly aliases for optional destination operand when it's the same
1289 // as the source operand.
1290 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1291 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1292 so_imm:$imm, pred:$p,
1293 cc_out:$s)>,
1294 Requires<[IsARM]>;
1295 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1296 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1297 GPR:$Rm, pred:$p,
1298 cc_out:$s)>,
1299 Requires<[IsARM]>;
1300 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001301 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1302 so_reg_imm:$shift, pred:$p,
1303 cc_out:$s)>,
1304 Requires<[IsARM]>;
1305 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1306 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1307 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001308 cc_out:$s)>,
1309 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001310}
1311
Evan Cheng342e3162011-08-30 01:34:54 +00001312/// AI1_rsc_irs - Define instructions and patterns for rsc
1313multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1314 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001315 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001316 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1317 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1318 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1319 Requires<[IsARM]> {
1320 bits<4> Rd;
1321 bits<4> Rn;
1322 bits<12> imm;
1323 let Inst{25} = 1;
1324 let Inst{15-12} = Rd;
1325 let Inst{19-16} = Rn;
1326 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001327 }
Evan Cheng342e3162011-08-30 01:34:54 +00001328 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1329 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1330 [/* pattern left blank */]> {
1331 bits<4> Rd;
1332 bits<4> Rn;
1333 bits<4> Rm;
1334 let Inst{11-4} = 0b00000000;
1335 let Inst{25} = 0;
1336 let Inst{3-0} = Rm;
1337 let Inst{15-12} = Rd;
1338 let Inst{19-16} = Rn;
1339 }
1340 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1341 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1342 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1343 Requires<[IsARM]> {
1344 bits<4> Rd;
1345 bits<4> Rn;
1346 bits<12> shift;
1347 let Inst{25} = 0;
1348 let Inst{19-16} = Rn;
1349 let Inst{15-12} = Rd;
1350 let Inst{11-5} = shift{11-5};
1351 let Inst{4} = 0;
1352 let Inst{3-0} = shift{3-0};
1353 }
1354 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1355 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1356 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1357 Requires<[IsARM]> {
1358 bits<4> Rd;
1359 bits<4> Rn;
1360 bits<12> shift;
1361 let Inst{25} = 0;
1362 let Inst{19-16} = Rn;
1363 let Inst{15-12} = Rd;
1364 let Inst{11-8} = shift{11-8};
1365 let Inst{7} = 0;
1366 let Inst{6-5} = shift{6-5};
1367 let Inst{4} = 1;
1368 let Inst{3-0} = shift{3-0};
1369 }
1370 }
1371
1372 // Assembly aliases for optional destination operand when it's the same
1373 // as the source operand.
1374 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1375 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1376 so_imm:$imm, pred:$p,
1377 cc_out:$s)>,
1378 Requires<[IsARM]>;
1379 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1380 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1381 GPR:$Rm, pred:$p,
1382 cc_out:$s)>,
1383 Requires<[IsARM]>;
1384 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1385 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1386 so_reg_imm:$shift, pred:$p,
1387 cc_out:$s)>,
1388 Requires<[IsARM]>;
1389 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1390 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1391 so_reg_reg:$shift, pred:$p,
1392 cc_out:$s)>,
1393 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001394}
1395
Jim Grosbach3e556122010-10-26 22:37:02 +00001396let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001397multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001398 InstrItinClass iir, PatFrag opnode> {
1399 // Note: We use the complex addrmode_imm12 rather than just an input
1400 // GPR and a constrained immediate so that we can use this to match
1401 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001402 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001403 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1404 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001405 bits<4> Rt;
1406 bits<17> addr;
1407 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1408 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001409 let Inst{15-12} = Rt;
1410 let Inst{11-0} = addr{11-0}; // imm12
1411 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001412 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001413 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1414 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001415 bits<4> Rt;
1416 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001417 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001418 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1419 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001420 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001421 let Inst{11-0} = shift{11-0};
1422 }
1423}
1424}
1425
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001426let canFoldAsLoad = 1, isReMaterializable = 1 in {
1427multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1428 InstrItinClass iir, PatFrag opnode> {
1429 // Note: We use the complex addrmode_imm12 rather than just an input
1430 // GPR and a constrained immediate so that we can use this to match
1431 // frame index references and avoid matching constant pool references.
1432 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1433 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1434 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1435 bits<4> Rt;
1436 bits<17> addr;
1437 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1438 let Inst{19-16} = addr{16-13}; // Rn
1439 let Inst{15-12} = Rt;
1440 let Inst{11-0} = addr{11-0}; // imm12
1441 }
1442 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1443 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1444 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1445 bits<4> Rt;
1446 bits<17> shift;
1447 let shift{4} = 0; // Inst{4} = 0
1448 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1449 let Inst{19-16} = shift{16-13}; // Rn
1450 let Inst{15-12} = Rt;
1451 let Inst{11-0} = shift{11-0};
1452 }
1453}
1454}
1455
1456
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001457multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001458 InstrItinClass iir, PatFrag opnode> {
1459 // Note: We use the complex addrmode_imm12 rather than just an input
1460 // GPR and a constrained immediate so that we can use this to match
1461 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001462 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001463 (ins GPR:$Rt, addrmode_imm12:$addr),
1464 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1465 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1466 bits<4> Rt;
1467 bits<17> addr;
1468 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1469 let Inst{19-16} = addr{16-13}; // Rn
1470 let Inst{15-12} = Rt;
1471 let Inst{11-0} = addr{11-0}; // imm12
1472 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001473 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001474 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1475 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1476 bits<4> Rt;
1477 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001478 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001479 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1480 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001481 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001482 let Inst{11-0} = shift{11-0};
1483 }
1484}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001485
1486multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1487 InstrItinClass iir, PatFrag opnode> {
1488 // Note: We use the complex addrmode_imm12 rather than just an input
1489 // GPR and a constrained immediate so that we can use this to match
1490 // frame index references and avoid matching constant pool references.
1491 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1492 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1493 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1494 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1495 bits<4> Rt;
1496 bits<17> addr;
1497 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1498 let Inst{19-16} = addr{16-13}; // Rn
1499 let Inst{15-12} = Rt;
1500 let Inst{11-0} = addr{11-0}; // imm12
1501 }
1502 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1503 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1504 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1505 bits<4> Rt;
1506 bits<17> shift;
1507 let shift{4} = 0; // Inst{4} = 0
1508 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1509 let Inst{19-16} = shift{16-13}; // Rn
1510 let Inst{15-12} = Rt;
1511 let Inst{11-0} = shift{11-0};
1512 }
1513}
1514
1515
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001516//===----------------------------------------------------------------------===//
1517// Instructions
1518//===----------------------------------------------------------------------===//
1519
Evan Chenga8e29892007-01-19 07:51:42 +00001520//===----------------------------------------------------------------------===//
1521// Miscellaneous Instructions.
1522//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001523
Evan Chenga8e29892007-01-19 07:51:42 +00001524/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1525/// the function. The first operand is the ID# for this instruction, the second
1526/// is the index into the MachineConstantPool that this is, the third is the
1527/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001528let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001529def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001530PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001531 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001532
Jim Grosbach4642ad32010-02-22 23:10:38 +00001533// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1534// from removing one half of the matched pairs. That breaks PEI, which assumes
1535// these will always be in pairs, and asserts if it finds otherwise. Better way?
1536let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001537def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001538PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001539 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001540
Jim Grosbach64171712010-02-16 21:07:46 +00001541def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001542PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001543 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001544}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001545
Eli Friedman2bdffe42011-08-31 00:31:29 +00001546// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1547// (These psuedos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001548let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001549def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1550 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1551 NoItinerary, []>;
1552def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1553 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1554 NoItinerary, []>;
1555def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1556 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1557 NoItinerary, []>;
1558def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1559 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1560 NoItinerary, []>;
1561def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1562 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1563 NoItinerary, []>;
1564def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1565 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1566 NoItinerary, []>;
1567def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1568 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1569 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001570def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1571 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1572 GPR:$set1, GPR:$set2),
1573 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001574}
1575
Jim Grosbachd30970f2011-08-11 22:30:30 +00001576def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001577 Requires<[IsARM, HasV6T2]> {
1578 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001579 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001580 let Inst{7-0} = 0b00000000;
1581}
1582
Jim Grosbachd30970f2011-08-11 22:30:30 +00001583def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001584 Requires<[IsARM, HasV6T2]> {
1585 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001586 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001587 let Inst{7-0} = 0b00000001;
1588}
1589
Jim Grosbachd30970f2011-08-11 22:30:30 +00001590def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001591 Requires<[IsARM, HasV6T2]> {
1592 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001593 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001594 let Inst{7-0} = 0b00000010;
1595}
1596
Jim Grosbachd30970f2011-08-11 22:30:30 +00001597def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001598 Requires<[IsARM, HasV6T2]> {
1599 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001600 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001601 let Inst{7-0} = 0b00000011;
1602}
1603
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001604def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1605 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001606 bits<4> Rd;
1607 bits<4> Rn;
1608 bits<4> Rm;
1609 let Inst{3-0} = Rm;
1610 let Inst{15-12} = Rd;
1611 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001612 let Inst{27-20} = 0b01101000;
1613 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001614 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001615}
1616
Johnny Chenf4d81052010-02-12 22:53:19 +00001617def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001618 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001619 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001620 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001621 let Inst{7-0} = 0b00000100;
1622}
1623
Johnny Chenc6f7b272010-02-11 18:12:29 +00001624// The i32imm operand $val can be used by a debugger to store more information
1625// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001626def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1627 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001628 bits<16> val;
1629 let Inst{3-0} = val{3-0};
1630 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001631 let Inst{27-20} = 0b00010010;
1632 let Inst{7-4} = 0b0111;
1633}
1634
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001635// Change Processor State
1636// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001637class CPS<dag iops, string asm_ops>
1638 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001639 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001640 bits<2> imod;
1641 bits<3> iflags;
1642 bits<5> mode;
1643 bit M;
1644
Johnny Chenb98e1602010-02-12 18:55:33 +00001645 let Inst{31-28} = 0b1111;
1646 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001647 let Inst{19-18} = imod;
1648 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001649 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001650 let Inst{8-6} = iflags;
1651 let Inst{5} = 0;
1652 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001653}
1654
Owen Anderson35008c22011-08-09 23:05:39 +00001655let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001656let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001657 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001658 "$imod\t$iflags, $mode">;
1659let mode = 0, M = 0 in
1660 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1661
1662let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001663 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001664}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001665
Johnny Chenb92a23f2010-02-21 04:42:01 +00001666// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001667multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001668
Evan Chengdfed19f2010-11-03 06:34:55 +00001669 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001670 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001671 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001672 bits<4> Rt;
1673 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001674 let Inst{31-26} = 0b111101;
1675 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001676 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001677 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001678 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001679 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001680 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001681 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001682 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001683 }
1684
Evan Chengdfed19f2010-11-03 06:34:55 +00001685 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001686 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001687 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001688 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001689 let Inst{31-26} = 0b111101;
1690 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001691 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001692 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001693 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001694 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001695 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001696 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001697 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001698 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001699 }
1700}
1701
Evan Cheng416941d2010-11-04 05:19:35 +00001702defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1703defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1704defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001705
Jim Grosbach53a89d62011-07-22 17:46:13 +00001706def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001707 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001708 bits<1> end;
1709 let Inst{31-10} = 0b1111000100000001000000;
1710 let Inst{9} = end;
1711 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001712}
1713
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001714def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1715 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001716 bits<4> opt;
1717 let Inst{27-4} = 0b001100100000111100001111;
1718 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001719}
1720
Johnny Chenba6e0332010-02-11 17:14:31 +00001721// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001722let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001723def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001724 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001725 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001726 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001727}
1728
Evan Cheng12c3a532008-11-06 17:48:05 +00001729// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001730let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001731def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001732 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001733 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001734
Evan Cheng325474e2008-01-07 23:56:57 +00001735let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001736def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001737 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001738 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001739
Jim Grosbach53694262010-11-18 01:15:56 +00001740def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001741 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001742 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001743
Jim Grosbach53694262010-11-18 01:15:56 +00001744def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001745 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001746 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001747
Jim Grosbach53694262010-11-18 01:15:56 +00001748def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001749 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001750 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001751
Jim Grosbach53694262010-11-18 01:15:56 +00001752def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001753 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001754 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001755}
Chris Lattner13c63102008-01-06 05:55:01 +00001756let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001757def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001758 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001759
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001760def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001761 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001762 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001763
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001764def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001765 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001766}
Evan Cheng12c3a532008-11-06 17:48:05 +00001767} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001768
Evan Chenge07715c2009-06-23 05:25:29 +00001769
1770// LEApcrel - Load a pc-relative address into a register without offending the
1771// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001772let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001773// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001774// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1775// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001776def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001777 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001778 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001779 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001780 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001781 let Inst{24} = 0;
1782 let Inst{23-22} = label{13-12};
1783 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001784 let Inst{20} = 0;
1785 let Inst{19-16} = 0b1111;
1786 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001787 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001788}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001789def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001790 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001791
1792def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1793 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001794 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001795
Evan Chenga8e29892007-01-19 07:51:42 +00001796//===----------------------------------------------------------------------===//
1797// Control Flow Instructions.
1798//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001799
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001800let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1801 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001802 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001803 "bx", "\tlr", [(ARMretflag)]>,
1804 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001805 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001806 }
1807
1808 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001809 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001810 "mov", "\tpc, lr", [(ARMretflag)]>,
1811 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001812 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001813 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001814}
Rafael Espindola27185192006-09-29 21:20:16 +00001815
Bob Wilson04ea6e52009-10-28 00:37:03 +00001816// Indirect branches
1817let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001818 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001819 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001820 [(brind GPR:$dst)]>,
1821 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001822 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001823 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001824 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001825 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001826
Jim Grosbachd447ac62011-07-13 20:21:31 +00001827 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1828 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001829 Requires<[IsARM, HasV4T]> {
1830 bits<4> dst;
1831 let Inst{27-4} = 0b000100101111111111110001;
1832 let Inst{3-0} = dst;
1833 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001834}
1835
Evan Cheng1e0eab12010-11-29 22:43:27 +00001836// All calls clobber the non-callee saved registers. SP is marked as
1837// a use to prevent stack-pointer assignments that appear immediately
1838// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001839let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001840 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001841 // FIXME: Do we really need a non-predicated version? If so, it should
1842 // at least be a pseudo instruction expanding to the predicated version
1843 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001844 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001845 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001846 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001847 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001848 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001849 Requires<[IsARM, IsNotDarwin]> {
1850 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001851 bits<24> func;
1852 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001853 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001854 }
Evan Cheng277f0742007-06-19 21:05:09 +00001855
Jason W Kim685c3502011-02-04 19:47:15 +00001856 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001857 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001858 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001859 Requires<[IsARM, IsNotDarwin]> {
1860 bits<24> func;
1861 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001862 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001863 }
Evan Cheng277f0742007-06-19 21:05:09 +00001864
Evan Chenga8e29892007-01-19 07:51:42 +00001865 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001866 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001867 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001868 [(ARMcall GPR:$func)]>,
1869 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001870 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001871 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001872 let Inst{3-0} = func;
1873 }
1874
1875 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1876 IIC_Br, "blx", "\t$func",
1877 [(ARMcall_pred GPR:$func)]>,
1878 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1879 bits<4> func;
1880 let Inst{27-4} = 0b000100101111111111110011;
1881 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001882 }
1883
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001884 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001885 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001886 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001887 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001888 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001889
1890 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001891 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001892 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001893 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001894}
1895
David Goodwin1a8f36e2009-08-12 18:31:53 +00001896let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001897 // On Darwin R9 is call-clobbered.
1898 // R7 is marked as a use to prevent frame-pointer assignments from being
1899 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001900 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001901 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001902 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001903 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001904 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1905 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001906
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001907 def BLr9_pred : ARMPseudoExpand<(outs),
1908 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001909 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001910 [(ARMcall_pred tglobaladdr:$func)],
1911 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001912 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001913
1914 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001915 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001916 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001917 [(ARMcall GPR:$func)],
1918 (BLX GPR:$func)>,
1919 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001920
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001921 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001922 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001923 [(ARMcall_pred GPR:$func)],
1924 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001925 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001926
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001927 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001928 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001929 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001930 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001931 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001932
1933 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001934 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001935 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001936 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001937}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001938
David Goodwin1a8f36e2009-08-12 18:31:53 +00001939let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001940 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1941 // a two-value operand where a dag node expects two operands. :(
1942 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1943 IIC_Br, "b", "\t$target",
1944 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1945 bits<24> target;
1946 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001947 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001948 }
1949
Evan Chengaeafca02007-05-16 07:45:54 +00001950 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001951 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001952 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001953 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1954 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001955 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001956 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001957 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001958
Jim Grosbach2dc77682010-11-29 18:37:44 +00001959 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1960 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001961 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001962 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001963 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001964 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1965 // into i12 and rs suffixed versions.
1966 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001967 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001968 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001969 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001970 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001971 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001972 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001973 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001974 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001975 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001976 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001977 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001978
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001979}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001980
Jim Grosbachcf121c32011-07-28 21:57:55 +00001981// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001982def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001983 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001984 Requires<[IsARM, HasV5T]> {
1985 let Inst{31-25} = 0b1111101;
1986 bits<25> target;
1987 let Inst{23-0} = target{24-1};
1988 let Inst{24} = target{0};
1989}
1990
Jim Grosbach898e7e22011-07-13 20:25:01 +00001991// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001992def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001993 [/* pattern left blank */]> {
1994 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001995 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001996 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001997 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001998 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001999}
2000
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002001// Tail calls.
2002
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002003let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2004 // Darwin versions.
2005 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2006 Uses = [SP] in {
2007 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2008 IIC_Br, []>, Requires<[IsDarwin]>;
2009
2010 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2011 IIC_Br, []>, Requires<[IsDarwin]>;
2012
Jim Grosbach245f5e82011-07-08 18:50:22 +00002013 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002014 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002015 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2016 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002017
Jim Grosbach245f5e82011-07-08 18:50:22 +00002018 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002019 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002020 (BX GPR:$dst)>,
2021 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002022
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002023 }
2024
2025 // Non-Darwin versions (the difference is R9).
2026 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2027 Uses = [SP] in {
2028 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2029 IIC_Br, []>, Requires<[IsNotDarwin]>;
2030
2031 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2032 IIC_Br, []>, Requires<[IsNotDarwin]>;
2033
Jim Grosbach245f5e82011-07-08 18:50:22 +00002034 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002035 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002036 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2037 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002038
Jim Grosbach245f5e82011-07-08 18:50:22 +00002039 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002040 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002041 (BX GPR:$dst)>,
2042 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002043 }
2044}
2045
Jim Grosbachd30970f2011-08-11 22:30:30 +00002046// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002047def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2048 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002049 bits<4> opt;
2050 let Inst{23-4} = 0b01100000000000000111;
2051 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002052}
2053
Jim Grosbached838482011-07-26 16:24:27 +00002054// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002055let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002056def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002057 bits<24> svc;
2058 let Inst{23-0} = svc;
2059}
Johnny Chen85d5a892010-02-10 18:02:25 +00002060}
2061
Jim Grosbach5a287482011-07-29 17:51:39 +00002062// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002063class SRSI<bit wb, string asm>
2064 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2065 NoItinerary, asm, "", []> {
2066 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002067 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002068 let Inst{27-25} = 0b100;
2069 let Inst{22} = 1;
2070 let Inst{21} = wb;
2071 let Inst{20} = 0;
2072 let Inst{19-16} = 0b1101; // SP
2073 let Inst{15-5} = 0b00000101000;
2074 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002075}
2076
Jim Grosbache1cf5902011-07-29 20:26:09 +00002077def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2078 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002079}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002080def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2081 let Inst{24-23} = 0;
2082}
2083def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2084 let Inst{24-23} = 0b10;
2085}
2086def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2087 let Inst{24-23} = 0b10;
2088}
2089def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2090 let Inst{24-23} = 0b01;
2091}
2092def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2093 let Inst{24-23} = 0b01;
2094}
2095def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2096 let Inst{24-23} = 0b11;
2097}
2098def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2099 let Inst{24-23} = 0b11;
2100}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002101
Jim Grosbach5a287482011-07-29 17:51:39 +00002102// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002103class RFEI<bit wb, string asm>
2104 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2105 NoItinerary, asm, "", []> {
2106 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002107 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002108 let Inst{27-25} = 0b100;
2109 let Inst{22} = 0;
2110 let Inst{21} = wb;
2111 let Inst{20} = 1;
2112 let Inst{19-16} = Rn;
2113 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002114}
2115
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002116def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2117 let Inst{24-23} = 0;
2118}
2119def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2120 let Inst{24-23} = 0;
2121}
2122def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2123 let Inst{24-23} = 0b10;
2124}
2125def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2126 let Inst{24-23} = 0b10;
2127}
2128def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2129 let Inst{24-23} = 0b01;
2130}
2131def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2132 let Inst{24-23} = 0b01;
2133}
2134def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2135 let Inst{24-23} = 0b11;
2136}
2137def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2138 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002139}
2140
Evan Chenga8e29892007-01-19 07:51:42 +00002141//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002142// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002143//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002144
Evan Chenga8e29892007-01-19 07:51:42 +00002145// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002146
2147
Evan Cheng7e2fe912010-10-28 06:47:08 +00002148defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002149 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002150defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002151 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002152defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002153 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002154defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002155 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002156
Evan Chengfa775d02007-03-19 07:20:03 +00002157// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002158let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002159 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002160def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002161 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2162 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002163 bits<4> Rt;
2164 bits<17> addr;
2165 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2166 let Inst{19-16} = 0b1111;
2167 let Inst{15-12} = Rt;
2168 let Inst{11-0} = addr{11-0}; // imm12
2169}
Evan Chengfa775d02007-03-19 07:20:03 +00002170
Evan Chenga8e29892007-01-19 07:51:42 +00002171// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002172def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002173 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2174 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002175
Evan Chenga8e29892007-01-19 07:51:42 +00002176// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002177def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002178 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2179 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002180
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002181def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002182 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2183 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002184
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002185let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002186// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002187def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2188 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002189 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002190 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002191}
Rafael Espindolac391d162006-10-23 20:34:27 +00002192
Evan Chenga8e29892007-01-19 07:51:42 +00002193// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002194multiclass AI2_ldridx<bit isByte, string opc,
2195 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002196 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002197 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002198 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002199 bits<17> addr;
2200 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002201 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002202 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002203 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002204 let DecoderMethod = "DecodeLDRPreImm";
2205 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2206 }
2207
2208 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002209 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002210 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2211 bits<17> addr;
2212 let Inst{25} = 1;
2213 let Inst{23} = addr{12};
2214 let Inst{19-16} = addr{16-13};
2215 let Inst{11-0} = addr{11-0};
2216 let Inst{4} = 0;
2217 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002218 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002219 }
Owen Anderson793e7962011-07-26 20:54:26 +00002220
2221 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002222 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002223 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002224 opc, "\t$Rt, $addr, $offset",
2225 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002226 // {12} isAdd
2227 // {11-0} imm12/Rm
2228 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002229 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002230 let Inst{25} = 1;
2231 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002232 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002233 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002234
2235 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002236 }
2237
2238 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002239 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002240 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002241 opc, "\t$Rt, $addr, $offset",
2242 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002243 // {12} isAdd
2244 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002245 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002246 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002247 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002248 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002249 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002250 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002251
2252 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002253 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002254
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002255}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002256
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002257let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002258// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2259// IIC_iLoad_siu depending on whether it the offset register is shifted.
2260defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2261defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002262}
Rafael Espindola450856d2006-12-12 00:37:38 +00002263
Jim Grosbach45251b32011-08-11 20:41:13 +00002264multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2265 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002266 (ins addrmode3:$addr), IndexModePre,
2267 LdMiscFrm, itin,
2268 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2269 bits<14> addr;
2270 let Inst{23} = addr{8}; // U bit
2271 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2272 let Inst{19-16} = addr{12-9}; // Rn
2273 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2274 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002275 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002276 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002277 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002278 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002279 (ins addr_offset_none:$addr, am3offset:$offset),
2280 IndexModePost, LdMiscFrm, itin,
2281 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2282 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002283 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002284 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002285 let Inst{23} = offset{8}; // U bit
2286 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002287 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002288 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2289 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002290 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002291 }
2292}
Rafael Espindola4e307642006-09-08 16:59:47 +00002293
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002294let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002295defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2296defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2297defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002298let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002299def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002300 (ins addrmode3:$addr), IndexModePre,
2301 LdMiscFrm, IIC_iLoad_d_ru,
2302 "ldrd", "\t$Rt, $Rt2, $addr!",
2303 "$addr.base = $Rn_wb", []> {
2304 bits<14> addr;
2305 let Inst{23} = addr{8}; // U bit
2306 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2307 let Inst{19-16} = addr{12-9}; // Rn
2308 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2309 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002310 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002311 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002312}
Jim Grosbach45251b32011-08-11 20:41:13 +00002313def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002314 (ins addr_offset_none:$addr, am3offset:$offset),
2315 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2316 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2317 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002318 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002319 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002320 let Inst{23} = offset{8}; // U bit
2321 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002322 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002323 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2324 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002325 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002326}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002327} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002328} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002329
Jim Grosbach89958d52011-08-11 21:41:59 +00002330// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002331let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002332def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2333 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2334 IndexModePost, LdFrm, IIC_iLoad_ru,
2335 "ldrt", "\t$Rt, $addr, $offset",
2336 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002337 // {12} isAdd
2338 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002339 bits<14> offset;
2340 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002341 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002342 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002343 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002344 let Inst{19-16} = addr;
2345 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002346 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002347 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002348 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2349}
Jim Grosbach59999262011-08-10 23:43:54 +00002350
2351def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2352 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002353 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002354 "ldrt", "\t$Rt, $addr, $offset",
2355 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002356 // {12} isAdd
2357 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002358 bits<14> offset;
2359 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002360 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002361 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002362 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002363 let Inst{19-16} = addr;
2364 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002365 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002366}
Jim Grosbach3148a652011-08-08 23:28:47 +00002367
2368def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2369 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2370 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2371 "ldrbt", "\t$Rt, $addr, $offset",
2372 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002373 // {12} isAdd
2374 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002375 bits<14> offset;
2376 bits<4> addr;
2377 let Inst{25} = 1;
2378 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002379 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002380 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002381 let Inst{11-5} = offset{11-5};
2382 let Inst{4} = 0;
2383 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002384 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002385}
2386
2387def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2388 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2389 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2390 "ldrbt", "\t$Rt, $addr, $offset",
2391 "$addr.base = $Rn_wb", []> {
2392 // {12} isAdd
2393 // {11-0} imm12/Rm
2394 bits<14> offset;
2395 bits<4> addr;
2396 let Inst{25} = 0;
2397 let Inst{23} = offset{12};
2398 let Inst{21} = 1; // overwrite
2399 let Inst{19-16} = addr;
2400 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002401 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002402}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002403
2404multiclass AI3ldrT<bits<4> op, string opc> {
2405 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2406 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2407 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2408 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2409 bits<9> offset;
2410 let Inst{23} = offset{8};
2411 let Inst{22} = 1;
2412 let Inst{11-8} = offset{7-4};
2413 let Inst{3-0} = offset{3-0};
2414 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2415 }
2416 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2417 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2418 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2419 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2420 bits<5> Rm;
2421 let Inst{23} = Rm{4};
2422 let Inst{22} = 0;
2423 let Inst{11-8} = 0;
2424 let Inst{3-0} = Rm{3-0};
2425 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2426 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002427}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002428
2429defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2430defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2431defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002432}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002433
Evan Chenga8e29892007-01-19 07:51:42 +00002434// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002435
2436// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002437def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002438 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2439 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002440
Evan Chenga8e29892007-01-19 07:51:42 +00002441// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002442let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2443def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002444 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002445 "strd", "\t$Rt, $src2, $addr", []>,
2446 Requires<[IsARM, HasV5TE]> {
2447 let Inst{21} = 0;
2448}
Evan Chenga8e29892007-01-19 07:51:42 +00002449
2450// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002451multiclass AI2_stridx<bit isByte, string opc,
2452 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002453 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2454 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002455 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002456 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2457 bits<17> addr;
2458 let Inst{25} = 0;
2459 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2460 let Inst{19-16} = addr{16-13}; // Rn
2461 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002462 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002463 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002464 }
Evan Chenga8e29892007-01-19 07:51:42 +00002465
Jim Grosbach19dec202011-08-05 20:35:44 +00002466 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002467 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002468 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002469 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2470 bits<17> addr;
2471 let Inst{25} = 1;
2472 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2473 let Inst{19-16} = addr{16-13}; // Rn
2474 let Inst{11-0} = addr{11-0};
2475 let Inst{4} = 0; // Inst{4} = 0
2476 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002477 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002478 }
2479 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2480 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002481 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002482 opc, "\t$Rt, $addr, $offset",
2483 "$addr.base = $Rn_wb", []> {
2484 // {12} isAdd
2485 // {11-0} imm12/Rm
2486 bits<14> offset;
2487 bits<4> addr;
2488 let Inst{25} = 1;
2489 let Inst{23} = offset{12};
2490 let Inst{19-16} = addr;
2491 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002492
2493 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002494 }
Owen Anderson793e7962011-07-26 20:54:26 +00002495
Jim Grosbach19dec202011-08-05 20:35:44 +00002496 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2497 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002498 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002499 opc, "\t$Rt, $addr, $offset",
2500 "$addr.base = $Rn_wb", []> {
2501 // {12} isAdd
2502 // {11-0} imm12/Rm
2503 bits<14> offset;
2504 bits<4> addr;
2505 let Inst{25} = 0;
2506 let Inst{23} = offset{12};
2507 let Inst{19-16} = addr;
2508 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002509
2510 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002511 }
2512}
Owen Anderson793e7962011-07-26 20:54:26 +00002513
Jim Grosbach19dec202011-08-05 20:35:44 +00002514let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002515// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2516// IIC_iStore_siu depending on whether it the offset register is shifted.
2517defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2518defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002519}
Evan Chenga8e29892007-01-19 07:51:42 +00002520
Jim Grosbach19dec202011-08-05 20:35:44 +00002521def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2522 am2offset_reg:$offset),
2523 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2524 am2offset_reg:$offset)>;
2525def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2526 am2offset_imm:$offset),
2527 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2528 am2offset_imm:$offset)>;
2529def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2530 am2offset_reg:$offset),
2531 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2532 am2offset_reg:$offset)>;
2533def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2534 am2offset_imm:$offset),
2535 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2536 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002537
Jim Grosbach19dec202011-08-05 20:35:44 +00002538// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2539// put the patterns on the instruction definitions directly as ISel wants
2540// the address base and offset to be separate operands, not a single
2541// complex operand like we represent the instructions themselves. The
2542// pseudos map between the two.
2543let usesCustomInserter = 1,
2544 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2545def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2546 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2547 4, IIC_iStore_ru,
2548 [(set GPR:$Rn_wb,
2549 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2550def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2551 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2552 4, IIC_iStore_ru,
2553 [(set GPR:$Rn_wb,
2554 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2555def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2556 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2557 4, IIC_iStore_ru,
2558 [(set GPR:$Rn_wb,
2559 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2560def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2561 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2562 4, IIC_iStore_ru,
2563 [(set GPR:$Rn_wb,
2564 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002565def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2566 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2567 4, IIC_iStore_ru,
2568 [(set GPR:$Rn_wb,
2569 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002570}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002571
Evan Chenga8e29892007-01-19 07:51:42 +00002572
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002573
2574def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2575 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2576 StMiscFrm, IIC_iStore_bh_ru,
2577 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2578 bits<14> addr;
2579 let Inst{23} = addr{8}; // U bit
2580 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2581 let Inst{19-16} = addr{12-9}; // Rn
2582 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2583 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2584 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002585 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002586}
2587
2588def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2589 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2590 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2591 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2592 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2593 addr_offset_none:$addr,
2594 am3offset:$offset))]> {
2595 bits<10> offset;
2596 bits<4> addr;
2597 let Inst{23} = offset{8}; // U bit
2598 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2599 let Inst{19-16} = addr;
2600 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2601 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002602 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002603}
Evan Chenga8e29892007-01-19 07:51:42 +00002604
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002605let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002606def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002607 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2608 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2609 "strd", "\t$Rt, $Rt2, $addr!",
2610 "$addr.base = $Rn_wb", []> {
2611 bits<14> addr;
2612 let Inst{23} = addr{8}; // U bit
2613 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2614 let Inst{19-16} = addr{12-9}; // Rn
2615 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2616 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002617 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002618 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002619}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002620
Jim Grosbach45251b32011-08-11 20:41:13 +00002621def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002622 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2623 am3offset:$offset),
2624 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2625 "strd", "\t$Rt, $Rt2, $addr, $offset",
2626 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002627 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002628 bits<4> addr;
2629 let Inst{23} = offset{8}; // U bit
2630 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2631 let Inst{19-16} = addr;
2632 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2633 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002634 let DecoderMethod = "DecodeAddrMode3Instruction";
2635}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002636} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002637
Jim Grosbach7ce05792011-08-03 23:50:40 +00002638// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002639
Jim Grosbach10348e72011-08-11 20:04:56 +00002640def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2641 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2642 IndexModePost, StFrm, IIC_iStore_bh_ru,
2643 "strbt", "\t$Rt, $addr, $offset",
2644 "$addr.base = $Rn_wb", []> {
2645 // {12} isAdd
2646 // {11-0} imm12/Rm
2647 bits<14> offset;
2648 bits<4> addr;
2649 let Inst{25} = 1;
2650 let Inst{23} = offset{12};
2651 let Inst{21} = 1; // overwrite
2652 let Inst{19-16} = addr;
2653 let Inst{11-5} = offset{11-5};
2654 let Inst{4} = 0;
2655 let Inst{3-0} = offset{3-0};
2656 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2657}
2658
2659def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2660 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2661 IndexModePost, StFrm, IIC_iStore_bh_ru,
2662 "strbt", "\t$Rt, $addr, $offset",
2663 "$addr.base = $Rn_wb", []> {
2664 // {12} isAdd
2665 // {11-0} imm12/Rm
2666 bits<14> offset;
2667 bits<4> addr;
2668 let Inst{25} = 0;
2669 let Inst{23} = offset{12};
2670 let Inst{21} = 1; // overwrite
2671 let Inst{19-16} = addr;
2672 let Inst{11-0} = offset{11-0};
2673 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2674}
2675
Jim Grosbach342ebd52011-08-11 22:18:00 +00002676let mayStore = 1, neverHasSideEffects = 1 in {
2677def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2678 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2679 IndexModePost, StFrm, IIC_iStore_ru,
2680 "strt", "\t$Rt, $addr, $offset",
2681 "$addr.base = $Rn_wb", []> {
2682 // {12} isAdd
2683 // {11-0} imm12/Rm
2684 bits<14> offset;
2685 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002686 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002687 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002688 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002689 let Inst{19-16} = addr;
2690 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002691 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002692 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002693 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002694}
2695
Jim Grosbach342ebd52011-08-11 22:18:00 +00002696def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2697 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2698 IndexModePost, StFrm, IIC_iStore_ru,
2699 "strt", "\t$Rt, $addr, $offset",
2700 "$addr.base = $Rn_wb", []> {
2701 // {12} isAdd
2702 // {11-0} imm12/Rm
2703 bits<14> offset;
2704 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002705 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002706 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002707 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002708 let Inst{19-16} = addr;
2709 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002710 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002711}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002712}
2713
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002714
Jim Grosbach7ce05792011-08-03 23:50:40 +00002715multiclass AI3strT<bits<4> op, string opc> {
2716 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2717 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2718 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2719 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2720 bits<9> offset;
2721 let Inst{23} = offset{8};
2722 let Inst{22} = 1;
2723 let Inst{11-8} = offset{7-4};
2724 let Inst{3-0} = offset{3-0};
2725 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2726 }
2727 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2728 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2729 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2730 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2731 bits<5> Rm;
2732 let Inst{23} = Rm{4};
2733 let Inst{22} = 0;
2734 let Inst{11-8} = 0;
2735 let Inst{3-0} = Rm{3-0};
2736 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2737 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002738}
2739
Jim Grosbach7ce05792011-08-03 23:50:40 +00002740
2741defm STRHT : AI3strT<0b1011, "strht">;
2742
2743
Evan Chenga8e29892007-01-19 07:51:42 +00002744//===----------------------------------------------------------------------===//
2745// Load / store multiple Instructions.
2746//
2747
Bill Wendling6c470b82010-11-13 09:09:38 +00002748multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2749 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002750 // IA is the default, so no need for an explicit suffix on the
2751 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002752 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002753 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2754 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002755 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002756 let Inst{24-23} = 0b01; // Increment After
2757 let Inst{21} = 0; // No writeback
2758 let Inst{20} = L_bit;
2759 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002760 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002761 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2762 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002763 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002764 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002765 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002766 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002767
2768 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002769 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002770 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002771 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2772 IndexModeNone, f, itin,
2773 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2774 let Inst{24-23} = 0b00; // Decrement After
2775 let Inst{21} = 0; // No writeback
2776 let Inst{20} = L_bit;
2777 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002778 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002779 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2780 IndexModeUpd, f, itin_upd,
2781 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2782 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002783 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002784 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002785
2786 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002787 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002788 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002789 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2790 IndexModeNone, f, itin,
2791 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2792 let Inst{24-23} = 0b10; // Decrement Before
2793 let Inst{21} = 0; // No writeback
2794 let Inst{20} = L_bit;
2795 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002796 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002797 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2798 IndexModeUpd, f, itin_upd,
2799 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2800 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002801 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002802 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002803
2804 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002805 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002806 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002807 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2808 IndexModeNone, f, itin,
2809 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2810 let Inst{24-23} = 0b11; // Increment Before
2811 let Inst{21} = 0; // No writeback
2812 let Inst{20} = L_bit;
2813 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002814 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002815 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2816 IndexModeUpd, f, itin_upd,
2817 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2818 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002819 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002820 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002821
2822 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002823 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002824}
Bill Wendling6c470b82010-11-13 09:09:38 +00002825
Bill Wendlingc93989a2010-11-13 11:20:05 +00002826let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002827
2828let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2829defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2830
2831let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2832defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2833
2834} // neverHasSideEffects
2835
Bill Wendling73fe34a2010-11-16 01:16:36 +00002836// FIXME: remove when we have a way to marking a MI with these properties.
2837// FIXME: Should pc be an implicit operand like PICADD, etc?
2838let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2839 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002840def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2841 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002842 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002843 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002844 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002845
Evan Chenga8e29892007-01-19 07:51:42 +00002846//===----------------------------------------------------------------------===//
2847// Move Instructions.
2848//
2849
Evan Chengcd799b92009-06-12 20:46:18 +00002850let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002851def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2852 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2853 bits<4> Rd;
2854 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002855
Johnny Chen103bf952011-04-01 23:30:25 +00002856 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002857 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002858 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002859 let Inst{3-0} = Rm;
2860 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002861}
2862
Andrew Trick90b7b122011-10-18 19:18:52 +00002863def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002864 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2865
Dale Johannesen38d5f042010-06-15 22:24:08 +00002866// A version for the smaller set of tail call registers.
2867let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002868def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002869 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2870 bits<4> Rd;
2871 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002872
Dale Johannesen38d5f042010-06-15 22:24:08 +00002873 let Inst{11-4} = 0b00000000;
2874 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002875 let Inst{3-0} = Rm;
2876 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002877}
2878
Owen Andersonde317f42011-08-09 23:33:27 +00002879def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002880 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002881 "mov", "\t$Rd, $src",
2882 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002883 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002884 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002885 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002886 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002887 let Inst{11-8} = src{11-8};
2888 let Inst{7} = 0;
2889 let Inst{6-5} = src{6-5};
2890 let Inst{4} = 1;
2891 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002892 let Inst{25} = 0;
2893}
Evan Chenga2515702007-03-19 07:09:02 +00002894
Owen Anderson152d4a42011-07-21 23:38:37 +00002895def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2896 DPSoRegImmFrm, IIC_iMOVsr,
2897 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2898 UnaryDP {
2899 bits<4> Rd;
2900 bits<12> src;
2901 let Inst{15-12} = Rd;
2902 let Inst{19-16} = 0b0000;
2903 let Inst{11-5} = src{11-5};
2904 let Inst{4} = 0;
2905 let Inst{3-0} = src{3-0};
2906 let Inst{25} = 0;
2907}
2908
Evan Chengc4af4632010-11-17 20:13:28 +00002909let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002910def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2911 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002912 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002913 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002914 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002915 let Inst{15-12} = Rd;
2916 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002917 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002918}
2919
Evan Chengc4af4632010-11-17 20:13:28 +00002920let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002921def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002922 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002923 "movw", "\t$Rd, $imm",
2924 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002925 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002926 bits<4> Rd;
2927 bits<16> imm;
2928 let Inst{15-12} = Rd;
2929 let Inst{11-0} = imm{11-0};
2930 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002931 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002932 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002933 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002934}
2935
Jim Grosbachffa32252011-07-19 19:13:28 +00002936def : InstAlias<"mov${p} $Rd, $imm",
2937 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2938 Requires<[IsARM]>;
2939
Evan Cheng53519f02011-01-21 18:55:51 +00002940def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2941 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002942
2943let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002944def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2945 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002946 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002947 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002948 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002949 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002950 lo16AllZero:$imm))]>, UnaryDP,
2951 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002952 bits<4> Rd;
2953 bits<16> imm;
2954 let Inst{15-12} = Rd;
2955 let Inst{11-0} = imm{11-0};
2956 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002957 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002958 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002959 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002960}
Evan Cheng13ab0202007-07-10 18:08:01 +00002961
Evan Cheng53519f02011-01-21 18:55:51 +00002962def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2963 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002964
2965} // Constraints
2966
Evan Cheng20956592009-10-21 08:15:52 +00002967def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2968 Requires<[IsARM, HasV6T2]>;
2969
David Goodwinca01a8d2009-09-01 18:32:09 +00002970let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002971def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002972 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2973 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002974
2975// These aren't really mov instructions, but we have to define them this way
2976// due to flag operands.
2977
Evan Cheng071a2792007-09-11 19:55:27 +00002978let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002979def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002980 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2981 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002982def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002983 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2984 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002985}
Evan Chenga8e29892007-01-19 07:51:42 +00002986
Evan Chenga8e29892007-01-19 07:51:42 +00002987//===----------------------------------------------------------------------===//
2988// Extend Instructions.
2989//
2990
2991// Sign extenders
2992
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002993def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002994 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002995def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002996 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002997
Jim Grosbach70327412011-07-27 17:48:13 +00002998def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002999 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003000def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003001 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003002
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003003def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003004
Jim Grosbach70327412011-07-27 17:48:13 +00003005def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003006
3007// Zero extenders
3008
3009let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003010def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003011 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003012def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003013 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003014def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003015 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003016
Jim Grosbach542f6422010-07-28 23:25:44 +00003017// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3018// The transformation should probably be done as a combiner action
3019// instead so we can include a check for masking back in the upper
3020// eight bits of the source into the lower eight bits of the result.
3021//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003022// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003023def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003024 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003025
Jim Grosbach70327412011-07-27 17:48:13 +00003026def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003027 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003028def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003029 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003030}
3031
Evan Chenga8e29892007-01-19 07:51:42 +00003032// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003033def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003034
Evan Chenga8e29892007-01-19 07:51:42 +00003035
Owen Anderson33e57512011-08-10 00:03:03 +00003036def SBFX : I<(outs GPRnopc:$Rd),
3037 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003038 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003039 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003040 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003041 bits<4> Rd;
3042 bits<4> Rn;
3043 bits<5> lsb;
3044 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003045 let Inst{27-21} = 0b0111101;
3046 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003047 let Inst{20-16} = width;
3048 let Inst{15-12} = Rd;
3049 let Inst{11-7} = lsb;
3050 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003051}
3052
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003053def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003054 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003055 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003056 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003057 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003058 bits<4> Rd;
3059 bits<4> Rn;
3060 bits<5> lsb;
3061 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003062 let Inst{27-21} = 0b0111111;
3063 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003064 let Inst{20-16} = width;
3065 let Inst{15-12} = Rd;
3066 let Inst{11-7} = lsb;
3067 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003068}
3069
Evan Chenga8e29892007-01-19 07:51:42 +00003070//===----------------------------------------------------------------------===//
3071// Arithmetic Instructions.
3072//
3073
Jim Grosbach26421962008-10-14 20:36:24 +00003074defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003075 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003076 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003077defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003078 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003079 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003080
Evan Chengc85e8322007-07-05 07:13:32 +00003081// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003082//
Andrew Trick90b7b122011-10-18 19:18:52 +00003083// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3084// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003085// AdjustInstrPostInstrSelection where we determine whether or not to
3086// set the "s" bit based on CPSR liveness.
3087//
Andrew Trick90b7b122011-10-18 19:18:52 +00003088// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003089// support for an optional CPSR definition that corresponds to the DAG
3090// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003091defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3092 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3093defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3094 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003095
Evan Cheng62674222009-06-25 23:34:10 +00003096defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003097 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003098 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003099defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003100 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003101 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003102
Evan Cheng342e3162011-08-30 01:34:54 +00003103defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3104 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3105 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003106
3107// FIXME: Eliminate them if we can write def : Pat patterns which defines
3108// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003109defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3110 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003111
Evan Cheng342e3162011-08-30 01:34:54 +00003112defm RSC : AI1_rsc_irs<0b0111, "rsc",
3113 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3114 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003115
Evan Chenga8e29892007-01-19 07:51:42 +00003116// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003117// The assume-no-carry-in form uses the negation of the input since add/sub
3118// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3119// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3120// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003121def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3122 (SUBri GPR:$src, so_imm_neg:$imm)>;
3123def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3124 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3125
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003126// The with-carry-in form matches bitwise not instead of the negation.
3127// Effectively, the inverse interpretation of the carry flag already accounts
3128// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003129def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3130 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003131
3132// Note: These are implemented in C++ code, because they have to generate
3133// ADD/SUBrs instructions, which use a complex pattern that a xform function
3134// cannot produce.
3135// (mul X, 2^n+1) -> (add (X << n), X)
3136// (mul X, 2^n-1) -> (rsb X, (X << n))
3137
Jim Grosbach7931df32011-07-22 18:06:01 +00003138// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003139// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003140class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003141 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003142 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3143 string asm = "\t$Rd, $Rn, $Rm">
3144 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003145 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003146 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003147 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003148 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003149 let Inst{11-4} = op11_4;
3150 let Inst{19-16} = Rn;
3151 let Inst{15-12} = Rd;
3152 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003153}
3154
Jim Grosbach7931df32011-07-22 18:06:01 +00003155// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003156
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003157def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003158 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3159 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003160def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003161 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3162 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3163def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3164 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003165 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003166def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3167 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003168 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003169
3170def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3171def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3172def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3173def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3174def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3175def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3176def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3177def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3178def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3179def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3180def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3181def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003182
Jim Grosbach7931df32011-07-22 18:06:01 +00003183// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003184
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003185def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3186def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3187def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3188def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3189def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3190def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3191def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3192def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3193def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3194def USAX : AAI<0b01100101, 0b11110101, "usax">;
3195def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3196def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003197
Jim Grosbach7931df32011-07-22 18:06:01 +00003198// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003199
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003200def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3201def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3202def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3203def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3204def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3205def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3206def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3207def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3208def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3209def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3210def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3211def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003212
Jim Grosbachd30970f2011-08-11 22:30:30 +00003213// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003214
Jim Grosbach70987fb2010-10-18 23:35:38 +00003215def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003216 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003217 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003218 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003219 bits<4> Rd;
3220 bits<4> Rn;
3221 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003222 let Inst{27-20} = 0b01111000;
3223 let Inst{15-12} = 0b1111;
3224 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003225 let Inst{19-16} = Rd;
3226 let Inst{11-8} = Rm;
3227 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003228}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003229def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003230 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003231 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003232 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003233 bits<4> Rd;
3234 bits<4> Rn;
3235 bits<4> Rm;
3236 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003237 let Inst{27-20} = 0b01111000;
3238 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003239 let Inst{19-16} = Rd;
3240 let Inst{15-12} = Ra;
3241 let Inst{11-8} = Rm;
3242 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003243}
3244
Jim Grosbachd30970f2011-08-11 22:30:30 +00003245// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003246
Owen Anderson33e57512011-08-10 00:03:03 +00003247def SSAT : AI<(outs GPRnopc:$Rd),
3248 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003249 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003250 bits<4> Rd;
3251 bits<5> sat_imm;
3252 bits<4> Rn;
3253 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003254 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003255 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003256 let Inst{20-16} = sat_imm;
3257 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003258 let Inst{11-7} = sh{4-0};
3259 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003260 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003261}
3262
Owen Anderson33e57512011-08-10 00:03:03 +00003263def SSAT16 : AI<(outs GPRnopc:$Rd),
3264 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003265 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003266 bits<4> Rd;
3267 bits<4> sat_imm;
3268 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003269 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003270 let Inst{11-4} = 0b11110011;
3271 let Inst{15-12} = Rd;
3272 let Inst{19-16} = sat_imm;
3273 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003274}
3275
Owen Anderson33e57512011-08-10 00:03:03 +00003276def USAT : AI<(outs GPRnopc:$Rd),
3277 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003278 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003279 bits<4> Rd;
3280 bits<5> sat_imm;
3281 bits<4> Rn;
3282 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003283 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003284 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003285 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003286 let Inst{11-7} = sh{4-0};
3287 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003288 let Inst{20-16} = sat_imm;
3289 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003290}
3291
Owen Anderson33e57512011-08-10 00:03:03 +00003292def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003293 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003294 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003295 bits<4> Rd;
3296 bits<4> sat_imm;
3297 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003298 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003299 let Inst{11-4} = 0b11110011;
3300 let Inst{15-12} = Rd;
3301 let Inst{19-16} = sat_imm;
3302 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003303}
Evan Chenga8e29892007-01-19 07:51:42 +00003304
Owen Anderson33e57512011-08-10 00:03:03 +00003305def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3306 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3307def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3308 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003309
Evan Chenga8e29892007-01-19 07:51:42 +00003310//===----------------------------------------------------------------------===//
3311// Bitwise Instructions.
3312//
3313
Jim Grosbach26421962008-10-14 20:36:24 +00003314defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003315 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003316 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003317defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003318 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003319 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003320defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003321 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003322 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003323defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003324 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003325 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003326
Jim Grosbachc29769b2011-07-28 19:46:12 +00003327// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3328// like in the actual instruction encoding. The complexity of mapping the mask
3329// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3330// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003331def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003332 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003333 "bfc", "\t$Rd, $imm", "$src = $Rd",
3334 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003335 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003336 bits<4> Rd;
3337 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003338 let Inst{27-21} = 0b0111110;
3339 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003340 let Inst{15-12} = Rd;
3341 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003342 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003343}
3344
Johnny Chenb2503c02010-02-17 06:31:48 +00003345// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003346def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3347 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3348 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3349 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3350 bf_inv_mask_imm:$imm))]>,
3351 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003352 bits<4> Rd;
3353 bits<4> Rn;
3354 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003355 let Inst{27-21} = 0b0111110;
3356 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003357 let Inst{15-12} = Rd;
3358 let Inst{11-7} = imm{4-0}; // lsb
3359 let Inst{20-16} = imm{9-5}; // width
3360 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003361}
3362
Jim Grosbach36860462010-10-21 22:19:32 +00003363def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3364 "mvn", "\t$Rd, $Rm",
3365 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3366 bits<4> Rd;
3367 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003368 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003369 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003370 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003371 let Inst{15-12} = Rd;
3372 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003373}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003374def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3375 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003376 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003377 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003378 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003379 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003380 let Inst{19-16} = 0b0000;
3381 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003382 let Inst{11-5} = shift{11-5};
3383 let Inst{4} = 0;
3384 let Inst{3-0} = shift{3-0};
3385}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003386def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3387 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003388 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3389 bits<4> Rd;
3390 bits<12> shift;
3391 let Inst{25} = 0;
3392 let Inst{19-16} = 0b0000;
3393 let Inst{15-12} = Rd;
3394 let Inst{11-8} = shift{11-8};
3395 let Inst{7} = 0;
3396 let Inst{6-5} = shift{6-5};
3397 let Inst{4} = 1;
3398 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003399}
Evan Chengc4af4632010-11-17 20:13:28 +00003400let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003401def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3402 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3403 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3404 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003405 bits<12> imm;
3406 let Inst{25} = 1;
3407 let Inst{19-16} = 0b0000;
3408 let Inst{15-12} = Rd;
3409 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003410}
Evan Chenga8e29892007-01-19 07:51:42 +00003411
3412def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3413 (BICri GPR:$src, so_imm_not:$imm)>;
3414
3415//===----------------------------------------------------------------------===//
3416// Multiply Instructions.
3417//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003418class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3419 string opc, string asm, list<dag> pattern>
3420 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3421 bits<4> Rd;
3422 bits<4> Rm;
3423 bits<4> Rn;
3424 let Inst{19-16} = Rd;
3425 let Inst{11-8} = Rm;
3426 let Inst{3-0} = Rn;
3427}
3428class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3429 string opc, string asm, list<dag> pattern>
3430 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3431 bits<4> RdLo;
3432 bits<4> RdHi;
3433 bits<4> Rm;
3434 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003435 let Inst{19-16} = RdHi;
3436 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003437 let Inst{11-8} = Rm;
3438 let Inst{3-0} = Rn;
3439}
Evan Chenga8e29892007-01-19 07:51:42 +00003440
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003441// FIXME: The v5 pseudos are only necessary for the additional Constraint
3442// property. Remove them when it's possible to add those properties
3443// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003444let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003445def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3446 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003447 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003448 Requires<[IsARM, HasV6]> {
3449 let Inst{15-12} = 0b0000;
3450}
Evan Chenga8e29892007-01-19 07:51:42 +00003451
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003452let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003453def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3454 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003455 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003456 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3457 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003458 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003459}
3460
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003461def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3462 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003463 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3464 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003465 bits<4> Ra;
3466 let Inst{15-12} = Ra;
3467}
Evan Chenga8e29892007-01-19 07:51:42 +00003468
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003469let Constraints = "@earlyclobber $Rd" in
3470def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3471 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003472 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003473 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3474 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3475 Requires<[IsARM, NoV6]>;
3476
Jim Grosbach65711012010-11-19 22:22:37 +00003477def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3478 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3479 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003480 Requires<[IsARM, HasV6T2]> {
3481 bits<4> Rd;
3482 bits<4> Rm;
3483 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003484 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003485 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003486 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003487 let Inst{11-8} = Rm;
3488 let Inst{3-0} = Rn;
3489}
Evan Chengedcbada2009-07-06 22:05:45 +00003490
Evan Chenga8e29892007-01-19 07:51:42 +00003491// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003492let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003493let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003494def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003495 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003496 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3497 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003498
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003499def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003500 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003501 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3502 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003503
3504let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3505def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3506 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003507 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003508 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3509 Requires<[IsARM, NoV6]>;
3510
3511def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3512 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003513 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003514 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3515 Requires<[IsARM, NoV6]>;
3516}
Evan Cheng8de898a2009-06-26 00:19:44 +00003517}
Evan Chenga8e29892007-01-19 07:51:42 +00003518
3519// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003520def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3521 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003522 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3523 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003524def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3525 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003526 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3527 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003528
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003529def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3530 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3531 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3532 Requires<[IsARM, HasV6]> {
3533 bits<4> RdLo;
3534 bits<4> RdHi;
3535 bits<4> Rm;
3536 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003537 let Inst{19-16} = RdHi;
3538 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003539 let Inst{11-8} = Rm;
3540 let Inst{3-0} = Rn;
3541}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003542
3543let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3544def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3545 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003546 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003547 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3548 Requires<[IsARM, NoV6]>;
3549def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3550 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003551 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003552 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3553 Requires<[IsARM, NoV6]>;
3554def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3555 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003556 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003557 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3558 Requires<[IsARM, NoV6]>;
3559}
3560
Evan Chengcd799b92009-06-12 20:46:18 +00003561} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003562
3563// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003564def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3565 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3566 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003567 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003568 let Inst{15-12} = 0b1111;
3569}
Evan Cheng13ab0202007-07-10 18:08:01 +00003570
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003571def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003572 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003573 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003574 let Inst{15-12} = 0b1111;
3575}
3576
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003577def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3578 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3579 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3580 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3581 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003582
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003583def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3584 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003585 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003586 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003587
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003588def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3589 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3590 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3591 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3592 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003593
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003594def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3595 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003596 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003597 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003598
Raul Herbster37fb5b12007-08-30 23:25:47 +00003599multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003600 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3601 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3602 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3603 (sext_inreg GPR:$Rm, i16)))]>,
3604 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003605
Jim Grosbach3870b752010-10-22 18:35:16 +00003606 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3607 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3608 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3609 (sra GPR:$Rm, (i32 16))))]>,
3610 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003611
Jim Grosbach3870b752010-10-22 18:35:16 +00003612 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3613 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3614 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3615 (sext_inreg GPR:$Rm, i16)))]>,
3616 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003617
Jim Grosbach3870b752010-10-22 18:35:16 +00003618 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3619 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3620 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3621 (sra GPR:$Rm, (i32 16))))]>,
3622 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003623
Jim Grosbach3870b752010-10-22 18:35:16 +00003624 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3625 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3626 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3627 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3628 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003629
Jim Grosbach3870b752010-10-22 18:35:16 +00003630 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3631 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3632 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3633 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3634 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003635}
3636
Raul Herbster37fb5b12007-08-30 23:25:47 +00003637
3638multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003639 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003640 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3641 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003642 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003643 [(set GPRnopc:$Rd, (add GPR:$Ra,
3644 (opnode (sext_inreg GPRnopc:$Rn, i16),
3645 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003646 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003647
Owen Anderson33e57512011-08-10 00:03:03 +00003648 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3649 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003650 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003651 [(set GPRnopc:$Rd,
3652 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3653 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003654 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003655
Owen Anderson33e57512011-08-10 00:03:03 +00003656 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3657 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003658 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003659 [(set GPRnopc:$Rd,
3660 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3661 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003662 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003663
Owen Anderson33e57512011-08-10 00:03:03 +00003664 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3665 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003666 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003667 [(set GPRnopc:$Rd,
3668 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3669 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003670 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003671
Owen Anderson33e57512011-08-10 00:03:03 +00003672 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3673 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003674 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003675 [(set GPRnopc:$Rd,
3676 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3677 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003678 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003679
Owen Anderson33e57512011-08-10 00:03:03 +00003680 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3681 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003682 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003683 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003684 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3685 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003686 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003687 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003688}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003689
Raul Herbster37fb5b12007-08-30 23:25:47 +00003690defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3691defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003692
Jim Grosbachd30970f2011-08-11 22:30:30 +00003693// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003694def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3695 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003696 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003697 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003698
Owen Anderson33e57512011-08-10 00:03:03 +00003699def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3700 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003701 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003702 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003703
Owen Anderson33e57512011-08-10 00:03:03 +00003704def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3705 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003706 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003707 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003708
Owen Anderson33e57512011-08-10 00:03:03 +00003709def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3710 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003711 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003712 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003713
Jim Grosbachd30970f2011-08-11 22:30:30 +00003714// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003715class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3716 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003717 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003718 bits<4> Rn;
3719 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003720 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003721 let Inst{22} = long;
3722 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003723 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003724 let Inst{7} = 0;
3725 let Inst{6} = sub;
3726 let Inst{5} = swap;
3727 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003728 let Inst{3-0} = Rn;
3729}
3730class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3731 InstrItinClass itin, string opc, string asm>
3732 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3733 bits<4> Rd;
3734 let Inst{15-12} = 0b1111;
3735 let Inst{19-16} = Rd;
3736}
3737class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3738 InstrItinClass itin, string opc, string asm>
3739 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3740 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003741 bits<4> Rd;
3742 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003743 let Inst{15-12} = Ra;
3744}
3745class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3746 InstrItinClass itin, string opc, string asm>
3747 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3748 bits<4> RdLo;
3749 bits<4> RdHi;
3750 let Inst{19-16} = RdHi;
3751 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003752}
3753
3754multiclass AI_smld<bit sub, string opc> {
3755
Owen Anderson33e57512011-08-10 00:03:03 +00003756 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3757 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003758 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003759
Owen Anderson33e57512011-08-10 00:03:03 +00003760 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3761 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003762 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003763
Owen Anderson33e57512011-08-10 00:03:03 +00003764 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3765 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003766 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003767
Owen Anderson33e57512011-08-10 00:03:03 +00003768 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3769 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003770 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003771
3772}
3773
3774defm SMLA : AI_smld<0, "smla">;
3775defm SMLS : AI_smld<1, "smls">;
3776
Johnny Chen2ec5e492010-02-22 21:50:40 +00003777multiclass AI_sdml<bit sub, string opc> {
3778
Jim Grosbache15defc2011-08-10 23:23:47 +00003779 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3780 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3781 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3782 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003783}
3784
3785defm SMUA : AI_sdml<0, "smua">;
3786defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003787
Evan Chenga8e29892007-01-19 07:51:42 +00003788//===----------------------------------------------------------------------===//
3789// Misc. Arithmetic Instructions.
3790//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003791
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003792def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3793 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3794 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003795
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003796def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3797 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3798 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3799 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003800
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003801def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3802 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3803 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003804
Evan Cheng9568e5c2011-06-21 06:01:08 +00003805let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003806def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3807 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003808 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003809 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003810
Evan Cheng9568e5c2011-06-21 06:01:08 +00003811let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003812def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3813 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003814 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003815 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003816
Evan Chengf60ceac2011-06-15 17:17:48 +00003817def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3818 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3819 (REVSH GPR:$Rm)>;
3820
Jim Grosbache1d58a62011-09-14 22:52:14 +00003821def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3822 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003823 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003824 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3825 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3826 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003827 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003828
Evan Chenga8e29892007-01-19 07:51:42 +00003829// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003830def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3831 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3832def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3833 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003834
Bob Wilsondc66eda2010-08-16 22:26:55 +00003835// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3836// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003837def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3838 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003839 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003840 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3841 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3842 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003843 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003844
Evan Chenga8e29892007-01-19 07:51:42 +00003845// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3846// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003847def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3848 (srl GPRnopc:$src2, imm16_31:$sh)),
3849 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3850def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3851 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3852 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003853
Evan Chenga8e29892007-01-19 07:51:42 +00003854//===----------------------------------------------------------------------===//
3855// Comparison Instructions...
3856//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003857
Jim Grosbach26421962008-10-14 20:36:24 +00003858defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003859 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003860 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003861
Jim Grosbach97a884d2010-12-07 20:41:06 +00003862// ARMcmpZ can re-use the above instruction definitions.
3863def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3864 (CMPri GPR:$src, so_imm:$imm)>;
3865def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3866 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003867def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3868 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3869def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3870 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003871
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003872// FIXME: We have to be careful when using the CMN instruction and comparison
3873// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003874// results:
3875//
3876// rsbs r1, r1, 0
3877// cmp r0, r1
3878// mov r0, #0
3879// it ls
3880// mov r0, #1
3881//
3882// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003883//
Bill Wendling6165e872010-08-26 18:33:51 +00003884// cmn r0, r1
3885// mov r0, #0
3886// it ls
3887// mov r0, #1
3888//
3889// However, the CMN gives the *opposite* result when r1 is 0. This is because
3890// the carry flag is set in the CMP case but not in the CMN case. In short, the
3891// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3892// value of r0 and the carry bit (because the "carry bit" parameter to
3893// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3894// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3895// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3896// parameter to AddWithCarry is defined as 0).
3897//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003898// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003899//
3900// x = 0
3901// ~x = 0xFFFF FFFF
3902// ~x + 1 = 0x1 0000 0000
3903// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3904//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003905// Therefore, we should disable CMN when comparing against zero, until we can
3906// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3907// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003908//
3909// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3910//
3911// This is related to <rdar://problem/7569620>.
3912//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003913//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3914// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003915
Evan Chenga8e29892007-01-19 07:51:42 +00003916// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003917defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003918 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003919 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003920defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003921 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003922 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003923
David Goodwinc0309b42009-06-29 15:33:01 +00003924defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003925 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003926 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003927
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003928//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3929// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003930
David Goodwinc0309b42009-06-29 15:33:01 +00003931def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003932 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003933
Evan Cheng218977b2010-07-13 19:27:42 +00003934// Pseudo i64 compares for some floating point compares.
3935let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3936 Defs = [CPSR] in {
3937def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003938 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003939 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003940 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3941
3942def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003943 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003944 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3945} // usesCustomInserter
3946
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003947
Evan Chenga8e29892007-01-19 07:51:42 +00003948// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003949// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003950// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003951let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003952def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003953 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003954 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3955 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003956def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3957 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003958 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003959 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3960 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003961 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003962def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3963 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3964 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003965 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3966 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003967 RegConstraint<"$false = $Rd">;
3968
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003969
Evan Chengc4af4632010-11-17 20:13:28 +00003970let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003971def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003972 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003973 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003974 []>,
3975 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003976
Evan Chengc4af4632010-11-17 20:13:28 +00003977let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003978def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3979 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003980 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003981 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003982 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003983
Evan Cheng63f35442010-11-13 02:25:14 +00003984// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003985let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003986def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3987 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003988 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003989
Evan Chengc4af4632010-11-17 20:13:28 +00003990let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003991def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3992 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003993 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003994 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003995 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003996} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003997
Jim Grosbach3728e962009-12-10 00:11:09 +00003998//===----------------------------------------------------------------------===//
3999// Atomic operations intrinsics
4000//
4001
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004002def MemBarrierOptOperand : AsmOperandClass {
4003 let Name = "MemBarrierOpt";
4004 let ParserMethod = "parseMemBarrierOptOperand";
4005}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004006def memb_opt : Operand<i32> {
4007 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004008 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004009 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004010}
Jim Grosbach3728e962009-12-10 00:11:09 +00004011
Bob Wilsonf74a4292010-10-30 00:54:37 +00004012// memory barriers protect the atomic sequences
4013let hasSideEffects = 1 in {
4014def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4015 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4016 Requires<[IsARM, HasDB]> {
4017 bits<4> opt;
4018 let Inst{31-4} = 0xf57ff05;
4019 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004020}
Jim Grosbach3728e962009-12-10 00:11:09 +00004021}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004022
Bob Wilsonf74a4292010-10-30 00:54:37 +00004023def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004024 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004025 Requires<[IsARM, HasDB]> {
4026 bits<4> opt;
4027 let Inst{31-4} = 0xf57ff04;
4028 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004029}
4030
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004031// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004032def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4033 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004034 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004035 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004036 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004037 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004038}
4039
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004040// Pseudo isntruction that combines movs + predicated rsbmi
4041// to implement integer ABS
4042let usesCustomInserter = 1, Defs = [CPSR] in {
4043def ABS : ARMPseudoInst<
4044 (outs GPR:$dst), (ins GPR:$src),
4045 8, NoItinerary, []>;
4046}
4047
Jim Grosbach66869102009-12-11 18:52:41 +00004048let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004049 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004050 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004051 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004052 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4053 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004054 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004055 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4056 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004057 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004058 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4059 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004060 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004061 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4062 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004063 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004064 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4065 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004066 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004067 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004068 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4069 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4070 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4071 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4072 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4073 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4074 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4076 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4077 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4078 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4079 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004080 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004081 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004082 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4083 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004084 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004085 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4086 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004087 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004088 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4089 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004090 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004091 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4092 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004093 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004094 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4095 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004096 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004097 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004098 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4099 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4100 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4101 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4102 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4103 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4104 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4105 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4106 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4107 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4108 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4109 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004110 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004111 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004112 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4113 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004114 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004115 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4116 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004117 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004118 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4119 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004121 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4122 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004124 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4125 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004127 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004128 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4130 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4131 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4133 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4134 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4136 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4137 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4139 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004140
4141 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004143 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4144 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4147 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004149 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4150
Jim Grosbache801dc42009-12-12 01:40:06 +00004151 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004153 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4154 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004156 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4157 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004159 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4160}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004161}
4162
4163let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004164def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4165 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004166 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004167def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4168 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004169def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4170 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004171let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004172def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004173 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004174 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004175}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004176}
4177
Jim Grosbach86875a22010-10-29 19:58:57 +00004178let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004179def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004180 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004181def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004182 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004183def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004184 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004185}
4186
4187let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004188def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004189 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004190 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004191 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004192}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004193
Jim Grosbachd30970f2011-08-11 22:30:30 +00004194def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004195 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004196 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004197}
4198
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004199// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004200let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004201def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4202 "swp", []>;
4203def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4204 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004205}
4206
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004207//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004208// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004209//
4210
Jim Grosbach83ab0702011-07-13 22:01:08 +00004211def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4212 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004213 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004214 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4215 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004216 bits<4> opc1;
4217 bits<4> CRn;
4218 bits<4> CRd;
4219 bits<4> cop;
4220 bits<3> opc2;
4221 bits<4> CRm;
4222
4223 let Inst{3-0} = CRm;
4224 let Inst{4} = 0;
4225 let Inst{7-5} = opc2;
4226 let Inst{11-8} = cop;
4227 let Inst{15-12} = CRd;
4228 let Inst{19-16} = CRn;
4229 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004230}
4231
Jim Grosbach83ab0702011-07-13 22:01:08 +00004232def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4233 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004234 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004235 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4236 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004237 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004238 bits<4> opc1;
4239 bits<4> CRn;
4240 bits<4> CRd;
4241 bits<4> cop;
4242 bits<3> opc2;
4243 bits<4> CRm;
4244
4245 let Inst{3-0} = CRm;
4246 let Inst{4} = 0;
4247 let Inst{7-5} = opc2;
4248 let Inst{11-8} = cop;
4249 let Inst{15-12} = CRd;
4250 let Inst{19-16} = CRn;
4251 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004252}
4253
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004254class ACI<dag oops, dag iops, string opc, string asm,
4255 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004256 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4257 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004258 let Inst{27-25} = 0b110;
4259}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004260class ACInoP<dag oops, dag iops, string opc, string asm,
4261 IndexMode im = IndexModeNone>
4262 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4263 opc, asm, "", []> {
4264 let Inst{31-28} = 0b1111;
4265 let Inst{27-25} = 0b110;
4266}
4267multiclass LdStCop<bit load, bit Dbit, string asm> {
4268 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4269 asm, "\t$cop, $CRd, $addr"> {
4270 bits<13> addr;
4271 bits<4> cop;
4272 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004273 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004274 let Inst{23} = addr{8};
4275 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004276 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004277 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004278 let Inst{19-16} = addr{12-9};
4279 let Inst{15-12} = CRd;
4280 let Inst{11-8} = cop;
4281 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004282 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004283 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004284 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4285 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4286 bits<13> addr;
4287 bits<4> cop;
4288 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004289 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004290 let Inst{23} = addr{8};
4291 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004292 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004293 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004294 let Inst{19-16} = addr{12-9};
4295 let Inst{15-12} = CRd;
4296 let Inst{11-8} = cop;
4297 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004298 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004299 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004300 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4301 postidx_imm8s4:$offset),
4302 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4303 bits<9> offset;
4304 bits<4> addr;
4305 bits<4> cop;
4306 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004307 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004308 let Inst{23} = offset{8};
4309 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004310 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004311 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004312 let Inst{19-16} = addr;
4313 let Inst{15-12} = CRd;
4314 let Inst{11-8} = cop;
4315 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004316 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004317 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004318 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004319 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004320 coproc_option_imm:$option),
4321 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004322 bits<8> option;
4323 bits<4> addr;
4324 bits<4> cop;
4325 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004326 let Inst{24} = 0; // P = 0
4327 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004328 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004329 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004330 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004331 let Inst{19-16} = addr;
4332 let Inst{15-12} = CRd;
4333 let Inst{11-8} = cop;
4334 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004335 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004336 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004337}
4338multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4339 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4340 asm, "\t$cop, $CRd, $addr"> {
4341 bits<13> addr;
4342 bits<4> cop;
4343 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004344 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004345 let Inst{23} = addr{8};
4346 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004347 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004348 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004349 let Inst{19-16} = addr{12-9};
4350 let Inst{15-12} = CRd;
4351 let Inst{11-8} = cop;
4352 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004353 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004354 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004355 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4356 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4357 bits<13> addr;
4358 bits<4> cop;
4359 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004360 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004361 let Inst{23} = addr{8};
4362 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004363 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004364 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004365 let Inst{19-16} = addr{12-9};
4366 let Inst{15-12} = CRd;
4367 let Inst{11-8} = cop;
4368 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004369 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004370 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004371 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4372 postidx_imm8s4:$offset),
4373 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4374 bits<9> offset;
4375 bits<4> addr;
4376 bits<4> cop;
4377 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004378 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004379 let Inst{23} = offset{8};
4380 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004381 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004382 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004383 let Inst{19-16} = addr;
4384 let Inst{15-12} = CRd;
4385 let Inst{11-8} = cop;
4386 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004387 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004388 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004389 def _OPTION : ACInoP<(outs),
4390 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004391 coproc_option_imm:$option),
4392 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004393 bits<8> option;
4394 bits<4> addr;
4395 bits<4> cop;
4396 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004397 let Inst{24} = 0; // P = 0
4398 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004399 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004400 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004401 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004402 let Inst{19-16} = addr;
4403 let Inst{15-12} = CRd;
4404 let Inst{11-8} = cop;
4405 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004406 let DecoderMethod = "DecodeCopMemInstruction";
4407 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004408}
4409
Jim Grosbach2bd01182011-10-11 21:55:36 +00004410defm LDC : LdStCop <1, 0, "ldc">;
4411defm LDCL : LdStCop <1, 1, "ldcl">;
4412defm STC : LdStCop <0, 0, "stc">;
4413defm STCL : LdStCop <0, 1, "stcl">;
4414defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4415defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4416defm STC2 : LdSt2Cop<0, 0, "stc2">;
4417defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004418
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004419//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004420// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004421//
4422
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004423class MovRCopro<string opc, bit direction, dag oops, dag iops,
4424 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004425 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004426 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004427 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004428 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004429
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004430 bits<4> Rt;
4431 bits<4> cop;
4432 bits<3> opc1;
4433 bits<3> opc2;
4434 bits<4> CRm;
4435 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004436
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004437 let Inst{15-12} = Rt;
4438 let Inst{11-8} = cop;
4439 let Inst{23-21} = opc1;
4440 let Inst{7-5} = opc2;
4441 let Inst{3-0} = CRm;
4442 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004443}
4444
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004445def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004446 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004447 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4448 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004449 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4450 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004451def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004452 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004453 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4454 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004455
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004456def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4457 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4458
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004459class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4460 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004461 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004462 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004463 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004464 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004465 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004466
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004467 bits<4> Rt;
4468 bits<4> cop;
4469 bits<3> opc1;
4470 bits<3> opc2;
4471 bits<4> CRm;
4472 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004473
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004474 let Inst{15-12} = Rt;
4475 let Inst{11-8} = cop;
4476 let Inst{23-21} = opc1;
4477 let Inst{7-5} = opc2;
4478 let Inst{3-0} = CRm;
4479 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004480}
4481
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004482def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004483 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004484 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4485 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004486 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4487 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004488def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004489 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004490 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4491 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004492
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004493def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4494 imm:$CRm, imm:$opc2),
4495 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4496
Jim Grosbachd30970f2011-08-11 22:30:30 +00004497class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004498 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004499 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004500 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004501 let Inst{23-21} = 0b010;
4502 let Inst{20} = direction;
4503
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004504 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004505 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004506 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004507 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004508 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004509
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004510 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004511 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004512 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004513 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004514 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004515}
4516
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004517def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4518 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4519 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004520def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4521
Jim Grosbachd30970f2011-08-11 22:30:30 +00004522class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004523 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004524 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4525 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004526 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004527 let Inst{23-21} = 0b010;
4528 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004529
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004530 bits<4> Rt;
4531 bits<4> Rt2;
4532 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004533 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004534 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004535
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004536 let Inst{15-12} = Rt;
4537 let Inst{19-16} = Rt2;
4538 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004539 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004540 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004541}
4542
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004543def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4544 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4545 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004546def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004547
Johnny Chenb98e1602010-02-12 18:55:33 +00004548//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004549// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004550//
4551
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004552// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004553def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4554 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004555 bits<4> Rd;
4556 let Inst{23-16} = 0b00001111;
4557 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004558 let Inst{7-4} = 0b0000;
4559}
4560
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004561def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4562
4563def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4564 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004565 bits<4> Rd;
4566 let Inst{23-16} = 0b01001111;
4567 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004568 let Inst{7-4} = 0b0000;
4569}
4570
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004571// Move from ARM core register to Special Register
4572//
4573// No need to have both system and application versions, the encodings are the
4574// same and the assembly parser has no way to distinguish between them. The mask
4575// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4576// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004577def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4578 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004579 bits<5> mask;
4580 bits<4> Rn;
4581
4582 let Inst{23} = 0;
4583 let Inst{22} = mask{4}; // R bit
4584 let Inst{21-20} = 0b10;
4585 let Inst{19-16} = mask{3-0};
4586 let Inst{15-12} = 0b1111;
4587 let Inst{11-4} = 0b00000000;
4588 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004589}
4590
Owen Andersoncd20c582011-10-20 22:23:58 +00004591def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4592 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004593 bits<5> mask;
4594 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004595
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004596 let Inst{23} = 0;
4597 let Inst{22} = mask{4}; // R bit
4598 let Inst{21-20} = 0b10;
4599 let Inst{19-16} = mask{3-0};
4600 let Inst{15-12} = 0b1111;
4601 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004602}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004603
4604//===----------------------------------------------------------------------===//
4605// TLS Instructions
4606//
4607
4608// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004609// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004610// complete with fixup for the aeabi_read_tp function.
4611let isCall = 1,
4612 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4613 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4614 [(set R0, ARMthread_pointer)]>;
4615}
4616
4617//===----------------------------------------------------------------------===//
4618// SJLJ Exception handling intrinsics
4619// eh_sjlj_setjmp() is an instruction sequence to store the return
4620// address and save #0 in R0 for the non-longjmp case.
4621// Since by its nature we may be coming from some other function to get
4622// here, and we're using the stack frame for the containing function to
4623// save/restore registers, we can't keep anything live in regs across
4624// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004625// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004626// except for our own input by listing the relevant registers in Defs. By
4627// doing so, we also cause the prologue/epilogue code to actively preserve
4628// all of the callee-saved resgisters, which is exactly what we want.
4629// A constant value is passed in $val, and we use the location as a scratch.
4630//
4631// These are pseudo-instructions and are lowered to individual MC-insts, so
4632// no encoding information is necessary.
4633let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004634 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Bill Wendling13a71212011-10-17 22:26:23 +00004635 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1,
4636 usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004637 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4638 NoItinerary,
4639 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4640 Requires<[IsARM, HasVFP2]>;
4641}
4642
4643let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004644 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004645 hasSideEffects = 1, isBarrier = 1 in {
4646 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4647 NoItinerary,
4648 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4649 Requires<[IsARM, NoVFP]>;
4650}
4651
4652// FIXME: Non-Darwin version(s)
4653let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4654 Defs = [ R7, LR, SP ] in {
4655def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4656 NoItinerary,
4657 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4658 Requires<[IsARM, IsDarwin]>;
4659}
4660
4661// eh.sjlj.dispatchsetup pseudo-instruction.
4662// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4663// handled when the pseudo is expanded (which happens before any passes
4664// that need the instruction size).
4665let isBarrier = 1, hasSideEffects = 1 in
4666def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004667 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4668 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004669 Requires<[IsDarwin]>;
4670
4671//===----------------------------------------------------------------------===//
4672// Non-Instruction Patterns
4673//
4674
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004675// ARMv4 indirect branch using (MOVr PC, dst)
4676let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4677 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004678 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004679 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4680 Requires<[IsARM, NoV4T]>;
4681
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004682// Large immediate handling.
4683
4684// 32-bit immediate using two piece so_imms or movw + movt.
4685// This is a single pseudo instruction, the benefit is that it can be remat'd
4686// as a single unit instead of having to handle reg inputs.
4687// FIXME: Remove this when we can do generalized remat.
4688let isReMaterializable = 1, isMoveImm = 1 in
4689def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4690 [(set GPR:$dst, (arm_i32imm:$src))]>,
4691 Requires<[IsARM]>;
4692
4693// Pseudo instruction that combines movw + movt + add pc (if PIC).
4694// It also makes it possible to rematerialize the instructions.
4695// FIXME: Remove this when we can do generalized remat and when machine licm
4696// can properly the instructions.
4697let isReMaterializable = 1 in {
4698def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4699 IIC_iMOVix2addpc,
4700 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4701 Requires<[IsARM, UseMovt]>;
4702
4703def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4704 IIC_iMOVix2,
4705 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4706 Requires<[IsARM, UseMovt]>;
4707
4708let AddedComplexity = 10 in
4709def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4710 IIC_iMOVix2ld,
4711 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4712 Requires<[IsARM, UseMovt]>;
4713} // isReMaterializable
4714
4715// ConstantPool, GlobalAddress, and JumpTable
4716def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4717 Requires<[IsARM, DontUseMovt]>;
4718def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4719def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4720 Requires<[IsARM, UseMovt]>;
4721def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4722 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4723
4724// TODO: add,sub,and, 3-instr forms?
4725
4726// Tail calls
4727def : ARMPat<(ARMtcret tcGPR:$dst),
4728 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4729
4730def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4731 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4732
4733def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4734 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4735
4736def : ARMPat<(ARMtcret tcGPR:$dst),
4737 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4738
4739def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4740 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4741
4742def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4743 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4744
4745// Direct calls
4746def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4747 Requires<[IsARM, IsNotDarwin]>;
4748def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4749 Requires<[IsARM, IsDarwin]>;
4750
4751// zextload i1 -> zextload i8
4752def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4753def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4754
4755// extload -> zextload
4756def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4757def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4758def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4759def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4760
4761def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4762
4763def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4764def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4765
4766// smul* and smla*
4767def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4768 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4769 (SMULBB GPR:$a, GPR:$b)>;
4770def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4771 (SMULBB GPR:$a, GPR:$b)>;
4772def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4773 (sra GPR:$b, (i32 16))),
4774 (SMULBT GPR:$a, GPR:$b)>;
4775def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4776 (SMULBT GPR:$a, GPR:$b)>;
4777def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4778 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4779 (SMULTB GPR:$a, GPR:$b)>;
4780def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4781 (SMULTB GPR:$a, GPR:$b)>;
4782def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4783 (i32 16)),
4784 (SMULWB GPR:$a, GPR:$b)>;
4785def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4786 (SMULWB GPR:$a, GPR:$b)>;
4787
4788def : ARMV5TEPat<(add GPR:$acc,
4789 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4790 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4791 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4792def : ARMV5TEPat<(add GPR:$acc,
4793 (mul sext_16_node:$a, sext_16_node:$b)),
4794 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4795def : ARMV5TEPat<(add GPR:$acc,
4796 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4797 (sra GPR:$b, (i32 16)))),
4798 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4799def : ARMV5TEPat<(add GPR:$acc,
4800 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4801 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4802def : ARMV5TEPat<(add GPR:$acc,
4803 (mul (sra GPR:$a, (i32 16)),
4804 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4805 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4806def : ARMV5TEPat<(add GPR:$acc,
4807 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4808 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4809def : ARMV5TEPat<(add GPR:$acc,
4810 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4811 (i32 16))),
4812 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4813def : ARMV5TEPat<(add GPR:$acc,
4814 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4815 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4816
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004817
4818// Pre-v7 uses MCR for synchronization barriers.
4819def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4820 Requires<[IsARM, HasV6]>;
4821
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004822// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004823let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004824def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4825def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004826def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004827def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4828 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4829def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4830 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4831}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004832
4833def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4834def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004835
Owen Anderson33e57512011-08-10 00:03:03 +00004836def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4837 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4838def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4839 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004840
Eli Friedman069e2ed2011-08-26 02:59:24 +00004841// Atomic load/store patterns
4842def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4843 (LDRBrs ldst_so_reg:$src)>;
4844def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4845 (LDRBi12 addrmode_imm12:$src)>;
4846def : ARMPat<(atomic_load_16 addrmode3:$src),
4847 (LDRH addrmode3:$src)>;
4848def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4849 (LDRrs ldst_so_reg:$src)>;
4850def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4851 (LDRi12 addrmode_imm12:$src)>;
4852def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4853 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4854def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4855 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4856def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4857 (STRH GPR:$val, addrmode3:$ptr)>;
4858def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4859 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4860def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4861 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4862
4863
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004864//===----------------------------------------------------------------------===//
4865// Thumb Support
4866//
4867
4868include "ARMInstrThumb.td"
4869
4870//===----------------------------------------------------------------------===//
4871// Thumb2 Support
4872//
4873
4874include "ARMInstrThumb2.td"
4875
4876//===----------------------------------------------------------------------===//
4877// Floating Point Support
4878//
4879
4880include "ARMInstrVFP.td"
4881
4882//===----------------------------------------------------------------------===//
4883// Advanced SIMD (NEON) Support
4884//
4885
4886include "ARMInstrNEON.td"
4887
Jim Grosbachc83d5042011-07-14 19:47:47 +00004888//===----------------------------------------------------------------------===//
4889// Assembler aliases
4890//
4891
4892// Memory barriers
4893def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4894def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4895def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4896
4897// System instructions
4898def : MnemonicAlias<"swi", "svc">;
4899
4900// Load / Store Multiple
4901def : MnemonicAlias<"ldmfd", "ldm">;
4902def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004903def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004904def : MnemonicAlias<"stmfd", "stmdb">;
4905def : MnemonicAlias<"stmia", "stm">;
4906def : MnemonicAlias<"stmea", "stm">;
4907
Jim Grosbachf6c05252011-07-21 17:23:04 +00004908// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4909// shift amount is zero (i.e., unspecified).
4910def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004911 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004912 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004913def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004914 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004915 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004916
4917// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004918def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4919def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004920
Jim Grosbachaddec772011-07-27 22:34:17 +00004921// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004922def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004923 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004924def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004925 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004926
4927
4928// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004929def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004930 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004931def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004932 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004933def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004934 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004935def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004936 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004937def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004938 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004939def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004940 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004941
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004942def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004943 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004944def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004945 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004946def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004947 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004948def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004949 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004950def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004951 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004952def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004953 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004954
4955
4956// RFE aliases
4957def : MnemonicAlias<"rfefa", "rfeda">;
4958def : MnemonicAlias<"rfeea", "rfedb">;
4959def : MnemonicAlias<"rfefd", "rfeia">;
4960def : MnemonicAlias<"rfeed", "rfeib">;
4961def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004962
4963// SRS aliases
4964def : MnemonicAlias<"srsfa", "srsda">;
4965def : MnemonicAlias<"srsea", "srsdb">;
4966def : MnemonicAlias<"srsfd", "srsia">;
4967def : MnemonicAlias<"srsed", "srsib">;
4968def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004969
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004970// QSAX == QSUBADDX
4971def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004972// SASX == SADDSUBX
4973def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004974// SHASX == SHADDSUBX
4975def : MnemonicAlias<"shaddsubx", "shasx">;
4976// SHSAX == SHSUBADDX
4977def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004978// SSAX == SSUBADDX
4979def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004980// UASX == UADDSUBX
4981def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004982// UHASX == UHADDSUBX
4983def : MnemonicAlias<"uhaddsubx", "uhasx">;
4984// UHSAX == UHSUBADDX
4985def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004986// UQASX == UQADDSUBX
4987def : MnemonicAlias<"uqaddsubx", "uqasx">;
4988// UQSAX == UQSUBADDX
4989def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00004990// USAX == USUBADDX
4991def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004992
Jim Grosbach7ce05792011-08-03 23:50:40 +00004993// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4994// Note that the write-back output register is a dummy operand for MC (it's
4995// only meaningful for codegen), so we just pass zero here.
4996// FIXME: tblgen not cooperating with argument conversions.
4997//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4998// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4999//def : InstAlias<"ldrht${p} $Rt, $addr",
5000// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
5001//def : InstAlias<"ldrsht${p} $Rt, $addr",
5002// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
Jim Grosbache70ec842011-10-28 22:50:54 +00005003
5004
5005// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5006// for isel.
5007def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5008 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;