blob: af1f4903c3ed965e212ce57a538ffdd73ea5bd58 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000208def IsMClass : Predicate<"Subtarget->isMClass()">,
209 AssemblerPredicate<"FeatureMClass">;
210def IsARClass : Predicate<"!Subtarget->isMClass()">,
211 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212def IsARM : Predicate<"!Subtarget->isThumb()">,
213 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
215def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
David Meyer928698b2011-10-18 05:29:23 +0000216def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000218// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000219def UseMovt : Predicate<"Subtarget->useMovt()">;
220def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000221def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000222
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000223//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000224// ARM Flag Definitions.
225
226class RegConstraint<string C> {
227 string Constraints = C;
228}
229
230//===----------------------------------------------------------------------===//
231// ARM specific transformation functions and pattern fragments.
232//
233
Evan Chenga8e29892007-01-19 07:51:42 +0000234// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
235// so_imm_neg def below.
236def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000238}]>;
239
240// so_imm_not_XFORM - Return a so_imm value packed into the format described for
241// so_imm_not def below.
242def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000244}]>;
245
Evan Chenga8e29892007-01-19 07:51:42 +0000246/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000247def imm1_15 : ImmLeaf<i32, [{
248 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
251/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000252def imm16_31 : ImmLeaf<i32, [{
253 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000254}]>;
255
Jim Grosbach64171712010-02-16 21:07:46 +0000256def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000257 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000258 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbache70ec842011-10-28 22:50:54 +0000261// Note: this pattern doesn't require an encoder method and such, as it's
262// only used on aliases (Pat<> and InstAlias<>). The actual encoding
263// is handled by the destination instructions, which use t2_so_imm.
264def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Evan Chenga2515702007-03-19 07:09:02 +0000265def so_imm_not :
Jim Grosbache70ec842011-10-28 22:50:54 +0000266 Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000267 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000268 }], so_imm_not_XFORM> {
269 let ParserMatchClass = so_imm_not_asmoperand;
270}
Evan Chenga8e29892007-01-19 07:51:42 +0000271
272// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
273def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000274 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000275}]>;
276
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000277/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000278def hi16 : SDNodeXForm<imm, [{
279 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
280}]>;
281
282def lo16AllZero : PatLeaf<(i32 imm), [{
283 // Returns true if all low 16-bits are 0.
284 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000285}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000286
Jim Grosbach619e0d62011-07-13 19:24:09 +0000287/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000288def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000289def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000290 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000291}]> {
292 let ParserMatchClass = Imm0_65535AsmOperand;
293}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000294
Evan Cheng342e3162011-08-30 01:34:54 +0000295class BinOpWithFlagFrag<dag res> :
296 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000297class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
298class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000299
Evan Chengc4af4632010-11-17 20:13:28 +0000300// An 'and' node with a single use.
301def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
302 return N->hasOneUse();
303}]>;
304
305// An 'xor' node with a single use.
306def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
307 return N->hasOneUse();
308}]>;
309
Evan Cheng48575f62010-12-05 22:04:16 +0000310// An 'fmul' node with a single use.
311def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
312 return N->hasOneUse();
313}]>;
314
315// An 'fadd' node which checks for single non-hazardous use.
316def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
317 return hasNoVMLxHazardUse(N);
318}]>;
319
320// An 'fsub' node which checks for single non-hazardous use.
321def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
322 return hasNoVMLxHazardUse(N);
323}]>;
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325//===----------------------------------------------------------------------===//
326// Operand Definitions.
327//
328
329// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000330// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000331def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000332 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000333 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000334 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000335}
Evan Chenga8e29892007-01-19 07:51:42 +0000336
Jason W Kim685c3502011-02-04 19:47:15 +0000337// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000338def uncondbrtarget : Operand<OtherVT> {
339 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000340 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000341}
342
Jason W Kim685c3502011-02-04 19:47:15 +0000343// Branch target for ARM. Handles conditional/unconditional
344def br_target : Operand<OtherVT> {
345 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000347}
348
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000349// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000350// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000351def bltarget : Operand<i32> {
352 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000353 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000354 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000355}
356
Jason W Kim685c3502011-02-04 19:47:15 +0000357// Call target for ARM. Handles conditional/unconditional
358// FIXME: rename bl_target to t2_bltarget?
359def bl_target : Operand<i32> {
360 // Encoded the same as branch targets.
361 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000362 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000363}
364
Owen Andersonf1eab592011-08-26 23:32:08 +0000365def blx_target : Operand<i32> {
366 // Encoded the same as branch targets.
367 let EncoderMethod = "getARMBLXTargetOpValue";
368 let OperandType = "OPERAND_PCREL";
369}
Jason W Kim685c3502011-02-04 19:47:15 +0000370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000372def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000373def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000375 let ParserMatchClass = RegListAsmOperand;
376 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000377 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000378}
379
Jim Grosbach1610a702011-07-25 20:06:30 +0000380def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000381def dpr_reglist : Operand<i32> {
382 let EncoderMethod = "getRegisterListOpValue";
383 let ParserMatchClass = DPRRegListAsmOperand;
384 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000385 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000386}
387
Jim Grosbach1610a702011-07-25 20:06:30 +0000388def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000389def spr_reglist : Operand<i32> {
390 let EncoderMethod = "getRegisterListOpValue";
391 let ParserMatchClass = SPRRegListAsmOperand;
392 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
397def cpinst_operand : Operand<i32> {
398 let PrintMethod = "printCPInstOperand";
399}
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401// Local PC labels.
402def pclabel : Operand<i32> {
403 let PrintMethod = "printPCLabel";
404}
405
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000406// ADR instruction labels.
407def adrlabel : Operand<i32> {
408 let EncoderMethod = "getAdrLabelOpValue";
409}
410
Owen Anderson498ec202010-10-27 22:49:00 +0000411def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000412 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000413 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000414}
415
Jim Grosbachb35ad412010-10-13 19:56:10 +0000416// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000417def rot_imm_XFORM: SDNodeXForm<imm, [{
418 switch (N->getZExtValue()){
419 default: assert(0);
420 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
421 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
422 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
423 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
424 }
425}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000426def RotImmAsmOperand : AsmOperandClass {
427 let Name = "RotImm";
428 let ParserMethod = "parseRotImm";
429}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000430def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
431 int32_t v = N->getZExtValue();
432 return v == 8 || v == 16 || v == 24; }],
433 rot_imm_XFORM> {
434 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000435 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000436}
437
Bob Wilson22f5dc72010-08-16 18:27:34 +0000438// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000439// (asr or lsl). The 6-bit immediate encodes as:
440// {5} 0 ==> lsl
441// 1 asr
442// {4-0} imm5 shift amount.
443// asr #32 encoded as imm5 == 0.
444def ShifterImmAsmOperand : AsmOperandClass {
445 let Name = "ShifterImm";
446 let ParserMethod = "parseShifterImm";
447}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000448def shift_imm : Operand<i32> {
449 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000450 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000451}
452
Owen Anderson92a20222011-07-21 18:54:16 +0000453// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000454def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000455def so_reg_reg : Operand<i32>, // reg reg imm
456 ComplexPattern<i32, 3, "SelectRegShifterOperand",
457 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000458 let EncoderMethod = "getSORegRegOpValue";
459 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000460 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000461 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000462 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000463}
Owen Anderson92a20222011-07-21 18:54:16 +0000464
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000465def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000466def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000467 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000468 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000469 let EncoderMethod = "getSORegImmOpValue";
470 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000471 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000472 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000473 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000474}
475
476// FIXME: Does this need to be distinct from so_reg?
477def shift_so_reg_reg : Operand<i32>, // reg reg imm
478 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
479 [shl,srl,sra,rotr]> {
480 let EncoderMethod = "getSORegRegOpValue";
481 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000482 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000483 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000484}
485
Jim Grosbache8606dc2011-07-13 17:50:29 +0000486// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000487def shift_so_reg_imm : Operand<i32>, // reg reg imm
488 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000489 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000490 let EncoderMethod = "getSORegImmOpValue";
491 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000492 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000493 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000494}
Evan Chenga8e29892007-01-19 07:51:42 +0000495
Owen Anderson152d4a42011-07-21 23:38:37 +0000496
Evan Chenga8e29892007-01-19 07:51:42 +0000497// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000498// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000499def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000500def so_imm : Operand<i32>, ImmLeaf<i32, [{
501 return ARM_AM::getSOImmVal(Imm) != -1;
502 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000503 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000504 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000505 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000506}
507
Evan Chengc70d1842007-03-20 08:11:30 +0000508// Break so_imm's up into two pieces. This handles immediates with up to 16
509// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
510// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000511def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000512 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000513}]>;
514
515/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
516///
517def arm_i32imm : PatLeaf<(imm), [{
518 if (Subtarget->hasV6T2Ops())
519 return true;
520 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
521}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000522
Jim Grosbachb2756af2011-08-01 21:55:12 +0000523/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000524def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
525def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
526 return Imm >= 0 && Imm < 8;
527}]> {
528 let ParserMatchClass = Imm0_7AsmOperand;
529}
530
Jim Grosbachb2756af2011-08-01 21:55:12 +0000531/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000532def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
533def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
534 return Imm >= 0 && Imm < 16;
535}]> {
536 let ParserMatchClass = Imm0_15AsmOperand;
537}
538
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000539/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000540def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000541def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
542 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000543}]> {
544 let ParserMatchClass = Imm0_31AsmOperand;
545}
Evan Chenga8e29892007-01-19 07:51:42 +0000546
Jim Grosbachee10ff82011-11-10 19:18:01 +0000547/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
548def Imm0_32AsmOperand: AsmOperandClass { let Name = "Imm0_32"; }
549def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
550 return Imm >= 0 && Imm < 32;
551}]> {
552 let ParserMatchClass = Imm0_32AsmOperand;
553}
554
Jim Grosbach02c84602011-08-01 22:02:20 +0000555/// imm0_255 predicate - Immediate in the range [0,255].
556def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
557def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
558 let ParserMatchClass = Imm0_255AsmOperand;
559}
560
Jim Grosbachffa32252011-07-19 19:13:28 +0000561// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
562// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000563//
Jim Grosbachffa32252011-07-19 19:13:28 +0000564// FIXME: This really needs a Thumb version separate from the ARM version.
565// While the range is the same, and can thus use the same match class,
566// the encoding is different so it should have a different encoder method.
567def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
568def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000569 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000570 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000571}
572
Jim Grosbached838482011-07-26 16:24:27 +0000573/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
574def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
575def imm24b : Operand<i32>, ImmLeaf<i32, [{
576 return Imm >= 0 && Imm <= 0xffffff;
577}]> {
578 let ParserMatchClass = Imm24bitAsmOperand;
579}
580
581
Evan Chenga9688c42010-12-11 04:11:38 +0000582/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
583/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000584def BitfieldAsmOperand : AsmOperandClass {
585 let Name = "Bitfield";
586 let ParserMethod = "parseBitfield";
587}
Evan Chenga9688c42010-12-11 04:11:38 +0000588def bf_inv_mask_imm : Operand<i32>,
589 PatLeaf<(imm), [{
590 return ARM::isBitFieldInvertedMask(N->getZExtValue());
591}] > {
592 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
593 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000594 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000595 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000596}
597
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000598def imm1_32_XFORM: SDNodeXForm<imm, [{
599 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
600}]>;
601def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000602def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
603 uint64_t Imm = N->getZExtValue();
604 return Imm > 0 && Imm <= 32;
605 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000606 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000607 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000608 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000609}
610
Jim Grosbachf4943352011-07-25 23:09:14 +0000611def imm1_16_XFORM: SDNodeXForm<imm, [{
612 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
613}]>;
614def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
615def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
616 imm1_16_XFORM> {
617 let PrintMethod = "printImmPlusOneOperand";
618 let ParserMatchClass = Imm1_16AsmOperand;
619}
620
Evan Chenga8e29892007-01-19 07:51:42 +0000621// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000622// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000623//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000624def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000625def addrmode_imm12 : Operand<i32>,
626 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000627 // 12-bit immediate operand. Note that instructions using this encode
628 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
629 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000630
Chris Lattner2ac19022010-11-15 05:19:05 +0000631 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000632 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000633 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000634 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000635 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000636}
Jim Grosbach3e556122010-10-26 22:37:02 +0000637// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000638//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000639def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000640def ldst_so_reg : Operand<i32>,
641 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000642 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000643 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000644 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000645 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000646 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000647 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000648}
649
Jim Grosbach7ce05792011-08-03 23:50:40 +0000650// postidx_imm8 := +/- [0,255]
651//
652// 9 bit value:
653// {8} 1 is imm8 is non-negative. 0 otherwise.
654// {7-0} [0,255] imm8 value.
655def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
656def postidx_imm8 : Operand<i32> {
657 let PrintMethod = "printPostIdxImm8Operand";
658 let ParserMatchClass = PostIdxImm8AsmOperand;
659 let MIOperandInfo = (ops i32imm);
660}
661
Owen Anderson154c41d2011-08-04 18:24:14 +0000662// postidx_imm8s4 := +/- [0,1020]
663//
664// 9 bit value:
665// {8} 1 is imm8 is non-negative. 0 otherwise.
666// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000667def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000668def postidx_imm8s4 : Operand<i32> {
669 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000670 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000671 let MIOperandInfo = (ops i32imm);
672}
673
674
Jim Grosbach7ce05792011-08-03 23:50:40 +0000675// postidx_reg := +/- reg
676//
677def PostIdxRegAsmOperand : AsmOperandClass {
678 let Name = "PostIdxReg";
679 let ParserMethod = "parsePostIdxReg";
680}
681def postidx_reg : Operand<i32> {
682 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000683 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000684 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000685 let ParserMatchClass = PostIdxRegAsmOperand;
686 let MIOperandInfo = (ops GPR, i32imm);
687}
688
689
Jim Grosbach3e556122010-10-26 22:37:02 +0000690// addrmode2 := reg +/- imm12
691// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000692//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000693// FIXME: addrmode2 should be refactored the rest of the way to always
694// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
695def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000696def addrmode2 : Operand<i32>,
697 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000698 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000699 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000700 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000701 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
702}
703
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000704def PostIdxRegShiftedAsmOperand : AsmOperandClass {
705 let Name = "PostIdxRegShifted";
706 let ParserMethod = "parsePostIdxReg";
707}
Owen Anderson793e7962011-07-26 20:54:26 +0000708def am2offset_reg : Operand<i32>,
709 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000710 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000711 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000712 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000713 // When using this for assembly, it's always as a post-index offset.
714 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000715 let MIOperandInfo = (ops GPR, i32imm);
716}
717
Jim Grosbach039c2e12011-08-04 23:01:30 +0000718// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
719// the GPR is purely vestigal at this point.
720def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000721def am2offset_imm : Operand<i32>,
722 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
723 [], [SDNPWantRoot]> {
724 let EncoderMethod = "getAddrMode2OffsetOpValue";
725 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000726 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000727 let MIOperandInfo = (ops GPR, i32imm);
728}
729
730
Evan Chenga8e29892007-01-19 07:51:42 +0000731// addrmode3 := reg +/- reg
732// addrmode3 := reg +/- imm8
733//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000734// FIXME: split into imm vs. reg versions.
735def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000736def addrmode3 : Operand<i32>,
737 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000738 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000739 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000740 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000741 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
742}
743
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000744// FIXME: split into imm vs. reg versions.
745// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000746def AM3OffsetAsmOperand : AsmOperandClass {
747 let Name = "AM3Offset";
748 let ParserMethod = "parseAM3Offset";
749}
Evan Chenga8e29892007-01-19 07:51:42 +0000750def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000751 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
752 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000753 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000754 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000755 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000756 let MIOperandInfo = (ops GPR, i32imm);
757}
758
Jim Grosbache6913602010-11-03 01:01:43 +0000759// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000760//
Jim Grosbache6913602010-11-03 01:01:43 +0000761def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000762 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000763 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000764}
765
766// addrmode5 := reg +/- imm8*4
767//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000768def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000769def addrmode5 : Operand<i32>,
770 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
771 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000772 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000773 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000774 let ParserMatchClass = AddrMode5AsmOperand;
775 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000776}
777
Bob Wilsond3a07652011-02-07 17:43:09 +0000778// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000779//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000780def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000781def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000782 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000783 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000784 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000785 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000786 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000787 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000788}
789
Bob Wilsonda525062011-02-25 06:42:42 +0000790def am6offset : Operand<i32>,
791 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
792 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000793 let PrintMethod = "printAddrMode6OffsetOperand";
794 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000795 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000796 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000797}
798
Mon P Wang183c6272011-05-09 17:47:27 +0000799// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
800// (single element from one lane) for size 32.
801def addrmode6oneL32 : Operand<i32>,
802 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
803 let PrintMethod = "printAddrMode6Operand";
804 let MIOperandInfo = (ops GPR:$addr, i32imm);
805 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
806}
807
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000808// Special version of addrmode6 to handle alignment encoding for VLD-dup
809// instructions, specifically VLD4-dup.
810def addrmode6dup : Operand<i32>,
811 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
812 let PrintMethod = "printAddrMode6Operand";
813 let MIOperandInfo = (ops GPR:$addr, i32imm);
814 let EncoderMethod = "getAddrMode6DupAddressOpValue";
815}
816
Evan Chenga8e29892007-01-19 07:51:42 +0000817// addrmodepc := pc + reg
818//
819def addrmodepc : Operand<i32>,
820 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
821 let PrintMethod = "printAddrModePCOperand";
822 let MIOperandInfo = (ops GPR, i32imm);
823}
824
Jim Grosbache39389a2011-08-02 18:07:32 +0000825// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000826//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000827def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000828def addr_offset_none : Operand<i32>,
829 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000830 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000832 let ParserMatchClass = MemNoOffsetAsmOperand;
833 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000834}
835
Bob Wilson4f38b382009-08-21 21:58:55 +0000836def nohash_imm : Operand<i32> {
837 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000838}
839
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000840def CoprocNumAsmOperand : AsmOperandClass {
841 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000842 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000843}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000844def p_imm : Operand<i32> {
845 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000846 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000847 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000848}
849
Jim Grosbach1610a702011-07-25 20:06:30 +0000850def CoprocRegAsmOperand : AsmOperandClass {
851 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000852 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000853}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000854def c_imm : Operand<i32> {
855 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000856 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000857}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000858def CoprocOptionAsmOperand : AsmOperandClass {
859 let Name = "CoprocOption";
860 let ParserMethod = "parseCoprocOptionOperand";
861}
862def coproc_option_imm : Operand<i32> {
863 let PrintMethod = "printCoprocOptionImm";
864 let ParserMatchClass = CoprocOptionAsmOperand;
865}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000866
Evan Chenga8e29892007-01-19 07:51:42 +0000867//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000868
Evan Cheng37f25d92008-08-28 23:39:26 +0000869include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000870
871//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000872// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000873//
874
Evan Cheng3924f782008-08-29 07:36:24 +0000875/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000876/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000877multiclass AsI1_bin_irs<bits<4> opcod, string opc,
878 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000879 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000880 // The register-immediate version is re-materializable. This is useful
881 // in particular for taking the address of a local.
882 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000883 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
884 iii, opc, "\t$Rd, $Rn, $imm",
885 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
886 bits<4> Rd;
887 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000888 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000889 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000890 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000891 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000892 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000893 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000894 }
Jim Grosbach62547262010-10-11 18:51:51 +0000895 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
896 iir, opc, "\t$Rd, $Rn, $Rm",
897 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000898 bits<4> Rd;
899 bits<4> Rn;
900 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000901 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000902 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000903 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000904 let Inst{15-12} = Rd;
905 let Inst{11-4} = 0b00000000;
906 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000907 }
Owen Anderson92a20222011-07-21 18:54:16 +0000908
909 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000910 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000911 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000912 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000913 bits<4> Rd;
914 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000915 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000916 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000917 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000918 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000919 let Inst{11-5} = shift{11-5};
920 let Inst{4} = 0;
921 let Inst{3-0} = shift{3-0};
922 }
923
924 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000925 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000926 iis, opc, "\t$Rd, $Rn, $shift",
927 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
928 bits<4> Rd;
929 bits<4> Rn;
930 bits<12> shift;
931 let Inst{25} = 0;
932 let Inst{19-16} = Rn;
933 let Inst{15-12} = Rd;
934 let Inst{11-8} = shift{11-8};
935 let Inst{7} = 0;
936 let Inst{6-5} = shift{6-5};
937 let Inst{4} = 1;
938 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000939 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000940
941 // Assembly aliases for optional destination operand when it's the same
942 // as the source operand.
943 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
944 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
945 so_imm:$imm, pred:$p,
946 cc_out:$s)>,
947 Requires<[IsARM]>;
948 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
949 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
950 GPR:$Rm, pred:$p,
951 cc_out:$s)>,
952 Requires<[IsARM]>;
953 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000954 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
955 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000956 cc_out:$s)>,
957 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000958 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
959 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
960 so_reg_reg:$shift, pred:$p,
961 cc_out:$s)>,
962 Requires<[IsARM]>;
963
Evan Chenga8e29892007-01-19 07:51:42 +0000964}
965
Evan Cheng342e3162011-08-30 01:34:54 +0000966/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
967/// reversed. The 'rr' form is only defined for the disassembler; for codegen
968/// it is equivalent to the AsI1_bin_irs counterpart.
969multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
970 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
971 PatFrag opnode, string baseOpc, bit Commutable = 0> {
972 // The register-immediate version is re-materializable. This is useful
973 // in particular for taking the address of a local.
974 let isReMaterializable = 1 in {
975 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
976 iii, opc, "\t$Rd, $Rn, $imm",
977 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
978 bits<4> Rd;
979 bits<4> Rn;
980 bits<12> imm;
981 let Inst{25} = 1;
982 let Inst{19-16} = Rn;
983 let Inst{15-12} = Rd;
984 let Inst{11-0} = imm;
985 }
986 }
987 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
988 iir, opc, "\t$Rd, $Rn, $Rm",
989 [/* pattern left blank */]> {
990 bits<4> Rd;
991 bits<4> Rn;
992 bits<4> Rm;
993 let Inst{11-4} = 0b00000000;
994 let Inst{25} = 0;
995 let Inst{3-0} = Rm;
996 let Inst{15-12} = Rd;
997 let Inst{19-16} = Rn;
998 }
999
1000 def rsi : AsI1<opcod, (outs GPR:$Rd),
1001 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1002 iis, opc, "\t$Rd, $Rn, $shift",
1003 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1004 bits<4> Rd;
1005 bits<4> Rn;
1006 bits<12> shift;
1007 let Inst{25} = 0;
1008 let Inst{19-16} = Rn;
1009 let Inst{15-12} = Rd;
1010 let Inst{11-5} = shift{11-5};
1011 let Inst{4} = 0;
1012 let Inst{3-0} = shift{3-0};
1013 }
1014
1015 def rsr : AsI1<opcod, (outs GPR:$Rd),
1016 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1017 iis, opc, "\t$Rd, $Rn, $shift",
1018 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1019 bits<4> Rd;
1020 bits<4> Rn;
1021 bits<12> shift;
1022 let Inst{25} = 0;
1023 let Inst{19-16} = Rn;
1024 let Inst{15-12} = Rd;
1025 let Inst{11-8} = shift{11-8};
1026 let Inst{7} = 0;
1027 let Inst{6-5} = shift{6-5};
1028 let Inst{4} = 1;
1029 let Inst{3-0} = shift{3-0};
1030 }
1031
1032 // Assembly aliases for optional destination operand when it's the same
1033 // as the source operand.
1034 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1035 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1036 so_imm:$imm, pred:$p,
1037 cc_out:$s)>,
1038 Requires<[IsARM]>;
1039 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1040 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1041 GPR:$Rm, pred:$p,
1042 cc_out:$s)>,
1043 Requires<[IsARM]>;
1044 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1045 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1046 so_reg_imm:$shift, pred:$p,
1047 cc_out:$s)>,
1048 Requires<[IsARM]>;
1049 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1050 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1051 so_reg_reg:$shift, pred:$p,
1052 cc_out:$s)>,
1053 Requires<[IsARM]>;
1054
1055}
1056
Evan Cheng4a517082011-09-06 18:52:20 +00001057/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001058///
1059/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001060/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1061let hasPostISelHook = 1, Defs = [CPSR] in {
1062multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1063 InstrItinClass iis, PatFrag opnode,
1064 bit Commutable = 0> {
1065 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1066 4, iii,
1067 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001068
Andrew Trick90b7b122011-10-18 19:18:52 +00001069 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1070 4, iir,
1071 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1072 let isCommutable = Commutable;
1073 }
1074 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1075 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1076 4, iis,
1077 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1078 so_reg_imm:$shift))]>;
1079
1080 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1081 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1082 4, iis,
1083 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1084 so_reg_reg:$shift))]>;
1085}
1086}
1087
1088/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1089/// operands are reversed.
1090let hasPostISelHook = 1, Defs = [CPSR] in {
1091multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1092 InstrItinClass iis, PatFrag opnode,
1093 bit Commutable = 0> {
1094 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1095 4, iii,
1096 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1097
1098 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1099 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1100 4, iis,
1101 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1102 GPR:$Rn))]>;
1103
1104 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1105 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1106 4, iis,
1107 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1108 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001109}
Evan Chengc85e8322007-07-05 07:13:32 +00001110}
1111
1112/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001113/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001114/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001115let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001116multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1117 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1118 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001119 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1120 opc, "\t$Rn, $imm",
1121 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001122 bits<4> Rn;
1123 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001124 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001125 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001126 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001127 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001128 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001129 }
1130 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1131 opc, "\t$Rn, $Rm",
1132 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001133 bits<4> Rn;
1134 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001135 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001136 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001137 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001138 let Inst{19-16} = Rn;
1139 let Inst{15-12} = 0b0000;
1140 let Inst{11-4} = 0b00000000;
1141 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001142 }
Owen Anderson92a20222011-07-21 18:54:16 +00001143 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001144 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001145 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001146 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001147 bits<4> Rn;
1148 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001149 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001150 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001151 let Inst{19-16} = Rn;
1152 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001153 let Inst{11-5} = shift{11-5};
1154 let Inst{4} = 0;
1155 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001156 }
Owen Anderson92a20222011-07-21 18:54:16 +00001157 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001158 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001159 opc, "\t$Rn, $shift",
1160 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1161 bits<4> Rn;
1162 bits<12> shift;
1163 let Inst{25} = 0;
1164 let Inst{20} = 1;
1165 let Inst{19-16} = Rn;
1166 let Inst{15-12} = 0b0000;
1167 let Inst{11-8} = shift{11-8};
1168 let Inst{7} = 0;
1169 let Inst{6-5} = shift{6-5};
1170 let Inst{4} = 1;
1171 let Inst{3-0} = shift{3-0};
1172 }
1173
Evan Cheng071a2792007-09-11 19:55:27 +00001174}
Evan Chenga8e29892007-01-19 07:51:42 +00001175}
1176
Evan Cheng576a3962010-09-25 00:49:35 +00001177/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001178/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001179/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001180class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001181 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001182 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001183 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001184 Requires<[IsARM, HasV6]> {
1185 bits<4> Rd;
1186 bits<4> Rm;
1187 bits<2> rot;
1188 let Inst{19-16} = 0b1111;
1189 let Inst{15-12} = Rd;
1190 let Inst{11-10} = rot;
1191 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001192}
1193
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001194class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001195 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001196 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1197 Requires<[IsARM, HasV6]> {
1198 bits<2> rot;
1199 let Inst{19-16} = 0b1111;
1200 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001201}
1202
Evan Cheng576a3962010-09-25 00:49:35 +00001203/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001204/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001205class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001206 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001207 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001208 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1209 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001210 Requires<[IsARM, HasV6]> {
1211 bits<4> Rd;
1212 bits<4> Rm;
1213 bits<4> Rn;
1214 bits<2> rot;
1215 let Inst{19-16} = Rn;
1216 let Inst{15-12} = Rd;
1217 let Inst{11-10} = rot;
1218 let Inst{9-4} = 0b000111;
1219 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001220}
1221
Jim Grosbach70327412011-07-27 17:48:13 +00001222class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001223 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001224 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1225 Requires<[IsARM, HasV6]> {
1226 bits<4> Rn;
1227 bits<2> rot;
1228 let Inst{19-16} = Rn;
1229 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001230}
1231
Evan Cheng62674222009-06-25 23:34:10 +00001232/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001233multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001234 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001235 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001236 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1237 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001238 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001239 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001240 bits<4> Rd;
1241 bits<4> Rn;
1242 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001243 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001244 let Inst{15-12} = Rd;
1245 let Inst{19-16} = Rn;
1246 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001247 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001248 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1249 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001250 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001251 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001252 bits<4> Rd;
1253 bits<4> Rn;
1254 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001255 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001256 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001257 let isCommutable = Commutable;
1258 let Inst{3-0} = Rm;
1259 let Inst{15-12} = Rd;
1260 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001261 }
Owen Anderson92a20222011-07-21 18:54:16 +00001262 def rsi : AsI1<opcod, (outs GPR:$Rd),
1263 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001264 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001265 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001266 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001267 bits<4> Rd;
1268 bits<4> Rn;
1269 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001270 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001271 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001272 let Inst{15-12} = Rd;
1273 let Inst{11-5} = shift{11-5};
1274 let Inst{4} = 0;
1275 let Inst{3-0} = shift{3-0};
1276 }
1277 def rsr : AsI1<opcod, (outs GPR:$Rd),
1278 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001279 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001280 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001281 Requires<[IsARM]> {
1282 bits<4> Rd;
1283 bits<4> Rn;
1284 bits<12> shift;
1285 let Inst{25} = 0;
1286 let Inst{19-16} = Rn;
1287 let Inst{15-12} = Rd;
1288 let Inst{11-8} = shift{11-8};
1289 let Inst{7} = 0;
1290 let Inst{6-5} = shift{6-5};
1291 let Inst{4} = 1;
1292 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001293 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001294 }
Evan Cheng342e3162011-08-30 01:34:54 +00001295
Jim Grosbach37ee4642011-07-13 17:57:17 +00001296 // Assembly aliases for optional destination operand when it's the same
1297 // as the source operand.
1298 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1299 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1300 so_imm:$imm, pred:$p,
1301 cc_out:$s)>,
1302 Requires<[IsARM]>;
1303 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1304 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1305 GPR:$Rm, pred:$p,
1306 cc_out:$s)>,
1307 Requires<[IsARM]>;
1308 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001309 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1310 so_reg_imm:$shift, pred:$p,
1311 cc_out:$s)>,
1312 Requires<[IsARM]>;
1313 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1314 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1315 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001316 cc_out:$s)>,
1317 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001318}
1319
Evan Cheng342e3162011-08-30 01:34:54 +00001320/// AI1_rsc_irs - Define instructions and patterns for rsc
1321multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1322 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001323 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001324 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1325 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1326 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1327 Requires<[IsARM]> {
1328 bits<4> Rd;
1329 bits<4> Rn;
1330 bits<12> imm;
1331 let Inst{25} = 1;
1332 let Inst{15-12} = Rd;
1333 let Inst{19-16} = Rn;
1334 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001335 }
Evan Cheng342e3162011-08-30 01:34:54 +00001336 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1337 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1338 [/* pattern left blank */]> {
1339 bits<4> Rd;
1340 bits<4> Rn;
1341 bits<4> Rm;
1342 let Inst{11-4} = 0b00000000;
1343 let Inst{25} = 0;
1344 let Inst{3-0} = Rm;
1345 let Inst{15-12} = Rd;
1346 let Inst{19-16} = Rn;
1347 }
1348 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1349 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1350 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1351 Requires<[IsARM]> {
1352 bits<4> Rd;
1353 bits<4> Rn;
1354 bits<12> shift;
1355 let Inst{25} = 0;
1356 let Inst{19-16} = Rn;
1357 let Inst{15-12} = Rd;
1358 let Inst{11-5} = shift{11-5};
1359 let Inst{4} = 0;
1360 let Inst{3-0} = shift{3-0};
1361 }
1362 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1363 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1364 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1365 Requires<[IsARM]> {
1366 bits<4> Rd;
1367 bits<4> Rn;
1368 bits<12> shift;
1369 let Inst{25} = 0;
1370 let Inst{19-16} = Rn;
1371 let Inst{15-12} = Rd;
1372 let Inst{11-8} = shift{11-8};
1373 let Inst{7} = 0;
1374 let Inst{6-5} = shift{6-5};
1375 let Inst{4} = 1;
1376 let Inst{3-0} = shift{3-0};
1377 }
1378 }
1379
1380 // Assembly aliases for optional destination operand when it's the same
1381 // as the source operand.
1382 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1383 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1384 so_imm:$imm, pred:$p,
1385 cc_out:$s)>,
1386 Requires<[IsARM]>;
1387 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1388 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1389 GPR:$Rm, pred:$p,
1390 cc_out:$s)>,
1391 Requires<[IsARM]>;
1392 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1393 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1394 so_reg_imm:$shift, pred:$p,
1395 cc_out:$s)>,
1396 Requires<[IsARM]>;
1397 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1398 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1399 so_reg_reg:$shift, pred:$p,
1400 cc_out:$s)>,
1401 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001402}
1403
Jim Grosbach3e556122010-10-26 22:37:02 +00001404let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001405multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001406 InstrItinClass iir, PatFrag opnode> {
1407 // Note: We use the complex addrmode_imm12 rather than just an input
1408 // GPR and a constrained immediate so that we can use this to match
1409 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001410 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001411 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1412 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001413 bits<4> Rt;
1414 bits<17> addr;
1415 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1416 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001417 let Inst{15-12} = Rt;
1418 let Inst{11-0} = addr{11-0}; // imm12
1419 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001420 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001421 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1422 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001423 bits<4> Rt;
1424 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001425 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001426 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1427 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001428 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001429 let Inst{11-0} = shift{11-0};
1430 }
1431}
1432}
1433
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001434let canFoldAsLoad = 1, isReMaterializable = 1 in {
1435multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1436 InstrItinClass iir, PatFrag opnode> {
1437 // Note: We use the complex addrmode_imm12 rather than just an input
1438 // GPR and a constrained immediate so that we can use this to match
1439 // frame index references and avoid matching constant pool references.
1440 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1441 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1442 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1443 bits<4> Rt;
1444 bits<17> addr;
1445 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1446 let Inst{19-16} = addr{16-13}; // Rn
1447 let Inst{15-12} = Rt;
1448 let Inst{11-0} = addr{11-0}; // imm12
1449 }
1450 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1451 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1452 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1453 bits<4> Rt;
1454 bits<17> shift;
1455 let shift{4} = 0; // Inst{4} = 0
1456 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1457 let Inst{19-16} = shift{16-13}; // Rn
1458 let Inst{15-12} = Rt;
1459 let Inst{11-0} = shift{11-0};
1460 }
1461}
1462}
1463
1464
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001465multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001466 InstrItinClass iir, PatFrag opnode> {
1467 // Note: We use the complex addrmode_imm12 rather than just an input
1468 // GPR and a constrained immediate so that we can use this to match
1469 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001470 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001471 (ins GPR:$Rt, addrmode_imm12:$addr),
1472 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1473 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1474 bits<4> Rt;
1475 bits<17> addr;
1476 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1477 let Inst{19-16} = addr{16-13}; // Rn
1478 let Inst{15-12} = Rt;
1479 let Inst{11-0} = addr{11-0}; // imm12
1480 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001481 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001482 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1483 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1484 bits<4> Rt;
1485 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001486 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001487 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1488 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001489 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001490 let Inst{11-0} = shift{11-0};
1491 }
1492}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001493
1494multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1495 InstrItinClass iir, PatFrag opnode> {
1496 // Note: We use the complex addrmode_imm12 rather than just an input
1497 // GPR and a constrained immediate so that we can use this to match
1498 // frame index references and avoid matching constant pool references.
1499 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1500 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1501 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1502 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1503 bits<4> Rt;
1504 bits<17> addr;
1505 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1506 let Inst{19-16} = addr{16-13}; // Rn
1507 let Inst{15-12} = Rt;
1508 let Inst{11-0} = addr{11-0}; // imm12
1509 }
1510 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1511 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1512 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1513 bits<4> Rt;
1514 bits<17> shift;
1515 let shift{4} = 0; // Inst{4} = 0
1516 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1517 let Inst{19-16} = shift{16-13}; // Rn
1518 let Inst{15-12} = Rt;
1519 let Inst{11-0} = shift{11-0};
1520 }
1521}
1522
1523
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001524//===----------------------------------------------------------------------===//
1525// Instructions
1526//===----------------------------------------------------------------------===//
1527
Evan Chenga8e29892007-01-19 07:51:42 +00001528//===----------------------------------------------------------------------===//
1529// Miscellaneous Instructions.
1530//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001531
Evan Chenga8e29892007-01-19 07:51:42 +00001532/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1533/// the function. The first operand is the ID# for this instruction, the second
1534/// is the index into the MachineConstantPool that this is, the third is the
1535/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001536let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001537def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001538PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001539 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001540
Jim Grosbach4642ad32010-02-22 23:10:38 +00001541// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1542// from removing one half of the matched pairs. That breaks PEI, which assumes
1543// these will always be in pairs, and asserts if it finds otherwise. Better way?
1544let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001545def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001546PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001547 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001548
Jim Grosbach64171712010-02-16 21:07:46 +00001549def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001550PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001551 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001552}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001553
Eli Friedman2bdffe42011-08-31 00:31:29 +00001554// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1555// (These psuedos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001556let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001557def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1558 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1559 NoItinerary, []>;
1560def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1561 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1562 NoItinerary, []>;
1563def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1564 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1565 NoItinerary, []>;
1566def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1567 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1568 NoItinerary, []>;
1569def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1570 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1571 NoItinerary, []>;
1572def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1573 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1574 NoItinerary, []>;
1575def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1576 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1577 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001578def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1579 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1580 GPR:$set1, GPR:$set2),
1581 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001582}
1583
Jim Grosbachd30970f2011-08-11 22:30:30 +00001584def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001585 Requires<[IsARM, HasV6T2]> {
1586 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001587 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001588 let Inst{7-0} = 0b00000000;
1589}
1590
Jim Grosbachd30970f2011-08-11 22:30:30 +00001591def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001592 Requires<[IsARM, HasV6T2]> {
1593 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001594 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001595 let Inst{7-0} = 0b00000001;
1596}
1597
Jim Grosbachd30970f2011-08-11 22:30:30 +00001598def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001599 Requires<[IsARM, HasV6T2]> {
1600 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001601 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001602 let Inst{7-0} = 0b00000010;
1603}
1604
Jim Grosbachd30970f2011-08-11 22:30:30 +00001605def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001606 Requires<[IsARM, HasV6T2]> {
1607 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001608 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001609 let Inst{7-0} = 0b00000011;
1610}
1611
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001612def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1613 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001614 bits<4> Rd;
1615 bits<4> Rn;
1616 bits<4> Rm;
1617 let Inst{3-0} = Rm;
1618 let Inst{15-12} = Rd;
1619 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001620 let Inst{27-20} = 0b01101000;
1621 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001622 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001623}
1624
Johnny Chenf4d81052010-02-12 22:53:19 +00001625def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001626 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001627 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001628 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001629 let Inst{7-0} = 0b00000100;
1630}
1631
Johnny Chenc6f7b272010-02-11 18:12:29 +00001632// The i32imm operand $val can be used by a debugger to store more information
1633// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001634def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1635 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001636 bits<16> val;
1637 let Inst{3-0} = val{3-0};
1638 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001639 let Inst{27-20} = 0b00010010;
1640 let Inst{7-4} = 0b0111;
1641}
1642
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001643// Change Processor State
1644// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001645class CPS<dag iops, string asm_ops>
1646 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001647 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001648 bits<2> imod;
1649 bits<3> iflags;
1650 bits<5> mode;
1651 bit M;
1652
Johnny Chenb98e1602010-02-12 18:55:33 +00001653 let Inst{31-28} = 0b1111;
1654 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001655 let Inst{19-18} = imod;
1656 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001657 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001658 let Inst{8-6} = iflags;
1659 let Inst{5} = 0;
1660 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001661}
1662
Owen Anderson35008c22011-08-09 23:05:39 +00001663let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001664let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001665 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001666 "$imod\t$iflags, $mode">;
1667let mode = 0, M = 0 in
1668 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1669
1670let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001671 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001672}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001673
Johnny Chenb92a23f2010-02-21 04:42:01 +00001674// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001675multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001676
Evan Chengdfed19f2010-11-03 06:34:55 +00001677 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001678 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001679 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001680 bits<4> Rt;
1681 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001682 let Inst{31-26} = 0b111101;
1683 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001684 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001685 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001686 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001687 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001688 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001689 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001690 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001691 }
1692
Evan Chengdfed19f2010-11-03 06:34:55 +00001693 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001694 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001695 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001696 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001697 let Inst{31-26} = 0b111101;
1698 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001699 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001700 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001701 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001702 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001703 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001704 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001705 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001706 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001707 }
1708}
1709
Evan Cheng416941d2010-11-04 05:19:35 +00001710defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1711defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1712defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001713
Jim Grosbach53a89d62011-07-22 17:46:13 +00001714def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001715 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001716 bits<1> end;
1717 let Inst{31-10} = 0b1111000100000001000000;
1718 let Inst{9} = end;
1719 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001720}
1721
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001722def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1723 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001724 bits<4> opt;
1725 let Inst{27-4} = 0b001100100000111100001111;
1726 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001727}
1728
Johnny Chenba6e0332010-02-11 17:14:31 +00001729// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001730let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001731def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001732 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001733 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001734 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001735}
1736
Evan Cheng12c3a532008-11-06 17:48:05 +00001737// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001738let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001739def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001740 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001741 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001742
Evan Cheng325474e2008-01-07 23:56:57 +00001743let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001744def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001745 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001746 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001747
Jim Grosbach53694262010-11-18 01:15:56 +00001748def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001749 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001750 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001751
Jim Grosbach53694262010-11-18 01:15:56 +00001752def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001753 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001754 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001755
Jim Grosbach53694262010-11-18 01:15:56 +00001756def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001757 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001758 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001759
Jim Grosbach53694262010-11-18 01:15:56 +00001760def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001761 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001762 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001763}
Chris Lattner13c63102008-01-06 05:55:01 +00001764let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001765def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001766 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001767
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001768def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001769 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001770 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001771
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001772def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001773 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001774}
Evan Cheng12c3a532008-11-06 17:48:05 +00001775} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001776
Evan Chenge07715c2009-06-23 05:25:29 +00001777
1778// LEApcrel - Load a pc-relative address into a register without offending the
1779// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001780let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001781// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001782// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1783// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001784def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001785 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001786 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001787 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001788 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001789 let Inst{24} = 0;
1790 let Inst{23-22} = label{13-12};
1791 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001792 let Inst{20} = 0;
1793 let Inst{19-16} = 0b1111;
1794 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001795 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001796}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001797def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001798 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001799
1800def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1801 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001802 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001803
Evan Chenga8e29892007-01-19 07:51:42 +00001804//===----------------------------------------------------------------------===//
1805// Control Flow Instructions.
1806//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001807
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001808let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1809 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001810 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001811 "bx", "\tlr", [(ARMretflag)]>,
1812 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001813 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001814 }
1815
1816 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001817 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001818 "mov", "\tpc, lr", [(ARMretflag)]>,
1819 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001820 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001821 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001822}
Rafael Espindola27185192006-09-29 21:20:16 +00001823
Bob Wilson04ea6e52009-10-28 00:37:03 +00001824// Indirect branches
1825let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001826 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001827 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001828 [(brind GPR:$dst)]>,
1829 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001830 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001831 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001832 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001833 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001834
Jim Grosbachd447ac62011-07-13 20:21:31 +00001835 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1836 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001837 Requires<[IsARM, HasV4T]> {
1838 bits<4> dst;
1839 let Inst{27-4} = 0b000100101111111111110001;
1840 let Inst{3-0} = dst;
1841 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001842}
1843
Evan Cheng1e0eab12010-11-29 22:43:27 +00001844// All calls clobber the non-callee saved registers. SP is marked as
1845// a use to prevent stack-pointer assignments that appear immediately
1846// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001847let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001848 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001849 // FIXME: Do we really need a non-predicated version? If so, it should
1850 // at least be a pseudo instruction expanding to the predicated version
1851 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001852 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001853 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001854 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001855 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001856 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001857 Requires<[IsARM, IsNotDarwin]> {
1858 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001859 bits<24> func;
1860 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001861 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001862 }
Evan Cheng277f0742007-06-19 21:05:09 +00001863
Jason W Kim685c3502011-02-04 19:47:15 +00001864 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001865 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001866 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001867 Requires<[IsARM, IsNotDarwin]> {
1868 bits<24> func;
1869 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001870 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001871 }
Evan Cheng277f0742007-06-19 21:05:09 +00001872
Evan Chenga8e29892007-01-19 07:51:42 +00001873 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001874 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001875 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001876 [(ARMcall GPR:$func)]>,
1877 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001878 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001879 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001880 let Inst{3-0} = func;
1881 }
1882
1883 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1884 IIC_Br, "blx", "\t$func",
1885 [(ARMcall_pred GPR:$func)]>,
1886 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1887 bits<4> func;
1888 let Inst{27-4} = 0b000100101111111111110011;
1889 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001890 }
1891
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001892 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001893 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001894 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001895 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001896 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001897
1898 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001899 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001900 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001901 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001902}
1903
David Goodwin1a8f36e2009-08-12 18:31:53 +00001904let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001905 // On Darwin R9 is call-clobbered.
1906 // R7 is marked as a use to prevent frame-pointer assignments from being
1907 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001908 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001909 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001910 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001911 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001912 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1913 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001914
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001915 def BLr9_pred : ARMPseudoExpand<(outs),
1916 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001917 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001918 [(ARMcall_pred tglobaladdr:$func)],
1919 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001920 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001921
1922 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001923 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001924 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001925 [(ARMcall GPR:$func)],
1926 (BLX GPR:$func)>,
1927 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001928
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001929 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001930 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001931 [(ARMcall_pred GPR:$func)],
1932 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001933 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001934
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001935 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001936 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001937 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001938 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001939 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001940
1941 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001942 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001943 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001944 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001945}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001946
David Goodwin1a8f36e2009-08-12 18:31:53 +00001947let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001948 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1949 // a two-value operand where a dag node expects two operands. :(
1950 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1951 IIC_Br, "b", "\t$target",
1952 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1953 bits<24> target;
1954 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001955 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001956 }
1957
Evan Chengaeafca02007-05-16 07:45:54 +00001958 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001959 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001960 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001961 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1962 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001963 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001964 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001965 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001966
Jim Grosbach2dc77682010-11-29 18:37:44 +00001967 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1968 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001969 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001970 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001971 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001972 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1973 // into i12 and rs suffixed versions.
1974 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001975 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001976 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001977 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001978 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001979 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001980 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001981 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001982 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001983 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001984 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001985 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001986
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001987}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001988
Jim Grosbachcf121c32011-07-28 21:57:55 +00001989// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001990def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001991 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001992 Requires<[IsARM, HasV5T]> {
1993 let Inst{31-25} = 0b1111101;
1994 bits<25> target;
1995 let Inst{23-0} = target{24-1};
1996 let Inst{24} = target{0};
1997}
1998
Jim Grosbach898e7e22011-07-13 20:25:01 +00001999// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002000def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002001 [/* pattern left blank */]> {
2002 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002003 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002004 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002005 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002006 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002007}
2008
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002009// Tail calls.
2010
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002011let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2012 // Darwin versions.
2013 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2014 Uses = [SP] in {
2015 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2016 IIC_Br, []>, Requires<[IsDarwin]>;
2017
2018 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2019 IIC_Br, []>, Requires<[IsDarwin]>;
2020
Jim Grosbach245f5e82011-07-08 18:50:22 +00002021 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002022 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002023 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2024 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002025
Jim Grosbach245f5e82011-07-08 18:50:22 +00002026 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002027 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002028 (BX GPR:$dst)>,
2029 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002030
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002031 }
2032
2033 // Non-Darwin versions (the difference is R9).
2034 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2035 Uses = [SP] in {
2036 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2037 IIC_Br, []>, Requires<[IsNotDarwin]>;
2038
2039 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2040 IIC_Br, []>, Requires<[IsNotDarwin]>;
2041
Jim Grosbach245f5e82011-07-08 18:50:22 +00002042 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002043 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002044 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2045 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002046
Jim Grosbach245f5e82011-07-08 18:50:22 +00002047 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002048 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002049 (BX GPR:$dst)>,
2050 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002051 }
2052}
2053
Jim Grosbachd30970f2011-08-11 22:30:30 +00002054// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002055def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2056 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002057 bits<4> opt;
2058 let Inst{23-4} = 0b01100000000000000111;
2059 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002060}
2061
Jim Grosbached838482011-07-26 16:24:27 +00002062// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002063let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002064def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002065 bits<24> svc;
2066 let Inst{23-0} = svc;
2067}
Johnny Chen85d5a892010-02-10 18:02:25 +00002068}
2069
Jim Grosbach5a287482011-07-29 17:51:39 +00002070// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002071class SRSI<bit wb, string asm>
2072 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2073 NoItinerary, asm, "", []> {
2074 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002075 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002076 let Inst{27-25} = 0b100;
2077 let Inst{22} = 1;
2078 let Inst{21} = wb;
2079 let Inst{20} = 0;
2080 let Inst{19-16} = 0b1101; // SP
2081 let Inst{15-5} = 0b00000101000;
2082 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002083}
2084
Jim Grosbache1cf5902011-07-29 20:26:09 +00002085def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2086 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002087}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002088def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2089 let Inst{24-23} = 0;
2090}
2091def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2092 let Inst{24-23} = 0b10;
2093}
2094def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2095 let Inst{24-23} = 0b10;
2096}
2097def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2098 let Inst{24-23} = 0b01;
2099}
2100def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2101 let Inst{24-23} = 0b01;
2102}
2103def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2104 let Inst{24-23} = 0b11;
2105}
2106def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2107 let Inst{24-23} = 0b11;
2108}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002109
Jim Grosbach5a287482011-07-29 17:51:39 +00002110// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002111class RFEI<bit wb, string asm>
2112 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2113 NoItinerary, asm, "", []> {
2114 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002115 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002116 let Inst{27-25} = 0b100;
2117 let Inst{22} = 0;
2118 let Inst{21} = wb;
2119 let Inst{20} = 1;
2120 let Inst{19-16} = Rn;
2121 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002122}
2123
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002124def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2125 let Inst{24-23} = 0;
2126}
2127def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2128 let Inst{24-23} = 0;
2129}
2130def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2131 let Inst{24-23} = 0b10;
2132}
2133def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2134 let Inst{24-23} = 0b10;
2135}
2136def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2137 let Inst{24-23} = 0b01;
2138}
2139def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2140 let Inst{24-23} = 0b01;
2141}
2142def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2143 let Inst{24-23} = 0b11;
2144}
2145def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2146 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002147}
2148
Evan Chenga8e29892007-01-19 07:51:42 +00002149//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002150// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002151//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002152
Evan Chenga8e29892007-01-19 07:51:42 +00002153// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002154
2155
Evan Cheng7e2fe912010-10-28 06:47:08 +00002156defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002157 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002158defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002159 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002160defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002161 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002162defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002163 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002164
Evan Chengfa775d02007-03-19 07:20:03 +00002165// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002166let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002167 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002168def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002169 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2170 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002171 bits<4> Rt;
2172 bits<17> addr;
2173 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2174 let Inst{19-16} = 0b1111;
2175 let Inst{15-12} = Rt;
2176 let Inst{11-0} = addr{11-0}; // imm12
2177}
Evan Chengfa775d02007-03-19 07:20:03 +00002178
Evan Chenga8e29892007-01-19 07:51:42 +00002179// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002180def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002181 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2182 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002183
Evan Chenga8e29892007-01-19 07:51:42 +00002184// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002185def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002186 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2187 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002188
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002189def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002190 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2191 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002192
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002193let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002194// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002195def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2196 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002197 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002198 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002199}
Rafael Espindolac391d162006-10-23 20:34:27 +00002200
Evan Chenga8e29892007-01-19 07:51:42 +00002201// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002202multiclass AI2_ldridx<bit isByte, string opc,
2203 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002204 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002205 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002206 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002207 bits<17> addr;
2208 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002209 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002210 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002211 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002212 let DecoderMethod = "DecodeLDRPreImm";
2213 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2214 }
2215
2216 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002217 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002218 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2219 bits<17> addr;
2220 let Inst{25} = 1;
2221 let Inst{23} = addr{12};
2222 let Inst{19-16} = addr{16-13};
2223 let Inst{11-0} = addr{11-0};
2224 let Inst{4} = 0;
2225 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002226 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002227 }
Owen Anderson793e7962011-07-26 20:54:26 +00002228
2229 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002230 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002231 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002232 opc, "\t$Rt, $addr, $offset",
2233 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002234 // {12} isAdd
2235 // {11-0} imm12/Rm
2236 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002237 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002238 let Inst{25} = 1;
2239 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002240 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002241 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002242
2243 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002244 }
2245
2246 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002247 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002248 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002249 opc, "\t$Rt, $addr, $offset",
2250 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002251 // {12} isAdd
2252 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002253 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002254 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002255 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002256 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002257 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002258 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002259
2260 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002261 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002262
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002263}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002264
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002265let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002266// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2267// IIC_iLoad_siu depending on whether it the offset register is shifted.
2268defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2269defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002270}
Rafael Espindola450856d2006-12-12 00:37:38 +00002271
Jim Grosbach45251b32011-08-11 20:41:13 +00002272multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2273 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002274 (ins addrmode3:$addr), IndexModePre,
2275 LdMiscFrm, itin,
2276 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2277 bits<14> addr;
2278 let Inst{23} = addr{8}; // U bit
2279 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2280 let Inst{19-16} = addr{12-9}; // Rn
2281 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2282 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002283 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002284 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002285 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002286 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002287 (ins addr_offset_none:$addr, am3offset:$offset),
2288 IndexModePost, LdMiscFrm, itin,
2289 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2290 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002291 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002292 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002293 let Inst{23} = offset{8}; // U bit
2294 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002295 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002296 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2297 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002298 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002299 }
2300}
Rafael Espindola4e307642006-09-08 16:59:47 +00002301
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002302let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002303defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2304defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2305defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002306let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002307def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002308 (ins addrmode3:$addr), IndexModePre,
2309 LdMiscFrm, IIC_iLoad_d_ru,
2310 "ldrd", "\t$Rt, $Rt2, $addr!",
2311 "$addr.base = $Rn_wb", []> {
2312 bits<14> addr;
2313 let Inst{23} = addr{8}; // U bit
2314 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2315 let Inst{19-16} = addr{12-9}; // Rn
2316 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2317 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002318 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002319 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002320}
Jim Grosbach45251b32011-08-11 20:41:13 +00002321def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002322 (ins addr_offset_none:$addr, am3offset:$offset),
2323 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2324 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2325 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002326 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002327 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002328 let Inst{23} = offset{8}; // U bit
2329 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002330 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002331 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2332 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002333 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002334}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002335} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002336} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002337
Jim Grosbach89958d52011-08-11 21:41:59 +00002338// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002339let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002340def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2341 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2342 IndexModePost, LdFrm, IIC_iLoad_ru,
2343 "ldrt", "\t$Rt, $addr, $offset",
2344 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002345 // {12} isAdd
2346 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002347 bits<14> offset;
2348 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002349 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002350 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002351 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002352 let Inst{19-16} = addr;
2353 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002354 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002355 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002356 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2357}
Jim Grosbach59999262011-08-10 23:43:54 +00002358
2359def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2360 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002361 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002362 "ldrt", "\t$Rt, $addr, $offset",
2363 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002364 // {12} isAdd
2365 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002366 bits<14> offset;
2367 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002368 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002369 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002370 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002371 let Inst{19-16} = addr;
2372 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002373 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002374}
Jim Grosbach3148a652011-08-08 23:28:47 +00002375
2376def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2377 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2378 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2379 "ldrbt", "\t$Rt, $addr, $offset",
2380 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002381 // {12} isAdd
2382 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002383 bits<14> offset;
2384 bits<4> addr;
2385 let Inst{25} = 1;
2386 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002387 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002388 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002389 let Inst{11-5} = offset{11-5};
2390 let Inst{4} = 0;
2391 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002392 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002393}
2394
2395def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2396 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2397 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2398 "ldrbt", "\t$Rt, $addr, $offset",
2399 "$addr.base = $Rn_wb", []> {
2400 // {12} isAdd
2401 // {11-0} imm12/Rm
2402 bits<14> offset;
2403 bits<4> addr;
2404 let Inst{25} = 0;
2405 let Inst{23} = offset{12};
2406 let Inst{21} = 1; // overwrite
2407 let Inst{19-16} = addr;
2408 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002409 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002410}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002411
2412multiclass AI3ldrT<bits<4> op, string opc> {
2413 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2414 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2415 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2416 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2417 bits<9> offset;
2418 let Inst{23} = offset{8};
2419 let Inst{22} = 1;
2420 let Inst{11-8} = offset{7-4};
2421 let Inst{3-0} = offset{3-0};
2422 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2423 }
2424 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2425 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2426 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2427 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2428 bits<5> Rm;
2429 let Inst{23} = Rm{4};
2430 let Inst{22} = 0;
2431 let Inst{11-8} = 0;
2432 let Inst{3-0} = Rm{3-0};
2433 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2434 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002435}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002436
2437defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2438defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2439defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002440}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002441
Evan Chenga8e29892007-01-19 07:51:42 +00002442// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002443
2444// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002445def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002446 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2447 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002448
Evan Chenga8e29892007-01-19 07:51:42 +00002449// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002450let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2451def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002452 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002453 "strd", "\t$Rt, $src2, $addr", []>,
2454 Requires<[IsARM, HasV5TE]> {
2455 let Inst{21} = 0;
2456}
Evan Chenga8e29892007-01-19 07:51:42 +00002457
2458// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002459multiclass AI2_stridx<bit isByte, string opc,
2460 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002461 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2462 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002463 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002464 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2465 bits<17> addr;
2466 let Inst{25} = 0;
2467 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2468 let Inst{19-16} = addr{16-13}; // Rn
2469 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002470 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002471 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002472 }
Evan Chenga8e29892007-01-19 07:51:42 +00002473
Jim Grosbach19dec202011-08-05 20:35:44 +00002474 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002475 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002476 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002477 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2478 bits<17> addr;
2479 let Inst{25} = 1;
2480 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2481 let Inst{19-16} = addr{16-13}; // Rn
2482 let Inst{11-0} = addr{11-0};
2483 let Inst{4} = 0; // Inst{4} = 0
2484 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002485 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002486 }
2487 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2488 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002489 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002490 opc, "\t$Rt, $addr, $offset",
2491 "$addr.base = $Rn_wb", []> {
2492 // {12} isAdd
2493 // {11-0} imm12/Rm
2494 bits<14> offset;
2495 bits<4> addr;
2496 let Inst{25} = 1;
2497 let Inst{23} = offset{12};
2498 let Inst{19-16} = addr;
2499 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002500
2501 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002502 }
Owen Anderson793e7962011-07-26 20:54:26 +00002503
Jim Grosbach19dec202011-08-05 20:35:44 +00002504 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2505 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002506 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002507 opc, "\t$Rt, $addr, $offset",
2508 "$addr.base = $Rn_wb", []> {
2509 // {12} isAdd
2510 // {11-0} imm12/Rm
2511 bits<14> offset;
2512 bits<4> addr;
2513 let Inst{25} = 0;
2514 let Inst{23} = offset{12};
2515 let Inst{19-16} = addr;
2516 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002517
2518 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002519 }
2520}
Owen Anderson793e7962011-07-26 20:54:26 +00002521
Jim Grosbach19dec202011-08-05 20:35:44 +00002522let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002523// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2524// IIC_iStore_siu depending on whether it the offset register is shifted.
2525defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2526defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002527}
Evan Chenga8e29892007-01-19 07:51:42 +00002528
Jim Grosbach19dec202011-08-05 20:35:44 +00002529def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2530 am2offset_reg:$offset),
2531 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2532 am2offset_reg:$offset)>;
2533def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2534 am2offset_imm:$offset),
2535 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2536 am2offset_imm:$offset)>;
2537def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2538 am2offset_reg:$offset),
2539 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2540 am2offset_reg:$offset)>;
2541def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2542 am2offset_imm:$offset),
2543 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2544 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002545
Jim Grosbach19dec202011-08-05 20:35:44 +00002546// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2547// put the patterns on the instruction definitions directly as ISel wants
2548// the address base and offset to be separate operands, not a single
2549// complex operand like we represent the instructions themselves. The
2550// pseudos map between the two.
2551let usesCustomInserter = 1,
2552 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2553def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2554 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2555 4, IIC_iStore_ru,
2556 [(set GPR:$Rn_wb,
2557 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2558def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2559 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2560 4, IIC_iStore_ru,
2561 [(set GPR:$Rn_wb,
2562 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2563def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2564 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2565 4, IIC_iStore_ru,
2566 [(set GPR:$Rn_wb,
2567 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2568def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2569 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2570 4, IIC_iStore_ru,
2571 [(set GPR:$Rn_wb,
2572 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002573def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2574 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2575 4, IIC_iStore_ru,
2576 [(set GPR:$Rn_wb,
2577 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002578}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002579
Evan Chenga8e29892007-01-19 07:51:42 +00002580
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002581
2582def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2583 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2584 StMiscFrm, IIC_iStore_bh_ru,
2585 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2586 bits<14> addr;
2587 let Inst{23} = addr{8}; // U bit
2588 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2589 let Inst{19-16} = addr{12-9}; // Rn
2590 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2591 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2592 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002593 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002594}
2595
2596def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2597 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2598 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2599 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2600 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2601 addr_offset_none:$addr,
2602 am3offset:$offset))]> {
2603 bits<10> offset;
2604 bits<4> addr;
2605 let Inst{23} = offset{8}; // U bit
2606 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2607 let Inst{19-16} = addr;
2608 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2609 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002610 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002611}
Evan Chenga8e29892007-01-19 07:51:42 +00002612
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002613let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002614def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002615 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2616 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2617 "strd", "\t$Rt, $Rt2, $addr!",
2618 "$addr.base = $Rn_wb", []> {
2619 bits<14> addr;
2620 let Inst{23} = addr{8}; // U bit
2621 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2622 let Inst{19-16} = addr{12-9}; // Rn
2623 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2624 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002625 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002626 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002627}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002628
Jim Grosbach45251b32011-08-11 20:41:13 +00002629def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002630 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2631 am3offset:$offset),
2632 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2633 "strd", "\t$Rt, $Rt2, $addr, $offset",
2634 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002635 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002636 bits<4> addr;
2637 let Inst{23} = offset{8}; // U bit
2638 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2639 let Inst{19-16} = addr;
2640 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2641 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002642 let DecoderMethod = "DecodeAddrMode3Instruction";
2643}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002644} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002645
Jim Grosbach7ce05792011-08-03 23:50:40 +00002646// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002647
Jim Grosbach10348e72011-08-11 20:04:56 +00002648def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2649 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2650 IndexModePost, StFrm, IIC_iStore_bh_ru,
2651 "strbt", "\t$Rt, $addr, $offset",
2652 "$addr.base = $Rn_wb", []> {
2653 // {12} isAdd
2654 // {11-0} imm12/Rm
2655 bits<14> offset;
2656 bits<4> addr;
2657 let Inst{25} = 1;
2658 let Inst{23} = offset{12};
2659 let Inst{21} = 1; // overwrite
2660 let Inst{19-16} = addr;
2661 let Inst{11-5} = offset{11-5};
2662 let Inst{4} = 0;
2663 let Inst{3-0} = offset{3-0};
2664 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2665}
2666
2667def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2668 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2669 IndexModePost, StFrm, IIC_iStore_bh_ru,
2670 "strbt", "\t$Rt, $addr, $offset",
2671 "$addr.base = $Rn_wb", []> {
2672 // {12} isAdd
2673 // {11-0} imm12/Rm
2674 bits<14> offset;
2675 bits<4> addr;
2676 let Inst{25} = 0;
2677 let Inst{23} = offset{12};
2678 let Inst{21} = 1; // overwrite
2679 let Inst{19-16} = addr;
2680 let Inst{11-0} = offset{11-0};
2681 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2682}
2683
Jim Grosbach342ebd52011-08-11 22:18:00 +00002684let mayStore = 1, neverHasSideEffects = 1 in {
2685def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2686 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2687 IndexModePost, StFrm, IIC_iStore_ru,
2688 "strt", "\t$Rt, $addr, $offset",
2689 "$addr.base = $Rn_wb", []> {
2690 // {12} isAdd
2691 // {11-0} imm12/Rm
2692 bits<14> offset;
2693 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002694 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002695 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002696 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002697 let Inst{19-16} = addr;
2698 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002699 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002700 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002701 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002702}
2703
Jim Grosbach342ebd52011-08-11 22:18:00 +00002704def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2705 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2706 IndexModePost, StFrm, IIC_iStore_ru,
2707 "strt", "\t$Rt, $addr, $offset",
2708 "$addr.base = $Rn_wb", []> {
2709 // {12} isAdd
2710 // {11-0} imm12/Rm
2711 bits<14> offset;
2712 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002713 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002714 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002715 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002716 let Inst{19-16} = addr;
2717 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002718 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002719}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002720}
2721
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002722
Jim Grosbach7ce05792011-08-03 23:50:40 +00002723multiclass AI3strT<bits<4> op, string opc> {
2724 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2725 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2726 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2727 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2728 bits<9> offset;
2729 let Inst{23} = offset{8};
2730 let Inst{22} = 1;
2731 let Inst{11-8} = offset{7-4};
2732 let Inst{3-0} = offset{3-0};
2733 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2734 }
2735 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2736 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2737 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2738 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2739 bits<5> Rm;
2740 let Inst{23} = Rm{4};
2741 let Inst{22} = 0;
2742 let Inst{11-8} = 0;
2743 let Inst{3-0} = Rm{3-0};
2744 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2745 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002746}
2747
Jim Grosbach7ce05792011-08-03 23:50:40 +00002748
2749defm STRHT : AI3strT<0b1011, "strht">;
2750
2751
Evan Chenga8e29892007-01-19 07:51:42 +00002752//===----------------------------------------------------------------------===//
2753// Load / store multiple Instructions.
2754//
2755
Bill Wendling6c470b82010-11-13 09:09:38 +00002756multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2757 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002758 // IA is the default, so no need for an explicit suffix on the
2759 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002760 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002761 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2762 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002763 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002764 let Inst{24-23} = 0b01; // Increment After
2765 let Inst{21} = 0; // No writeback
2766 let Inst{20} = L_bit;
2767 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002768 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002769 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2770 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002771 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002772 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002773 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002774 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002775
2776 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002777 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002778 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002779 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2780 IndexModeNone, f, itin,
2781 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2782 let Inst{24-23} = 0b00; // Decrement After
2783 let Inst{21} = 0; // No writeback
2784 let Inst{20} = L_bit;
2785 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002786 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002787 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2788 IndexModeUpd, f, itin_upd,
2789 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2790 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002791 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002792 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002793
2794 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002795 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002796 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002797 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2798 IndexModeNone, f, itin,
2799 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2800 let Inst{24-23} = 0b10; // Decrement Before
2801 let Inst{21} = 0; // No writeback
2802 let Inst{20} = L_bit;
2803 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002804 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002805 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2806 IndexModeUpd, f, itin_upd,
2807 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2808 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002809 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002810 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002811
2812 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002813 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002814 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002815 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2816 IndexModeNone, f, itin,
2817 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2818 let Inst{24-23} = 0b11; // Increment Before
2819 let Inst{21} = 0; // No writeback
2820 let Inst{20} = L_bit;
2821 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002822 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002823 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2824 IndexModeUpd, f, itin_upd,
2825 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2826 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002827 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002828 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002829
2830 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002831 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002832}
Bill Wendling6c470b82010-11-13 09:09:38 +00002833
Bill Wendlingc93989a2010-11-13 11:20:05 +00002834let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002835
2836let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2837defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2838
2839let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2840defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2841
2842} // neverHasSideEffects
2843
Bill Wendling73fe34a2010-11-16 01:16:36 +00002844// FIXME: remove when we have a way to marking a MI with these properties.
2845// FIXME: Should pc be an implicit operand like PICADD, etc?
2846let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2847 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002848def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2849 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002850 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002851 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002852 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002853
Evan Chenga8e29892007-01-19 07:51:42 +00002854//===----------------------------------------------------------------------===//
2855// Move Instructions.
2856//
2857
Evan Chengcd799b92009-06-12 20:46:18 +00002858let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002859def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2860 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2861 bits<4> Rd;
2862 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002863
Johnny Chen103bf952011-04-01 23:30:25 +00002864 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002865 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002866 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002867 let Inst{3-0} = Rm;
2868 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002869}
2870
Andrew Trick90b7b122011-10-18 19:18:52 +00002871def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002872 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2873
Dale Johannesen38d5f042010-06-15 22:24:08 +00002874// A version for the smaller set of tail call registers.
2875let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002876def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002877 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2878 bits<4> Rd;
2879 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002880
Dale Johannesen38d5f042010-06-15 22:24:08 +00002881 let Inst{11-4} = 0b00000000;
2882 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002883 let Inst{3-0} = Rm;
2884 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002885}
2886
Owen Andersonde317f42011-08-09 23:33:27 +00002887def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002888 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002889 "mov", "\t$Rd, $src",
2890 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002891 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002892 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002893 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002894 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002895 let Inst{11-8} = src{11-8};
2896 let Inst{7} = 0;
2897 let Inst{6-5} = src{6-5};
2898 let Inst{4} = 1;
2899 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002900 let Inst{25} = 0;
2901}
Evan Chenga2515702007-03-19 07:09:02 +00002902
Owen Anderson152d4a42011-07-21 23:38:37 +00002903def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2904 DPSoRegImmFrm, IIC_iMOVsr,
2905 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2906 UnaryDP {
2907 bits<4> Rd;
2908 bits<12> src;
2909 let Inst{15-12} = Rd;
2910 let Inst{19-16} = 0b0000;
2911 let Inst{11-5} = src{11-5};
2912 let Inst{4} = 0;
2913 let Inst{3-0} = src{3-0};
2914 let Inst{25} = 0;
2915}
2916
Evan Chengc4af4632010-11-17 20:13:28 +00002917let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002918def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2919 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002920 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002921 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002922 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002923 let Inst{15-12} = Rd;
2924 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002925 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002926}
2927
Evan Chengc4af4632010-11-17 20:13:28 +00002928let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002929def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002930 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002931 "movw", "\t$Rd, $imm",
2932 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002933 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002934 bits<4> Rd;
2935 bits<16> imm;
2936 let Inst{15-12} = Rd;
2937 let Inst{11-0} = imm{11-0};
2938 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002939 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002940 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002941 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002942}
2943
Jim Grosbachffa32252011-07-19 19:13:28 +00002944def : InstAlias<"mov${p} $Rd, $imm",
2945 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2946 Requires<[IsARM]>;
2947
Evan Cheng53519f02011-01-21 18:55:51 +00002948def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2949 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002950
2951let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002952def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2953 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002954 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002955 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002956 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002957 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002958 lo16AllZero:$imm))]>, UnaryDP,
2959 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002960 bits<4> Rd;
2961 bits<16> imm;
2962 let Inst{15-12} = Rd;
2963 let Inst{11-0} = imm{11-0};
2964 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002965 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002966 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002967 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002968}
Evan Cheng13ab0202007-07-10 18:08:01 +00002969
Evan Cheng53519f02011-01-21 18:55:51 +00002970def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2971 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002972
2973} // Constraints
2974
Evan Cheng20956592009-10-21 08:15:52 +00002975def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2976 Requires<[IsARM, HasV6T2]>;
2977
David Goodwinca01a8d2009-09-01 18:32:09 +00002978let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002979def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002980 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2981 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002982
2983// These aren't really mov instructions, but we have to define them this way
2984// due to flag operands.
2985
Evan Cheng071a2792007-09-11 19:55:27 +00002986let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002987def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002988 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2989 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002990def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002991 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2992 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002993}
Evan Chenga8e29892007-01-19 07:51:42 +00002994
Evan Chenga8e29892007-01-19 07:51:42 +00002995//===----------------------------------------------------------------------===//
2996// Extend Instructions.
2997//
2998
2999// Sign extenders
3000
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003001def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003002 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003003def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003004 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003005
Jim Grosbach70327412011-07-27 17:48:13 +00003006def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003007 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003008def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003009 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003010
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003011def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003012
Jim Grosbach70327412011-07-27 17:48:13 +00003013def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003014
3015// Zero extenders
3016
3017let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003018def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003019 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003020def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003021 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003022def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003023 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003024
Jim Grosbach542f6422010-07-28 23:25:44 +00003025// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3026// The transformation should probably be done as a combiner action
3027// instead so we can include a check for masking back in the upper
3028// eight bits of the source into the lower eight bits of the result.
3029//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003030// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003031def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003032 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003033
Jim Grosbach70327412011-07-27 17:48:13 +00003034def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003035 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003036def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003037 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003038}
3039
Evan Chenga8e29892007-01-19 07:51:42 +00003040// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003041def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003042
Evan Chenga8e29892007-01-19 07:51:42 +00003043
Owen Anderson33e57512011-08-10 00:03:03 +00003044def SBFX : I<(outs GPRnopc:$Rd),
3045 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003046 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003047 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003048 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003049 bits<4> Rd;
3050 bits<4> Rn;
3051 bits<5> lsb;
3052 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003053 let Inst{27-21} = 0b0111101;
3054 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003055 let Inst{20-16} = width;
3056 let Inst{15-12} = Rd;
3057 let Inst{11-7} = lsb;
3058 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003059}
3060
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003061def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003062 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003063 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003064 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003065 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003066 bits<4> Rd;
3067 bits<4> Rn;
3068 bits<5> lsb;
3069 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003070 let Inst{27-21} = 0b0111111;
3071 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003072 let Inst{20-16} = width;
3073 let Inst{15-12} = Rd;
3074 let Inst{11-7} = lsb;
3075 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003076}
3077
Evan Chenga8e29892007-01-19 07:51:42 +00003078//===----------------------------------------------------------------------===//
3079// Arithmetic Instructions.
3080//
3081
Jim Grosbach26421962008-10-14 20:36:24 +00003082defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003083 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003084 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003085defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003086 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003087 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003088
Evan Chengc85e8322007-07-05 07:13:32 +00003089// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003090//
Andrew Trick90b7b122011-10-18 19:18:52 +00003091// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3092// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003093// AdjustInstrPostInstrSelection where we determine whether or not to
3094// set the "s" bit based on CPSR liveness.
3095//
Andrew Trick90b7b122011-10-18 19:18:52 +00003096// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003097// support for an optional CPSR definition that corresponds to the DAG
3098// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003099defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3100 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3101defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3102 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003103
Evan Cheng62674222009-06-25 23:34:10 +00003104defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003105 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003106 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003107defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003108 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003109 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003110
Evan Cheng342e3162011-08-30 01:34:54 +00003111defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3112 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3113 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003114
3115// FIXME: Eliminate them if we can write def : Pat patterns which defines
3116// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003117defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3118 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003119
Evan Cheng342e3162011-08-30 01:34:54 +00003120defm RSC : AI1_rsc_irs<0b0111, "rsc",
3121 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3122 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003123
Evan Chenga8e29892007-01-19 07:51:42 +00003124// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003125// The assume-no-carry-in form uses the negation of the input since add/sub
3126// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3127// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3128// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003129def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3130 (SUBri GPR:$src, so_imm_neg:$imm)>;
3131def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3132 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3133
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003134// The with-carry-in form matches bitwise not instead of the negation.
3135// Effectively, the inverse interpretation of the carry flag already accounts
3136// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003137def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3138 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003139
3140// Note: These are implemented in C++ code, because they have to generate
3141// ADD/SUBrs instructions, which use a complex pattern that a xform function
3142// cannot produce.
3143// (mul X, 2^n+1) -> (add (X << n), X)
3144// (mul X, 2^n-1) -> (rsb X, (X << n))
3145
Jim Grosbach7931df32011-07-22 18:06:01 +00003146// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003147// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003148class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003149 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003150 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3151 string asm = "\t$Rd, $Rn, $Rm">
3152 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003153 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003154 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003155 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003156 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003157 let Inst{11-4} = op11_4;
3158 let Inst{19-16} = Rn;
3159 let Inst{15-12} = Rd;
3160 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003161}
3162
Jim Grosbach7931df32011-07-22 18:06:01 +00003163// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003164
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003165def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003166 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3167 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003168def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003169 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3170 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3171def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3172 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003173 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003174def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3175 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003176 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003177
3178def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3179def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3180def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3181def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3182def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3183def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3184def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3185def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3186def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3187def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3188def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3189def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003190
Jim Grosbach7931df32011-07-22 18:06:01 +00003191// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003192
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003193def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3194def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3195def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3196def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3197def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3198def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3199def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3200def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3201def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3202def USAX : AAI<0b01100101, 0b11110101, "usax">;
3203def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3204def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003205
Jim Grosbach7931df32011-07-22 18:06:01 +00003206// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003207
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003208def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3209def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3210def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3211def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3212def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3213def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3214def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3215def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3216def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3217def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3218def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3219def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003220
Jim Grosbachd30970f2011-08-11 22:30:30 +00003221// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003222
Jim Grosbach70987fb2010-10-18 23:35:38 +00003223def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003224 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003225 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003226 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003227 bits<4> Rd;
3228 bits<4> Rn;
3229 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003230 let Inst{27-20} = 0b01111000;
3231 let Inst{15-12} = 0b1111;
3232 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003233 let Inst{19-16} = Rd;
3234 let Inst{11-8} = Rm;
3235 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003236}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003237def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003238 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003239 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003240 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003241 bits<4> Rd;
3242 bits<4> Rn;
3243 bits<4> Rm;
3244 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003245 let Inst{27-20} = 0b01111000;
3246 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003247 let Inst{19-16} = Rd;
3248 let Inst{15-12} = Ra;
3249 let Inst{11-8} = Rm;
3250 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003251}
3252
Jim Grosbachd30970f2011-08-11 22:30:30 +00003253// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003254
Owen Anderson33e57512011-08-10 00:03:03 +00003255def SSAT : AI<(outs GPRnopc:$Rd),
3256 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003257 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003258 bits<4> Rd;
3259 bits<5> sat_imm;
3260 bits<4> Rn;
3261 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003262 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003263 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003264 let Inst{20-16} = sat_imm;
3265 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003266 let Inst{11-7} = sh{4-0};
3267 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003268 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003269}
3270
Owen Anderson33e57512011-08-10 00:03:03 +00003271def SSAT16 : AI<(outs GPRnopc:$Rd),
3272 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003273 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003274 bits<4> Rd;
3275 bits<4> sat_imm;
3276 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003277 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003278 let Inst{11-4} = 0b11110011;
3279 let Inst{15-12} = Rd;
3280 let Inst{19-16} = sat_imm;
3281 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003282}
3283
Owen Anderson33e57512011-08-10 00:03:03 +00003284def USAT : AI<(outs GPRnopc:$Rd),
3285 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003286 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003287 bits<4> Rd;
3288 bits<5> sat_imm;
3289 bits<4> Rn;
3290 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003291 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003292 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003293 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003294 let Inst{11-7} = sh{4-0};
3295 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003296 let Inst{20-16} = sat_imm;
3297 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003298}
3299
Owen Anderson33e57512011-08-10 00:03:03 +00003300def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003301 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003302 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003303 bits<4> Rd;
3304 bits<4> sat_imm;
3305 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003306 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003307 let Inst{11-4} = 0b11110011;
3308 let Inst{15-12} = Rd;
3309 let Inst{19-16} = sat_imm;
3310 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003311}
Evan Chenga8e29892007-01-19 07:51:42 +00003312
Owen Anderson33e57512011-08-10 00:03:03 +00003313def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3314 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3315def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3316 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003317
Evan Chenga8e29892007-01-19 07:51:42 +00003318//===----------------------------------------------------------------------===//
3319// Bitwise Instructions.
3320//
3321
Jim Grosbach26421962008-10-14 20:36:24 +00003322defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003323 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003324 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003325defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003326 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003327 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003328defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003329 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003330 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003331defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003332 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003333 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003334
Jim Grosbachc29769b2011-07-28 19:46:12 +00003335// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3336// like in the actual instruction encoding. The complexity of mapping the mask
3337// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3338// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003339def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003340 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003341 "bfc", "\t$Rd, $imm", "$src = $Rd",
3342 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003343 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003344 bits<4> Rd;
3345 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003346 let Inst{27-21} = 0b0111110;
3347 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003348 let Inst{15-12} = Rd;
3349 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003350 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003351}
3352
Johnny Chenb2503c02010-02-17 06:31:48 +00003353// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003354def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3355 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3356 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3357 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3358 bf_inv_mask_imm:$imm))]>,
3359 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003360 bits<4> Rd;
3361 bits<4> Rn;
3362 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003363 let Inst{27-21} = 0b0111110;
3364 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003365 let Inst{15-12} = Rd;
3366 let Inst{11-7} = imm{4-0}; // lsb
3367 let Inst{20-16} = imm{9-5}; // width
3368 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003369}
3370
Jim Grosbach36860462010-10-21 22:19:32 +00003371def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3372 "mvn", "\t$Rd, $Rm",
3373 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3374 bits<4> Rd;
3375 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003376 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003377 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003378 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003379 let Inst{15-12} = Rd;
3380 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003381}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003382def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3383 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003384 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003385 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003386 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003387 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003388 let Inst{19-16} = 0b0000;
3389 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003390 let Inst{11-5} = shift{11-5};
3391 let Inst{4} = 0;
3392 let Inst{3-0} = shift{3-0};
3393}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003394def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3395 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003396 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3397 bits<4> Rd;
3398 bits<12> shift;
3399 let Inst{25} = 0;
3400 let Inst{19-16} = 0b0000;
3401 let Inst{15-12} = Rd;
3402 let Inst{11-8} = shift{11-8};
3403 let Inst{7} = 0;
3404 let Inst{6-5} = shift{6-5};
3405 let Inst{4} = 1;
3406 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003407}
Evan Chengc4af4632010-11-17 20:13:28 +00003408let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003409def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3410 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3411 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3412 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003413 bits<12> imm;
3414 let Inst{25} = 1;
3415 let Inst{19-16} = 0b0000;
3416 let Inst{15-12} = Rd;
3417 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003418}
Evan Chenga8e29892007-01-19 07:51:42 +00003419
3420def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3421 (BICri GPR:$src, so_imm_not:$imm)>;
3422
3423//===----------------------------------------------------------------------===//
3424// Multiply Instructions.
3425//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003426class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3427 string opc, string asm, list<dag> pattern>
3428 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3429 bits<4> Rd;
3430 bits<4> Rm;
3431 bits<4> Rn;
3432 let Inst{19-16} = Rd;
3433 let Inst{11-8} = Rm;
3434 let Inst{3-0} = Rn;
3435}
3436class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3437 string opc, string asm, list<dag> pattern>
3438 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3439 bits<4> RdLo;
3440 bits<4> RdHi;
3441 bits<4> Rm;
3442 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003443 let Inst{19-16} = RdHi;
3444 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003445 let Inst{11-8} = Rm;
3446 let Inst{3-0} = Rn;
3447}
Evan Chenga8e29892007-01-19 07:51:42 +00003448
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003449// FIXME: The v5 pseudos are only necessary for the additional Constraint
3450// property. Remove them when it's possible to add those properties
3451// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003452let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003453def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3454 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003455 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003456 Requires<[IsARM, HasV6]> {
3457 let Inst{15-12} = 0b0000;
3458}
Evan Chenga8e29892007-01-19 07:51:42 +00003459
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003460let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003461def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3462 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003463 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003464 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3465 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003466 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003467}
3468
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003469def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3470 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003471 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3472 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003473 bits<4> Ra;
3474 let Inst{15-12} = Ra;
3475}
Evan Chenga8e29892007-01-19 07:51:42 +00003476
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003477let Constraints = "@earlyclobber $Rd" in
3478def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3479 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003480 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003481 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3482 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3483 Requires<[IsARM, NoV6]>;
3484
Jim Grosbach65711012010-11-19 22:22:37 +00003485def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3486 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3487 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003488 Requires<[IsARM, HasV6T2]> {
3489 bits<4> Rd;
3490 bits<4> Rm;
3491 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003492 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003493 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003494 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003495 let Inst{11-8} = Rm;
3496 let Inst{3-0} = Rn;
3497}
Evan Chengedcbada2009-07-06 22:05:45 +00003498
Evan Chenga8e29892007-01-19 07:51:42 +00003499// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003500let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003501let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003502def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003503 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003504 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3505 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003506
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003507def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003508 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003509 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3510 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003511
3512let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3513def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3514 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003515 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003516 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3517 Requires<[IsARM, NoV6]>;
3518
3519def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3520 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003521 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003522 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3523 Requires<[IsARM, NoV6]>;
3524}
Evan Cheng8de898a2009-06-26 00:19:44 +00003525}
Evan Chenga8e29892007-01-19 07:51:42 +00003526
3527// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003528def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3529 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003530 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3531 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003532def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3533 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003534 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3535 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003536
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003537def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3538 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3539 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3540 Requires<[IsARM, HasV6]> {
3541 bits<4> RdLo;
3542 bits<4> RdHi;
3543 bits<4> Rm;
3544 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003545 let Inst{19-16} = RdHi;
3546 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003547 let Inst{11-8} = Rm;
3548 let Inst{3-0} = Rn;
3549}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003550
3551let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3552def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3553 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003554 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003555 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3556 Requires<[IsARM, NoV6]>;
3557def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3558 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003559 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003560 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3561 Requires<[IsARM, NoV6]>;
3562def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3563 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003564 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003565 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3566 Requires<[IsARM, NoV6]>;
3567}
3568
Evan Chengcd799b92009-06-12 20:46:18 +00003569} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003570
3571// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003572def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3573 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3574 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003575 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003576 let Inst{15-12} = 0b1111;
3577}
Evan Cheng13ab0202007-07-10 18:08:01 +00003578
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003579def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003580 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003581 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003582 let Inst{15-12} = 0b1111;
3583}
3584
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003585def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3586 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3587 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3588 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3589 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003590
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003591def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3592 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003593 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003594 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003595
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003596def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3597 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3598 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3599 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3600 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003601
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003602def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3603 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003604 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003605 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003606
Raul Herbster37fb5b12007-08-30 23:25:47 +00003607multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003608 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3609 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3610 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3611 (sext_inreg GPR:$Rm, i16)))]>,
3612 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003613
Jim Grosbach3870b752010-10-22 18:35:16 +00003614 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3615 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3616 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3617 (sra GPR:$Rm, (i32 16))))]>,
3618 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003619
Jim Grosbach3870b752010-10-22 18:35:16 +00003620 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3621 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3622 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3623 (sext_inreg GPR:$Rm, i16)))]>,
3624 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003625
Jim Grosbach3870b752010-10-22 18:35:16 +00003626 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3627 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3628 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3629 (sra GPR:$Rm, (i32 16))))]>,
3630 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003631
Jim Grosbach3870b752010-10-22 18:35:16 +00003632 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3633 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3634 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3635 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3636 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003637
Jim Grosbach3870b752010-10-22 18:35:16 +00003638 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3639 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3640 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3641 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3642 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003643}
3644
Raul Herbster37fb5b12007-08-30 23:25:47 +00003645
3646multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003647 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003648 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3649 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003650 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003651 [(set GPRnopc:$Rd, (add GPR:$Ra,
3652 (opnode (sext_inreg GPRnopc:$Rn, i16),
3653 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003654 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003655
Owen Anderson33e57512011-08-10 00:03:03 +00003656 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3657 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003658 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003659 [(set GPRnopc:$Rd,
3660 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3661 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003662 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003663
Owen Anderson33e57512011-08-10 00:03:03 +00003664 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3665 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003666 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003667 [(set GPRnopc:$Rd,
3668 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3669 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003670 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003671
Owen Anderson33e57512011-08-10 00:03:03 +00003672 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3673 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003674 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003675 [(set GPRnopc:$Rd,
3676 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3677 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003678 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003679
Owen Anderson33e57512011-08-10 00:03:03 +00003680 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3681 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003682 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003683 [(set GPRnopc:$Rd,
3684 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3685 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003686 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003687
Owen Anderson33e57512011-08-10 00:03:03 +00003688 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3689 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003690 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003691 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003692 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3693 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003694 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003695 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003696}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003697
Raul Herbster37fb5b12007-08-30 23:25:47 +00003698defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3699defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003700
Jim Grosbachd30970f2011-08-11 22:30:30 +00003701// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003702def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3703 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003704 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003705 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003706
Owen Anderson33e57512011-08-10 00:03:03 +00003707def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3708 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003709 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003710 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003711
Owen Anderson33e57512011-08-10 00:03:03 +00003712def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3713 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003714 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003715 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003716
Owen Anderson33e57512011-08-10 00:03:03 +00003717def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3718 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003719 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003720 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003721
Jim Grosbachd30970f2011-08-11 22:30:30 +00003722// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003723class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3724 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003725 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003726 bits<4> Rn;
3727 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003728 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003729 let Inst{22} = long;
3730 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003731 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003732 let Inst{7} = 0;
3733 let Inst{6} = sub;
3734 let Inst{5} = swap;
3735 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003736 let Inst{3-0} = Rn;
3737}
3738class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3739 InstrItinClass itin, string opc, string asm>
3740 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3741 bits<4> Rd;
3742 let Inst{15-12} = 0b1111;
3743 let Inst{19-16} = Rd;
3744}
3745class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3746 InstrItinClass itin, string opc, string asm>
3747 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3748 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003749 bits<4> Rd;
3750 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003751 let Inst{15-12} = Ra;
3752}
3753class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3754 InstrItinClass itin, string opc, string asm>
3755 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3756 bits<4> RdLo;
3757 bits<4> RdHi;
3758 let Inst{19-16} = RdHi;
3759 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003760}
3761
3762multiclass AI_smld<bit sub, string opc> {
3763
Owen Anderson33e57512011-08-10 00:03:03 +00003764 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3765 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003766 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003767
Owen Anderson33e57512011-08-10 00:03:03 +00003768 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3769 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003770 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003771
Owen Anderson33e57512011-08-10 00:03:03 +00003772 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3773 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003774 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003775
Owen Anderson33e57512011-08-10 00:03:03 +00003776 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3777 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003778 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003779
3780}
3781
3782defm SMLA : AI_smld<0, "smla">;
3783defm SMLS : AI_smld<1, "smls">;
3784
Johnny Chen2ec5e492010-02-22 21:50:40 +00003785multiclass AI_sdml<bit sub, string opc> {
3786
Jim Grosbache15defc2011-08-10 23:23:47 +00003787 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3788 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3789 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3790 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003791}
3792
3793defm SMUA : AI_sdml<0, "smua">;
3794defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003795
Evan Chenga8e29892007-01-19 07:51:42 +00003796//===----------------------------------------------------------------------===//
3797// Misc. Arithmetic Instructions.
3798//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003799
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003800def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3801 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3802 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003803
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003804def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3805 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3806 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3807 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003808
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003809def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3810 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3811 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003812
Evan Cheng9568e5c2011-06-21 06:01:08 +00003813let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003814def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3815 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003816 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003817 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003818
Evan Cheng9568e5c2011-06-21 06:01:08 +00003819let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003820def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3821 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003822 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003823 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003824
Evan Chengf60ceac2011-06-15 17:17:48 +00003825def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3826 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3827 (REVSH GPR:$Rm)>;
3828
Jim Grosbache1d58a62011-09-14 22:52:14 +00003829def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3830 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003831 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003832 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3833 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3834 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003835 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003836
Evan Chenga8e29892007-01-19 07:51:42 +00003837// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003838def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3839 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3840def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3841 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003842
Bob Wilsondc66eda2010-08-16 22:26:55 +00003843// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3844// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003845def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3846 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003847 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003848 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3849 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3850 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003851 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003852
Evan Chenga8e29892007-01-19 07:51:42 +00003853// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3854// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003855def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3856 (srl GPRnopc:$src2, imm16_31:$sh)),
3857 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3858def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3859 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3860 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003861
Evan Chenga8e29892007-01-19 07:51:42 +00003862//===----------------------------------------------------------------------===//
3863// Comparison Instructions...
3864//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003865
Jim Grosbach26421962008-10-14 20:36:24 +00003866defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003867 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003868 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003869
Jim Grosbach97a884d2010-12-07 20:41:06 +00003870// ARMcmpZ can re-use the above instruction definitions.
3871def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3872 (CMPri GPR:$src, so_imm:$imm)>;
3873def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3874 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003875def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3876 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3877def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3878 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003879
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003880// FIXME: We have to be careful when using the CMN instruction and comparison
3881// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003882// results:
3883//
3884// rsbs r1, r1, 0
3885// cmp r0, r1
3886// mov r0, #0
3887// it ls
3888// mov r0, #1
3889//
3890// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003891//
Bill Wendling6165e872010-08-26 18:33:51 +00003892// cmn r0, r1
3893// mov r0, #0
3894// it ls
3895// mov r0, #1
3896//
3897// However, the CMN gives the *opposite* result when r1 is 0. This is because
3898// the carry flag is set in the CMP case but not in the CMN case. In short, the
3899// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3900// value of r0 and the carry bit (because the "carry bit" parameter to
3901// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3902// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3903// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3904// parameter to AddWithCarry is defined as 0).
3905//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003906// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003907//
3908// x = 0
3909// ~x = 0xFFFF FFFF
3910// ~x + 1 = 0x1 0000 0000
3911// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3912//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003913// Therefore, we should disable CMN when comparing against zero, until we can
3914// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3915// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003916//
3917// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3918//
3919// This is related to <rdar://problem/7569620>.
3920//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003921//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3922// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003923
Evan Chenga8e29892007-01-19 07:51:42 +00003924// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003925defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003926 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003927 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003928defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003929 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003930 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003931
David Goodwinc0309b42009-06-29 15:33:01 +00003932defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003933 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003934 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003935
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003936//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3937// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003938
David Goodwinc0309b42009-06-29 15:33:01 +00003939def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003940 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003941
Evan Cheng218977b2010-07-13 19:27:42 +00003942// Pseudo i64 compares for some floating point compares.
3943let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3944 Defs = [CPSR] in {
3945def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003946 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003947 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003948 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3949
3950def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003951 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003952 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3953} // usesCustomInserter
3954
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003955
Evan Chenga8e29892007-01-19 07:51:42 +00003956// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003957// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003958// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003959let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003960def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003961 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003962 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3963 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003964def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3965 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003966 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003967 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3968 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003969 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003970def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3971 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3972 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003973 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3974 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003975 RegConstraint<"$false = $Rd">;
3976
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003977
Evan Chengc4af4632010-11-17 20:13:28 +00003978let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003979def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003980 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003981 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003982 []>,
3983 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003984
Evan Chengc4af4632010-11-17 20:13:28 +00003985let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003986def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3987 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003988 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003989 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003990 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003991
Evan Cheng63f35442010-11-13 02:25:14 +00003992// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003993let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003994def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3995 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003996 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003997
Evan Chengc4af4632010-11-17 20:13:28 +00003998let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003999def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4000 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004001 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004002 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004003 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004004} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004005
Jim Grosbach3728e962009-12-10 00:11:09 +00004006//===----------------------------------------------------------------------===//
4007// Atomic operations intrinsics
4008//
4009
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004010def MemBarrierOptOperand : AsmOperandClass {
4011 let Name = "MemBarrierOpt";
4012 let ParserMethod = "parseMemBarrierOptOperand";
4013}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004014def memb_opt : Operand<i32> {
4015 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004016 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004017 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004018}
Jim Grosbach3728e962009-12-10 00:11:09 +00004019
Bob Wilsonf74a4292010-10-30 00:54:37 +00004020// memory barriers protect the atomic sequences
4021let hasSideEffects = 1 in {
4022def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4023 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4024 Requires<[IsARM, HasDB]> {
4025 bits<4> opt;
4026 let Inst{31-4} = 0xf57ff05;
4027 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004028}
Jim Grosbach3728e962009-12-10 00:11:09 +00004029}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004030
Bob Wilsonf74a4292010-10-30 00:54:37 +00004031def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004032 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004033 Requires<[IsARM, HasDB]> {
4034 bits<4> opt;
4035 let Inst{31-4} = 0xf57ff04;
4036 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004037}
4038
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004039// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004040def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4041 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004042 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004043 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004044 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004045 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004046}
4047
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004048// Pseudo isntruction that combines movs + predicated rsbmi
4049// to implement integer ABS
4050let usesCustomInserter = 1, Defs = [CPSR] in {
4051def ABS : ARMPseudoInst<
4052 (outs GPR:$dst), (ins GPR:$src),
4053 8, NoItinerary, []>;
4054}
4055
Jim Grosbach66869102009-12-11 18:52:41 +00004056let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004057 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004058 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004059 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004060 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4061 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004062 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004063 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4064 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004065 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004066 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4067 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004068 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004069 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4070 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004071 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004072 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4073 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004074 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004075 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004076 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4077 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4078 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4079 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4080 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4081 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4082 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4083 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4084 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4085 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4086 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4087 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004088 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004089 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004090 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4091 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004092 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004093 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4094 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004095 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004096 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4097 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004098 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004099 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4100 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004101 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004102 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4103 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004104 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004105 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004106 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4107 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4108 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4109 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4110 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4111 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4112 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4113 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4114 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4115 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4117 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004118 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004120 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4121 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004123 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4124 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004126 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4127 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004129 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4130 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004132 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4133 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004135 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004136 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4138 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4139 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4141 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4142 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4144 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4145 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4147 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004148
4149 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004150 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004151 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4152 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004154 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4155 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004157 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4158
Jim Grosbache801dc42009-12-12 01:40:06 +00004159 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004161 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4162 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004164 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4165 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004167 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4168}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004169}
4170
4171let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004172def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4173 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004174 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004175def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4176 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004177def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4178 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004179let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004180def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004181 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004182 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004183}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004184}
4185
Jim Grosbach86875a22010-10-29 19:58:57 +00004186let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004187def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004188 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004189def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004190 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004191def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004192 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004193}
4194
4195let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004196def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004197 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004198 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004199 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004200}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004201
Jim Grosbachd30970f2011-08-11 22:30:30 +00004202def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004203 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004204 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004205}
4206
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004207// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004208let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004209def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4210 "swp", []>;
4211def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4212 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004213}
4214
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004215//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004216// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004217//
4218
Jim Grosbach83ab0702011-07-13 22:01:08 +00004219def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4220 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004221 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004222 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4223 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004224 bits<4> opc1;
4225 bits<4> CRn;
4226 bits<4> CRd;
4227 bits<4> cop;
4228 bits<3> opc2;
4229 bits<4> CRm;
4230
4231 let Inst{3-0} = CRm;
4232 let Inst{4} = 0;
4233 let Inst{7-5} = opc2;
4234 let Inst{11-8} = cop;
4235 let Inst{15-12} = CRd;
4236 let Inst{19-16} = CRn;
4237 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004238}
4239
Jim Grosbach83ab0702011-07-13 22:01:08 +00004240def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4241 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004242 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004243 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4244 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004245 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004246 bits<4> opc1;
4247 bits<4> CRn;
4248 bits<4> CRd;
4249 bits<4> cop;
4250 bits<3> opc2;
4251 bits<4> CRm;
4252
4253 let Inst{3-0} = CRm;
4254 let Inst{4} = 0;
4255 let Inst{7-5} = opc2;
4256 let Inst{11-8} = cop;
4257 let Inst{15-12} = CRd;
4258 let Inst{19-16} = CRn;
4259 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004260}
4261
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004262class ACI<dag oops, dag iops, string opc, string asm,
4263 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004264 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4265 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004266 let Inst{27-25} = 0b110;
4267}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004268class ACInoP<dag oops, dag iops, string opc, string asm,
4269 IndexMode im = IndexModeNone>
4270 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4271 opc, asm, "", []> {
4272 let Inst{31-28} = 0b1111;
4273 let Inst{27-25} = 0b110;
4274}
4275multiclass LdStCop<bit load, bit Dbit, string asm> {
4276 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4277 asm, "\t$cop, $CRd, $addr"> {
4278 bits<13> addr;
4279 bits<4> cop;
4280 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004281 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004282 let Inst{23} = addr{8};
4283 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004284 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004285 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004286 let Inst{19-16} = addr{12-9};
4287 let Inst{15-12} = CRd;
4288 let Inst{11-8} = cop;
4289 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004290 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004291 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004292 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4293 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4294 bits<13> addr;
4295 bits<4> cop;
4296 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004297 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004298 let Inst{23} = addr{8};
4299 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004300 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004301 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004302 let Inst{19-16} = addr{12-9};
4303 let Inst{15-12} = CRd;
4304 let Inst{11-8} = cop;
4305 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004306 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004307 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004308 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4309 postidx_imm8s4:$offset),
4310 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4311 bits<9> offset;
4312 bits<4> addr;
4313 bits<4> cop;
4314 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004315 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004316 let Inst{23} = offset{8};
4317 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004318 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004319 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004320 let Inst{19-16} = addr;
4321 let Inst{15-12} = CRd;
4322 let Inst{11-8} = cop;
4323 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004324 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004325 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004326 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004327 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004328 coproc_option_imm:$option),
4329 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004330 bits<8> option;
4331 bits<4> addr;
4332 bits<4> cop;
4333 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004334 let Inst{24} = 0; // P = 0
4335 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004336 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004337 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004338 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004339 let Inst{19-16} = addr;
4340 let Inst{15-12} = CRd;
4341 let Inst{11-8} = cop;
4342 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004343 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004344 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004345}
4346multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4347 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4348 asm, "\t$cop, $CRd, $addr"> {
4349 bits<13> addr;
4350 bits<4> cop;
4351 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004352 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004353 let Inst{23} = addr{8};
4354 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004355 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004356 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004357 let Inst{19-16} = addr{12-9};
4358 let Inst{15-12} = CRd;
4359 let Inst{11-8} = cop;
4360 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004361 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004362 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004363 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4364 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4365 bits<13> addr;
4366 bits<4> cop;
4367 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004368 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004369 let Inst{23} = addr{8};
4370 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004371 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004372 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004373 let Inst{19-16} = addr{12-9};
4374 let Inst{15-12} = CRd;
4375 let Inst{11-8} = cop;
4376 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004377 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004378 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004379 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4380 postidx_imm8s4:$offset),
4381 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4382 bits<9> offset;
4383 bits<4> addr;
4384 bits<4> cop;
4385 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004386 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004387 let Inst{23} = offset{8};
4388 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004389 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004390 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004391 let Inst{19-16} = addr;
4392 let Inst{15-12} = CRd;
4393 let Inst{11-8} = cop;
4394 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004395 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004396 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004397 def _OPTION : ACInoP<(outs),
4398 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004399 coproc_option_imm:$option),
4400 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004401 bits<8> option;
4402 bits<4> addr;
4403 bits<4> cop;
4404 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004405 let Inst{24} = 0; // P = 0
4406 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004407 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004408 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004409 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004410 let Inst{19-16} = addr;
4411 let Inst{15-12} = CRd;
4412 let Inst{11-8} = cop;
4413 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004414 let DecoderMethod = "DecodeCopMemInstruction";
4415 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004416}
4417
Jim Grosbach2bd01182011-10-11 21:55:36 +00004418defm LDC : LdStCop <1, 0, "ldc">;
4419defm LDCL : LdStCop <1, 1, "ldcl">;
4420defm STC : LdStCop <0, 0, "stc">;
4421defm STCL : LdStCop <0, 1, "stcl">;
4422defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4423defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4424defm STC2 : LdSt2Cop<0, 0, "stc2">;
4425defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004426
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004427//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004428// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004429//
4430
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004431class MovRCopro<string opc, bit direction, dag oops, dag iops,
4432 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004433 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004434 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004435 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004436 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004437
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004438 bits<4> Rt;
4439 bits<4> cop;
4440 bits<3> opc1;
4441 bits<3> opc2;
4442 bits<4> CRm;
4443 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004444
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004445 let Inst{15-12} = Rt;
4446 let Inst{11-8} = cop;
4447 let Inst{23-21} = opc1;
4448 let Inst{7-5} = opc2;
4449 let Inst{3-0} = CRm;
4450 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004451}
4452
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004453def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004454 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004455 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4456 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004457 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4458 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004459def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004460 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004461 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4462 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004463
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004464def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4465 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4466
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004467class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4468 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004469 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004470 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004471 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004472 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004473 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004474
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004475 bits<4> Rt;
4476 bits<4> cop;
4477 bits<3> opc1;
4478 bits<3> opc2;
4479 bits<4> CRm;
4480 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004481
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004482 let Inst{15-12} = Rt;
4483 let Inst{11-8} = cop;
4484 let Inst{23-21} = opc1;
4485 let Inst{7-5} = opc2;
4486 let Inst{3-0} = CRm;
4487 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004488}
4489
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004490def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004491 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004492 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4493 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004494 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4495 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004496def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004497 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004498 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4499 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004500
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004501def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4502 imm:$CRm, imm:$opc2),
4503 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4504
Jim Grosbachd30970f2011-08-11 22:30:30 +00004505class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004506 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004507 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004508 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004509 let Inst{23-21} = 0b010;
4510 let Inst{20} = direction;
4511
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004512 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004513 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004514 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004515 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004516 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004517
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004518 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004519 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004520 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004521 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004522 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004523}
4524
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004525def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4526 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4527 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004528def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4529
Jim Grosbachd30970f2011-08-11 22:30:30 +00004530class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004531 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004532 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4533 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004534 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004535 let Inst{23-21} = 0b010;
4536 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004537
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004538 bits<4> Rt;
4539 bits<4> Rt2;
4540 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004541 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004542 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004543
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004544 let Inst{15-12} = Rt;
4545 let Inst{19-16} = Rt2;
4546 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004547 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004548 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004549}
4550
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004551def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4552 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4553 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004554def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004555
Johnny Chenb98e1602010-02-12 18:55:33 +00004556//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004557// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004558//
4559
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004560// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004561def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4562 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004563 bits<4> Rd;
4564 let Inst{23-16} = 0b00001111;
4565 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004566 let Inst{7-4} = 0b0000;
4567}
4568
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004569def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4570
4571def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4572 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004573 bits<4> Rd;
4574 let Inst{23-16} = 0b01001111;
4575 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004576 let Inst{7-4} = 0b0000;
4577}
4578
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004579// Move from ARM core register to Special Register
4580//
4581// No need to have both system and application versions, the encodings are the
4582// same and the assembly parser has no way to distinguish between them. The mask
4583// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4584// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004585def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4586 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004587 bits<5> mask;
4588 bits<4> Rn;
4589
4590 let Inst{23} = 0;
4591 let Inst{22} = mask{4}; // R bit
4592 let Inst{21-20} = 0b10;
4593 let Inst{19-16} = mask{3-0};
4594 let Inst{15-12} = 0b1111;
4595 let Inst{11-4} = 0b00000000;
4596 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004597}
4598
Owen Andersoncd20c582011-10-20 22:23:58 +00004599def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4600 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004601 bits<5> mask;
4602 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004603
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004604 let Inst{23} = 0;
4605 let Inst{22} = mask{4}; // R bit
4606 let Inst{21-20} = 0b10;
4607 let Inst{19-16} = mask{3-0};
4608 let Inst{15-12} = 0b1111;
4609 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004610}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004611
4612//===----------------------------------------------------------------------===//
4613// TLS Instructions
4614//
4615
4616// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004617// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004618// complete with fixup for the aeabi_read_tp function.
4619let isCall = 1,
4620 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4621 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4622 [(set R0, ARMthread_pointer)]>;
4623}
4624
4625//===----------------------------------------------------------------------===//
4626// SJLJ Exception handling intrinsics
4627// eh_sjlj_setjmp() is an instruction sequence to store the return
4628// address and save #0 in R0 for the non-longjmp case.
4629// Since by its nature we may be coming from some other function to get
4630// here, and we're using the stack frame for the containing function to
4631// save/restore registers, we can't keep anything live in regs across
4632// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004633// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004634// except for our own input by listing the relevant registers in Defs. By
4635// doing so, we also cause the prologue/epilogue code to actively preserve
4636// all of the callee-saved resgisters, which is exactly what we want.
4637// A constant value is passed in $val, and we use the location as a scratch.
4638//
4639// These are pseudo-instructions and are lowered to individual MC-insts, so
4640// no encoding information is necessary.
4641let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004642 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Bill Wendling13a71212011-10-17 22:26:23 +00004643 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1,
4644 usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004645 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4646 NoItinerary,
4647 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4648 Requires<[IsARM, HasVFP2]>;
4649}
4650
4651let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004652 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004653 hasSideEffects = 1, isBarrier = 1 in {
4654 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4655 NoItinerary,
4656 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4657 Requires<[IsARM, NoVFP]>;
4658}
4659
4660// FIXME: Non-Darwin version(s)
4661let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4662 Defs = [ R7, LR, SP ] in {
4663def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4664 NoItinerary,
4665 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4666 Requires<[IsARM, IsDarwin]>;
4667}
4668
4669// eh.sjlj.dispatchsetup pseudo-instruction.
4670// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4671// handled when the pseudo is expanded (which happens before any passes
4672// that need the instruction size).
4673let isBarrier = 1, hasSideEffects = 1 in
4674def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004675 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4676 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004677 Requires<[IsDarwin]>;
4678
4679//===----------------------------------------------------------------------===//
4680// Non-Instruction Patterns
4681//
4682
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004683// ARMv4 indirect branch using (MOVr PC, dst)
4684let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4685 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004686 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004687 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4688 Requires<[IsARM, NoV4T]>;
4689
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004690// Large immediate handling.
4691
4692// 32-bit immediate using two piece so_imms or movw + movt.
4693// This is a single pseudo instruction, the benefit is that it can be remat'd
4694// as a single unit instead of having to handle reg inputs.
4695// FIXME: Remove this when we can do generalized remat.
4696let isReMaterializable = 1, isMoveImm = 1 in
4697def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4698 [(set GPR:$dst, (arm_i32imm:$src))]>,
4699 Requires<[IsARM]>;
4700
4701// Pseudo instruction that combines movw + movt + add pc (if PIC).
4702// It also makes it possible to rematerialize the instructions.
4703// FIXME: Remove this when we can do generalized remat and when machine licm
4704// can properly the instructions.
4705let isReMaterializable = 1 in {
4706def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4707 IIC_iMOVix2addpc,
4708 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4709 Requires<[IsARM, UseMovt]>;
4710
4711def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4712 IIC_iMOVix2,
4713 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4714 Requires<[IsARM, UseMovt]>;
4715
4716let AddedComplexity = 10 in
4717def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4718 IIC_iMOVix2ld,
4719 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4720 Requires<[IsARM, UseMovt]>;
4721} // isReMaterializable
4722
4723// ConstantPool, GlobalAddress, and JumpTable
4724def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4725 Requires<[IsARM, DontUseMovt]>;
4726def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4727def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4728 Requires<[IsARM, UseMovt]>;
4729def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4730 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4731
4732// TODO: add,sub,and, 3-instr forms?
4733
4734// Tail calls
4735def : ARMPat<(ARMtcret tcGPR:$dst),
4736 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4737
4738def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4739 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4740
4741def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4742 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4743
4744def : ARMPat<(ARMtcret tcGPR:$dst),
4745 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4746
4747def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4748 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4749
4750def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4751 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4752
4753// Direct calls
4754def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4755 Requires<[IsARM, IsNotDarwin]>;
4756def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4757 Requires<[IsARM, IsDarwin]>;
4758
4759// zextload i1 -> zextload i8
4760def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4761def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4762
4763// extload -> zextload
4764def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4765def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4766def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4767def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4768
4769def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4770
4771def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4772def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4773
4774// smul* and smla*
4775def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4776 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4777 (SMULBB GPR:$a, GPR:$b)>;
4778def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4779 (SMULBB GPR:$a, GPR:$b)>;
4780def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4781 (sra GPR:$b, (i32 16))),
4782 (SMULBT GPR:$a, GPR:$b)>;
4783def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4784 (SMULBT GPR:$a, GPR:$b)>;
4785def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4786 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4787 (SMULTB GPR:$a, GPR:$b)>;
4788def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4789 (SMULTB GPR:$a, GPR:$b)>;
4790def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4791 (i32 16)),
4792 (SMULWB GPR:$a, GPR:$b)>;
4793def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4794 (SMULWB GPR:$a, GPR:$b)>;
4795
4796def : ARMV5TEPat<(add GPR:$acc,
4797 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4798 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4799 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4800def : ARMV5TEPat<(add GPR:$acc,
4801 (mul sext_16_node:$a, sext_16_node:$b)),
4802 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4803def : ARMV5TEPat<(add GPR:$acc,
4804 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4805 (sra GPR:$b, (i32 16)))),
4806 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4807def : ARMV5TEPat<(add GPR:$acc,
4808 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4809 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4810def : ARMV5TEPat<(add GPR:$acc,
4811 (mul (sra GPR:$a, (i32 16)),
4812 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4813 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4814def : ARMV5TEPat<(add GPR:$acc,
4815 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4816 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4817def : ARMV5TEPat<(add GPR:$acc,
4818 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4819 (i32 16))),
4820 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4821def : ARMV5TEPat<(add GPR:$acc,
4822 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4823 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4824
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004825
4826// Pre-v7 uses MCR for synchronization barriers.
4827def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4828 Requires<[IsARM, HasV6]>;
4829
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004830// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004831let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004832def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4833def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004834def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004835def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4836 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4837def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4838 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4839}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004840
4841def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4842def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004843
Owen Anderson33e57512011-08-10 00:03:03 +00004844def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4845 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4846def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4847 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004848
Eli Friedman069e2ed2011-08-26 02:59:24 +00004849// Atomic load/store patterns
4850def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4851 (LDRBrs ldst_so_reg:$src)>;
4852def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4853 (LDRBi12 addrmode_imm12:$src)>;
4854def : ARMPat<(atomic_load_16 addrmode3:$src),
4855 (LDRH addrmode3:$src)>;
4856def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4857 (LDRrs ldst_so_reg:$src)>;
4858def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4859 (LDRi12 addrmode_imm12:$src)>;
4860def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4861 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4862def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4863 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4864def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4865 (STRH GPR:$val, addrmode3:$ptr)>;
4866def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4867 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4868def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4869 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4870
4871
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004872//===----------------------------------------------------------------------===//
4873// Thumb Support
4874//
4875
4876include "ARMInstrThumb.td"
4877
4878//===----------------------------------------------------------------------===//
4879// Thumb2 Support
4880//
4881
4882include "ARMInstrThumb2.td"
4883
4884//===----------------------------------------------------------------------===//
4885// Floating Point Support
4886//
4887
4888include "ARMInstrVFP.td"
4889
4890//===----------------------------------------------------------------------===//
4891// Advanced SIMD (NEON) Support
4892//
4893
4894include "ARMInstrNEON.td"
4895
Jim Grosbachc83d5042011-07-14 19:47:47 +00004896//===----------------------------------------------------------------------===//
4897// Assembler aliases
4898//
4899
4900// Memory barriers
4901def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4902def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4903def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4904
4905// System instructions
4906def : MnemonicAlias<"swi", "svc">;
4907
4908// Load / Store Multiple
4909def : MnemonicAlias<"ldmfd", "ldm">;
4910def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004911def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004912def : MnemonicAlias<"stmfd", "stmdb">;
4913def : MnemonicAlias<"stmia", "stm">;
4914def : MnemonicAlias<"stmea", "stm">;
4915
Jim Grosbachf6c05252011-07-21 17:23:04 +00004916// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4917// shift amount is zero (i.e., unspecified).
4918def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004919 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004920 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004921def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004922 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004923 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004924
4925// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004926def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4927def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004928
Jim Grosbachaddec772011-07-27 22:34:17 +00004929// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004930def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004931 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004932def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004933 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004934
4935
4936// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004937def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004938 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004939def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004940 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004941def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004942 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004943def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004944 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004945def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004946 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004947def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004948 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004949
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004950def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004951 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004952def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004953 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004954def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004955 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004956def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004957 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004958def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004959 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004960def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004961 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004962
4963
4964// RFE aliases
4965def : MnemonicAlias<"rfefa", "rfeda">;
4966def : MnemonicAlias<"rfeea", "rfedb">;
4967def : MnemonicAlias<"rfefd", "rfeia">;
4968def : MnemonicAlias<"rfeed", "rfeib">;
4969def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004970
4971// SRS aliases
4972def : MnemonicAlias<"srsfa", "srsda">;
4973def : MnemonicAlias<"srsea", "srsdb">;
4974def : MnemonicAlias<"srsfd", "srsia">;
4975def : MnemonicAlias<"srsed", "srsib">;
4976def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004977
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004978// QSAX == QSUBADDX
4979def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004980// SASX == SADDSUBX
4981def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004982// SHASX == SHADDSUBX
4983def : MnemonicAlias<"shaddsubx", "shasx">;
4984// SHSAX == SHSUBADDX
4985def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004986// SSAX == SSUBADDX
4987def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004988// UASX == UADDSUBX
4989def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004990// UHASX == UHADDSUBX
4991def : MnemonicAlias<"uhaddsubx", "uhasx">;
4992// UHSAX == UHSUBADDX
4993def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004994// UQASX == UQADDSUBX
4995def : MnemonicAlias<"uqaddsubx", "uqasx">;
4996// UQSAX == UQSUBADDX
4997def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00004998// USAX == USUBADDX
4999def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005000
Jim Grosbache70ec842011-10-28 22:50:54 +00005001// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5002// for isel.
5003def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5004 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005005
5006// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5007// LSR, ROR, and RRX instructions.
5008// FIXME: We need C++ parser hooks to map the alias to the MOV
5009// encoding. It seems we should be able to do that sort of thing
5010// in tblgen, but it could get ugly.
5011def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005012 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5013 cc_out:$s)>;
5014def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5015 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5016 cc_out:$s)>;
5017def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5018 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5019 cc_out:$s)>;
5020def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5021 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005022 cc_out:$s)>;