blob: 48e625cf0463e4f34675678583588dca885f5a16 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
182def HasNEON : Predicate<"Subtarget->hasNEON()">,
183 AssemblerPredicate<"FeatureNEON">;
184def HasFP16 : Predicate<"Subtarget->hasFP16()">,
185 AssemblerPredicate<"FeatureFP16">;
186def HasDivide : Predicate<"Subtarget->hasDivide()">,
187 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000188def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000189 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000190def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000191 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000192def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000193 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000194def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000197def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000198def IsThumb : Predicate<"Subtarget->isThumb()">,
199 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000200def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000201def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
202 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000203def IsMClass : Predicate<"Subtarget->isMClass()">,
204 AssemblerPredicate<"FeatureMClass">;
205def IsARClass : Predicate<"!Subtarget->isMClass()">,
206 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000207def IsARM : Predicate<"!Subtarget->isThumb()">,
208 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000209def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
210def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
David Meyer928698b2011-10-18 05:29:23 +0000211def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000212
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000213// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def UseMovt : Predicate<"Subtarget->useMovt()">;
215def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000216def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000217
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000218//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000219// ARM Flag Definitions.
220
221class RegConstraint<string C> {
222 string Constraints = C;
223}
224
225//===----------------------------------------------------------------------===//
226// ARM specific transformation functions and pattern fragments.
227//
228
Evan Chenga8e29892007-01-19 07:51:42 +0000229// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
230// so_imm_neg def below.
231def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000233}]>;
234
235// so_imm_not_XFORM - Return a so_imm value packed into the format described for
236// so_imm_not def below.
237def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
Evan Chenga8e29892007-01-19 07:51:42 +0000241/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000242def imm1_15 : ImmLeaf<i32, [{
243 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000244}]>;
245
246/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000247def imm16_31 : ImmLeaf<i32, [{
248 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
Jim Grosbach64171712010-02-16 21:07:46 +0000251def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000252 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000253 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000255
Jim Grosbache70ec842011-10-28 22:50:54 +0000256// Note: this pattern doesn't require an encoder method and such, as it's
257// only used on aliases (Pat<> and InstAlias<>). The actual encoding
258// is handled by the destination instructions, which use t2_so_imm.
259def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Evan Chenga2515702007-03-19 07:09:02 +0000260def so_imm_not :
Jim Grosbache70ec842011-10-28 22:50:54 +0000261 Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000262 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000263 }], so_imm_not_XFORM> {
264 let ParserMatchClass = so_imm_not_asmoperand;
265}
Evan Chenga8e29892007-01-19 07:51:42 +0000266
267// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
268def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000269 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000270}]>;
271
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000272/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000273def hi16 : SDNodeXForm<imm, [{
274 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
275}]>;
276
277def lo16AllZero : PatLeaf<(i32 imm), [{
278 // Returns true if all low 16-bits are 0.
279 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000280}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000281
Evan Cheng342e3162011-08-30 01:34:54 +0000282class BinOpWithFlagFrag<dag res> :
283 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000284class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
285class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Evan Chengc4af4632010-11-17 20:13:28 +0000287// An 'and' node with a single use.
288def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
289 return N->hasOneUse();
290}]>;
291
292// An 'xor' node with a single use.
293def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
294 return N->hasOneUse();
295}]>;
296
Evan Cheng48575f62010-12-05 22:04:16 +0000297// An 'fmul' node with a single use.
298def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
299 return N->hasOneUse();
300}]>;
301
302// An 'fadd' node which checks for single non-hazardous use.
303def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
304 return hasNoVMLxHazardUse(N);
305}]>;
306
307// An 'fsub' node which checks for single non-hazardous use.
308def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
309 return hasNoVMLxHazardUse(N);
310}]>;
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312//===----------------------------------------------------------------------===//
313// Operand Definitions.
314//
315
Jim Grosbach9588c102011-11-12 00:58:43 +0000316// Immediate operands with a shared generic asm render method.
317class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
318
Evan Chenga8e29892007-01-19 07:51:42 +0000319// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000321def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000322 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000324 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000325}
Evan Chenga8e29892007-01-19 07:51:42 +0000326
Jason W Kim685c3502011-02-04 19:47:15 +0000327// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000328def uncondbrtarget : Operand<OtherVT> {
329 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000331}
332
Jason W Kim685c3502011-02-04 19:47:15 +0000333// Branch target for ARM. Handles conditional/unconditional
334def br_target : Operand<OtherVT> {
335 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000336 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000337}
338
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000339// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000340// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000341def bltarget : Operand<i32> {
342 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000343 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000344 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000345}
346
Jason W Kim685c3502011-02-04 19:47:15 +0000347// Call target for ARM. Handles conditional/unconditional
348// FIXME: rename bl_target to t2_bltarget?
349def bl_target : Operand<i32> {
350 // Encoded the same as branch targets.
351 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000352 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000353}
354
Owen Andersonf1eab592011-08-26 23:32:08 +0000355def blx_target : Operand<i32> {
356 // Encoded the same as branch targets.
357 let EncoderMethod = "getARMBLXTargetOpValue";
358 let OperandType = "OPERAND_PCREL";
359}
Jason W Kim685c3502011-02-04 19:47:15 +0000360
Evan Chenga8e29892007-01-19 07:51:42 +0000361// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000362def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000363def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000364 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000365 let ParserMatchClass = RegListAsmOperand;
366 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000367 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000368}
369
Jim Grosbach1610a702011-07-25 20:06:30 +0000370def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000371def dpr_reglist : Operand<i32> {
372 let EncoderMethod = "getRegisterListOpValue";
373 let ParserMatchClass = DPRRegListAsmOperand;
374 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000375 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000376}
377
Jim Grosbach1610a702011-07-25 20:06:30 +0000378def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000379def spr_reglist : Operand<i32> {
380 let EncoderMethod = "getRegisterListOpValue";
381 let ParserMatchClass = SPRRegListAsmOperand;
382 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000383 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000384}
385
Evan Chenga8e29892007-01-19 07:51:42 +0000386// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
387def cpinst_operand : Operand<i32> {
388 let PrintMethod = "printCPInstOperand";
389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// Local PC labels.
392def pclabel : Operand<i32> {
393 let PrintMethod = "printPCLabel";
394}
395
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000396// ADR instruction labels.
397def adrlabel : Operand<i32> {
398 let EncoderMethod = "getAdrLabelOpValue";
399}
400
Owen Anderson498ec202010-10-27 22:49:00 +0000401def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000402 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000403 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000404}
405
Jim Grosbachb35ad412010-10-13 19:56:10 +0000406// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000407def rot_imm_XFORM: SDNodeXForm<imm, [{
408 switch (N->getZExtValue()){
409 default: assert(0);
410 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
411 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
412 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
413 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
414 }
415}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000416def RotImmAsmOperand : AsmOperandClass {
417 let Name = "RotImm";
418 let ParserMethod = "parseRotImm";
419}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000420def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
421 int32_t v = N->getZExtValue();
422 return v == 8 || v == 16 || v == 24; }],
423 rot_imm_XFORM> {
424 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000425 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000426}
427
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000429// (asr or lsl). The 6-bit immediate encodes as:
430// {5} 0 ==> lsl
431// 1 asr
432// {4-0} imm5 shift amount.
433// asr #32 encoded as imm5 == 0.
434def ShifterImmAsmOperand : AsmOperandClass {
435 let Name = "ShifterImm";
436 let ParserMethod = "parseShifterImm";
437}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000438def shift_imm : Operand<i32> {
439 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000440 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000441}
442
Owen Anderson92a20222011-07-21 18:54:16 +0000443// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000444def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000445def so_reg_reg : Operand<i32>, // reg reg imm
446 ComplexPattern<i32, 3, "SelectRegShifterOperand",
447 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000448 let EncoderMethod = "getSORegRegOpValue";
449 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000450 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000451 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000452 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000453}
Owen Anderson92a20222011-07-21 18:54:16 +0000454
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000455def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000456def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000457 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000458 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000459 let EncoderMethod = "getSORegImmOpValue";
460 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000461 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000462 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000464}
465
466// FIXME: Does this need to be distinct from so_reg?
467def shift_so_reg_reg : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
469 [shl,srl,sra,rotr]> {
470 let EncoderMethod = "getSORegRegOpValue";
471 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000473 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000474}
475
Jim Grosbache8606dc2011-07-13 17:50:29 +0000476// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000477def shift_so_reg_imm : Operand<i32>, // reg reg imm
478 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000479 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000480 let EncoderMethod = "getSORegImmOpValue";
481 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000482 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000483 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000484}
Evan Chenga8e29892007-01-19 07:51:42 +0000485
Owen Anderson152d4a42011-07-21 23:38:37 +0000486
Evan Chenga8e29892007-01-19 07:51:42 +0000487// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000488// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000489def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000490def so_imm : Operand<i32>, ImmLeaf<i32, [{
491 return ARM_AM::getSOImmVal(Imm) != -1;
492 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000493 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000494 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000495 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000496}
497
Evan Chengc70d1842007-03-20 08:11:30 +0000498// Break so_imm's up into two pieces. This handles immediates with up to 16
499// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
500// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000501def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000502 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000503}]>;
504
505/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
506///
507def arm_i32imm : PatLeaf<(imm), [{
508 if (Subtarget->hasV6T2Ops())
509 return true;
510 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
511}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000512
Jim Grosbachb2756af2011-08-01 21:55:12 +0000513/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000514def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000515def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
516 return Imm >= 0 && Imm < 8;
517}]> {
518 let ParserMatchClass = Imm0_7AsmOperand;
519}
520
Jim Grosbachb2756af2011-08-01 21:55:12 +0000521/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000522def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000523def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
524 return Imm >= 0 && Imm < 16;
525}]> {
526 let ParserMatchClass = Imm0_15AsmOperand;
527}
528
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000529/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000530def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000531def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
532 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000533}]> {
534 let ParserMatchClass = Imm0_31AsmOperand;
535}
Evan Chenga8e29892007-01-19 07:51:42 +0000536
Jim Grosbachee10ff82011-11-10 19:18:01 +0000537/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000538def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000539def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
540 return Imm >= 0 && Imm < 32;
541}]> {
542 let ParserMatchClass = Imm0_32AsmOperand;
543}
544
Jim Grosbach02c84602011-08-01 22:02:20 +0000545/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000546def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000547def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
548 let ParserMatchClass = Imm0_255AsmOperand;
549}
550
Jim Grosbach9588c102011-11-12 00:58:43 +0000551/// imm0_65535 - An immediate is in the range [0.65535].
552def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
553def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
554 return Imm >= 0 && Imm < 65536;
555}]> {
556 let ParserMatchClass = Imm0_65535AsmOperand;
557}
558
Jim Grosbachffa32252011-07-19 19:13:28 +0000559// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
560// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000561//
Jim Grosbachffa32252011-07-19 19:13:28 +0000562// FIXME: This really needs a Thumb version separate from the ARM version.
563// While the range is the same, and can thus use the same match class,
564// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000565def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000566def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000567 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000568 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000569}
570
Jim Grosbached838482011-07-26 16:24:27 +0000571/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000572def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000573def imm24b : Operand<i32>, ImmLeaf<i32, [{
574 return Imm >= 0 && Imm <= 0xffffff;
575}]> {
576 let ParserMatchClass = Imm24bitAsmOperand;
577}
578
579
Evan Chenga9688c42010-12-11 04:11:38 +0000580/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
581/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000582def BitfieldAsmOperand : AsmOperandClass {
583 let Name = "Bitfield";
584 let ParserMethod = "parseBitfield";
585}
Evan Chenga9688c42010-12-11 04:11:38 +0000586def bf_inv_mask_imm : Operand<i32>,
587 PatLeaf<(imm), [{
588 return ARM::isBitFieldInvertedMask(N->getZExtValue());
589}] > {
590 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
591 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000592 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000593 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000594}
595
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000596def imm1_32_XFORM: SDNodeXForm<imm, [{
597 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
598}]>;
599def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000600def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
601 uint64_t Imm = N->getZExtValue();
602 return Imm > 0 && Imm <= 32;
603 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000604 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000605 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000606 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000607}
608
Jim Grosbachf4943352011-07-25 23:09:14 +0000609def imm1_16_XFORM: SDNodeXForm<imm, [{
610 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
611}]>;
612def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
613def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
614 imm1_16_XFORM> {
615 let PrintMethod = "printImmPlusOneOperand";
616 let ParserMatchClass = Imm1_16AsmOperand;
617}
618
Evan Chenga8e29892007-01-19 07:51:42 +0000619// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000620// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000621//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000622def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000623def addrmode_imm12 : Operand<i32>,
624 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000625 // 12-bit immediate operand. Note that instructions using this encode
626 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
627 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000628
Chris Lattner2ac19022010-11-15 05:19:05 +0000629 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000630 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000631 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000632 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000633 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000634}
Jim Grosbach3e556122010-10-26 22:37:02 +0000635// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000636//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000637def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000638def ldst_so_reg : Operand<i32>,
639 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000640 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000641 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000642 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000643 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000644 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000645 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000646}
647
Jim Grosbach7ce05792011-08-03 23:50:40 +0000648// postidx_imm8 := +/- [0,255]
649//
650// 9 bit value:
651// {8} 1 is imm8 is non-negative. 0 otherwise.
652// {7-0} [0,255] imm8 value.
653def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
654def postidx_imm8 : Operand<i32> {
655 let PrintMethod = "printPostIdxImm8Operand";
656 let ParserMatchClass = PostIdxImm8AsmOperand;
657 let MIOperandInfo = (ops i32imm);
658}
659
Owen Anderson154c41d2011-08-04 18:24:14 +0000660// postidx_imm8s4 := +/- [0,1020]
661//
662// 9 bit value:
663// {8} 1 is imm8 is non-negative. 0 otherwise.
664// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000665def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000666def postidx_imm8s4 : Operand<i32> {
667 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000668 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000669 let MIOperandInfo = (ops i32imm);
670}
671
672
Jim Grosbach7ce05792011-08-03 23:50:40 +0000673// postidx_reg := +/- reg
674//
675def PostIdxRegAsmOperand : AsmOperandClass {
676 let Name = "PostIdxReg";
677 let ParserMethod = "parsePostIdxReg";
678}
679def postidx_reg : Operand<i32> {
680 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000681 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000682 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000683 let ParserMatchClass = PostIdxRegAsmOperand;
684 let MIOperandInfo = (ops GPR, i32imm);
685}
686
687
Jim Grosbach3e556122010-10-26 22:37:02 +0000688// addrmode2 := reg +/- imm12
689// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000690//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000691// FIXME: addrmode2 should be refactored the rest of the way to always
692// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
693def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000694def addrmode2 : Operand<i32>,
695 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000696 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000697 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000698 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000699 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
700}
701
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000702def PostIdxRegShiftedAsmOperand : AsmOperandClass {
703 let Name = "PostIdxRegShifted";
704 let ParserMethod = "parsePostIdxReg";
705}
Owen Anderson793e7962011-07-26 20:54:26 +0000706def am2offset_reg : Operand<i32>,
707 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000708 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000709 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000710 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000711 // When using this for assembly, it's always as a post-index offset.
712 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000713 let MIOperandInfo = (ops GPR, i32imm);
714}
715
Jim Grosbach039c2e12011-08-04 23:01:30 +0000716// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
717// the GPR is purely vestigal at this point.
718def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000719def am2offset_imm : Operand<i32>,
720 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
721 [], [SDNPWantRoot]> {
722 let EncoderMethod = "getAddrMode2OffsetOpValue";
723 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000724 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000725 let MIOperandInfo = (ops GPR, i32imm);
726}
727
728
Evan Chenga8e29892007-01-19 07:51:42 +0000729// addrmode3 := reg +/- reg
730// addrmode3 := reg +/- imm8
731//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000732// FIXME: split into imm vs. reg versions.
733def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000734def addrmode3 : Operand<i32>,
735 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000736 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000737 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000738 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000739 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
740}
741
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000742// FIXME: split into imm vs. reg versions.
743// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000744def AM3OffsetAsmOperand : AsmOperandClass {
745 let Name = "AM3Offset";
746 let ParserMethod = "parseAM3Offset";
747}
Evan Chenga8e29892007-01-19 07:51:42 +0000748def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000749 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
750 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000751 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000752 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000753 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000754 let MIOperandInfo = (ops GPR, i32imm);
755}
756
Jim Grosbache6913602010-11-03 01:01:43 +0000757// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000758//
Jim Grosbache6913602010-11-03 01:01:43 +0000759def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000760 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000761 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000762}
763
764// addrmode5 := reg +/- imm8*4
765//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000766def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000767def addrmode5 : Operand<i32>,
768 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
769 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000770 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000771 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000772 let ParserMatchClass = AddrMode5AsmOperand;
773 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000774}
775
Bob Wilsond3a07652011-02-07 17:43:09 +0000776// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000777//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000778def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000779def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000780 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000781 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000782 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000783 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000784 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000785 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000786}
787
Bob Wilsonda525062011-02-25 06:42:42 +0000788def am6offset : Operand<i32>,
789 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
790 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000791 let PrintMethod = "printAddrMode6OffsetOperand";
792 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000793 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000794 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000795}
796
Mon P Wang183c6272011-05-09 17:47:27 +0000797// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
798// (single element from one lane) for size 32.
799def addrmode6oneL32 : Operand<i32>,
800 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
801 let PrintMethod = "printAddrMode6Operand";
802 let MIOperandInfo = (ops GPR:$addr, i32imm);
803 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
804}
805
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000806// Special version of addrmode6 to handle alignment encoding for VLD-dup
807// instructions, specifically VLD4-dup.
808def addrmode6dup : Operand<i32>,
809 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
810 let PrintMethod = "printAddrMode6Operand";
811 let MIOperandInfo = (ops GPR:$addr, i32imm);
812 let EncoderMethod = "getAddrMode6DupAddressOpValue";
813}
814
Evan Chenga8e29892007-01-19 07:51:42 +0000815// addrmodepc := pc + reg
816//
817def addrmodepc : Operand<i32>,
818 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
819 let PrintMethod = "printAddrModePCOperand";
820 let MIOperandInfo = (ops GPR, i32imm);
821}
822
Jim Grosbache39389a2011-08-02 18:07:32 +0000823// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000824//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000825def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000826def addr_offset_none : Operand<i32>,
827 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000828 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000829 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000830 let ParserMatchClass = MemNoOffsetAsmOperand;
831 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000832}
833
Bob Wilson4f38b382009-08-21 21:58:55 +0000834def nohash_imm : Operand<i32> {
835 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000836}
837
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000838def CoprocNumAsmOperand : AsmOperandClass {
839 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000840 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000841}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000842def p_imm : Operand<i32> {
843 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000844 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000845 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000846}
847
Jim Grosbach1610a702011-07-25 20:06:30 +0000848def CoprocRegAsmOperand : AsmOperandClass {
849 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000850 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000851}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000852def c_imm : Operand<i32> {
853 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000854 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000855}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000856def CoprocOptionAsmOperand : AsmOperandClass {
857 let Name = "CoprocOption";
858 let ParserMethod = "parseCoprocOptionOperand";
859}
860def coproc_option_imm : Operand<i32> {
861 let PrintMethod = "printCoprocOptionImm";
862 let ParserMatchClass = CoprocOptionAsmOperand;
863}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000864
Evan Chenga8e29892007-01-19 07:51:42 +0000865//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000866
Evan Cheng37f25d92008-08-28 23:39:26 +0000867include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000868
869//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000870// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000871//
872
Evan Cheng3924f782008-08-29 07:36:24 +0000873/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000874/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000875multiclass AsI1_bin_irs<bits<4> opcod, string opc,
876 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000877 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000878 // The register-immediate version is re-materializable. This is useful
879 // in particular for taking the address of a local.
880 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000881 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
882 iii, opc, "\t$Rd, $Rn, $imm",
883 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
884 bits<4> Rd;
885 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000886 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000887 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000888 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000889 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000890 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000891 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000892 }
Jim Grosbach62547262010-10-11 18:51:51 +0000893 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
894 iir, opc, "\t$Rd, $Rn, $Rm",
895 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000896 bits<4> Rd;
897 bits<4> Rn;
898 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000899 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000900 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000901 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000902 let Inst{15-12} = Rd;
903 let Inst{11-4} = 0b00000000;
904 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000905 }
Owen Anderson92a20222011-07-21 18:54:16 +0000906
907 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000908 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000909 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000910 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000911 bits<4> Rd;
912 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000913 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000914 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000915 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000916 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000917 let Inst{11-5} = shift{11-5};
918 let Inst{4} = 0;
919 let Inst{3-0} = shift{3-0};
920 }
921
922 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000923 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000924 iis, opc, "\t$Rd, $Rn, $shift",
925 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
926 bits<4> Rd;
927 bits<4> Rn;
928 bits<12> shift;
929 let Inst{25} = 0;
930 let Inst{19-16} = Rn;
931 let Inst{15-12} = Rd;
932 let Inst{11-8} = shift{11-8};
933 let Inst{7} = 0;
934 let Inst{6-5} = shift{6-5};
935 let Inst{4} = 1;
936 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000937 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000938
939 // Assembly aliases for optional destination operand when it's the same
940 // as the source operand.
941 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
942 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
943 so_imm:$imm, pred:$p,
944 cc_out:$s)>,
945 Requires<[IsARM]>;
946 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
947 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
948 GPR:$Rm, pred:$p,
949 cc_out:$s)>,
950 Requires<[IsARM]>;
951 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000952 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
953 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000954 cc_out:$s)>,
955 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000956 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
957 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
958 so_reg_reg:$shift, pred:$p,
959 cc_out:$s)>,
960 Requires<[IsARM]>;
961
Evan Chenga8e29892007-01-19 07:51:42 +0000962}
963
Evan Cheng342e3162011-08-30 01:34:54 +0000964/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
965/// reversed. The 'rr' form is only defined for the disassembler; for codegen
966/// it is equivalent to the AsI1_bin_irs counterpart.
967multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
968 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
969 PatFrag opnode, string baseOpc, bit Commutable = 0> {
970 // The register-immediate version is re-materializable. This is useful
971 // in particular for taking the address of a local.
972 let isReMaterializable = 1 in {
973 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
974 iii, opc, "\t$Rd, $Rn, $imm",
975 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
976 bits<4> Rd;
977 bits<4> Rn;
978 bits<12> imm;
979 let Inst{25} = 1;
980 let Inst{19-16} = Rn;
981 let Inst{15-12} = Rd;
982 let Inst{11-0} = imm;
983 }
984 }
985 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
986 iir, opc, "\t$Rd, $Rn, $Rm",
987 [/* pattern left blank */]> {
988 bits<4> Rd;
989 bits<4> Rn;
990 bits<4> Rm;
991 let Inst{11-4} = 0b00000000;
992 let Inst{25} = 0;
993 let Inst{3-0} = Rm;
994 let Inst{15-12} = Rd;
995 let Inst{19-16} = Rn;
996 }
997
998 def rsi : AsI1<opcod, (outs GPR:$Rd),
999 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1000 iis, opc, "\t$Rd, $Rn, $shift",
1001 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1002 bits<4> Rd;
1003 bits<4> Rn;
1004 bits<12> shift;
1005 let Inst{25} = 0;
1006 let Inst{19-16} = Rn;
1007 let Inst{15-12} = Rd;
1008 let Inst{11-5} = shift{11-5};
1009 let Inst{4} = 0;
1010 let Inst{3-0} = shift{3-0};
1011 }
1012
1013 def rsr : AsI1<opcod, (outs GPR:$Rd),
1014 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1015 iis, opc, "\t$Rd, $Rn, $shift",
1016 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1017 bits<4> Rd;
1018 bits<4> Rn;
1019 bits<12> shift;
1020 let Inst{25} = 0;
1021 let Inst{19-16} = Rn;
1022 let Inst{15-12} = Rd;
1023 let Inst{11-8} = shift{11-8};
1024 let Inst{7} = 0;
1025 let Inst{6-5} = shift{6-5};
1026 let Inst{4} = 1;
1027 let Inst{3-0} = shift{3-0};
1028 }
1029
1030 // Assembly aliases for optional destination operand when it's the same
1031 // as the source operand.
1032 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1033 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1034 so_imm:$imm, pred:$p,
1035 cc_out:$s)>,
1036 Requires<[IsARM]>;
1037 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1038 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1039 GPR:$Rm, pred:$p,
1040 cc_out:$s)>,
1041 Requires<[IsARM]>;
1042 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1043 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1044 so_reg_imm:$shift, pred:$p,
1045 cc_out:$s)>,
1046 Requires<[IsARM]>;
1047 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1048 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1049 so_reg_reg:$shift, pred:$p,
1050 cc_out:$s)>,
1051 Requires<[IsARM]>;
1052
1053}
1054
Evan Cheng4a517082011-09-06 18:52:20 +00001055/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001056///
1057/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001058/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1059let hasPostISelHook = 1, Defs = [CPSR] in {
1060multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1061 InstrItinClass iis, PatFrag opnode,
1062 bit Commutable = 0> {
1063 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1064 4, iii,
1065 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001066
Andrew Trick90b7b122011-10-18 19:18:52 +00001067 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1068 4, iir,
1069 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1070 let isCommutable = Commutable;
1071 }
1072 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1073 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1074 4, iis,
1075 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1076 so_reg_imm:$shift))]>;
1077
1078 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1079 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1080 4, iis,
1081 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1082 so_reg_reg:$shift))]>;
1083}
1084}
1085
1086/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1087/// operands are reversed.
1088let hasPostISelHook = 1, Defs = [CPSR] in {
1089multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1090 InstrItinClass iis, PatFrag opnode,
1091 bit Commutable = 0> {
1092 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1093 4, iii,
1094 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1095
1096 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1097 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1098 4, iis,
1099 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1100 GPR:$Rn))]>;
1101
1102 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1103 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1104 4, iis,
1105 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1106 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001107}
Evan Chengc85e8322007-07-05 07:13:32 +00001108}
1109
1110/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001111/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001112/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001113let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001114multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1115 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1116 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001117 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1118 opc, "\t$Rn, $imm",
1119 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001120 bits<4> Rn;
1121 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001122 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001123 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001124 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001125 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001126 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001127 }
1128 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1129 opc, "\t$Rn, $Rm",
1130 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001131 bits<4> Rn;
1132 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001133 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001134 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001135 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001136 let Inst{19-16} = Rn;
1137 let Inst{15-12} = 0b0000;
1138 let Inst{11-4} = 0b00000000;
1139 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001140 }
Owen Anderson92a20222011-07-21 18:54:16 +00001141 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001142 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001143 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001144 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001145 bits<4> Rn;
1146 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001147 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001148 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001149 let Inst{19-16} = Rn;
1150 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001151 let Inst{11-5} = shift{11-5};
1152 let Inst{4} = 0;
1153 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001154 }
Owen Anderson92a20222011-07-21 18:54:16 +00001155 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001156 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001157 opc, "\t$Rn, $shift",
1158 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1159 bits<4> Rn;
1160 bits<12> shift;
1161 let Inst{25} = 0;
1162 let Inst{20} = 1;
1163 let Inst{19-16} = Rn;
1164 let Inst{15-12} = 0b0000;
1165 let Inst{11-8} = shift{11-8};
1166 let Inst{7} = 0;
1167 let Inst{6-5} = shift{6-5};
1168 let Inst{4} = 1;
1169 let Inst{3-0} = shift{3-0};
1170 }
1171
Evan Cheng071a2792007-09-11 19:55:27 +00001172}
Evan Chenga8e29892007-01-19 07:51:42 +00001173}
1174
Evan Cheng576a3962010-09-25 00:49:35 +00001175/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001176/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001177/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001178class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001179 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001180 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001181 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001182 Requires<[IsARM, HasV6]> {
1183 bits<4> Rd;
1184 bits<4> Rm;
1185 bits<2> rot;
1186 let Inst{19-16} = 0b1111;
1187 let Inst{15-12} = Rd;
1188 let Inst{11-10} = rot;
1189 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001190}
1191
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001192class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001193 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001194 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1195 Requires<[IsARM, HasV6]> {
1196 bits<2> rot;
1197 let Inst{19-16} = 0b1111;
1198 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001199}
1200
Evan Cheng576a3962010-09-25 00:49:35 +00001201/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001202/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001203class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001204 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001205 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001206 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1207 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001208 Requires<[IsARM, HasV6]> {
1209 bits<4> Rd;
1210 bits<4> Rm;
1211 bits<4> Rn;
1212 bits<2> rot;
1213 let Inst{19-16} = Rn;
1214 let Inst{15-12} = Rd;
1215 let Inst{11-10} = rot;
1216 let Inst{9-4} = 0b000111;
1217 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001218}
1219
Jim Grosbach70327412011-07-27 17:48:13 +00001220class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001221 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001222 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1223 Requires<[IsARM, HasV6]> {
1224 bits<4> Rn;
1225 bits<2> rot;
1226 let Inst{19-16} = Rn;
1227 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001228}
1229
Evan Cheng62674222009-06-25 23:34:10 +00001230/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001231multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001232 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001233 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001234 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1235 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001236 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001237 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001238 bits<4> Rd;
1239 bits<4> Rn;
1240 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001241 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001242 let Inst{15-12} = Rd;
1243 let Inst{19-16} = Rn;
1244 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001245 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001246 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1247 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001248 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001249 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001250 bits<4> Rd;
1251 bits<4> Rn;
1252 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001253 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001254 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001255 let isCommutable = Commutable;
1256 let Inst{3-0} = Rm;
1257 let Inst{15-12} = Rd;
1258 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001259 }
Owen Anderson92a20222011-07-21 18:54:16 +00001260 def rsi : AsI1<opcod, (outs GPR:$Rd),
1261 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001262 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001263 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001264 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001265 bits<4> Rd;
1266 bits<4> Rn;
1267 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001268 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001269 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001270 let Inst{15-12} = Rd;
1271 let Inst{11-5} = shift{11-5};
1272 let Inst{4} = 0;
1273 let Inst{3-0} = shift{3-0};
1274 }
1275 def rsr : AsI1<opcod, (outs GPR:$Rd),
1276 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001277 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001278 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001279 Requires<[IsARM]> {
1280 bits<4> Rd;
1281 bits<4> Rn;
1282 bits<12> shift;
1283 let Inst{25} = 0;
1284 let Inst{19-16} = Rn;
1285 let Inst{15-12} = Rd;
1286 let Inst{11-8} = shift{11-8};
1287 let Inst{7} = 0;
1288 let Inst{6-5} = shift{6-5};
1289 let Inst{4} = 1;
1290 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001291 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001292 }
Evan Cheng342e3162011-08-30 01:34:54 +00001293
Jim Grosbach37ee4642011-07-13 17:57:17 +00001294 // Assembly aliases for optional destination operand when it's the same
1295 // as the source operand.
1296 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1297 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1298 so_imm:$imm, pred:$p,
1299 cc_out:$s)>,
1300 Requires<[IsARM]>;
1301 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1302 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1303 GPR:$Rm, pred:$p,
1304 cc_out:$s)>,
1305 Requires<[IsARM]>;
1306 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001307 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1308 so_reg_imm:$shift, pred:$p,
1309 cc_out:$s)>,
1310 Requires<[IsARM]>;
1311 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1312 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1313 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001314 cc_out:$s)>,
1315 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001316}
1317
Evan Cheng342e3162011-08-30 01:34:54 +00001318/// AI1_rsc_irs - Define instructions and patterns for rsc
1319multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1320 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001321 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001322 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1323 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1324 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1325 Requires<[IsARM]> {
1326 bits<4> Rd;
1327 bits<4> Rn;
1328 bits<12> imm;
1329 let Inst{25} = 1;
1330 let Inst{15-12} = Rd;
1331 let Inst{19-16} = Rn;
1332 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001333 }
Evan Cheng342e3162011-08-30 01:34:54 +00001334 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1335 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1336 [/* pattern left blank */]> {
1337 bits<4> Rd;
1338 bits<4> Rn;
1339 bits<4> Rm;
1340 let Inst{11-4} = 0b00000000;
1341 let Inst{25} = 0;
1342 let Inst{3-0} = Rm;
1343 let Inst{15-12} = Rd;
1344 let Inst{19-16} = Rn;
1345 }
1346 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1347 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1348 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1349 Requires<[IsARM]> {
1350 bits<4> Rd;
1351 bits<4> Rn;
1352 bits<12> shift;
1353 let Inst{25} = 0;
1354 let Inst{19-16} = Rn;
1355 let Inst{15-12} = Rd;
1356 let Inst{11-5} = shift{11-5};
1357 let Inst{4} = 0;
1358 let Inst{3-0} = shift{3-0};
1359 }
1360 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1361 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1362 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1363 Requires<[IsARM]> {
1364 bits<4> Rd;
1365 bits<4> Rn;
1366 bits<12> shift;
1367 let Inst{25} = 0;
1368 let Inst{19-16} = Rn;
1369 let Inst{15-12} = Rd;
1370 let Inst{11-8} = shift{11-8};
1371 let Inst{7} = 0;
1372 let Inst{6-5} = shift{6-5};
1373 let Inst{4} = 1;
1374 let Inst{3-0} = shift{3-0};
1375 }
1376 }
1377
1378 // Assembly aliases for optional destination operand when it's the same
1379 // as the source operand.
1380 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1381 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1382 so_imm:$imm, pred:$p,
1383 cc_out:$s)>,
1384 Requires<[IsARM]>;
1385 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1386 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1387 GPR:$Rm, pred:$p,
1388 cc_out:$s)>,
1389 Requires<[IsARM]>;
1390 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1391 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1392 so_reg_imm:$shift, pred:$p,
1393 cc_out:$s)>,
1394 Requires<[IsARM]>;
1395 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1396 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1397 so_reg_reg:$shift, pred:$p,
1398 cc_out:$s)>,
1399 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001400}
1401
Jim Grosbach3e556122010-10-26 22:37:02 +00001402let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001403multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001404 InstrItinClass iir, PatFrag opnode> {
1405 // Note: We use the complex addrmode_imm12 rather than just an input
1406 // GPR and a constrained immediate so that we can use this to match
1407 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001408 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001409 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1410 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001411 bits<4> Rt;
1412 bits<17> addr;
1413 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1414 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001415 let Inst{15-12} = Rt;
1416 let Inst{11-0} = addr{11-0}; // imm12
1417 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001418 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001419 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1420 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001421 bits<4> Rt;
1422 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001423 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001424 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1425 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001426 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001427 let Inst{11-0} = shift{11-0};
1428 }
1429}
1430}
1431
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001432let canFoldAsLoad = 1, isReMaterializable = 1 in {
1433multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1434 InstrItinClass iir, PatFrag opnode> {
1435 // Note: We use the complex addrmode_imm12 rather than just an input
1436 // GPR and a constrained immediate so that we can use this to match
1437 // frame index references and avoid matching constant pool references.
1438 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1439 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1440 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1441 bits<4> Rt;
1442 bits<17> addr;
1443 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1444 let Inst{19-16} = addr{16-13}; // Rn
1445 let Inst{15-12} = Rt;
1446 let Inst{11-0} = addr{11-0}; // imm12
1447 }
1448 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1449 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1450 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1451 bits<4> Rt;
1452 bits<17> shift;
1453 let shift{4} = 0; // Inst{4} = 0
1454 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1455 let Inst{19-16} = shift{16-13}; // Rn
1456 let Inst{15-12} = Rt;
1457 let Inst{11-0} = shift{11-0};
1458 }
1459}
1460}
1461
1462
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001463multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001464 InstrItinClass iir, PatFrag opnode> {
1465 // Note: We use the complex addrmode_imm12 rather than just an input
1466 // GPR and a constrained immediate so that we can use this to match
1467 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001468 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001469 (ins GPR:$Rt, addrmode_imm12:$addr),
1470 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1471 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1472 bits<4> Rt;
1473 bits<17> addr;
1474 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1475 let Inst{19-16} = addr{16-13}; // Rn
1476 let Inst{15-12} = Rt;
1477 let Inst{11-0} = addr{11-0}; // imm12
1478 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001479 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001480 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1481 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1482 bits<4> Rt;
1483 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001484 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001485 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1486 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001487 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001488 let Inst{11-0} = shift{11-0};
1489 }
1490}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001491
1492multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1493 InstrItinClass iir, PatFrag opnode> {
1494 // Note: We use the complex addrmode_imm12 rather than just an input
1495 // GPR and a constrained immediate so that we can use this to match
1496 // frame index references and avoid matching constant pool references.
1497 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1498 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1499 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1500 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1501 bits<4> Rt;
1502 bits<17> addr;
1503 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1504 let Inst{19-16} = addr{16-13}; // Rn
1505 let Inst{15-12} = Rt;
1506 let Inst{11-0} = addr{11-0}; // imm12
1507 }
1508 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1509 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1510 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1511 bits<4> Rt;
1512 bits<17> shift;
1513 let shift{4} = 0; // Inst{4} = 0
1514 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1515 let Inst{19-16} = shift{16-13}; // Rn
1516 let Inst{15-12} = Rt;
1517 let Inst{11-0} = shift{11-0};
1518 }
1519}
1520
1521
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001522//===----------------------------------------------------------------------===//
1523// Instructions
1524//===----------------------------------------------------------------------===//
1525
Evan Chenga8e29892007-01-19 07:51:42 +00001526//===----------------------------------------------------------------------===//
1527// Miscellaneous Instructions.
1528//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001529
Evan Chenga8e29892007-01-19 07:51:42 +00001530/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1531/// the function. The first operand is the ID# for this instruction, the second
1532/// is the index into the MachineConstantPool that this is, the third is the
1533/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001534let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001535def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001536PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001537 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001538
Jim Grosbach4642ad32010-02-22 23:10:38 +00001539// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1540// from removing one half of the matched pairs. That breaks PEI, which assumes
1541// these will always be in pairs, and asserts if it finds otherwise. Better way?
1542let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001543def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001544PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001545 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001546
Jim Grosbach64171712010-02-16 21:07:46 +00001547def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001548PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001549 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001550}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001551
Eli Friedman2bdffe42011-08-31 00:31:29 +00001552// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001553// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001554let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001555def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1556 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1557 NoItinerary, []>;
1558def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1559 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1560 NoItinerary, []>;
1561def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1562 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1563 NoItinerary, []>;
1564def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1565 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1566 NoItinerary, []>;
1567def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1568 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1569 NoItinerary, []>;
1570def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1571 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1572 NoItinerary, []>;
1573def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1574 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1575 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001576def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1577 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1578 GPR:$set1, GPR:$set2),
1579 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001580}
1581
Jim Grosbachd30970f2011-08-11 22:30:30 +00001582def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001583 Requires<[IsARM, HasV6T2]> {
1584 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001585 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001586 let Inst{7-0} = 0b00000000;
1587}
1588
Jim Grosbachd30970f2011-08-11 22:30:30 +00001589def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001590 Requires<[IsARM, HasV6T2]> {
1591 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001592 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001593 let Inst{7-0} = 0b00000001;
1594}
1595
Jim Grosbachd30970f2011-08-11 22:30:30 +00001596def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001597 Requires<[IsARM, HasV6T2]> {
1598 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001599 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001600 let Inst{7-0} = 0b00000010;
1601}
1602
Jim Grosbachd30970f2011-08-11 22:30:30 +00001603def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001604 Requires<[IsARM, HasV6T2]> {
1605 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001606 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001607 let Inst{7-0} = 0b00000011;
1608}
1609
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001610def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1611 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001612 bits<4> Rd;
1613 bits<4> Rn;
1614 bits<4> Rm;
1615 let Inst{3-0} = Rm;
1616 let Inst{15-12} = Rd;
1617 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001618 let Inst{27-20} = 0b01101000;
1619 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001620 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001621}
1622
Johnny Chenf4d81052010-02-12 22:53:19 +00001623def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001624 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001625 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001626 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001627 let Inst{7-0} = 0b00000100;
1628}
1629
Johnny Chenc6f7b272010-02-11 18:12:29 +00001630// The i32imm operand $val can be used by a debugger to store more information
1631// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001632def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1633 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001634 bits<16> val;
1635 let Inst{3-0} = val{3-0};
1636 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001637 let Inst{27-20} = 0b00010010;
1638 let Inst{7-4} = 0b0111;
1639}
1640
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001641// Change Processor State
1642// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001643class CPS<dag iops, string asm_ops>
1644 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001645 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001646 bits<2> imod;
1647 bits<3> iflags;
1648 bits<5> mode;
1649 bit M;
1650
Johnny Chenb98e1602010-02-12 18:55:33 +00001651 let Inst{31-28} = 0b1111;
1652 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001653 let Inst{19-18} = imod;
1654 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001655 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001656 let Inst{8-6} = iflags;
1657 let Inst{5} = 0;
1658 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001659}
1660
Owen Anderson35008c22011-08-09 23:05:39 +00001661let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001662let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001663 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001664 "$imod\t$iflags, $mode">;
1665let mode = 0, M = 0 in
1666 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1667
1668let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001669 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001670}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001671
Johnny Chenb92a23f2010-02-21 04:42:01 +00001672// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001673multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001674
Evan Chengdfed19f2010-11-03 06:34:55 +00001675 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001676 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001677 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001678 bits<4> Rt;
1679 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001680 let Inst{31-26} = 0b111101;
1681 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001682 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001683 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001684 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001685 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001686 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001687 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001688 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001689 }
1690
Evan Chengdfed19f2010-11-03 06:34:55 +00001691 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001692 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001693 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001694 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001695 let Inst{31-26} = 0b111101;
1696 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001697 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001698 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001699 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001700 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001701 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001702 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001703 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001704 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001705 }
1706}
1707
Evan Cheng416941d2010-11-04 05:19:35 +00001708defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1709defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1710defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001711
Jim Grosbach53a89d62011-07-22 17:46:13 +00001712def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001713 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001714 bits<1> end;
1715 let Inst{31-10} = 0b1111000100000001000000;
1716 let Inst{9} = end;
1717 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001718}
1719
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001720def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1721 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001722 bits<4> opt;
1723 let Inst{27-4} = 0b001100100000111100001111;
1724 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001725}
1726
Johnny Chenba6e0332010-02-11 17:14:31 +00001727// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001728let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001729def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001730 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001731 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001732 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001733}
1734
Evan Cheng12c3a532008-11-06 17:48:05 +00001735// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001736let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001737def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001738 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001739 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001740
Evan Cheng325474e2008-01-07 23:56:57 +00001741let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001742def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001743 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001744 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001745
Jim Grosbach53694262010-11-18 01:15:56 +00001746def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001747 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001748 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001749
Jim Grosbach53694262010-11-18 01:15:56 +00001750def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001751 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001752 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001753
Jim Grosbach53694262010-11-18 01:15:56 +00001754def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001755 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001756 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001757
Jim Grosbach53694262010-11-18 01:15:56 +00001758def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001759 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001760 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001761}
Chris Lattner13c63102008-01-06 05:55:01 +00001762let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001763def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001764 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001765
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001766def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001767 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001768 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001769
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001770def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001771 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001772}
Evan Cheng12c3a532008-11-06 17:48:05 +00001773} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001774
Evan Chenge07715c2009-06-23 05:25:29 +00001775
1776// LEApcrel - Load a pc-relative address into a register without offending the
1777// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001778let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001779// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001780// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1781// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001782def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001783 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001784 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001785 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001786 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001787 let Inst{24} = 0;
1788 let Inst{23-22} = label{13-12};
1789 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001790 let Inst{20} = 0;
1791 let Inst{19-16} = 0b1111;
1792 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001793 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001794}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001795def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001796 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001797
1798def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1799 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001800 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001801
Evan Chenga8e29892007-01-19 07:51:42 +00001802//===----------------------------------------------------------------------===//
1803// Control Flow Instructions.
1804//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001805
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001806let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1807 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001808 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001809 "bx", "\tlr", [(ARMretflag)]>,
1810 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001811 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001812 }
1813
1814 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001815 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001816 "mov", "\tpc, lr", [(ARMretflag)]>,
1817 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001818 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001819 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001820}
Rafael Espindola27185192006-09-29 21:20:16 +00001821
Bob Wilson04ea6e52009-10-28 00:37:03 +00001822// Indirect branches
1823let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001824 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001825 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001826 [(brind GPR:$dst)]>,
1827 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001828 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001829 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001830 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001831 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001832
Jim Grosbachd447ac62011-07-13 20:21:31 +00001833 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1834 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001835 Requires<[IsARM, HasV4T]> {
1836 bits<4> dst;
1837 let Inst{27-4} = 0b000100101111111111110001;
1838 let Inst{3-0} = dst;
1839 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001840}
1841
Evan Cheng1e0eab12010-11-29 22:43:27 +00001842// All calls clobber the non-callee saved registers. SP is marked as
1843// a use to prevent stack-pointer assignments that appear immediately
1844// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001845let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001846 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001847 // FIXME: Do we really need a non-predicated version? If so, it should
1848 // at least be a pseudo instruction expanding to the predicated version
1849 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001850 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001851 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001852 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001853 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001854 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001855 Requires<[IsARM, IsNotDarwin]> {
1856 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001857 bits<24> func;
1858 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001859 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001860 }
Evan Cheng277f0742007-06-19 21:05:09 +00001861
Jason W Kim685c3502011-02-04 19:47:15 +00001862 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001863 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001864 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001865 Requires<[IsARM, IsNotDarwin]> {
1866 bits<24> func;
1867 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001868 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001869 }
Evan Cheng277f0742007-06-19 21:05:09 +00001870
Evan Chenga8e29892007-01-19 07:51:42 +00001871 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001872 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001873 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001874 [(ARMcall GPR:$func)]>,
1875 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001876 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001877 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001878 let Inst{3-0} = func;
1879 }
1880
1881 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1882 IIC_Br, "blx", "\t$func",
1883 [(ARMcall_pred GPR:$func)]>,
1884 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1885 bits<4> func;
1886 let Inst{27-4} = 0b000100101111111111110011;
1887 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001888 }
1889
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001890 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001891 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001892 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001893 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001894 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001895
1896 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001897 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001898 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001899 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001900}
1901
David Goodwin1a8f36e2009-08-12 18:31:53 +00001902let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001903 // On Darwin R9 is call-clobbered.
1904 // R7 is marked as a use to prevent frame-pointer assignments from being
1905 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001906 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001907 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001908 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001909 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001910 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1911 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001912
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001913 def BLr9_pred : ARMPseudoExpand<(outs),
1914 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001915 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001916 [(ARMcall_pred tglobaladdr:$func)],
1917 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001918 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001919
1920 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001921 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001922 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001923 [(ARMcall GPR:$func)],
1924 (BLX GPR:$func)>,
1925 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001926
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001927 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001928 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001929 [(ARMcall_pred GPR:$func)],
1930 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001931 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001932
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001933 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001934 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001935 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001936 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001937 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001938
1939 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001940 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001941 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001942 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001943}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001944
David Goodwin1a8f36e2009-08-12 18:31:53 +00001945let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001946 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1947 // a two-value operand where a dag node expects two operands. :(
1948 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1949 IIC_Br, "b", "\t$target",
1950 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1951 bits<24> target;
1952 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001953 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001954 }
1955
Evan Chengaeafca02007-05-16 07:45:54 +00001956 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001957 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001958 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001959 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1960 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001961 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001962 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001963 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001964
Jim Grosbach2dc77682010-11-29 18:37:44 +00001965 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1966 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001967 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001968 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001969 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001970 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1971 // into i12 and rs suffixed versions.
1972 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001973 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001974 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001975 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001976 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001977 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001978 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001979 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001980 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001981 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001982 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001983 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001984
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001985}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001986
Jim Grosbachcf121c32011-07-28 21:57:55 +00001987// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001988def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001989 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001990 Requires<[IsARM, HasV5T]> {
1991 let Inst{31-25} = 0b1111101;
1992 bits<25> target;
1993 let Inst{23-0} = target{24-1};
1994 let Inst{24} = target{0};
1995}
1996
Jim Grosbach898e7e22011-07-13 20:25:01 +00001997// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001998def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001999 [/* pattern left blank */]> {
2000 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002001 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002002 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002003 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002004 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002005}
2006
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002007// Tail calls.
2008
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002009let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2010 // Darwin versions.
2011 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2012 Uses = [SP] in {
2013 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2014 IIC_Br, []>, Requires<[IsDarwin]>;
2015
2016 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2017 IIC_Br, []>, Requires<[IsDarwin]>;
2018
Jim Grosbach245f5e82011-07-08 18:50:22 +00002019 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002020 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002021 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2022 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002023
Jim Grosbach245f5e82011-07-08 18:50:22 +00002024 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002025 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002026 (BX GPR:$dst)>,
2027 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002028
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002029 }
2030
2031 // Non-Darwin versions (the difference is R9).
2032 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2033 Uses = [SP] in {
2034 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2035 IIC_Br, []>, Requires<[IsNotDarwin]>;
2036
2037 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2038 IIC_Br, []>, Requires<[IsNotDarwin]>;
2039
Jim Grosbach245f5e82011-07-08 18:50:22 +00002040 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002041 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002042 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2043 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002044
Jim Grosbach245f5e82011-07-08 18:50:22 +00002045 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002046 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002047 (BX GPR:$dst)>,
2048 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002049 }
2050}
2051
Jim Grosbachd30970f2011-08-11 22:30:30 +00002052// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002053def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2054 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002055 bits<4> opt;
2056 let Inst{23-4} = 0b01100000000000000111;
2057 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002058}
2059
Jim Grosbached838482011-07-26 16:24:27 +00002060// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002061let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002062def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002063 bits<24> svc;
2064 let Inst{23-0} = svc;
2065}
Johnny Chen85d5a892010-02-10 18:02:25 +00002066}
2067
Jim Grosbach5a287482011-07-29 17:51:39 +00002068// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002069class SRSI<bit wb, string asm>
2070 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2071 NoItinerary, asm, "", []> {
2072 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002073 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002074 let Inst{27-25} = 0b100;
2075 let Inst{22} = 1;
2076 let Inst{21} = wb;
2077 let Inst{20} = 0;
2078 let Inst{19-16} = 0b1101; // SP
2079 let Inst{15-5} = 0b00000101000;
2080 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002081}
2082
Jim Grosbache1cf5902011-07-29 20:26:09 +00002083def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2084 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002085}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002086def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2087 let Inst{24-23} = 0;
2088}
2089def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2090 let Inst{24-23} = 0b10;
2091}
2092def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2093 let Inst{24-23} = 0b10;
2094}
2095def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2096 let Inst{24-23} = 0b01;
2097}
2098def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2099 let Inst{24-23} = 0b01;
2100}
2101def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2102 let Inst{24-23} = 0b11;
2103}
2104def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2105 let Inst{24-23} = 0b11;
2106}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002107
Jim Grosbach5a287482011-07-29 17:51:39 +00002108// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002109class RFEI<bit wb, string asm>
2110 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2111 NoItinerary, asm, "", []> {
2112 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002113 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002114 let Inst{27-25} = 0b100;
2115 let Inst{22} = 0;
2116 let Inst{21} = wb;
2117 let Inst{20} = 1;
2118 let Inst{19-16} = Rn;
2119 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002120}
2121
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002122def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2123 let Inst{24-23} = 0;
2124}
2125def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2126 let Inst{24-23} = 0;
2127}
2128def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2129 let Inst{24-23} = 0b10;
2130}
2131def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2132 let Inst{24-23} = 0b10;
2133}
2134def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2135 let Inst{24-23} = 0b01;
2136}
2137def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2138 let Inst{24-23} = 0b01;
2139}
2140def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2141 let Inst{24-23} = 0b11;
2142}
2143def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2144 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002145}
2146
Evan Chenga8e29892007-01-19 07:51:42 +00002147//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002148// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002149//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002150
Evan Chenga8e29892007-01-19 07:51:42 +00002151// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002152
2153
Evan Cheng7e2fe912010-10-28 06:47:08 +00002154defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002155 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002156defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002157 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002158defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002159 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002160defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002161 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002162
Evan Chengfa775d02007-03-19 07:20:03 +00002163// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002164let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002165 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002166def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002167 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2168 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002169 bits<4> Rt;
2170 bits<17> addr;
2171 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2172 let Inst{19-16} = 0b1111;
2173 let Inst{15-12} = Rt;
2174 let Inst{11-0} = addr{11-0}; // imm12
2175}
Evan Chengfa775d02007-03-19 07:20:03 +00002176
Evan Chenga8e29892007-01-19 07:51:42 +00002177// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002178def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002179 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2180 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002181
Evan Chenga8e29892007-01-19 07:51:42 +00002182// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002183def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002184 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2185 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002186
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002187def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002188 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2189 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002190
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002191let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002192// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002193def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2194 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002195 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002196 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002197}
Rafael Espindolac391d162006-10-23 20:34:27 +00002198
Evan Chenga8e29892007-01-19 07:51:42 +00002199// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002200multiclass AI2_ldridx<bit isByte, string opc,
2201 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002202 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002203 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002204 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002205 bits<17> addr;
2206 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002207 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002208 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002209 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002210 let DecoderMethod = "DecodeLDRPreImm";
2211 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2212 }
2213
2214 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002215 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002216 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2217 bits<17> addr;
2218 let Inst{25} = 1;
2219 let Inst{23} = addr{12};
2220 let Inst{19-16} = addr{16-13};
2221 let Inst{11-0} = addr{11-0};
2222 let Inst{4} = 0;
2223 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002224 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002225 }
Owen Anderson793e7962011-07-26 20:54:26 +00002226
2227 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002228 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002229 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002230 opc, "\t$Rt, $addr, $offset",
2231 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002232 // {12} isAdd
2233 // {11-0} imm12/Rm
2234 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002235 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002236 let Inst{25} = 1;
2237 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002238 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002239 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002240
2241 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002242 }
2243
2244 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002245 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002246 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002247 opc, "\t$Rt, $addr, $offset",
2248 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002249 // {12} isAdd
2250 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002251 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002252 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002253 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002254 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002255 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002256 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002257
2258 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002259 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002260
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002261}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002262
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002263let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002264// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2265// IIC_iLoad_siu depending on whether it the offset register is shifted.
2266defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2267defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002268}
Rafael Espindola450856d2006-12-12 00:37:38 +00002269
Jim Grosbach45251b32011-08-11 20:41:13 +00002270multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2271 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002272 (ins addrmode3:$addr), IndexModePre,
2273 LdMiscFrm, itin,
2274 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2275 bits<14> addr;
2276 let Inst{23} = addr{8}; // U bit
2277 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2278 let Inst{19-16} = addr{12-9}; // Rn
2279 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2280 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002281 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002282 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002283 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002284 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002285 (ins addr_offset_none:$addr, am3offset:$offset),
2286 IndexModePost, LdMiscFrm, itin,
2287 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2288 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002289 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002290 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002291 let Inst{23} = offset{8}; // U bit
2292 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002293 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002294 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2295 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002296 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002297 }
2298}
Rafael Espindola4e307642006-09-08 16:59:47 +00002299
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002300let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002301defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2302defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2303defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002304let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002305def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002306 (ins addrmode3:$addr), IndexModePre,
2307 LdMiscFrm, IIC_iLoad_d_ru,
2308 "ldrd", "\t$Rt, $Rt2, $addr!",
2309 "$addr.base = $Rn_wb", []> {
2310 bits<14> addr;
2311 let Inst{23} = addr{8}; // U bit
2312 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2313 let Inst{19-16} = addr{12-9}; // Rn
2314 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2315 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002316 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002317 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002318}
Jim Grosbach45251b32011-08-11 20:41:13 +00002319def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002320 (ins addr_offset_none:$addr, am3offset:$offset),
2321 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2322 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2323 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002324 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002325 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002326 let Inst{23} = offset{8}; // U bit
2327 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002328 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002329 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2330 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002331 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002332}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002333} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002334} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002335
Jim Grosbach89958d52011-08-11 21:41:59 +00002336// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002337let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002338def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2339 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2340 IndexModePost, LdFrm, IIC_iLoad_ru,
2341 "ldrt", "\t$Rt, $addr, $offset",
2342 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002343 // {12} isAdd
2344 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002345 bits<14> offset;
2346 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002347 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002348 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002349 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002350 let Inst{19-16} = addr;
2351 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002352 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002353 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002354 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2355}
Jim Grosbach59999262011-08-10 23:43:54 +00002356
2357def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2358 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002359 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002360 "ldrt", "\t$Rt, $addr, $offset",
2361 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002362 // {12} isAdd
2363 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002364 bits<14> offset;
2365 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002366 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002367 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002368 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002369 let Inst{19-16} = addr;
2370 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002371 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002372}
Jim Grosbach3148a652011-08-08 23:28:47 +00002373
2374def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2375 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2376 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2377 "ldrbt", "\t$Rt, $addr, $offset",
2378 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002379 // {12} isAdd
2380 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002381 bits<14> offset;
2382 bits<4> addr;
2383 let Inst{25} = 1;
2384 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002385 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002386 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002387 let Inst{11-5} = offset{11-5};
2388 let Inst{4} = 0;
2389 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002390 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002391}
2392
2393def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2394 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2395 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2396 "ldrbt", "\t$Rt, $addr, $offset",
2397 "$addr.base = $Rn_wb", []> {
2398 // {12} isAdd
2399 // {11-0} imm12/Rm
2400 bits<14> offset;
2401 bits<4> addr;
2402 let Inst{25} = 0;
2403 let Inst{23} = offset{12};
2404 let Inst{21} = 1; // overwrite
2405 let Inst{19-16} = addr;
2406 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002407 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002408}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002409
2410multiclass AI3ldrT<bits<4> op, string opc> {
2411 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2412 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2413 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2414 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2415 bits<9> offset;
2416 let Inst{23} = offset{8};
2417 let Inst{22} = 1;
2418 let Inst{11-8} = offset{7-4};
2419 let Inst{3-0} = offset{3-0};
2420 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2421 }
2422 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2423 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2424 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2425 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2426 bits<5> Rm;
2427 let Inst{23} = Rm{4};
2428 let Inst{22} = 0;
2429 let Inst{11-8} = 0;
2430 let Inst{3-0} = Rm{3-0};
2431 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2432 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002433}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002434
2435defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2436defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2437defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002438}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002439
Evan Chenga8e29892007-01-19 07:51:42 +00002440// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002441
2442// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002443def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002444 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2445 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002446
Evan Chenga8e29892007-01-19 07:51:42 +00002447// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002448let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2449def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002450 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002451 "strd", "\t$Rt, $src2, $addr", []>,
2452 Requires<[IsARM, HasV5TE]> {
2453 let Inst{21} = 0;
2454}
Evan Chenga8e29892007-01-19 07:51:42 +00002455
2456// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002457multiclass AI2_stridx<bit isByte, string opc,
2458 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002459 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2460 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002461 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002462 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2463 bits<17> addr;
2464 let Inst{25} = 0;
2465 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2466 let Inst{19-16} = addr{16-13}; // Rn
2467 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002468 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002469 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002470 }
Evan Chenga8e29892007-01-19 07:51:42 +00002471
Jim Grosbach19dec202011-08-05 20:35:44 +00002472 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002473 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002474 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002475 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2476 bits<17> addr;
2477 let Inst{25} = 1;
2478 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2479 let Inst{19-16} = addr{16-13}; // Rn
2480 let Inst{11-0} = addr{11-0};
2481 let Inst{4} = 0; // Inst{4} = 0
2482 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002483 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002484 }
2485 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2486 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002487 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002488 opc, "\t$Rt, $addr, $offset",
2489 "$addr.base = $Rn_wb", []> {
2490 // {12} isAdd
2491 // {11-0} imm12/Rm
2492 bits<14> offset;
2493 bits<4> addr;
2494 let Inst{25} = 1;
2495 let Inst{23} = offset{12};
2496 let Inst{19-16} = addr;
2497 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002498
2499 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002500 }
Owen Anderson793e7962011-07-26 20:54:26 +00002501
Jim Grosbach19dec202011-08-05 20:35:44 +00002502 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2503 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002504 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002505 opc, "\t$Rt, $addr, $offset",
2506 "$addr.base = $Rn_wb", []> {
2507 // {12} isAdd
2508 // {11-0} imm12/Rm
2509 bits<14> offset;
2510 bits<4> addr;
2511 let Inst{25} = 0;
2512 let Inst{23} = offset{12};
2513 let Inst{19-16} = addr;
2514 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002515
2516 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002517 }
2518}
Owen Anderson793e7962011-07-26 20:54:26 +00002519
Jim Grosbach19dec202011-08-05 20:35:44 +00002520let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002521// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2522// IIC_iStore_siu depending on whether it the offset register is shifted.
2523defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2524defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002525}
Evan Chenga8e29892007-01-19 07:51:42 +00002526
Jim Grosbach19dec202011-08-05 20:35:44 +00002527def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2528 am2offset_reg:$offset),
2529 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2530 am2offset_reg:$offset)>;
2531def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2532 am2offset_imm:$offset),
2533 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2534 am2offset_imm:$offset)>;
2535def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2536 am2offset_reg:$offset),
2537 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2538 am2offset_reg:$offset)>;
2539def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2540 am2offset_imm:$offset),
2541 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2542 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002543
Jim Grosbach19dec202011-08-05 20:35:44 +00002544// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2545// put the patterns on the instruction definitions directly as ISel wants
2546// the address base and offset to be separate operands, not a single
2547// complex operand like we represent the instructions themselves. The
2548// pseudos map between the two.
2549let usesCustomInserter = 1,
2550 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2551def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2552 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2553 4, IIC_iStore_ru,
2554 [(set GPR:$Rn_wb,
2555 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2556def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2557 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2558 4, IIC_iStore_ru,
2559 [(set GPR:$Rn_wb,
2560 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2561def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2562 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2563 4, IIC_iStore_ru,
2564 [(set GPR:$Rn_wb,
2565 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2566def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2567 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2568 4, IIC_iStore_ru,
2569 [(set GPR:$Rn_wb,
2570 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002571def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2572 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2573 4, IIC_iStore_ru,
2574 [(set GPR:$Rn_wb,
2575 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002576}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002577
Evan Chenga8e29892007-01-19 07:51:42 +00002578
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002579
2580def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2581 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2582 StMiscFrm, IIC_iStore_bh_ru,
2583 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2584 bits<14> addr;
2585 let Inst{23} = addr{8}; // U bit
2586 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2587 let Inst{19-16} = addr{12-9}; // Rn
2588 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2589 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2590 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002591 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002592}
2593
2594def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2595 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2596 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2597 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2598 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2599 addr_offset_none:$addr,
2600 am3offset:$offset))]> {
2601 bits<10> offset;
2602 bits<4> addr;
2603 let Inst{23} = offset{8}; // U bit
2604 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2605 let Inst{19-16} = addr;
2606 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2607 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002608 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002609}
Evan Chenga8e29892007-01-19 07:51:42 +00002610
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002611let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002612def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002613 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2614 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2615 "strd", "\t$Rt, $Rt2, $addr!",
2616 "$addr.base = $Rn_wb", []> {
2617 bits<14> addr;
2618 let Inst{23} = addr{8}; // U bit
2619 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2620 let Inst{19-16} = addr{12-9}; // Rn
2621 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2622 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002623 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002624 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002625}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002626
Jim Grosbach45251b32011-08-11 20:41:13 +00002627def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002628 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2629 am3offset:$offset),
2630 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2631 "strd", "\t$Rt, $Rt2, $addr, $offset",
2632 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002633 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002634 bits<4> addr;
2635 let Inst{23} = offset{8}; // U bit
2636 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2637 let Inst{19-16} = addr;
2638 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2639 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002640 let DecoderMethod = "DecodeAddrMode3Instruction";
2641}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002642} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002643
Jim Grosbach7ce05792011-08-03 23:50:40 +00002644// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002645
Jim Grosbach10348e72011-08-11 20:04:56 +00002646def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2647 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2648 IndexModePost, StFrm, IIC_iStore_bh_ru,
2649 "strbt", "\t$Rt, $addr, $offset",
2650 "$addr.base = $Rn_wb", []> {
2651 // {12} isAdd
2652 // {11-0} imm12/Rm
2653 bits<14> offset;
2654 bits<4> addr;
2655 let Inst{25} = 1;
2656 let Inst{23} = offset{12};
2657 let Inst{21} = 1; // overwrite
2658 let Inst{19-16} = addr;
2659 let Inst{11-5} = offset{11-5};
2660 let Inst{4} = 0;
2661 let Inst{3-0} = offset{3-0};
2662 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2663}
2664
2665def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2666 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2667 IndexModePost, StFrm, IIC_iStore_bh_ru,
2668 "strbt", "\t$Rt, $addr, $offset",
2669 "$addr.base = $Rn_wb", []> {
2670 // {12} isAdd
2671 // {11-0} imm12/Rm
2672 bits<14> offset;
2673 bits<4> addr;
2674 let Inst{25} = 0;
2675 let Inst{23} = offset{12};
2676 let Inst{21} = 1; // overwrite
2677 let Inst{19-16} = addr;
2678 let Inst{11-0} = offset{11-0};
2679 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2680}
2681
Jim Grosbach342ebd52011-08-11 22:18:00 +00002682let mayStore = 1, neverHasSideEffects = 1 in {
2683def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2684 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2685 IndexModePost, StFrm, IIC_iStore_ru,
2686 "strt", "\t$Rt, $addr, $offset",
2687 "$addr.base = $Rn_wb", []> {
2688 // {12} isAdd
2689 // {11-0} imm12/Rm
2690 bits<14> offset;
2691 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002692 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002693 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002694 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002695 let Inst{19-16} = addr;
2696 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002697 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002698 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002699 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002700}
2701
Jim Grosbach342ebd52011-08-11 22:18:00 +00002702def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2703 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2704 IndexModePost, StFrm, IIC_iStore_ru,
2705 "strt", "\t$Rt, $addr, $offset",
2706 "$addr.base = $Rn_wb", []> {
2707 // {12} isAdd
2708 // {11-0} imm12/Rm
2709 bits<14> offset;
2710 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002711 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002712 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002713 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002714 let Inst{19-16} = addr;
2715 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002716 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002717}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002718}
2719
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002720
Jim Grosbach7ce05792011-08-03 23:50:40 +00002721multiclass AI3strT<bits<4> op, string opc> {
2722 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2723 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2724 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2725 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2726 bits<9> offset;
2727 let Inst{23} = offset{8};
2728 let Inst{22} = 1;
2729 let Inst{11-8} = offset{7-4};
2730 let Inst{3-0} = offset{3-0};
2731 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2732 }
2733 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2734 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2735 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2736 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2737 bits<5> Rm;
2738 let Inst{23} = Rm{4};
2739 let Inst{22} = 0;
2740 let Inst{11-8} = 0;
2741 let Inst{3-0} = Rm{3-0};
2742 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2743 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002744}
2745
Jim Grosbach7ce05792011-08-03 23:50:40 +00002746
2747defm STRHT : AI3strT<0b1011, "strht">;
2748
2749
Evan Chenga8e29892007-01-19 07:51:42 +00002750//===----------------------------------------------------------------------===//
2751// Load / store multiple Instructions.
2752//
2753
Bill Wendling6c470b82010-11-13 09:09:38 +00002754multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2755 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002756 // IA is the default, so no need for an explicit suffix on the
2757 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002758 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002759 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2760 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002761 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002762 let Inst{24-23} = 0b01; // Increment After
2763 let Inst{21} = 0; // No writeback
2764 let Inst{20} = L_bit;
2765 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002766 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002767 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2768 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002769 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002770 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002771 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002772 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002773
2774 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002775 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002776 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002777 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2778 IndexModeNone, f, itin,
2779 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2780 let Inst{24-23} = 0b00; // Decrement After
2781 let Inst{21} = 0; // No writeback
2782 let Inst{20} = L_bit;
2783 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002784 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002785 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2786 IndexModeUpd, f, itin_upd,
2787 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2788 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002789 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002790 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002791
2792 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002793 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002794 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002795 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2796 IndexModeNone, f, itin,
2797 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2798 let Inst{24-23} = 0b10; // Decrement Before
2799 let Inst{21} = 0; // No writeback
2800 let Inst{20} = L_bit;
2801 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002802 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002803 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2804 IndexModeUpd, f, itin_upd,
2805 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2806 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002807 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002808 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002809
2810 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002811 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002812 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002813 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2814 IndexModeNone, f, itin,
2815 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2816 let Inst{24-23} = 0b11; // Increment Before
2817 let Inst{21} = 0; // No writeback
2818 let Inst{20} = L_bit;
2819 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002820 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002821 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2822 IndexModeUpd, f, itin_upd,
2823 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2824 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002825 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002826 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002827
2828 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002829 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002830}
Bill Wendling6c470b82010-11-13 09:09:38 +00002831
Bill Wendlingc93989a2010-11-13 11:20:05 +00002832let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002833
2834let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2835defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2836
2837let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2838defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2839
2840} // neverHasSideEffects
2841
Bill Wendling73fe34a2010-11-16 01:16:36 +00002842// FIXME: remove when we have a way to marking a MI with these properties.
2843// FIXME: Should pc be an implicit operand like PICADD, etc?
2844let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2845 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002846def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2847 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002848 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002849 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002850 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002851
Evan Chenga8e29892007-01-19 07:51:42 +00002852//===----------------------------------------------------------------------===//
2853// Move Instructions.
2854//
2855
Evan Chengcd799b92009-06-12 20:46:18 +00002856let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002857def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2858 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2859 bits<4> Rd;
2860 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002861
Johnny Chen103bf952011-04-01 23:30:25 +00002862 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002863 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002864 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002865 let Inst{3-0} = Rm;
2866 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002867}
2868
Andrew Trick90b7b122011-10-18 19:18:52 +00002869def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002870 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2871
Dale Johannesen38d5f042010-06-15 22:24:08 +00002872// A version for the smaller set of tail call registers.
2873let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002874def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002875 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2876 bits<4> Rd;
2877 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002878
Dale Johannesen38d5f042010-06-15 22:24:08 +00002879 let Inst{11-4} = 0b00000000;
2880 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002881 let Inst{3-0} = Rm;
2882 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002883}
2884
Owen Andersonde317f42011-08-09 23:33:27 +00002885def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002886 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002887 "mov", "\t$Rd, $src",
2888 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002889 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002890 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002891 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002892 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002893 let Inst{11-8} = src{11-8};
2894 let Inst{7} = 0;
2895 let Inst{6-5} = src{6-5};
2896 let Inst{4} = 1;
2897 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002898 let Inst{25} = 0;
2899}
Evan Chenga2515702007-03-19 07:09:02 +00002900
Owen Anderson152d4a42011-07-21 23:38:37 +00002901def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2902 DPSoRegImmFrm, IIC_iMOVsr,
2903 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2904 UnaryDP {
2905 bits<4> Rd;
2906 bits<12> src;
2907 let Inst{15-12} = Rd;
2908 let Inst{19-16} = 0b0000;
2909 let Inst{11-5} = src{11-5};
2910 let Inst{4} = 0;
2911 let Inst{3-0} = src{3-0};
2912 let Inst{25} = 0;
2913}
2914
Evan Chengc4af4632010-11-17 20:13:28 +00002915let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002916def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2917 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002918 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002919 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002920 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002921 let Inst{15-12} = Rd;
2922 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002923 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002924}
2925
Evan Chengc4af4632010-11-17 20:13:28 +00002926let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002927def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002928 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002929 "movw", "\t$Rd, $imm",
2930 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002931 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002932 bits<4> Rd;
2933 bits<16> imm;
2934 let Inst{15-12} = Rd;
2935 let Inst{11-0} = imm{11-0};
2936 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002937 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002938 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002939 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002940}
2941
Jim Grosbachffa32252011-07-19 19:13:28 +00002942def : InstAlias<"mov${p} $Rd, $imm",
2943 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2944 Requires<[IsARM]>;
2945
Evan Cheng53519f02011-01-21 18:55:51 +00002946def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2947 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002948
2949let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002950def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2951 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002952 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002953 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002954 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002955 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002956 lo16AllZero:$imm))]>, UnaryDP,
2957 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002958 bits<4> Rd;
2959 bits<16> imm;
2960 let Inst{15-12} = Rd;
2961 let Inst{11-0} = imm{11-0};
2962 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002963 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002964 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002965 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002966}
Evan Cheng13ab0202007-07-10 18:08:01 +00002967
Evan Cheng53519f02011-01-21 18:55:51 +00002968def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2969 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002970
2971} // Constraints
2972
Evan Cheng20956592009-10-21 08:15:52 +00002973def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2974 Requires<[IsARM, HasV6T2]>;
2975
David Goodwinca01a8d2009-09-01 18:32:09 +00002976let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002977def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002978 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2979 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002980
2981// These aren't really mov instructions, but we have to define them this way
2982// due to flag operands.
2983
Evan Cheng071a2792007-09-11 19:55:27 +00002984let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002985def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002986 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2987 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002988def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002989 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2990 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002991}
Evan Chenga8e29892007-01-19 07:51:42 +00002992
Evan Chenga8e29892007-01-19 07:51:42 +00002993//===----------------------------------------------------------------------===//
2994// Extend Instructions.
2995//
2996
2997// Sign extenders
2998
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002999def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003000 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003001def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003002 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003003
Jim Grosbach70327412011-07-27 17:48:13 +00003004def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003005 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003006def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003007 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003008
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003009def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003010
Jim Grosbach70327412011-07-27 17:48:13 +00003011def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003012
3013// Zero extenders
3014
3015let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003016def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003017 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003018def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003019 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003020def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003021 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003022
Jim Grosbach542f6422010-07-28 23:25:44 +00003023// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3024// The transformation should probably be done as a combiner action
3025// instead so we can include a check for masking back in the upper
3026// eight bits of the source into the lower eight bits of the result.
3027//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003028// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003029def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003030 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003031
Jim Grosbach70327412011-07-27 17:48:13 +00003032def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003033 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003034def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003035 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003036}
3037
Evan Chenga8e29892007-01-19 07:51:42 +00003038// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003039def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003040
Evan Chenga8e29892007-01-19 07:51:42 +00003041
Owen Anderson33e57512011-08-10 00:03:03 +00003042def SBFX : I<(outs GPRnopc:$Rd),
3043 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003044 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003045 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003046 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003047 bits<4> Rd;
3048 bits<4> Rn;
3049 bits<5> lsb;
3050 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003051 let Inst{27-21} = 0b0111101;
3052 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003053 let Inst{20-16} = width;
3054 let Inst{15-12} = Rd;
3055 let Inst{11-7} = lsb;
3056 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003057}
3058
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003059def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003060 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003061 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003062 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003063 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003064 bits<4> Rd;
3065 bits<4> Rn;
3066 bits<5> lsb;
3067 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003068 let Inst{27-21} = 0b0111111;
3069 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003070 let Inst{20-16} = width;
3071 let Inst{15-12} = Rd;
3072 let Inst{11-7} = lsb;
3073 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003074}
3075
Evan Chenga8e29892007-01-19 07:51:42 +00003076//===----------------------------------------------------------------------===//
3077// Arithmetic Instructions.
3078//
3079
Jim Grosbach26421962008-10-14 20:36:24 +00003080defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003081 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003082 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003083defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003084 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003085 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003086
Evan Chengc85e8322007-07-05 07:13:32 +00003087// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003088//
Andrew Trick90b7b122011-10-18 19:18:52 +00003089// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3090// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003091// AdjustInstrPostInstrSelection where we determine whether or not to
3092// set the "s" bit based on CPSR liveness.
3093//
Andrew Trick90b7b122011-10-18 19:18:52 +00003094// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003095// support for an optional CPSR definition that corresponds to the DAG
3096// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003097defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3098 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3099defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3100 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003101
Evan Cheng62674222009-06-25 23:34:10 +00003102defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003103 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003104 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003105defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003106 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003107 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003108
Evan Cheng342e3162011-08-30 01:34:54 +00003109defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3110 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3111 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003112
3113// FIXME: Eliminate them if we can write def : Pat patterns which defines
3114// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003115defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3116 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003117
Evan Cheng342e3162011-08-30 01:34:54 +00003118defm RSC : AI1_rsc_irs<0b0111, "rsc",
3119 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3120 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003121
Evan Chenga8e29892007-01-19 07:51:42 +00003122// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003123// The assume-no-carry-in form uses the negation of the input since add/sub
3124// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3125// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3126// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003127def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3128 (SUBri GPR:$src, so_imm_neg:$imm)>;
3129def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3130 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3131
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003132// The with-carry-in form matches bitwise not instead of the negation.
3133// Effectively, the inverse interpretation of the carry flag already accounts
3134// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003135def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3136 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003137
3138// Note: These are implemented in C++ code, because they have to generate
3139// ADD/SUBrs instructions, which use a complex pattern that a xform function
3140// cannot produce.
3141// (mul X, 2^n+1) -> (add (X << n), X)
3142// (mul X, 2^n-1) -> (rsb X, (X << n))
3143
Jim Grosbach7931df32011-07-22 18:06:01 +00003144// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003145// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003146class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003147 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003148 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3149 string asm = "\t$Rd, $Rn, $Rm">
3150 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003151 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003152 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003153 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003154 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003155 let Inst{11-4} = op11_4;
3156 let Inst{19-16} = Rn;
3157 let Inst{15-12} = Rd;
3158 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003159}
3160
Jim Grosbach7931df32011-07-22 18:06:01 +00003161// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003162
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003163def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003164 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3165 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003166def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003167 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3168 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3169def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3170 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003171 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003172def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3173 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003174 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003175
3176def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3177def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3178def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3179def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3180def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3181def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3182def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3183def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3184def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3185def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3186def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3187def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003188
Jim Grosbach7931df32011-07-22 18:06:01 +00003189// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003190
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003191def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3192def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3193def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3194def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3195def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3196def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3197def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3198def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3199def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3200def USAX : AAI<0b01100101, 0b11110101, "usax">;
3201def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3202def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003203
Jim Grosbach7931df32011-07-22 18:06:01 +00003204// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003205
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003206def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3207def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3208def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3209def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3210def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3211def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3212def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3213def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3214def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3215def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3216def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3217def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003218
Jim Grosbachd30970f2011-08-11 22:30:30 +00003219// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003220
Jim Grosbach70987fb2010-10-18 23:35:38 +00003221def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003222 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003223 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003224 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003225 bits<4> Rd;
3226 bits<4> Rn;
3227 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003228 let Inst{27-20} = 0b01111000;
3229 let Inst{15-12} = 0b1111;
3230 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003231 let Inst{19-16} = Rd;
3232 let Inst{11-8} = Rm;
3233 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003234}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003235def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003236 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003237 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003238 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003239 bits<4> Rd;
3240 bits<4> Rn;
3241 bits<4> Rm;
3242 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003243 let Inst{27-20} = 0b01111000;
3244 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003245 let Inst{19-16} = Rd;
3246 let Inst{15-12} = Ra;
3247 let Inst{11-8} = Rm;
3248 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003249}
3250
Jim Grosbachd30970f2011-08-11 22:30:30 +00003251// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003252
Owen Anderson33e57512011-08-10 00:03:03 +00003253def SSAT : AI<(outs GPRnopc:$Rd),
3254 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003255 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003256 bits<4> Rd;
3257 bits<5> sat_imm;
3258 bits<4> Rn;
3259 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003260 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003261 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003262 let Inst{20-16} = sat_imm;
3263 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003264 let Inst{11-7} = sh{4-0};
3265 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003266 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003267}
3268
Owen Anderson33e57512011-08-10 00:03:03 +00003269def SSAT16 : AI<(outs GPRnopc:$Rd),
3270 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003271 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003272 bits<4> Rd;
3273 bits<4> sat_imm;
3274 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003275 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003276 let Inst{11-4} = 0b11110011;
3277 let Inst{15-12} = Rd;
3278 let Inst{19-16} = sat_imm;
3279 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003280}
3281
Owen Anderson33e57512011-08-10 00:03:03 +00003282def USAT : AI<(outs GPRnopc:$Rd),
3283 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003284 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003285 bits<4> Rd;
3286 bits<5> sat_imm;
3287 bits<4> Rn;
3288 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003289 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003290 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003291 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003292 let Inst{11-7} = sh{4-0};
3293 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003294 let Inst{20-16} = sat_imm;
3295 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003296}
3297
Owen Anderson33e57512011-08-10 00:03:03 +00003298def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003299 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003300 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003301 bits<4> Rd;
3302 bits<4> sat_imm;
3303 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003304 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003305 let Inst{11-4} = 0b11110011;
3306 let Inst{15-12} = Rd;
3307 let Inst{19-16} = sat_imm;
3308 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003309}
Evan Chenga8e29892007-01-19 07:51:42 +00003310
Owen Anderson33e57512011-08-10 00:03:03 +00003311def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3312 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3313def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3314 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003315
Evan Chenga8e29892007-01-19 07:51:42 +00003316//===----------------------------------------------------------------------===//
3317// Bitwise Instructions.
3318//
3319
Jim Grosbach26421962008-10-14 20:36:24 +00003320defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003321 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003322 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003323defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003324 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003325 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003326defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003327 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003328 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003329defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003330 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003331 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003332
Jim Grosbachc29769b2011-07-28 19:46:12 +00003333// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3334// like in the actual instruction encoding. The complexity of mapping the mask
3335// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3336// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003337def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003338 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003339 "bfc", "\t$Rd, $imm", "$src = $Rd",
3340 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003341 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003342 bits<4> Rd;
3343 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003344 let Inst{27-21} = 0b0111110;
3345 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003346 let Inst{15-12} = Rd;
3347 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003348 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003349}
3350
Johnny Chenb2503c02010-02-17 06:31:48 +00003351// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003352def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3353 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3354 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3355 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3356 bf_inv_mask_imm:$imm))]>,
3357 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003358 bits<4> Rd;
3359 bits<4> Rn;
3360 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003361 let Inst{27-21} = 0b0111110;
3362 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003363 let Inst{15-12} = Rd;
3364 let Inst{11-7} = imm{4-0}; // lsb
3365 let Inst{20-16} = imm{9-5}; // width
3366 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003367}
3368
Jim Grosbach36860462010-10-21 22:19:32 +00003369def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3370 "mvn", "\t$Rd, $Rm",
3371 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3372 bits<4> Rd;
3373 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003374 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003375 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003376 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003377 let Inst{15-12} = Rd;
3378 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003379}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003380def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3381 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003382 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003383 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003384 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003385 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003386 let Inst{19-16} = 0b0000;
3387 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003388 let Inst{11-5} = shift{11-5};
3389 let Inst{4} = 0;
3390 let Inst{3-0} = shift{3-0};
3391}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003392def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3393 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003394 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3395 bits<4> Rd;
3396 bits<12> shift;
3397 let Inst{25} = 0;
3398 let Inst{19-16} = 0b0000;
3399 let Inst{15-12} = Rd;
3400 let Inst{11-8} = shift{11-8};
3401 let Inst{7} = 0;
3402 let Inst{6-5} = shift{6-5};
3403 let Inst{4} = 1;
3404 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003405}
Evan Chengc4af4632010-11-17 20:13:28 +00003406let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003407def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3408 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3409 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3410 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003411 bits<12> imm;
3412 let Inst{25} = 1;
3413 let Inst{19-16} = 0b0000;
3414 let Inst{15-12} = Rd;
3415 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003416}
Evan Chenga8e29892007-01-19 07:51:42 +00003417
3418def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3419 (BICri GPR:$src, so_imm_not:$imm)>;
3420
3421//===----------------------------------------------------------------------===//
3422// Multiply Instructions.
3423//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003424class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3425 string opc, string asm, list<dag> pattern>
3426 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3427 bits<4> Rd;
3428 bits<4> Rm;
3429 bits<4> Rn;
3430 let Inst{19-16} = Rd;
3431 let Inst{11-8} = Rm;
3432 let Inst{3-0} = Rn;
3433}
3434class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3435 string opc, string asm, list<dag> pattern>
3436 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3437 bits<4> RdLo;
3438 bits<4> RdHi;
3439 bits<4> Rm;
3440 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003441 let Inst{19-16} = RdHi;
3442 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003443 let Inst{11-8} = Rm;
3444 let Inst{3-0} = Rn;
3445}
Evan Chenga8e29892007-01-19 07:51:42 +00003446
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003447// FIXME: The v5 pseudos are only necessary for the additional Constraint
3448// property. Remove them when it's possible to add those properties
3449// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003450let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003451def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3452 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003453 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003454 Requires<[IsARM, HasV6]> {
3455 let Inst{15-12} = 0b0000;
3456}
Evan Chenga8e29892007-01-19 07:51:42 +00003457
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003458let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003459def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3460 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003461 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003462 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3463 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003464 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003465}
3466
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003467def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3468 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003469 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3470 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003471 bits<4> Ra;
3472 let Inst{15-12} = Ra;
3473}
Evan Chenga8e29892007-01-19 07:51:42 +00003474
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003475let Constraints = "@earlyclobber $Rd" in
3476def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3477 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003478 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003479 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3480 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3481 Requires<[IsARM, NoV6]>;
3482
Jim Grosbach65711012010-11-19 22:22:37 +00003483def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3484 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3485 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003486 Requires<[IsARM, HasV6T2]> {
3487 bits<4> Rd;
3488 bits<4> Rm;
3489 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003490 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003491 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003492 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003493 let Inst{11-8} = Rm;
3494 let Inst{3-0} = Rn;
3495}
Evan Chengedcbada2009-07-06 22:05:45 +00003496
Evan Chenga8e29892007-01-19 07:51:42 +00003497// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003498let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003499let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003500def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003501 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003502 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3503 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003504
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003505def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003506 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003507 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3508 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003509
3510let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3511def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3512 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003513 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003514 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3515 Requires<[IsARM, NoV6]>;
3516
3517def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3518 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003519 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003520 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3521 Requires<[IsARM, NoV6]>;
3522}
Evan Cheng8de898a2009-06-26 00:19:44 +00003523}
Evan Chenga8e29892007-01-19 07:51:42 +00003524
3525// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003526def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3527 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003528 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3529 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003530def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3531 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003532 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3533 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003534
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003535def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3536 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3537 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3538 Requires<[IsARM, HasV6]> {
3539 bits<4> RdLo;
3540 bits<4> RdHi;
3541 bits<4> Rm;
3542 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003543 let Inst{19-16} = RdHi;
3544 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003545 let Inst{11-8} = Rm;
3546 let Inst{3-0} = Rn;
3547}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003548
3549let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3550def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3551 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003552 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003553 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3554 Requires<[IsARM, NoV6]>;
3555def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3556 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003557 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003558 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3559 Requires<[IsARM, NoV6]>;
3560def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3561 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003562 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003563 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3564 Requires<[IsARM, NoV6]>;
3565}
3566
Evan Chengcd799b92009-06-12 20:46:18 +00003567} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003568
3569// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003570def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3571 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3572 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003573 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003574 let Inst{15-12} = 0b1111;
3575}
Evan Cheng13ab0202007-07-10 18:08:01 +00003576
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003577def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003578 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003579 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003580 let Inst{15-12} = 0b1111;
3581}
3582
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003583def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3584 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3585 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3586 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3587 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003588
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003589def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3590 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003591 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003592 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003593
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003594def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3595 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3596 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3597 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3598 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003599
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003600def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3601 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003602 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003603 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003604
Raul Herbster37fb5b12007-08-30 23:25:47 +00003605multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003606 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3607 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3608 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3609 (sext_inreg GPR:$Rm, i16)))]>,
3610 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003611
Jim Grosbach3870b752010-10-22 18:35:16 +00003612 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3613 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3614 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3615 (sra GPR:$Rm, (i32 16))))]>,
3616 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003617
Jim Grosbach3870b752010-10-22 18:35:16 +00003618 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3619 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3620 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3621 (sext_inreg GPR:$Rm, i16)))]>,
3622 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003623
Jim Grosbach3870b752010-10-22 18:35:16 +00003624 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3625 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3626 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3627 (sra GPR:$Rm, (i32 16))))]>,
3628 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003629
Jim Grosbach3870b752010-10-22 18:35:16 +00003630 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3631 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3632 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3633 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3634 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003635
Jim Grosbach3870b752010-10-22 18:35:16 +00003636 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3637 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3638 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3639 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3640 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003641}
3642
Raul Herbster37fb5b12007-08-30 23:25:47 +00003643
3644multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003645 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003646 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3647 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003648 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003649 [(set GPRnopc:$Rd, (add GPR:$Ra,
3650 (opnode (sext_inreg GPRnopc:$Rn, i16),
3651 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003652 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003653
Owen Anderson33e57512011-08-10 00:03:03 +00003654 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3655 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003656 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003657 [(set GPRnopc:$Rd,
3658 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3659 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003660 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003661
Owen Anderson33e57512011-08-10 00:03:03 +00003662 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3663 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003664 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003665 [(set GPRnopc:$Rd,
3666 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3667 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003668 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003669
Owen Anderson33e57512011-08-10 00:03:03 +00003670 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3671 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003672 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003673 [(set GPRnopc:$Rd,
3674 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3675 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003676 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003677
Owen Anderson33e57512011-08-10 00:03:03 +00003678 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3679 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003680 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003681 [(set GPRnopc:$Rd,
3682 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3683 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003684 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003685
Owen Anderson33e57512011-08-10 00:03:03 +00003686 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3687 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003688 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003689 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003690 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3691 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003692 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003693 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003694}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003695
Raul Herbster37fb5b12007-08-30 23:25:47 +00003696defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3697defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003698
Jim Grosbachd30970f2011-08-11 22:30:30 +00003699// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003700def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3701 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003702 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003703 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003704
Owen Anderson33e57512011-08-10 00:03:03 +00003705def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3706 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003707 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003708 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003709
Owen Anderson33e57512011-08-10 00:03:03 +00003710def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3711 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003712 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003713 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003714
Owen Anderson33e57512011-08-10 00:03:03 +00003715def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3716 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003717 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003718 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003719
Jim Grosbachd30970f2011-08-11 22:30:30 +00003720// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003721class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3722 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003723 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003724 bits<4> Rn;
3725 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003726 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003727 let Inst{22} = long;
3728 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003729 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003730 let Inst{7} = 0;
3731 let Inst{6} = sub;
3732 let Inst{5} = swap;
3733 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003734 let Inst{3-0} = Rn;
3735}
3736class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3737 InstrItinClass itin, string opc, string asm>
3738 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3739 bits<4> Rd;
3740 let Inst{15-12} = 0b1111;
3741 let Inst{19-16} = Rd;
3742}
3743class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3744 InstrItinClass itin, string opc, string asm>
3745 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3746 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003747 bits<4> Rd;
3748 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003749 let Inst{15-12} = Ra;
3750}
3751class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3752 InstrItinClass itin, string opc, string asm>
3753 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3754 bits<4> RdLo;
3755 bits<4> RdHi;
3756 let Inst{19-16} = RdHi;
3757 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003758}
3759
3760multiclass AI_smld<bit sub, string opc> {
3761
Owen Anderson33e57512011-08-10 00:03:03 +00003762 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3763 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003764 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003765
Owen Anderson33e57512011-08-10 00:03:03 +00003766 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3767 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003768 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003769
Owen Anderson33e57512011-08-10 00:03:03 +00003770 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3771 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003772 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003773
Owen Anderson33e57512011-08-10 00:03:03 +00003774 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3775 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003776 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003777
3778}
3779
3780defm SMLA : AI_smld<0, "smla">;
3781defm SMLS : AI_smld<1, "smls">;
3782
Johnny Chen2ec5e492010-02-22 21:50:40 +00003783multiclass AI_sdml<bit sub, string opc> {
3784
Jim Grosbache15defc2011-08-10 23:23:47 +00003785 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3786 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3787 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3788 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003789}
3790
3791defm SMUA : AI_sdml<0, "smua">;
3792defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003793
Evan Chenga8e29892007-01-19 07:51:42 +00003794//===----------------------------------------------------------------------===//
3795// Misc. Arithmetic Instructions.
3796//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003797
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003798def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3799 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3800 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003801
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003802def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3803 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3804 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3805 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003806
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003807def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3808 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3809 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003810
Evan Cheng9568e5c2011-06-21 06:01:08 +00003811let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003812def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3813 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003814 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003815 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003816
Evan Cheng9568e5c2011-06-21 06:01:08 +00003817let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003818def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3819 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003820 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003821 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003822
Evan Chengf60ceac2011-06-15 17:17:48 +00003823def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3824 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3825 (REVSH GPR:$Rm)>;
3826
Jim Grosbache1d58a62011-09-14 22:52:14 +00003827def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3828 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003829 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003830 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3831 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3832 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003833 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003834
Evan Chenga8e29892007-01-19 07:51:42 +00003835// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003836def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3837 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3838def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3839 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003840
Bob Wilsondc66eda2010-08-16 22:26:55 +00003841// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3842// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003843def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3844 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003845 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003846 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3847 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3848 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003849 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003850
Evan Chenga8e29892007-01-19 07:51:42 +00003851// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3852// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003853def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3854 (srl GPRnopc:$src2, imm16_31:$sh)),
3855 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3856def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3857 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3858 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003859
Evan Chenga8e29892007-01-19 07:51:42 +00003860//===----------------------------------------------------------------------===//
3861// Comparison Instructions...
3862//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003863
Jim Grosbach26421962008-10-14 20:36:24 +00003864defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003865 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003866 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003867
Jim Grosbach97a884d2010-12-07 20:41:06 +00003868// ARMcmpZ can re-use the above instruction definitions.
3869def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3870 (CMPri GPR:$src, so_imm:$imm)>;
3871def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3872 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003873def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3874 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3875def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3876 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003877
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003878// FIXME: We have to be careful when using the CMN instruction and comparison
3879// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003880// results:
3881//
3882// rsbs r1, r1, 0
3883// cmp r0, r1
3884// mov r0, #0
3885// it ls
3886// mov r0, #1
3887//
3888// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003889//
Bill Wendling6165e872010-08-26 18:33:51 +00003890// cmn r0, r1
3891// mov r0, #0
3892// it ls
3893// mov r0, #1
3894//
3895// However, the CMN gives the *opposite* result when r1 is 0. This is because
3896// the carry flag is set in the CMP case but not in the CMN case. In short, the
3897// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3898// value of r0 and the carry bit (because the "carry bit" parameter to
3899// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3900// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3901// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3902// parameter to AddWithCarry is defined as 0).
3903//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003904// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003905//
3906// x = 0
3907// ~x = 0xFFFF FFFF
3908// ~x + 1 = 0x1 0000 0000
3909// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3910//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003911// Therefore, we should disable CMN when comparing against zero, until we can
3912// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3913// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003914//
3915// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3916//
3917// This is related to <rdar://problem/7569620>.
3918//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003919//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3920// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003921
Evan Chenga8e29892007-01-19 07:51:42 +00003922// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003923defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003924 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003925 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003926defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003927 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003928 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003929
David Goodwinc0309b42009-06-29 15:33:01 +00003930defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003931 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003932 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003933
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003934//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3935// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003936
David Goodwinc0309b42009-06-29 15:33:01 +00003937def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003938 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003939
Evan Cheng218977b2010-07-13 19:27:42 +00003940// Pseudo i64 compares for some floating point compares.
3941let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3942 Defs = [CPSR] in {
3943def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003944 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003945 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003946 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3947
3948def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003949 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003950 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3951} // usesCustomInserter
3952
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003953
Evan Chenga8e29892007-01-19 07:51:42 +00003954// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003955// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003956// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003957let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003958def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003959 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003960 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3961 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003962def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3963 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003964 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003965 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3966 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003967 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003968def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3969 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3970 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003971 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3972 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003973 RegConstraint<"$false = $Rd">;
3974
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003975
Evan Chengc4af4632010-11-17 20:13:28 +00003976let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003977def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003978 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003979 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003980 []>,
3981 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003982
Evan Chengc4af4632010-11-17 20:13:28 +00003983let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003984def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3985 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003986 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003987 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003988 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003989
Evan Cheng63f35442010-11-13 02:25:14 +00003990// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003991let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003992def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3993 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003994 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003995
Evan Chengc4af4632010-11-17 20:13:28 +00003996let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003997def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3998 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003999 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004000 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004001 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004002} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004003
Jim Grosbach3728e962009-12-10 00:11:09 +00004004//===----------------------------------------------------------------------===//
4005// Atomic operations intrinsics
4006//
4007
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004008def MemBarrierOptOperand : AsmOperandClass {
4009 let Name = "MemBarrierOpt";
4010 let ParserMethod = "parseMemBarrierOptOperand";
4011}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004012def memb_opt : Operand<i32> {
4013 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004014 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004015 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004016}
Jim Grosbach3728e962009-12-10 00:11:09 +00004017
Bob Wilsonf74a4292010-10-30 00:54:37 +00004018// memory barriers protect the atomic sequences
4019let hasSideEffects = 1 in {
4020def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4021 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4022 Requires<[IsARM, HasDB]> {
4023 bits<4> opt;
4024 let Inst{31-4} = 0xf57ff05;
4025 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004026}
Jim Grosbach3728e962009-12-10 00:11:09 +00004027}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004028
Bob Wilsonf74a4292010-10-30 00:54:37 +00004029def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004030 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004031 Requires<[IsARM, HasDB]> {
4032 bits<4> opt;
4033 let Inst{31-4} = 0xf57ff04;
4034 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004035}
4036
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004037// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004038def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4039 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004040 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004041 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004042 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004043 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004044}
4045
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004046// Pseudo isntruction that combines movs + predicated rsbmi
4047// to implement integer ABS
4048let usesCustomInserter = 1, Defs = [CPSR] in {
4049def ABS : ARMPseudoInst<
4050 (outs GPR:$dst), (ins GPR:$src),
4051 8, NoItinerary, []>;
4052}
4053
Jim Grosbach66869102009-12-11 18:52:41 +00004054let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004055 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004056 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004057 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004058 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4059 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004060 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004061 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4062 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004063 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004064 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4065 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004066 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004067 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4068 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004069 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004070 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4071 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004072 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004073 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004074 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4076 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4077 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4078 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4079 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4080 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4081 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4082 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4083 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4084 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4085 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004086 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004087 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004088 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4089 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004090 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004091 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4092 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004093 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004094 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4095 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004096 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004097 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4098 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004099 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004100 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4101 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004102 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004103 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004104 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4105 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4106 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4107 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4108 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4109 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4110 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4111 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4112 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4113 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4114 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4115 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004116 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004117 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004118 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4119 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004121 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4122 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004124 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4125 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004127 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4128 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004130 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4131 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004133 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004134 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4136 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4137 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4139 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4140 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4141 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4142 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4143 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4144 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4145 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004146
4147 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004149 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4150 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004152 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4153 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004155 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4156
Jim Grosbache801dc42009-12-12 01:40:06 +00004157 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004159 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4160 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004162 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4163 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004165 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4166}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004167}
4168
4169let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004170def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4171 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004172 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004173def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4174 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004175def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4176 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004177let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004178def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004179 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004180 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004181}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004182}
4183
Jim Grosbach86875a22010-10-29 19:58:57 +00004184let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004185def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004186 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004187def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004188 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004189def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004190 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004191}
4192
4193let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004194def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004195 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004196 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004197 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004198}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004199
Jim Grosbachd30970f2011-08-11 22:30:30 +00004200def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004201 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004202 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004203}
4204
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004205// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004206let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004207def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4208 "swp", []>;
4209def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4210 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004211}
4212
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004213//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004214// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004215//
4216
Jim Grosbach83ab0702011-07-13 22:01:08 +00004217def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4218 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004219 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004220 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4221 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004222 bits<4> opc1;
4223 bits<4> CRn;
4224 bits<4> CRd;
4225 bits<4> cop;
4226 bits<3> opc2;
4227 bits<4> CRm;
4228
4229 let Inst{3-0} = CRm;
4230 let Inst{4} = 0;
4231 let Inst{7-5} = opc2;
4232 let Inst{11-8} = cop;
4233 let Inst{15-12} = CRd;
4234 let Inst{19-16} = CRn;
4235 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004236}
4237
Jim Grosbach83ab0702011-07-13 22:01:08 +00004238def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4239 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004240 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004241 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4242 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004243 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004244 bits<4> opc1;
4245 bits<4> CRn;
4246 bits<4> CRd;
4247 bits<4> cop;
4248 bits<3> opc2;
4249 bits<4> CRm;
4250
4251 let Inst{3-0} = CRm;
4252 let Inst{4} = 0;
4253 let Inst{7-5} = opc2;
4254 let Inst{11-8} = cop;
4255 let Inst{15-12} = CRd;
4256 let Inst{19-16} = CRn;
4257 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004258}
4259
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004260class ACI<dag oops, dag iops, string opc, string asm,
4261 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004262 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4263 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004264 let Inst{27-25} = 0b110;
4265}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004266class ACInoP<dag oops, dag iops, string opc, string asm,
4267 IndexMode im = IndexModeNone>
4268 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4269 opc, asm, "", []> {
4270 let Inst{31-28} = 0b1111;
4271 let Inst{27-25} = 0b110;
4272}
4273multiclass LdStCop<bit load, bit Dbit, string asm> {
4274 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4275 asm, "\t$cop, $CRd, $addr"> {
4276 bits<13> addr;
4277 bits<4> cop;
4278 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004279 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004280 let Inst{23} = addr{8};
4281 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004282 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004283 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004284 let Inst{19-16} = addr{12-9};
4285 let Inst{15-12} = CRd;
4286 let Inst{11-8} = cop;
4287 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004288 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004289 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004290 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4291 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4292 bits<13> addr;
4293 bits<4> cop;
4294 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004295 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004296 let Inst{23} = addr{8};
4297 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004298 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004299 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004300 let Inst{19-16} = addr{12-9};
4301 let Inst{15-12} = CRd;
4302 let Inst{11-8} = cop;
4303 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004304 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004305 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004306 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4307 postidx_imm8s4:$offset),
4308 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4309 bits<9> offset;
4310 bits<4> addr;
4311 bits<4> cop;
4312 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004313 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004314 let Inst{23} = offset{8};
4315 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004316 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004317 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004318 let Inst{19-16} = addr;
4319 let Inst{15-12} = CRd;
4320 let Inst{11-8} = cop;
4321 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004322 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004323 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004324 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004325 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004326 coproc_option_imm:$option),
4327 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004328 bits<8> option;
4329 bits<4> addr;
4330 bits<4> cop;
4331 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004332 let Inst{24} = 0; // P = 0
4333 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004334 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004335 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004336 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004337 let Inst{19-16} = addr;
4338 let Inst{15-12} = CRd;
4339 let Inst{11-8} = cop;
4340 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004341 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004342 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004343}
4344multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4345 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4346 asm, "\t$cop, $CRd, $addr"> {
4347 bits<13> addr;
4348 bits<4> cop;
4349 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004350 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004351 let Inst{23} = addr{8};
4352 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004353 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004354 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004355 let Inst{19-16} = addr{12-9};
4356 let Inst{15-12} = CRd;
4357 let Inst{11-8} = cop;
4358 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004359 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004360 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004361 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4362 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4363 bits<13> addr;
4364 bits<4> cop;
4365 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004366 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004367 let Inst{23} = addr{8};
4368 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004369 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004370 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004371 let Inst{19-16} = addr{12-9};
4372 let Inst{15-12} = CRd;
4373 let Inst{11-8} = cop;
4374 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004375 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004376 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004377 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4378 postidx_imm8s4:$offset),
4379 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4380 bits<9> offset;
4381 bits<4> addr;
4382 bits<4> cop;
4383 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004384 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004385 let Inst{23} = offset{8};
4386 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004387 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004388 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004389 let Inst{19-16} = addr;
4390 let Inst{15-12} = CRd;
4391 let Inst{11-8} = cop;
4392 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004393 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004394 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004395 def _OPTION : ACInoP<(outs),
4396 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004397 coproc_option_imm:$option),
4398 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004399 bits<8> option;
4400 bits<4> addr;
4401 bits<4> cop;
4402 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004403 let Inst{24} = 0; // P = 0
4404 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004405 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004406 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004407 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004408 let Inst{19-16} = addr;
4409 let Inst{15-12} = CRd;
4410 let Inst{11-8} = cop;
4411 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004412 let DecoderMethod = "DecodeCopMemInstruction";
4413 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004414}
4415
Jim Grosbach2bd01182011-10-11 21:55:36 +00004416defm LDC : LdStCop <1, 0, "ldc">;
4417defm LDCL : LdStCop <1, 1, "ldcl">;
4418defm STC : LdStCop <0, 0, "stc">;
4419defm STCL : LdStCop <0, 1, "stcl">;
4420defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4421defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4422defm STC2 : LdSt2Cop<0, 0, "stc2">;
4423defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004424
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004425//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004426// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004427//
4428
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004429class MovRCopro<string opc, bit direction, dag oops, dag iops,
4430 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004431 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004432 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004433 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004434 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004435
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004436 bits<4> Rt;
4437 bits<4> cop;
4438 bits<3> opc1;
4439 bits<3> opc2;
4440 bits<4> CRm;
4441 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004442
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004443 let Inst{15-12} = Rt;
4444 let Inst{11-8} = cop;
4445 let Inst{23-21} = opc1;
4446 let Inst{7-5} = opc2;
4447 let Inst{3-0} = CRm;
4448 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004449}
4450
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004451def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004452 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004453 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4454 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004455 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4456 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004457def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004458 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004459 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4460 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004461
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004462def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4463 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4464
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004465class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4466 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004467 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004468 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004469 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004470 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004471 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004472
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004473 bits<4> Rt;
4474 bits<4> cop;
4475 bits<3> opc1;
4476 bits<3> opc2;
4477 bits<4> CRm;
4478 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004479
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004480 let Inst{15-12} = Rt;
4481 let Inst{11-8} = cop;
4482 let Inst{23-21} = opc1;
4483 let Inst{7-5} = opc2;
4484 let Inst{3-0} = CRm;
4485 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004486}
4487
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004488def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004489 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004490 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4491 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004492 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4493 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004494def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004495 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004496 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4497 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004498
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004499def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4500 imm:$CRm, imm:$opc2),
4501 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4502
Jim Grosbachd30970f2011-08-11 22:30:30 +00004503class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004504 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004505 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004506 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004507 let Inst{23-21} = 0b010;
4508 let Inst{20} = direction;
4509
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004510 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004511 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004512 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004513 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004514 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004515
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004516 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004517 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004518 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004519 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004520 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004521}
4522
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004523def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4524 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4525 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004526def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4527
Jim Grosbachd30970f2011-08-11 22:30:30 +00004528class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004529 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004530 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4531 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004532 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004533 let Inst{23-21} = 0b010;
4534 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004535
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004536 bits<4> Rt;
4537 bits<4> Rt2;
4538 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004539 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004540 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004541
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004542 let Inst{15-12} = Rt;
4543 let Inst{19-16} = Rt2;
4544 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004545 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004546 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004547}
4548
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004549def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4550 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4551 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004552def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004553
Johnny Chenb98e1602010-02-12 18:55:33 +00004554//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004555// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004556//
4557
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004558// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004559def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4560 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004561 bits<4> Rd;
4562 let Inst{23-16} = 0b00001111;
4563 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004564 let Inst{7-4} = 0b0000;
4565}
4566
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004567def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4568
4569def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4570 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004571 bits<4> Rd;
4572 let Inst{23-16} = 0b01001111;
4573 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004574 let Inst{7-4} = 0b0000;
4575}
4576
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004577// Move from ARM core register to Special Register
4578//
4579// No need to have both system and application versions, the encodings are the
4580// same and the assembly parser has no way to distinguish between them. The mask
4581// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4582// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004583def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4584 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004585 bits<5> mask;
4586 bits<4> Rn;
4587
4588 let Inst{23} = 0;
4589 let Inst{22} = mask{4}; // R bit
4590 let Inst{21-20} = 0b10;
4591 let Inst{19-16} = mask{3-0};
4592 let Inst{15-12} = 0b1111;
4593 let Inst{11-4} = 0b00000000;
4594 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004595}
4596
Owen Andersoncd20c582011-10-20 22:23:58 +00004597def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4598 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004599 bits<5> mask;
4600 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004601
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004602 let Inst{23} = 0;
4603 let Inst{22} = mask{4}; // R bit
4604 let Inst{21-20} = 0b10;
4605 let Inst{19-16} = mask{3-0};
4606 let Inst{15-12} = 0b1111;
4607 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004608}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004609
4610//===----------------------------------------------------------------------===//
4611// TLS Instructions
4612//
4613
4614// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004615// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004616// complete with fixup for the aeabi_read_tp function.
4617let isCall = 1,
4618 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4619 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4620 [(set R0, ARMthread_pointer)]>;
4621}
4622
4623//===----------------------------------------------------------------------===//
4624// SJLJ Exception handling intrinsics
4625// eh_sjlj_setjmp() is an instruction sequence to store the return
4626// address and save #0 in R0 for the non-longjmp case.
4627// Since by its nature we may be coming from some other function to get
4628// here, and we're using the stack frame for the containing function to
4629// save/restore registers, we can't keep anything live in regs across
4630// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004631// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004632// except for our own input by listing the relevant registers in Defs. By
4633// doing so, we also cause the prologue/epilogue code to actively preserve
4634// all of the callee-saved resgisters, which is exactly what we want.
4635// A constant value is passed in $val, and we use the location as a scratch.
4636//
4637// These are pseudo-instructions and are lowered to individual MC-insts, so
4638// no encoding information is necessary.
4639let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004640 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Bill Wendling13a71212011-10-17 22:26:23 +00004641 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1,
4642 usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004643 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4644 NoItinerary,
4645 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4646 Requires<[IsARM, HasVFP2]>;
4647}
4648
4649let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004650 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004651 hasSideEffects = 1, isBarrier = 1 in {
4652 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4653 NoItinerary,
4654 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4655 Requires<[IsARM, NoVFP]>;
4656}
4657
4658// FIXME: Non-Darwin version(s)
4659let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4660 Defs = [ R7, LR, SP ] in {
4661def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4662 NoItinerary,
4663 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4664 Requires<[IsARM, IsDarwin]>;
4665}
4666
4667// eh.sjlj.dispatchsetup pseudo-instruction.
4668// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4669// handled when the pseudo is expanded (which happens before any passes
4670// that need the instruction size).
Bob Wilsond0405aa2011-11-16 17:09:59 +00004671let isBarrier = 1 in
Bob Wilsoneaab6ef2011-11-16 07:11:57 +00004672def eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004673
4674//===----------------------------------------------------------------------===//
4675// Non-Instruction Patterns
4676//
4677
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004678// ARMv4 indirect branch using (MOVr PC, dst)
4679let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4680 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004681 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004682 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4683 Requires<[IsARM, NoV4T]>;
4684
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004685// Large immediate handling.
4686
4687// 32-bit immediate using two piece so_imms or movw + movt.
4688// This is a single pseudo instruction, the benefit is that it can be remat'd
4689// as a single unit instead of having to handle reg inputs.
4690// FIXME: Remove this when we can do generalized remat.
4691let isReMaterializable = 1, isMoveImm = 1 in
4692def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4693 [(set GPR:$dst, (arm_i32imm:$src))]>,
4694 Requires<[IsARM]>;
4695
4696// Pseudo instruction that combines movw + movt + add pc (if PIC).
4697// It also makes it possible to rematerialize the instructions.
4698// FIXME: Remove this when we can do generalized remat and when machine licm
4699// can properly the instructions.
4700let isReMaterializable = 1 in {
4701def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4702 IIC_iMOVix2addpc,
4703 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4704 Requires<[IsARM, UseMovt]>;
4705
4706def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4707 IIC_iMOVix2,
4708 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4709 Requires<[IsARM, UseMovt]>;
4710
4711let AddedComplexity = 10 in
4712def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4713 IIC_iMOVix2ld,
4714 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4715 Requires<[IsARM, UseMovt]>;
4716} // isReMaterializable
4717
4718// ConstantPool, GlobalAddress, and JumpTable
4719def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4720 Requires<[IsARM, DontUseMovt]>;
4721def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4722def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4723 Requires<[IsARM, UseMovt]>;
4724def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4725 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4726
4727// TODO: add,sub,and, 3-instr forms?
4728
4729// Tail calls
4730def : ARMPat<(ARMtcret tcGPR:$dst),
4731 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4732
4733def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4734 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4735
4736def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4737 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4738
4739def : ARMPat<(ARMtcret tcGPR:$dst),
4740 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4741
4742def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4743 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4744
4745def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4746 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4747
4748// Direct calls
4749def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4750 Requires<[IsARM, IsNotDarwin]>;
4751def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4752 Requires<[IsARM, IsDarwin]>;
4753
4754// zextload i1 -> zextload i8
4755def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4756def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4757
4758// extload -> zextload
4759def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4760def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4761def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4762def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4763
4764def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4765
4766def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4767def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4768
4769// smul* and smla*
4770def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4771 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4772 (SMULBB GPR:$a, GPR:$b)>;
4773def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4774 (SMULBB GPR:$a, GPR:$b)>;
4775def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4776 (sra GPR:$b, (i32 16))),
4777 (SMULBT GPR:$a, GPR:$b)>;
4778def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4779 (SMULBT GPR:$a, GPR:$b)>;
4780def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4781 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4782 (SMULTB GPR:$a, GPR:$b)>;
4783def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4784 (SMULTB GPR:$a, GPR:$b)>;
4785def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4786 (i32 16)),
4787 (SMULWB GPR:$a, GPR:$b)>;
4788def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4789 (SMULWB GPR:$a, GPR:$b)>;
4790
4791def : ARMV5TEPat<(add GPR:$acc,
4792 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4793 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4794 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4795def : ARMV5TEPat<(add GPR:$acc,
4796 (mul sext_16_node:$a, sext_16_node:$b)),
4797 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4798def : ARMV5TEPat<(add GPR:$acc,
4799 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4800 (sra GPR:$b, (i32 16)))),
4801 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4802def : ARMV5TEPat<(add GPR:$acc,
4803 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4804 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4805def : ARMV5TEPat<(add GPR:$acc,
4806 (mul (sra GPR:$a, (i32 16)),
4807 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4808 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4809def : ARMV5TEPat<(add GPR:$acc,
4810 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4811 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4812def : ARMV5TEPat<(add GPR:$acc,
4813 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4814 (i32 16))),
4815 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4816def : ARMV5TEPat<(add GPR:$acc,
4817 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4818 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4819
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004820
4821// Pre-v7 uses MCR for synchronization barriers.
4822def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4823 Requires<[IsARM, HasV6]>;
4824
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004825// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004826let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004827def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4828def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004829def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004830def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4831 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4832def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4833 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4834}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004835
4836def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4837def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004838
Owen Anderson33e57512011-08-10 00:03:03 +00004839def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4840 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4841def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4842 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004843
Eli Friedman069e2ed2011-08-26 02:59:24 +00004844// Atomic load/store patterns
4845def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4846 (LDRBrs ldst_so_reg:$src)>;
4847def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4848 (LDRBi12 addrmode_imm12:$src)>;
4849def : ARMPat<(atomic_load_16 addrmode3:$src),
4850 (LDRH addrmode3:$src)>;
4851def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4852 (LDRrs ldst_so_reg:$src)>;
4853def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4854 (LDRi12 addrmode_imm12:$src)>;
4855def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4856 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4857def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4858 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4859def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4860 (STRH GPR:$val, addrmode3:$ptr)>;
4861def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4862 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4863def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4864 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4865
4866
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004867//===----------------------------------------------------------------------===//
4868// Thumb Support
4869//
4870
4871include "ARMInstrThumb.td"
4872
4873//===----------------------------------------------------------------------===//
4874// Thumb2 Support
4875//
4876
4877include "ARMInstrThumb2.td"
4878
4879//===----------------------------------------------------------------------===//
4880// Floating Point Support
4881//
4882
4883include "ARMInstrVFP.td"
4884
4885//===----------------------------------------------------------------------===//
4886// Advanced SIMD (NEON) Support
4887//
4888
4889include "ARMInstrNEON.td"
4890
Jim Grosbachc83d5042011-07-14 19:47:47 +00004891//===----------------------------------------------------------------------===//
4892// Assembler aliases
4893//
4894
4895// Memory barriers
4896def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4897def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4898def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4899
4900// System instructions
4901def : MnemonicAlias<"swi", "svc">;
4902
4903// Load / Store Multiple
4904def : MnemonicAlias<"ldmfd", "ldm">;
4905def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004906def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004907def : MnemonicAlias<"stmfd", "stmdb">;
4908def : MnemonicAlias<"stmia", "stm">;
4909def : MnemonicAlias<"stmea", "stm">;
4910
Jim Grosbachf6c05252011-07-21 17:23:04 +00004911// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4912// shift amount is zero (i.e., unspecified).
4913def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004914 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004915 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004916def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004917 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004918 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004919
4920// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004921def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4922def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004923
Jim Grosbachaddec772011-07-27 22:34:17 +00004924// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004925def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004926 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004927def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004928 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004929
4930
4931// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004932def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004933 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004934def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004935 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004936def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004937 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004938def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004939 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004940def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004941 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004942def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004943 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004944
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004945def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004946 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004947def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004948 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004949def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004950 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004951def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004952 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004953def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004954 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004955def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004956 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004957
4958
4959// RFE aliases
4960def : MnemonicAlias<"rfefa", "rfeda">;
4961def : MnemonicAlias<"rfeea", "rfedb">;
4962def : MnemonicAlias<"rfefd", "rfeia">;
4963def : MnemonicAlias<"rfeed", "rfeib">;
4964def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004965
4966// SRS aliases
4967def : MnemonicAlias<"srsfa", "srsda">;
4968def : MnemonicAlias<"srsea", "srsdb">;
4969def : MnemonicAlias<"srsfd", "srsia">;
4970def : MnemonicAlias<"srsed", "srsib">;
4971def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004972
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004973// QSAX == QSUBADDX
4974def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004975// SASX == SADDSUBX
4976def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004977// SHASX == SHADDSUBX
4978def : MnemonicAlias<"shaddsubx", "shasx">;
4979// SHSAX == SHSUBADDX
4980def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004981// SSAX == SSUBADDX
4982def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004983// UASX == UADDSUBX
4984def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004985// UHASX == UHADDSUBX
4986def : MnemonicAlias<"uhaddsubx", "uhasx">;
4987// UHSAX == UHSUBADDX
4988def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004989// UQASX == UQADDSUBX
4990def : MnemonicAlias<"uqaddsubx", "uqasx">;
4991// UQSAX == UQSUBADDX
4992def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00004993// USAX == USUBADDX
4994def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004995
Jim Grosbache70ec842011-10-28 22:50:54 +00004996// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
4997// for isel.
4998def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
4999 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005000
5001// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5002// LSR, ROR, and RRX instructions.
5003// FIXME: We need C++ parser hooks to map the alias to the MOV
5004// encoding. It seems we should be able to do that sort of thing
5005// in tblgen, but it could get ugly.
5006def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005007 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5008 cc_out:$s)>;
5009def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5010 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5011 cc_out:$s)>;
5012def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5013 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5014 cc_out:$s)>;
5015def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5016 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005017 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005018def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5019 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005020def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5021 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5022 cc_out:$s)>;
5023def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5024 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5025 cc_out:$s)>;
5026def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5027 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5028 cc_out:$s)>;
5029def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5030 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5031 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005032// shifter instructions also support a two-operand form.
5033def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5034 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5035def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5036 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5037def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5038 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5039def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5040 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005041def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5042 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5043 cc_out:$s)>;
5044def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5045 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5046 cc_out:$s)>;
5047def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5048 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5049 cc_out:$s)>;
5050def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5051 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5052 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005053
Jim Grosbachd2586da2011-11-15 20:02:06 +00005054
5055// 'mul' instruction can be specified with only two operands.
5056def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
5057 (MUL rGPR:$Rn, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;