blob: 37284f979d4c13ae1cbf16b904b89ccb8e78956f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000182def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
183 AssemblerPredicate<"FeatureVFP4">;
Evan Cheng82509e52012-04-11 00:13:00 +0000184def NoVFP4 : Predicate<"!Subtarget->hasVFP4()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def HasNEON : Predicate<"Subtarget->hasNEON()">,
186 AssemblerPredicate<"FeatureNEON">;
Sebastian Pop74bebde2012-03-05 17:39:52 +0000187def HasNEON2 : Predicate<"Subtarget->hasNEON2()">,
Evan Cheng82509e52012-04-11 00:13:00 +0000188 AssemblerPredicate<"FeatureNEON,FeatureVFP4">;
Sebastian Pop74bebde2012-03-05 17:39:52 +0000189def NoNEON2 : Predicate<"!Subtarget->hasNEON2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000190def HasFP16 : Predicate<"Subtarget->hasFP16()">,
191 AssemblerPredicate<"FeatureFP16">;
192def HasDivide : Predicate<"Subtarget->hasDivide()">,
193 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000194def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000196def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000197 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000198def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000199 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000200def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000201 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000202def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000203def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000204def IsThumb : Predicate<"Subtarget->isThumb()">,
205 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000206def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000207def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
208 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000209def IsMClass : Predicate<"Subtarget->isMClass()">,
210 AssemblerPredicate<"FeatureMClass">;
211def IsARClass : Predicate<"!Subtarget->isMClass()">,
212 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000213def IsARM : Predicate<"!Subtarget->isThumb()">,
214 AssemblerPredicate<"!ModeThumb">;
Evan Chengafff9412011-12-20 18:26:50 +0000215def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
216def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000217def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000219// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000220def UseMovt : Predicate<"Subtarget->useMovt()">;
221def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000222def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000223
Evan Cheng82509e52012-04-11 00:13:00 +0000224// Allow more precision in FP computation
225def FPContractions : Predicate<"!TM.Options.NoExcessFPPrecision">;
226
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000227//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000228// ARM Flag Definitions.
229
230class RegConstraint<string C> {
231 string Constraints = C;
232}
233
234//===----------------------------------------------------------------------===//
235// ARM specific transformation functions and pattern fragments.
236//
237
Evan Chenga8e29892007-01-19 07:51:42 +0000238// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
239// so_imm_neg def below.
240def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000242}]>;
243
244// so_imm_not_XFORM - Return a so_imm value packed into the format described for
245// so_imm_not def below.
246def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000248}]>;
249
Evan Chenga8e29892007-01-19 07:51:42 +0000250/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000251def imm16_31 : ImmLeaf<i32, [{
252 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000253}]>;
254
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000255def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
256def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000257 int64_t Value = -(int)N->getZExtValue();
258 return Value && ARM_AM::getSOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000259 }], so_imm_neg_XFORM> {
260 let ParserMatchClass = so_imm_neg_asmoperand;
261}
Evan Chenga8e29892007-01-19 07:51:42 +0000262
Jim Grosbache70ec842011-10-28 22:50:54 +0000263// Note: this pattern doesn't require an encoder method and such, as it's
264// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000265// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000266def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000267def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000268 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000269 }], so_imm_not_XFORM> {
270 let ParserMatchClass = so_imm_not_asmoperand;
271}
Evan Chenga8e29892007-01-19 07:51:42 +0000272
273// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
274def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000275 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000276}]>;
277
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000278/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000279def hi16 : SDNodeXForm<imm, [{
280 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
281}]>;
282
283def lo16AllZero : PatLeaf<(i32 imm), [{
284 // Returns true if all low 16-bits are 0.
285 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000286}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000287
Evan Cheng342e3162011-08-30 01:34:54 +0000288class BinOpWithFlagFrag<dag res> :
289 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000290class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
291class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000292
Evan Chengc4af4632010-11-17 20:13:28 +0000293// An 'and' node with a single use.
294def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
295 return N->hasOneUse();
296}]>;
297
298// An 'xor' node with a single use.
299def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
300 return N->hasOneUse();
301}]>;
302
Evan Cheng48575f62010-12-05 22:04:16 +0000303// An 'fmul' node with a single use.
304def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
305 return N->hasOneUse();
306}]>;
307
308// An 'fadd' node which checks for single non-hazardous use.
309def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
310 return hasNoVMLxHazardUse(N);
311}]>;
312
313// An 'fsub' node which checks for single non-hazardous use.
314def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
315 return hasNoVMLxHazardUse(N);
316}]>;
317
Evan Chenga8e29892007-01-19 07:51:42 +0000318//===----------------------------------------------------------------------===//
319// Operand Definitions.
320//
321
Jim Grosbach9588c102011-11-12 00:58:43 +0000322// Immediate operands with a shared generic asm render method.
323class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000326// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000327def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000328 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000330 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000331}
Evan Chenga8e29892007-01-19 07:51:42 +0000332
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000334def uncondbrtarget : Operand<OtherVT> {
335 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000336 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000337}
338
Jason W Kim685c3502011-02-04 19:47:15 +0000339// Branch target for ARM. Handles conditional/unconditional
340def br_target : Operand<OtherVT> {
341 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000342 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000343}
344
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000345// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000346// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000347def bltarget : Operand<i32> {
348 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000349 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000350 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000351}
352
Jason W Kim685c3502011-02-04 19:47:15 +0000353// Call target for ARM. Handles conditional/unconditional
354// FIXME: rename bl_target to t2_bltarget?
355def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000356 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000357 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000358}
359
Owen Andersonf1eab592011-08-26 23:32:08 +0000360def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000361 let EncoderMethod = "getARMBLXTargetOpValue";
362 let OperandType = "OPERAND_PCREL";
363}
Jason W Kim685c3502011-02-04 19:47:15 +0000364
Evan Chenga8e29892007-01-19 07:51:42 +0000365// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000366def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000367def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000368 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000369 let ParserMatchClass = RegListAsmOperand;
370 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000371 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000372}
373
Jim Grosbach1610a702011-07-25 20:06:30 +0000374def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000375def dpr_reglist : Operand<i32> {
376 let EncoderMethod = "getRegisterListOpValue";
377 let ParserMatchClass = DPRRegListAsmOperand;
378 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000379 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000380}
381
Jim Grosbach1610a702011-07-25 20:06:30 +0000382def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000383def spr_reglist : Operand<i32> {
384 let EncoderMethod = "getRegisterListOpValue";
385 let ParserMatchClass = SPRRegListAsmOperand;
386 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000387 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000388}
389
Evan Chenga8e29892007-01-19 07:51:42 +0000390// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
391def cpinst_operand : Operand<i32> {
392 let PrintMethod = "printCPInstOperand";
393}
394
Evan Chenga8e29892007-01-19 07:51:42 +0000395// Local PC labels.
396def pclabel : Operand<i32> {
397 let PrintMethod = "printPCLabel";
398}
399
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000400// ADR instruction labels.
401def adrlabel : Operand<i32> {
402 let EncoderMethod = "getAdrLabelOpValue";
403}
404
Owen Anderson498ec202010-10-27 22:49:00 +0000405def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000406 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000407 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000408}
409
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000411def rot_imm_XFORM: SDNodeXForm<imm, [{
412 switch (N->getZExtValue()){
413 default: assert(0);
414 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
415 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
416 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
417 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
418 }
419}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000420def RotImmAsmOperand : AsmOperandClass {
421 let Name = "RotImm";
422 let ParserMethod = "parseRotImm";
423}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000424def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
425 int32_t v = N->getZExtValue();
426 return v == 8 || v == 16 || v == 24; }],
427 rot_imm_XFORM> {
428 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000429 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000430}
431
Bob Wilson22f5dc72010-08-16 18:27:34 +0000432// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000433// (asr or lsl). The 6-bit immediate encodes as:
434// {5} 0 ==> lsl
435// 1 asr
436// {4-0} imm5 shift amount.
437// asr #32 encoded as imm5 == 0.
438def ShifterImmAsmOperand : AsmOperandClass {
439 let Name = "ShifterImm";
440 let ParserMethod = "parseShifterImm";
441}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000442def shift_imm : Operand<i32> {
443 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000444 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000445}
446
Owen Anderson92a20222011-07-21 18:54:16 +0000447// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000448def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000449def so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectRegShifterOperand",
451 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000454 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000455 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000456 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000457}
Owen Anderson92a20222011-07-21 18:54:16 +0000458
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000459def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000460def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000462 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000463 let EncoderMethod = "getSORegImmOpValue";
464 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000465 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000466 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000467 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000468}
469
470// FIXME: Does this need to be distinct from so_reg?
471def shift_so_reg_reg : Operand<i32>, // reg reg imm
472 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
473 [shl,srl,sra,rotr]> {
474 let EncoderMethod = "getSORegRegOpValue";
475 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000476 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000477 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000478 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000479}
480
Jim Grosbache8606dc2011-07-13 17:50:29 +0000481// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000482def shift_so_reg_imm : Operand<i32>, // reg reg imm
483 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000484 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000485 let EncoderMethod = "getSORegImmOpValue";
486 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000487 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000488 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000489 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000490}
Evan Chenga8e29892007-01-19 07:51:42 +0000491
Owen Anderson152d4a42011-07-21 23:38:37 +0000492
Evan Chenga8e29892007-01-19 07:51:42 +0000493// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000494// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000495def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000496def so_imm : Operand<i32>, ImmLeaf<i32, [{
497 return ARM_AM::getSOImmVal(Imm) != -1;
498 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000499 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000500 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000501 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000502}
503
Evan Chengc70d1842007-03-20 08:11:30 +0000504// Break so_imm's up into two pieces. This handles immediates with up to 16
505// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
506// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000507def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000508 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000509}]>;
510
511/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
512///
513def arm_i32imm : PatLeaf<(imm), [{
514 if (Subtarget->hasV6T2Ops())
515 return true;
516 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
517}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000518
Jim Grosbach587f5062011-12-02 23:34:39 +0000519/// imm0_1 predicate - Immediate in the range [0,1].
520def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
521def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
522
523/// imm0_3 predicate - Immediate in the range [0,3].
524def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
525def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
526
Jim Grosbachb2756af2011-08-01 21:55:12 +0000527/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000528def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000529def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
530 return Imm >= 0 && Imm < 8;
531}]> {
532 let ParserMatchClass = Imm0_7AsmOperand;
533}
534
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000535/// imm8 predicate - Immediate is exactly 8.
536def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
537def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
538 let ParserMatchClass = Imm8AsmOperand;
539}
540
541/// imm16 predicate - Immediate is exactly 16.
542def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
543def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
544 let ParserMatchClass = Imm16AsmOperand;
545}
546
547/// imm32 predicate - Immediate is exactly 32.
548def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
549def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
550 let ParserMatchClass = Imm32AsmOperand;
551}
552
553/// imm1_7 predicate - Immediate in the range [1,7].
554def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
555def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
556 let ParserMatchClass = Imm1_7AsmOperand;
557}
558
559/// imm1_15 predicate - Immediate in the range [1,15].
560def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
561def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
562 let ParserMatchClass = Imm1_15AsmOperand;
563}
564
565/// imm1_31 predicate - Immediate in the range [1,31].
566def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
567def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
568 let ParserMatchClass = Imm1_31AsmOperand;
569}
570
Jim Grosbachb2756af2011-08-01 21:55:12 +0000571/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000572def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000573def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
574 return Imm >= 0 && Imm < 16;
575}]> {
576 let ParserMatchClass = Imm0_15AsmOperand;
577}
578
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000579/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000580def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000581def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
582 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000583}]> {
584 let ParserMatchClass = Imm0_31AsmOperand;
585}
Evan Chenga8e29892007-01-19 07:51:42 +0000586
Jim Grosbachee10ff82011-11-10 19:18:01 +0000587/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000588def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000589def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
590 return Imm >= 0 && Imm < 32;
591}]> {
592 let ParserMatchClass = Imm0_32AsmOperand;
593}
594
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000595/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
596def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
597def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
598 return Imm >= 0 && Imm < 64;
599}]> {
600 let ParserMatchClass = Imm0_63AsmOperand;
601}
602
Jim Grosbach02c84602011-08-01 22:02:20 +0000603/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000604def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000605def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
606 let ParserMatchClass = Imm0_255AsmOperand;
607}
608
Jim Grosbach9588c102011-11-12 00:58:43 +0000609/// imm0_65535 - An immediate is in the range [0.65535].
610def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
611def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
612 return Imm >= 0 && Imm < 65536;
613}]> {
614 let ParserMatchClass = Imm0_65535AsmOperand;
615}
616
Jim Grosbachffa32252011-07-19 19:13:28 +0000617// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
618// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000619//
Jim Grosbachffa32252011-07-19 19:13:28 +0000620// FIXME: This really needs a Thumb version separate from the ARM version.
621// While the range is the same, and can thus use the same match class,
622// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000623def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000624def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000625 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000626 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000627}
628
Jim Grosbached838482011-07-26 16:24:27 +0000629/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000630def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000631def imm24b : Operand<i32>, ImmLeaf<i32, [{
632 return Imm >= 0 && Imm <= 0xffffff;
633}]> {
634 let ParserMatchClass = Imm24bitAsmOperand;
635}
636
637
Evan Chenga9688c42010-12-11 04:11:38 +0000638/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
639/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000640def BitfieldAsmOperand : AsmOperandClass {
641 let Name = "Bitfield";
642 let ParserMethod = "parseBitfield";
643}
Richard Bartondb9ca592012-03-20 10:50:35 +0000644
Evan Chenga9688c42010-12-11 04:11:38 +0000645def bf_inv_mask_imm : Operand<i32>,
646 PatLeaf<(imm), [{
647 return ARM::isBitFieldInvertedMask(N->getZExtValue());
648}] > {
649 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
650 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000651 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000652 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000653}
654
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000655def imm1_32_XFORM: SDNodeXForm<imm, [{
656 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
657}]>;
658def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000659def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
660 uint64_t Imm = N->getZExtValue();
661 return Imm > 0 && Imm <= 32;
662 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000663 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000664 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000665 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000666}
667
Jim Grosbachf4943352011-07-25 23:09:14 +0000668def imm1_16_XFORM: SDNodeXForm<imm, [{
669 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
670}]>;
671def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
672def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
673 imm1_16_XFORM> {
674 let PrintMethod = "printImmPlusOneOperand";
675 let ParserMatchClass = Imm1_16AsmOperand;
676}
677
Evan Chenga8e29892007-01-19 07:51:42 +0000678// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000679// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000680//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000681def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000682def addrmode_imm12 : Operand<i32>,
683 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000684 // 12-bit immediate operand. Note that instructions using this encode
685 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
686 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000687
Chris Lattner2ac19022010-11-15 05:19:05 +0000688 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000689 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000690 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000691 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000692 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000693}
Jim Grosbach3e556122010-10-26 22:37:02 +0000694// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000695//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000696def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000697def ldst_so_reg : Operand<i32>,
698 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000699 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000700 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000701 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000702 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000703 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000704 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000705}
706
Jim Grosbach7ce05792011-08-03 23:50:40 +0000707// postidx_imm8 := +/- [0,255]
708//
709// 9 bit value:
710// {8} 1 is imm8 is non-negative. 0 otherwise.
711// {7-0} [0,255] imm8 value.
712def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
713def postidx_imm8 : Operand<i32> {
714 let PrintMethod = "printPostIdxImm8Operand";
715 let ParserMatchClass = PostIdxImm8AsmOperand;
716 let MIOperandInfo = (ops i32imm);
717}
718
Owen Anderson154c41d2011-08-04 18:24:14 +0000719// postidx_imm8s4 := +/- [0,1020]
720//
721// 9 bit value:
722// {8} 1 is imm8 is non-negative. 0 otherwise.
723// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000724def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000725def postidx_imm8s4 : Operand<i32> {
726 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000727 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000728 let MIOperandInfo = (ops i32imm);
729}
730
731
Jim Grosbach7ce05792011-08-03 23:50:40 +0000732// postidx_reg := +/- reg
733//
734def PostIdxRegAsmOperand : AsmOperandClass {
735 let Name = "PostIdxReg";
736 let ParserMethod = "parsePostIdxReg";
737}
738def postidx_reg : Operand<i32> {
739 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000740 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000741 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000742 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000743 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000744}
745
746
Jim Grosbach3e556122010-10-26 22:37:02 +0000747// addrmode2 := reg +/- imm12
748// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000749//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000750// FIXME: addrmode2 should be refactored the rest of the way to always
751// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
752def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000753def addrmode2 : Operand<i32>,
754 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000755 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000756 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000757 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000758 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
759}
760
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000761def PostIdxRegShiftedAsmOperand : AsmOperandClass {
762 let Name = "PostIdxRegShifted";
763 let ParserMethod = "parsePostIdxReg";
764}
Owen Anderson793e7962011-07-26 20:54:26 +0000765def am2offset_reg : Operand<i32>,
766 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000767 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000768 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000769 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000770 // When using this for assembly, it's always as a post-index offset.
771 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000772 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000773}
774
Jim Grosbach039c2e12011-08-04 23:01:30 +0000775// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
776// the GPR is purely vestigal at this point.
777def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000778def am2offset_imm : Operand<i32>,
779 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
780 [], [SDNPWantRoot]> {
781 let EncoderMethod = "getAddrMode2OffsetOpValue";
782 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000783 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000784 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000785}
786
787
Evan Chenga8e29892007-01-19 07:51:42 +0000788// addrmode3 := reg +/- reg
789// addrmode3 := reg +/- imm8
790//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000791// FIXME: split into imm vs. reg versions.
792def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000793def addrmode3 : Operand<i32>,
794 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000795 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000796 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000797 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000798 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
799}
800
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000801// FIXME: split into imm vs. reg versions.
802// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000803def AM3OffsetAsmOperand : AsmOperandClass {
804 let Name = "AM3Offset";
805 let ParserMethod = "parseAM3Offset";
806}
Evan Chenga8e29892007-01-19 07:51:42 +0000807def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000808 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
809 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000810 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000811 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000812 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000813 let MIOperandInfo = (ops GPR, i32imm);
814}
815
Jim Grosbache6913602010-11-03 01:01:43 +0000816// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000817//
Jim Grosbache6913602010-11-03 01:01:43 +0000818def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000819 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000820 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000821}
822
823// addrmode5 := reg +/- imm8*4
824//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000825def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000826def addrmode5 : Operand<i32>,
827 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
828 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000829 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000830 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000831 let ParserMatchClass = AddrMode5AsmOperand;
832 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000833}
834
Bob Wilsond3a07652011-02-07 17:43:09 +0000835// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000836//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000837def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000838def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000839 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000840 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000841 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000842 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000843 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000844 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000845}
846
Bob Wilsonda525062011-02-25 06:42:42 +0000847def am6offset : Operand<i32>,
848 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
849 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000850 let PrintMethod = "printAddrMode6OffsetOperand";
851 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000852 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000853 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000854}
855
Mon P Wang183c6272011-05-09 17:47:27 +0000856// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
857// (single element from one lane) for size 32.
858def addrmode6oneL32 : Operand<i32>,
859 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
860 let PrintMethod = "printAddrMode6Operand";
861 let MIOperandInfo = (ops GPR:$addr, i32imm);
862 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
863}
864
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000865// Special version of addrmode6 to handle alignment encoding for VLD-dup
866// instructions, specifically VLD4-dup.
867def addrmode6dup : Operand<i32>,
868 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
869 let PrintMethod = "printAddrMode6Operand";
870 let MIOperandInfo = (ops GPR:$addr, i32imm);
871 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000872 // FIXME: This is close, but not quite right. The alignment specifier is
873 // different.
874 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000875}
876
Evan Chenga8e29892007-01-19 07:51:42 +0000877// addrmodepc := pc + reg
878//
879def addrmodepc : Operand<i32>,
880 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
881 let PrintMethod = "printAddrModePCOperand";
882 let MIOperandInfo = (ops GPR, i32imm);
883}
884
Jim Grosbache39389a2011-08-02 18:07:32 +0000885// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000886//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000887def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000888def addr_offset_none : Operand<i32>,
889 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000890 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000891 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000892 let ParserMatchClass = MemNoOffsetAsmOperand;
893 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000894}
895
Bob Wilson4f38b382009-08-21 21:58:55 +0000896def nohash_imm : Operand<i32> {
897 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000898}
899
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000900def CoprocNumAsmOperand : AsmOperandClass {
901 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000902 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000903}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000904def p_imm : Operand<i32> {
905 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000906 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000907 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000908}
909
Jim Grosbach1610a702011-07-25 20:06:30 +0000910def CoprocRegAsmOperand : AsmOperandClass {
911 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000912 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000913}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000914def c_imm : Operand<i32> {
915 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000916 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000917}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000918def CoprocOptionAsmOperand : AsmOperandClass {
919 let Name = "CoprocOption";
920 let ParserMethod = "parseCoprocOptionOperand";
921}
922def coproc_option_imm : Operand<i32> {
923 let PrintMethod = "printCoprocOptionImm";
924 let ParserMatchClass = CoprocOptionAsmOperand;
925}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000926
Evan Chenga8e29892007-01-19 07:51:42 +0000927//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000928
Evan Cheng37f25d92008-08-28 23:39:26 +0000929include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000930
931//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000932// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000933//
934
Evan Cheng3924f782008-08-29 07:36:24 +0000935/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000936/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000937multiclass AsI1_bin_irs<bits<4> opcod, string opc,
938 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000939 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000940 // The register-immediate version is re-materializable. This is useful
941 // in particular for taking the address of a local.
942 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000943 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
944 iii, opc, "\t$Rd, $Rn, $imm",
945 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
946 bits<4> Rd;
947 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000948 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000949 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000950 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000951 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000952 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000953 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000954 }
Jim Grosbach62547262010-10-11 18:51:51 +0000955 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
956 iir, opc, "\t$Rd, $Rn, $Rm",
957 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000958 bits<4> Rd;
959 bits<4> Rn;
960 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000961 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000962 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000963 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000964 let Inst{15-12} = Rd;
965 let Inst{11-4} = 0b00000000;
966 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000967 }
Owen Anderson92a20222011-07-21 18:54:16 +0000968
969 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000970 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000971 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000972 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000973 bits<4> Rd;
974 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000975 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000976 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000977 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000978 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000979 let Inst{11-5} = shift{11-5};
980 let Inst{4} = 0;
981 let Inst{3-0} = shift{3-0};
982 }
983
984 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000985 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000986 iis, opc, "\t$Rd, $Rn, $shift",
987 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
988 bits<4> Rd;
989 bits<4> Rn;
990 bits<12> shift;
991 let Inst{25} = 0;
992 let Inst{19-16} = Rn;
993 let Inst{15-12} = Rd;
994 let Inst{11-8} = shift{11-8};
995 let Inst{7} = 0;
996 let Inst{6-5} = shift{6-5};
997 let Inst{4} = 1;
998 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000999 }
Jim Grosbach0ff92202011-06-27 19:09:15 +00001000
1001 // Assembly aliases for optional destination operand when it's the same
1002 // as the source operand.
1003 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1004 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1005 so_imm:$imm, pred:$p,
1006 cc_out:$s)>,
1007 Requires<[IsARM]>;
1008 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1009 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1010 GPR:$Rm, pred:$p,
1011 cc_out:$s)>,
1012 Requires<[IsARM]>;
1013 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001014 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1015 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +00001016 cc_out:$s)>,
1017 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001018 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1019 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1020 so_reg_reg:$shift, pred:$p,
1021 cc_out:$s)>,
1022 Requires<[IsARM]>;
1023
Evan Chenga8e29892007-01-19 07:51:42 +00001024}
1025
Evan Cheng342e3162011-08-30 01:34:54 +00001026/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1027/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1028/// it is equivalent to the AsI1_bin_irs counterpart.
1029multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1030 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1031 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1032 // The register-immediate version is re-materializable. This is useful
1033 // in particular for taking the address of a local.
1034 let isReMaterializable = 1 in {
1035 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1036 iii, opc, "\t$Rd, $Rn, $imm",
1037 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1038 bits<4> Rd;
1039 bits<4> Rn;
1040 bits<12> imm;
1041 let Inst{25} = 1;
1042 let Inst{19-16} = Rn;
1043 let Inst{15-12} = Rd;
1044 let Inst{11-0} = imm;
1045 }
1046 }
1047 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1048 iir, opc, "\t$Rd, $Rn, $Rm",
1049 [/* pattern left blank */]> {
1050 bits<4> Rd;
1051 bits<4> Rn;
1052 bits<4> Rm;
1053 let Inst{11-4} = 0b00000000;
1054 let Inst{25} = 0;
1055 let Inst{3-0} = Rm;
1056 let Inst{15-12} = Rd;
1057 let Inst{19-16} = Rn;
1058 }
1059
1060 def rsi : AsI1<opcod, (outs GPR:$Rd),
1061 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1062 iis, opc, "\t$Rd, $Rn, $shift",
1063 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1064 bits<4> Rd;
1065 bits<4> Rn;
1066 bits<12> shift;
1067 let Inst{25} = 0;
1068 let Inst{19-16} = Rn;
1069 let Inst{15-12} = Rd;
1070 let Inst{11-5} = shift{11-5};
1071 let Inst{4} = 0;
1072 let Inst{3-0} = shift{3-0};
1073 }
1074
1075 def rsr : AsI1<opcod, (outs GPR:$Rd),
1076 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1077 iis, opc, "\t$Rd, $Rn, $shift",
1078 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1079 bits<4> Rd;
1080 bits<4> Rn;
1081 bits<12> shift;
1082 let Inst{25} = 0;
1083 let Inst{19-16} = Rn;
1084 let Inst{15-12} = Rd;
1085 let Inst{11-8} = shift{11-8};
1086 let Inst{7} = 0;
1087 let Inst{6-5} = shift{6-5};
1088 let Inst{4} = 1;
1089 let Inst{3-0} = shift{3-0};
1090 }
1091
1092 // Assembly aliases for optional destination operand when it's the same
1093 // as the source operand.
1094 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1095 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1096 so_imm:$imm, pred:$p,
1097 cc_out:$s)>,
1098 Requires<[IsARM]>;
1099 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1100 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1101 GPR:$Rm, pred:$p,
1102 cc_out:$s)>,
1103 Requires<[IsARM]>;
1104 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1105 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1106 so_reg_imm:$shift, pred:$p,
1107 cc_out:$s)>,
1108 Requires<[IsARM]>;
1109 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1110 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1111 so_reg_reg:$shift, pred:$p,
1112 cc_out:$s)>,
1113 Requires<[IsARM]>;
1114
1115}
1116
Evan Cheng4a517082011-09-06 18:52:20 +00001117/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001118///
1119/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001120/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1121let hasPostISelHook = 1, Defs = [CPSR] in {
1122multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1123 InstrItinClass iis, PatFrag opnode,
1124 bit Commutable = 0> {
1125 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1126 4, iii,
1127 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001128
Andrew Trick90b7b122011-10-18 19:18:52 +00001129 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1130 4, iir,
1131 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1132 let isCommutable = Commutable;
1133 }
1134 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1135 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1136 4, iis,
1137 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1138 so_reg_imm:$shift))]>;
1139
1140 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1141 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1142 4, iis,
1143 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1144 so_reg_reg:$shift))]>;
1145}
1146}
1147
1148/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1149/// operands are reversed.
1150let hasPostISelHook = 1, Defs = [CPSR] in {
1151multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1152 InstrItinClass iis, PatFrag opnode,
1153 bit Commutable = 0> {
1154 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1155 4, iii,
1156 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1157
1158 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1159 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1160 4, iis,
1161 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1162 GPR:$Rn))]>;
1163
1164 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1165 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1166 4, iis,
1167 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1168 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001169}
Evan Chengc85e8322007-07-05 07:13:32 +00001170}
1171
1172/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001173/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001174/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001175let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001176multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1177 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1178 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001179 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1180 opc, "\t$Rn, $imm",
1181 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001182 bits<4> Rn;
1183 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001184 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001185 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001186 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001187 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001188 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001189 }
1190 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1191 opc, "\t$Rn, $Rm",
1192 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001193 bits<4> Rn;
1194 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001195 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001196 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001197 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001198 let Inst{19-16} = Rn;
1199 let Inst{15-12} = 0b0000;
1200 let Inst{11-4} = 0b00000000;
1201 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001202 }
Owen Anderson92a20222011-07-21 18:54:16 +00001203 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001204 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001205 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001206 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001207 bits<4> Rn;
1208 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001209 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001210 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001211 let Inst{19-16} = Rn;
1212 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001213 let Inst{11-5} = shift{11-5};
1214 let Inst{4} = 0;
1215 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001216 }
Owen Anderson92a20222011-07-21 18:54:16 +00001217 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001218 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001219 opc, "\t$Rn, $shift",
1220 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1221 bits<4> Rn;
1222 bits<12> shift;
1223 let Inst{25} = 0;
1224 let Inst{20} = 1;
1225 let Inst{19-16} = Rn;
1226 let Inst{15-12} = 0b0000;
1227 let Inst{11-8} = shift{11-8};
1228 let Inst{7} = 0;
1229 let Inst{6-5} = shift{6-5};
1230 let Inst{4} = 1;
1231 let Inst{3-0} = shift{3-0};
1232 }
1233
Evan Cheng071a2792007-09-11 19:55:27 +00001234}
Evan Chenga8e29892007-01-19 07:51:42 +00001235}
1236
Evan Cheng576a3962010-09-25 00:49:35 +00001237/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001238/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001239/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001240class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001241 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001242 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001243 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001244 Requires<[IsARM, HasV6]> {
1245 bits<4> Rd;
1246 bits<4> Rm;
1247 bits<2> rot;
1248 let Inst{19-16} = 0b1111;
1249 let Inst{15-12} = Rd;
1250 let Inst{11-10} = rot;
1251 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001252}
1253
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001254class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001255 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001256 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1257 Requires<[IsARM, HasV6]> {
1258 bits<2> rot;
1259 let Inst{19-16} = 0b1111;
1260 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001261}
1262
Evan Cheng576a3962010-09-25 00:49:35 +00001263/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001264/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001265class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001266 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001267 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001268 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1269 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001270 Requires<[IsARM, HasV6]> {
1271 bits<4> Rd;
1272 bits<4> Rm;
1273 bits<4> Rn;
1274 bits<2> rot;
1275 let Inst{19-16} = Rn;
1276 let Inst{15-12} = Rd;
1277 let Inst{11-10} = rot;
1278 let Inst{9-4} = 0b000111;
1279 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001280}
1281
Jim Grosbach70327412011-07-27 17:48:13 +00001282class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001283 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001284 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1285 Requires<[IsARM, HasV6]> {
1286 bits<4> Rn;
1287 bits<2> rot;
1288 let Inst{19-16} = Rn;
1289 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001290}
1291
Evan Cheng62674222009-06-25 23:34:10 +00001292/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001293multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001294 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001295 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001296 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1297 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001298 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001299 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001300 bits<4> Rd;
1301 bits<4> Rn;
1302 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001303 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001304 let Inst{15-12} = Rd;
1305 let Inst{19-16} = Rn;
1306 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001307 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001308 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1309 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001310 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001311 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001312 bits<4> Rd;
1313 bits<4> Rn;
1314 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001315 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001316 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001317 let isCommutable = Commutable;
1318 let Inst{3-0} = Rm;
1319 let Inst{15-12} = Rd;
1320 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001321 }
Owen Anderson92a20222011-07-21 18:54:16 +00001322 def rsi : AsI1<opcod, (outs GPR:$Rd),
1323 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001324 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001325 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001326 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001327 bits<4> Rd;
1328 bits<4> Rn;
1329 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001330 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001331 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001332 let Inst{15-12} = Rd;
1333 let Inst{11-5} = shift{11-5};
1334 let Inst{4} = 0;
1335 let Inst{3-0} = shift{3-0};
1336 }
Silviu Baranga1c012492012-04-05 16:19:29 +00001337 def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1338 (ins GPRnopc:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001339 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Silviu Baranga1c012492012-04-05 16:19:29 +00001340 [(set GPRnopc:$Rd, CPSR, (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001341 Requires<[IsARM]> {
1342 bits<4> Rd;
1343 bits<4> Rn;
1344 bits<12> shift;
1345 let Inst{25} = 0;
1346 let Inst{19-16} = Rn;
1347 let Inst{15-12} = Rd;
1348 let Inst{11-8} = shift{11-8};
1349 let Inst{7} = 0;
1350 let Inst{6-5} = shift{6-5};
1351 let Inst{4} = 1;
1352 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001353 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001354 }
Evan Cheng342e3162011-08-30 01:34:54 +00001355
Jim Grosbach37ee4642011-07-13 17:57:17 +00001356 // Assembly aliases for optional destination operand when it's the same
1357 // as the source operand.
1358 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1359 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1360 so_imm:$imm, pred:$p,
1361 cc_out:$s)>,
1362 Requires<[IsARM]>;
1363 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1364 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1365 GPR:$Rm, pred:$p,
1366 cc_out:$s)>,
1367 Requires<[IsARM]>;
1368 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001369 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1370 so_reg_imm:$shift, pred:$p,
1371 cc_out:$s)>,
1372 Requires<[IsARM]>;
1373 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Silviu Baranga1c012492012-04-05 16:19:29 +00001374 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPRnopc:$Rdn, GPRnopc:$Rdn,
Owen Anderson92a20222011-07-21 18:54:16 +00001375 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001376 cc_out:$s)>,
1377 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001378}
1379
Evan Cheng342e3162011-08-30 01:34:54 +00001380/// AI1_rsc_irs - Define instructions and patterns for rsc
1381multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1382 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001383 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001384 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1385 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1386 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1387 Requires<[IsARM]> {
1388 bits<4> Rd;
1389 bits<4> Rn;
1390 bits<12> imm;
1391 let Inst{25} = 1;
1392 let Inst{15-12} = Rd;
1393 let Inst{19-16} = Rn;
1394 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001395 }
Evan Cheng342e3162011-08-30 01:34:54 +00001396 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1397 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1398 [/* pattern left blank */]> {
1399 bits<4> Rd;
1400 bits<4> Rn;
1401 bits<4> Rm;
1402 let Inst{11-4} = 0b00000000;
1403 let Inst{25} = 0;
1404 let Inst{3-0} = Rm;
1405 let Inst{15-12} = Rd;
1406 let Inst{19-16} = Rn;
1407 }
1408 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1409 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1410 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1411 Requires<[IsARM]> {
1412 bits<4> Rd;
1413 bits<4> Rn;
1414 bits<12> shift;
1415 let Inst{25} = 0;
1416 let Inst{19-16} = Rn;
1417 let Inst{15-12} = Rd;
1418 let Inst{11-5} = shift{11-5};
1419 let Inst{4} = 0;
1420 let Inst{3-0} = shift{3-0};
1421 }
1422 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1423 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1424 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1425 Requires<[IsARM]> {
1426 bits<4> Rd;
1427 bits<4> Rn;
1428 bits<12> shift;
1429 let Inst{25} = 0;
1430 let Inst{19-16} = Rn;
1431 let Inst{15-12} = Rd;
1432 let Inst{11-8} = shift{11-8};
1433 let Inst{7} = 0;
1434 let Inst{6-5} = shift{6-5};
1435 let Inst{4} = 1;
1436 let Inst{3-0} = shift{3-0};
1437 }
1438 }
1439
1440 // Assembly aliases for optional destination operand when it's the same
1441 // as the source operand.
1442 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1443 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1444 so_imm:$imm, pred:$p,
1445 cc_out:$s)>,
1446 Requires<[IsARM]>;
1447 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1448 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1449 GPR:$Rm, pred:$p,
1450 cc_out:$s)>,
1451 Requires<[IsARM]>;
1452 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1453 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1454 so_reg_imm:$shift, pred:$p,
1455 cc_out:$s)>,
1456 Requires<[IsARM]>;
1457 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1458 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1459 so_reg_reg:$shift, pred:$p,
1460 cc_out:$s)>,
1461 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001462}
1463
Jim Grosbach3e556122010-10-26 22:37:02 +00001464let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001465multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001466 InstrItinClass iir, PatFrag opnode> {
1467 // Note: We use the complex addrmode_imm12 rather than just an input
1468 // GPR and a constrained immediate so that we can use this to match
1469 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001470 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001471 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1472 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001473 bits<4> Rt;
1474 bits<17> addr;
1475 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1476 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001477 let Inst{15-12} = Rt;
1478 let Inst{11-0} = addr{11-0}; // imm12
1479 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001480 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001481 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1482 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001483 bits<4> Rt;
1484 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001485 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001486 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1487 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001488 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001489 let Inst{11-0} = shift{11-0};
1490 }
1491}
1492}
1493
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001494let canFoldAsLoad = 1, isReMaterializable = 1 in {
1495multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1496 InstrItinClass iir, PatFrag opnode> {
1497 // Note: We use the complex addrmode_imm12 rather than just an input
1498 // GPR and a constrained immediate so that we can use this to match
1499 // frame index references and avoid matching constant pool references.
1500 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1501 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1502 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1503 bits<4> Rt;
1504 bits<17> addr;
1505 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1506 let Inst{19-16} = addr{16-13}; // Rn
1507 let Inst{15-12} = Rt;
1508 let Inst{11-0} = addr{11-0}; // imm12
1509 }
1510 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1511 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1512 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1513 bits<4> Rt;
1514 bits<17> shift;
1515 let shift{4} = 0; // Inst{4} = 0
1516 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1517 let Inst{19-16} = shift{16-13}; // Rn
1518 let Inst{15-12} = Rt;
1519 let Inst{11-0} = shift{11-0};
1520 }
1521}
1522}
1523
1524
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001525multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001526 InstrItinClass iir, PatFrag opnode> {
1527 // Note: We use the complex addrmode_imm12 rather than just an input
1528 // GPR and a constrained immediate so that we can use this to match
1529 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001530 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001531 (ins GPR:$Rt, addrmode_imm12:$addr),
1532 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1533 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1534 bits<4> Rt;
1535 bits<17> addr;
1536 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1537 let Inst{19-16} = addr{16-13}; // Rn
1538 let Inst{15-12} = Rt;
1539 let Inst{11-0} = addr{11-0}; // imm12
1540 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001541 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001542 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1543 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1544 bits<4> Rt;
1545 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001546 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001547 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1548 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001549 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001550 let Inst{11-0} = shift{11-0};
1551 }
1552}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001553
1554multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1555 InstrItinClass iir, PatFrag opnode> {
1556 // Note: We use the complex addrmode_imm12 rather than just an input
1557 // GPR and a constrained immediate so that we can use this to match
1558 // frame index references and avoid matching constant pool references.
1559 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1560 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1561 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1562 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1563 bits<4> Rt;
1564 bits<17> addr;
1565 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1566 let Inst{19-16} = addr{16-13}; // Rn
1567 let Inst{15-12} = Rt;
1568 let Inst{11-0} = addr{11-0}; // imm12
1569 }
1570 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1571 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1572 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1573 bits<4> Rt;
1574 bits<17> shift;
1575 let shift{4} = 0; // Inst{4} = 0
1576 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1577 let Inst{19-16} = shift{16-13}; // Rn
1578 let Inst{15-12} = Rt;
1579 let Inst{11-0} = shift{11-0};
1580 }
1581}
1582
1583
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001584//===----------------------------------------------------------------------===//
1585// Instructions
1586//===----------------------------------------------------------------------===//
1587
Evan Chenga8e29892007-01-19 07:51:42 +00001588//===----------------------------------------------------------------------===//
1589// Miscellaneous Instructions.
1590//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001591
Evan Chenga8e29892007-01-19 07:51:42 +00001592/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1593/// the function. The first operand is the ID# for this instruction, the second
1594/// is the index into the MachineConstantPool that this is, the third is the
1595/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001596let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001597def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001598PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001599 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001600
Jim Grosbach4642ad32010-02-22 23:10:38 +00001601// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1602// from removing one half of the matched pairs. That breaks PEI, which assumes
1603// these will always be in pairs, and asserts if it finds otherwise. Better way?
1604let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001605def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001606PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001607 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001608
Jim Grosbach64171712010-02-16 21:07:46 +00001609def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001610PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001611 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001612}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001613
Eli Friedman2bdffe42011-08-31 00:31:29 +00001614// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001615// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001616let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001617def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1618 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1619 NoItinerary, []>;
1620def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1621 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1622 NoItinerary, []>;
1623def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1624 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1625 NoItinerary, []>;
1626def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1627 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1628 NoItinerary, []>;
1629def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1630 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1631 NoItinerary, []>;
1632def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1633 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1634 NoItinerary, []>;
1635def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1636 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1637 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001638def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1639 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1640 GPR:$set1, GPR:$set2),
1641 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001642}
1643
Jim Grosbachd30970f2011-08-11 22:30:30 +00001644def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001645 Requires<[IsARM, HasV6T2]> {
1646 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001647 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001648 let Inst{7-0} = 0b00000000;
1649}
1650
Jim Grosbachd30970f2011-08-11 22:30:30 +00001651def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001652 Requires<[IsARM, HasV6T2]> {
1653 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001654 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001655 let Inst{7-0} = 0b00000001;
1656}
1657
Jim Grosbachd30970f2011-08-11 22:30:30 +00001658def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001659 Requires<[IsARM, HasV6T2]> {
1660 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001661 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001662 let Inst{7-0} = 0b00000010;
1663}
1664
Jim Grosbachd30970f2011-08-11 22:30:30 +00001665def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001666 Requires<[IsARM, HasV6T2]> {
1667 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001668 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001669 let Inst{7-0} = 0b00000011;
1670}
1671
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001672def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1673 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001674 bits<4> Rd;
1675 bits<4> Rn;
1676 bits<4> Rm;
1677 let Inst{3-0} = Rm;
1678 let Inst{15-12} = Rd;
1679 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001680 let Inst{27-20} = 0b01101000;
1681 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001682 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001683}
1684
Johnny Chenf4d81052010-02-12 22:53:19 +00001685def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001686 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001687 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001688 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001689 let Inst{7-0} = 0b00000100;
1690}
1691
Johnny Chenc6f7b272010-02-11 18:12:29 +00001692// The i32imm operand $val can be used by a debugger to store more information
1693// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001694def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1695 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001696 bits<16> val;
1697 let Inst{3-0} = val{3-0};
1698 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001699 let Inst{27-20} = 0b00010010;
1700 let Inst{7-4} = 0b0111;
1701}
1702
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001703// Change Processor State
1704// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001705class CPS<dag iops, string asm_ops>
1706 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001707 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001708 bits<2> imod;
1709 bits<3> iflags;
1710 bits<5> mode;
1711 bit M;
1712
Johnny Chenb98e1602010-02-12 18:55:33 +00001713 let Inst{31-28} = 0b1111;
1714 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001715 let Inst{19-18} = imod;
1716 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001717 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001718 let Inst{8-6} = iflags;
1719 let Inst{5} = 0;
1720 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001721}
1722
Owen Anderson35008c22011-08-09 23:05:39 +00001723let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001724let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001725 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001726 "$imod\t$iflags, $mode">;
1727let mode = 0, M = 0 in
1728 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1729
1730let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001731 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001732}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001733
Johnny Chenb92a23f2010-02-21 04:42:01 +00001734// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001735multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001736
Evan Chengdfed19f2010-11-03 06:34:55 +00001737 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001738 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001739 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001740 bits<4> Rt;
1741 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001742 let Inst{31-26} = 0b111101;
1743 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001744 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001745 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001746 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001747 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001748 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001749 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001750 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001751 }
1752
Evan Chengdfed19f2010-11-03 06:34:55 +00001753 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001754 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001755 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001756 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001757 let Inst{31-26} = 0b111101;
1758 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001759 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001760 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001761 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001762 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001763 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001764 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001765 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001766 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001767 }
1768}
1769
Evan Cheng416941d2010-11-04 05:19:35 +00001770defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1771defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1772defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001773
Jim Grosbach53a89d62011-07-22 17:46:13 +00001774def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001775 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001776 bits<1> end;
1777 let Inst{31-10} = 0b1111000100000001000000;
1778 let Inst{9} = end;
1779 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001780}
1781
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001782def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1783 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001784 bits<4> opt;
1785 let Inst{27-4} = 0b001100100000111100001111;
1786 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001787}
1788
Johnny Chenba6e0332010-02-11 17:14:31 +00001789// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001790let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001791def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001792 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001793 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001794 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001795}
1796
Evan Cheng12c3a532008-11-06 17:48:05 +00001797// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001798let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001799def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001800 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001801 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001802
Evan Cheng325474e2008-01-07 23:56:57 +00001803let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001804def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001805 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001806 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001807
Jim Grosbach53694262010-11-18 01:15:56 +00001808def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001809 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001810 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001811
Jim Grosbach53694262010-11-18 01:15:56 +00001812def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001813 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001814 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001815
Jim Grosbach53694262010-11-18 01:15:56 +00001816def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001817 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001818 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001819
Jim Grosbach53694262010-11-18 01:15:56 +00001820def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001821 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001822 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001823}
Chris Lattner13c63102008-01-06 05:55:01 +00001824let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001825def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001826 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001827
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001828def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001829 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001830 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001831
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001832def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001833 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001834}
Evan Cheng12c3a532008-11-06 17:48:05 +00001835} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001836
Evan Chenge07715c2009-06-23 05:25:29 +00001837
1838// LEApcrel - Load a pc-relative address into a register without offending the
1839// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001840let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001841// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001842// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1843// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001844def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001845 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001846 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001847 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001848 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001849 let Inst{24} = 0;
1850 let Inst{23-22} = label{13-12};
1851 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001852 let Inst{20} = 0;
1853 let Inst{19-16} = 0b1111;
1854 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001855 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001856}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001857def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001858 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001859
1860def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1861 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001862 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001863
Evan Chenga8e29892007-01-19 07:51:42 +00001864//===----------------------------------------------------------------------===//
1865// Control Flow Instructions.
1866//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001867
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001868let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1869 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001870 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001871 "bx", "\tlr", [(ARMretflag)]>,
1872 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001873 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001874 }
1875
1876 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001877 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001878 "mov", "\tpc, lr", [(ARMretflag)]>,
1879 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001880 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001881 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001882}
Rafael Espindola27185192006-09-29 21:20:16 +00001883
Bob Wilson04ea6e52009-10-28 00:37:03 +00001884// Indirect branches
1885let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001886 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001887 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001888 [(brind GPR:$dst)]>,
1889 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001890 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001891 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001892 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001893 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001894
Jim Grosbachd447ac62011-07-13 20:21:31 +00001895 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1896 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001897 Requires<[IsARM, HasV4T]> {
1898 bits<4> dst;
1899 let Inst{27-4} = 0b000100101111111111110001;
1900 let Inst{3-0} = dst;
1901 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001902}
1903
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001904// SP is marked as a use to prevent stack-pointer assignments that appear
1905// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001906let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001907 // FIXME: Do we really need a non-predicated version? If so, it should
1908 // at least be a pseudo instruction expanding to the predicated version
1909 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001910 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001911 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001912 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001913 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001914 Requires<[IsARM]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001915 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001916 bits<24> func;
1917 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001918 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001919 }
Evan Cheng277f0742007-06-19 21:05:09 +00001920
Jason W Kim685c3502011-02-04 19:47:15 +00001921 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001922 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001923 [(ARMcall_pred tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001924 Requires<[IsARM]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001925 bits<24> func;
1926 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001927 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001928 }
Evan Cheng277f0742007-06-19 21:05:09 +00001929
Evan Chenga8e29892007-01-19 07:51:42 +00001930 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001931 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001932 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001933 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001934 Requires<[IsARM, HasV5T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001935 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001936 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001937 let Inst{3-0} = func;
1938 }
1939
1940 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1941 IIC_Br, "blx", "\t$func",
1942 [(ARMcall_pred GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001943 Requires<[IsARM, HasV5T]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001944 bits<4> func;
1945 let Inst{27-4} = 0b000100101111111111110011;
1946 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001947 }
1948
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001949 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001950 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001951 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001952 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001953 Requires<[IsARM, HasV4T]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001954
1955 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001956 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001957 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001958 Requires<[IsARM, NoV4T]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001959
1960 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1961 // return stack predictor.
1962 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1963 (ins bl_target:$func, variable_ops),
1964 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001965 Requires<[IsARM]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001966}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001967
David Goodwin1a8f36e2009-08-12 18:31:53 +00001968let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001969 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1970 // a two-value operand where a dag node expects two operands. :(
1971 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1972 IIC_Br, "b", "\t$target",
1973 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1974 bits<24> target;
1975 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001976 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001977 }
1978
Evan Chengaeafca02007-05-16 07:45:54 +00001979 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001980 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001981 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001982 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1983 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001984 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001985 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001986 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001987
Jim Grosbach2dc77682010-11-29 18:37:44 +00001988 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1989 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001990 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001991 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001992 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001993 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1994 // into i12 and rs suffixed versions.
1995 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001996 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001997 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001998 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001999 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002000 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002001 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002002 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002003 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002004 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002005 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002006 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002007
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002008}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002009
Jim Grosbachcf121c32011-07-28 21:57:55 +00002010// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002011def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002012 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002013 Requires<[IsARM, HasV5T]> {
2014 let Inst{31-25} = 0b1111101;
2015 bits<25> target;
2016 let Inst{23-0} = target{24-1};
2017 let Inst{24} = target{0};
2018}
2019
Jim Grosbach898e7e22011-07-13 20:25:01 +00002020// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002021def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002022 [/* pattern left blank */]> {
2023 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002024 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002025 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002026 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002027 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002028}
2029
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002030// Tail calls.
2031
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002032let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
2033 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2034 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002035
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002036 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2037 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002038
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002039 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
2040 4, IIC_Br, [],
2041 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2042 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002043
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002044 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
2045 4, IIC_Br, [],
2046 (BX GPR:$dst)>,
2047 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002048}
2049
Jim Grosbachd30970f2011-08-11 22:30:30 +00002050// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002051def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2052 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002053 bits<4> opt;
2054 let Inst{23-4} = 0b01100000000000000111;
2055 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002056}
2057
Jim Grosbached838482011-07-26 16:24:27 +00002058// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002059let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002060def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002061 bits<24> svc;
2062 let Inst{23-0} = svc;
2063}
Johnny Chen85d5a892010-02-10 18:02:25 +00002064}
2065
Jim Grosbach5a287482011-07-29 17:51:39 +00002066// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002067class SRSI<bit wb, string asm>
2068 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2069 NoItinerary, asm, "", []> {
2070 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002071 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002072 let Inst{27-25} = 0b100;
2073 let Inst{22} = 1;
2074 let Inst{21} = wb;
2075 let Inst{20} = 0;
2076 let Inst{19-16} = 0b1101; // SP
2077 let Inst{15-5} = 0b00000101000;
2078 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002079}
2080
Jim Grosbache1cf5902011-07-29 20:26:09 +00002081def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2082 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002083}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002084def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2085 let Inst{24-23} = 0;
2086}
2087def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2088 let Inst{24-23} = 0b10;
2089}
2090def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2091 let Inst{24-23} = 0b10;
2092}
2093def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2094 let Inst{24-23} = 0b01;
2095}
2096def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2097 let Inst{24-23} = 0b01;
2098}
2099def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2100 let Inst{24-23} = 0b11;
2101}
2102def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2103 let Inst{24-23} = 0b11;
2104}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002105
Jim Grosbach5a287482011-07-29 17:51:39 +00002106// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002107class RFEI<bit wb, string asm>
2108 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2109 NoItinerary, asm, "", []> {
2110 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002111 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002112 let Inst{27-25} = 0b100;
2113 let Inst{22} = 0;
2114 let Inst{21} = wb;
2115 let Inst{20} = 1;
2116 let Inst{19-16} = Rn;
2117 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002118}
2119
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002120def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2121 let Inst{24-23} = 0;
2122}
2123def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2124 let Inst{24-23} = 0;
2125}
2126def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2127 let Inst{24-23} = 0b10;
2128}
2129def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2130 let Inst{24-23} = 0b10;
2131}
2132def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2133 let Inst{24-23} = 0b01;
2134}
2135def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2136 let Inst{24-23} = 0b01;
2137}
2138def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2139 let Inst{24-23} = 0b11;
2140}
2141def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2142 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002143}
2144
Evan Chenga8e29892007-01-19 07:51:42 +00002145//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002146// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002147//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002148
Evan Chenga8e29892007-01-19 07:51:42 +00002149// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002150
2151
Evan Cheng7e2fe912010-10-28 06:47:08 +00002152defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002153 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002154defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002155 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002156defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002157 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002158defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002159 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002160
Evan Chengfa775d02007-03-19 07:20:03 +00002161// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002162let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002163 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002164def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002165 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2166 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002167 bits<4> Rt;
2168 bits<17> addr;
2169 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2170 let Inst{19-16} = 0b1111;
2171 let Inst{15-12} = Rt;
2172 let Inst{11-0} = addr{11-0}; // imm12
2173}
Evan Chengfa775d02007-03-19 07:20:03 +00002174
Evan Chenga8e29892007-01-19 07:51:42 +00002175// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002176def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002177 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2178 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002179
Evan Chenga8e29892007-01-19 07:51:42 +00002180// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002181def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002182 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2183 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002184
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002185def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002186 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2187 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002188
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002189let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002190// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002191def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2192 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002193 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002194 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002195}
Rafael Espindolac391d162006-10-23 20:34:27 +00002196
Evan Chenga8e29892007-01-19 07:51:42 +00002197// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002198multiclass AI2_ldridx<bit isByte, string opc,
2199 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002200 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002201 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002202 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002203 bits<17> addr;
2204 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002205 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002206 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002207 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002208 let DecoderMethod = "DecodeLDRPreImm";
2209 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2210 }
2211
2212 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002213 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002214 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2215 bits<17> addr;
2216 let Inst{25} = 1;
2217 let Inst{23} = addr{12};
2218 let Inst{19-16} = addr{16-13};
2219 let Inst{11-0} = addr{11-0};
2220 let Inst{4} = 0;
2221 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002222 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002223 }
Owen Anderson793e7962011-07-26 20:54:26 +00002224
2225 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002226 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002227 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002228 opc, "\t$Rt, $addr, $offset",
2229 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002230 // {12} isAdd
2231 // {11-0} imm12/Rm
2232 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002233 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002234 let Inst{25} = 1;
2235 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002236 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002237 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002238
2239 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002240 }
2241
2242 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002243 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002244 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002245 opc, "\t$Rt, $addr, $offset",
2246 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002247 // {12} isAdd
2248 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002249 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002250 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002251 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002252 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002253 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002254 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002255
2256 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002257 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002258
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002259}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002260
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002261let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002262// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2263// IIC_iLoad_siu depending on whether it the offset register is shifted.
2264defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2265defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002266}
Rafael Espindola450856d2006-12-12 00:37:38 +00002267
Jim Grosbach45251b32011-08-11 20:41:13 +00002268multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2269 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002270 (ins addrmode3:$addr), IndexModePre,
2271 LdMiscFrm, itin,
2272 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2273 bits<14> addr;
2274 let Inst{23} = addr{8}; // U bit
2275 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2276 let Inst{19-16} = addr{12-9}; // Rn
2277 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2278 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002279 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002280 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002281 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002282 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002283 (ins addr_offset_none:$addr, am3offset:$offset),
2284 IndexModePost, LdMiscFrm, itin,
2285 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2286 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002287 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002288 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002289 let Inst{23} = offset{8}; // U bit
2290 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002291 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002292 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2293 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002294 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002295 }
2296}
Rafael Espindola4e307642006-09-08 16:59:47 +00002297
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002298let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002299defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2300defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2301defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002302let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002303def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002304 (ins addrmode3:$addr), IndexModePre,
2305 LdMiscFrm, IIC_iLoad_d_ru,
2306 "ldrd", "\t$Rt, $Rt2, $addr!",
2307 "$addr.base = $Rn_wb", []> {
2308 bits<14> addr;
2309 let Inst{23} = addr{8}; // U bit
2310 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2311 let Inst{19-16} = addr{12-9}; // Rn
2312 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2313 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002314 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002315 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002316}
Jim Grosbach45251b32011-08-11 20:41:13 +00002317def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002318 (ins addr_offset_none:$addr, am3offset:$offset),
2319 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2320 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2321 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002322 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002323 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002324 let Inst{23} = offset{8}; // U bit
2325 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002326 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002327 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2328 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002329 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002330}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002331} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002332} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002333
Jim Grosbach89958d52011-08-11 21:41:59 +00002334// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002335let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002336def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2337 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2338 IndexModePost, LdFrm, IIC_iLoad_ru,
2339 "ldrt", "\t$Rt, $addr, $offset",
2340 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002341 // {12} isAdd
2342 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002343 bits<14> offset;
2344 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002345 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002346 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002347 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002348 let Inst{19-16} = addr;
2349 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002350 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002351 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002352 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2353}
Jim Grosbach59999262011-08-10 23:43:54 +00002354
2355def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2356 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002357 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002358 "ldrt", "\t$Rt, $addr, $offset",
2359 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002360 // {12} isAdd
2361 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002362 bits<14> offset;
2363 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002364 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002365 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002366 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002367 let Inst{19-16} = addr;
2368 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002369 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002370}
Jim Grosbach3148a652011-08-08 23:28:47 +00002371
2372def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2373 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2374 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2375 "ldrbt", "\t$Rt, $addr, $offset",
2376 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002377 // {12} isAdd
2378 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002379 bits<14> offset;
2380 bits<4> addr;
2381 let Inst{25} = 1;
2382 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002383 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002384 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002385 let Inst{11-5} = offset{11-5};
2386 let Inst{4} = 0;
2387 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002388 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002389}
2390
2391def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2392 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2393 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2394 "ldrbt", "\t$Rt, $addr, $offset",
2395 "$addr.base = $Rn_wb", []> {
2396 // {12} isAdd
2397 // {11-0} imm12/Rm
2398 bits<14> offset;
2399 bits<4> addr;
2400 let Inst{25} = 0;
2401 let Inst{23} = offset{12};
2402 let Inst{21} = 1; // overwrite
2403 let Inst{19-16} = addr;
2404 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002405 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002406}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002407
2408multiclass AI3ldrT<bits<4> op, string opc> {
2409 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2410 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2411 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2412 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2413 bits<9> offset;
2414 let Inst{23} = offset{8};
2415 let Inst{22} = 1;
2416 let Inst{11-8} = offset{7-4};
2417 let Inst{3-0} = offset{3-0};
2418 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2419 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002420 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002421 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2422 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2423 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2424 bits<5> Rm;
2425 let Inst{23} = Rm{4};
2426 let Inst{22} = 0;
2427 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002428 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002429 let Inst{3-0} = Rm{3-0};
2430 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002431 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002432 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002433}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002434
2435defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2436defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2437defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002438}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002439
Evan Chenga8e29892007-01-19 07:51:42 +00002440// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002441
2442// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002443def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002444 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2445 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002446
Evan Chenga8e29892007-01-19 07:51:42 +00002447// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002448let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2449def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002450 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002451 "strd", "\t$Rt, $src2, $addr", []>,
2452 Requires<[IsARM, HasV5TE]> {
2453 let Inst{21} = 0;
2454}
Evan Chenga8e29892007-01-19 07:51:42 +00002455
2456// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002457multiclass AI2_stridx<bit isByte, string opc,
2458 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002459 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2460 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002461 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002462 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2463 bits<17> addr;
2464 let Inst{25} = 0;
2465 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2466 let Inst{19-16} = addr{16-13}; // Rn
2467 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002468 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002469 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002470 }
Evan Chenga8e29892007-01-19 07:51:42 +00002471
Jim Grosbach19dec202011-08-05 20:35:44 +00002472 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002473 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002474 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002475 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2476 bits<17> addr;
2477 let Inst{25} = 1;
2478 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2479 let Inst{19-16} = addr{16-13}; // Rn
2480 let Inst{11-0} = addr{11-0};
2481 let Inst{4} = 0; // Inst{4} = 0
2482 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002483 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002484 }
2485 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2486 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002487 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002488 opc, "\t$Rt, $addr, $offset",
2489 "$addr.base = $Rn_wb", []> {
2490 // {12} isAdd
2491 // {11-0} imm12/Rm
2492 bits<14> offset;
2493 bits<4> addr;
2494 let Inst{25} = 1;
2495 let Inst{23} = offset{12};
2496 let Inst{19-16} = addr;
2497 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002498
2499 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002500 }
Owen Anderson793e7962011-07-26 20:54:26 +00002501
Jim Grosbach19dec202011-08-05 20:35:44 +00002502 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2503 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002504 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002505 opc, "\t$Rt, $addr, $offset",
2506 "$addr.base = $Rn_wb", []> {
2507 // {12} isAdd
2508 // {11-0} imm12/Rm
2509 bits<14> offset;
2510 bits<4> addr;
2511 let Inst{25} = 0;
2512 let Inst{23} = offset{12};
2513 let Inst{19-16} = addr;
2514 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002515
2516 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002517 }
2518}
Owen Anderson793e7962011-07-26 20:54:26 +00002519
Jim Grosbach19dec202011-08-05 20:35:44 +00002520let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002521// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2522// IIC_iStore_siu depending on whether it the offset register is shifted.
2523defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2524defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002525}
Evan Chenga8e29892007-01-19 07:51:42 +00002526
Jim Grosbach19dec202011-08-05 20:35:44 +00002527def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2528 am2offset_reg:$offset),
2529 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2530 am2offset_reg:$offset)>;
2531def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2532 am2offset_imm:$offset),
2533 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2534 am2offset_imm:$offset)>;
2535def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2536 am2offset_reg:$offset),
2537 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2538 am2offset_reg:$offset)>;
2539def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2540 am2offset_imm:$offset),
2541 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2542 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002543
Jim Grosbach19dec202011-08-05 20:35:44 +00002544// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2545// put the patterns on the instruction definitions directly as ISel wants
2546// the address base and offset to be separate operands, not a single
2547// complex operand like we represent the instructions themselves. The
2548// pseudos map between the two.
2549let usesCustomInserter = 1,
2550 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2551def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2552 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2553 4, IIC_iStore_ru,
2554 [(set GPR:$Rn_wb,
2555 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2556def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2557 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2558 4, IIC_iStore_ru,
2559 [(set GPR:$Rn_wb,
2560 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2561def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2562 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2563 4, IIC_iStore_ru,
2564 [(set GPR:$Rn_wb,
2565 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2566def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2567 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2568 4, IIC_iStore_ru,
2569 [(set GPR:$Rn_wb,
2570 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002571def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2572 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2573 4, IIC_iStore_ru,
2574 [(set GPR:$Rn_wb,
2575 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002576}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002577
Evan Chenga8e29892007-01-19 07:51:42 +00002578
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002579
2580def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2581 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2582 StMiscFrm, IIC_iStore_bh_ru,
2583 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2584 bits<14> addr;
2585 let Inst{23} = addr{8}; // U bit
2586 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2587 let Inst{19-16} = addr{12-9}; // Rn
2588 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2589 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2590 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002591 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002592}
2593
2594def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2595 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2596 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2597 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2598 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2599 addr_offset_none:$addr,
2600 am3offset:$offset))]> {
2601 bits<10> offset;
2602 bits<4> addr;
2603 let Inst{23} = offset{8}; // U bit
2604 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2605 let Inst{19-16} = addr;
2606 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2607 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002608 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002609}
Evan Chenga8e29892007-01-19 07:51:42 +00002610
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002611let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002612def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002613 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2614 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2615 "strd", "\t$Rt, $Rt2, $addr!",
2616 "$addr.base = $Rn_wb", []> {
2617 bits<14> addr;
2618 let Inst{23} = addr{8}; // U bit
2619 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2620 let Inst{19-16} = addr{12-9}; // Rn
2621 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2622 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002623 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002624 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002625}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002626
Jim Grosbach45251b32011-08-11 20:41:13 +00002627def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002628 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2629 am3offset:$offset),
2630 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2631 "strd", "\t$Rt, $Rt2, $addr, $offset",
2632 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002633 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002634 bits<4> addr;
2635 let Inst{23} = offset{8}; // U bit
2636 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2637 let Inst{19-16} = addr;
2638 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2639 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002640 let DecoderMethod = "DecodeAddrMode3Instruction";
2641}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002642} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002643
Jim Grosbach7ce05792011-08-03 23:50:40 +00002644// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002645
Jim Grosbach10348e72011-08-11 20:04:56 +00002646def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2647 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2648 IndexModePost, StFrm, IIC_iStore_bh_ru,
2649 "strbt", "\t$Rt, $addr, $offset",
2650 "$addr.base = $Rn_wb", []> {
2651 // {12} isAdd
2652 // {11-0} imm12/Rm
2653 bits<14> offset;
2654 bits<4> addr;
2655 let Inst{25} = 1;
2656 let Inst{23} = offset{12};
2657 let Inst{21} = 1; // overwrite
2658 let Inst{19-16} = addr;
2659 let Inst{11-5} = offset{11-5};
2660 let Inst{4} = 0;
2661 let Inst{3-0} = offset{3-0};
2662 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2663}
2664
2665def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2666 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2667 IndexModePost, StFrm, IIC_iStore_bh_ru,
2668 "strbt", "\t$Rt, $addr, $offset",
2669 "$addr.base = $Rn_wb", []> {
2670 // {12} isAdd
2671 // {11-0} imm12/Rm
2672 bits<14> offset;
2673 bits<4> addr;
2674 let Inst{25} = 0;
2675 let Inst{23} = offset{12};
2676 let Inst{21} = 1; // overwrite
2677 let Inst{19-16} = addr;
2678 let Inst{11-0} = offset{11-0};
2679 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2680}
2681
Jim Grosbach342ebd52011-08-11 22:18:00 +00002682let mayStore = 1, neverHasSideEffects = 1 in {
2683def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2684 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2685 IndexModePost, StFrm, IIC_iStore_ru,
2686 "strt", "\t$Rt, $addr, $offset",
2687 "$addr.base = $Rn_wb", []> {
2688 // {12} isAdd
2689 // {11-0} imm12/Rm
2690 bits<14> offset;
2691 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002692 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002693 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002694 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002695 let Inst{19-16} = addr;
2696 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002697 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002698 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002699 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002700}
2701
Jim Grosbach342ebd52011-08-11 22:18:00 +00002702def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2703 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2704 IndexModePost, StFrm, IIC_iStore_ru,
2705 "strt", "\t$Rt, $addr, $offset",
2706 "$addr.base = $Rn_wb", []> {
2707 // {12} isAdd
2708 // {11-0} imm12/Rm
2709 bits<14> offset;
2710 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002711 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002712 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002713 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002714 let Inst{19-16} = addr;
2715 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002716 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002717}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002718}
2719
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002720
Jim Grosbach7ce05792011-08-03 23:50:40 +00002721multiclass AI3strT<bits<4> op, string opc> {
2722 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2723 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2724 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2725 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2726 bits<9> offset;
2727 let Inst{23} = offset{8};
2728 let Inst{22} = 1;
2729 let Inst{11-8} = offset{7-4};
2730 let Inst{3-0} = offset{3-0};
2731 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2732 }
2733 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2734 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2735 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2736 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2737 bits<5> Rm;
2738 let Inst{23} = Rm{4};
2739 let Inst{22} = 0;
2740 let Inst{11-8} = 0;
2741 let Inst{3-0} = Rm{3-0};
2742 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2743 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002744}
2745
Jim Grosbach7ce05792011-08-03 23:50:40 +00002746
2747defm STRHT : AI3strT<0b1011, "strht">;
2748
2749
Evan Chenga8e29892007-01-19 07:51:42 +00002750//===----------------------------------------------------------------------===//
2751// Load / store multiple Instructions.
2752//
2753
Jim Grosbach27debd62011-12-13 21:48:29 +00002754multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002755 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002756 // IA is the default, so no need for an explicit suffix on the
2757 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002758 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002759 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2760 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002761 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002762 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002763 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002764 let Inst{21} = 0; // No writeback
2765 let Inst{20} = L_bit;
2766 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002767 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002768 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2769 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002770 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002771 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002772 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002773 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002774 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002775
2776 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002777 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002778 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002779 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2780 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002781 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002782 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002783 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002784 let Inst{21} = 0; // No writeback
2785 let Inst{20} = L_bit;
2786 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002787 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002788 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2789 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002790 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002791 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002792 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002793 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002794 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002795
2796 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002797 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002798 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002799 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2800 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002801 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002802 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002803 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002804 let Inst{21} = 0; // No writeback
2805 let Inst{20} = L_bit;
2806 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002807 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002808 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2809 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002810 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002811 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002812 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002813 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002814 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002815
2816 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002817 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002818 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002819 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2820 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002821 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002822 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002823 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002824 let Inst{21} = 0; // No writeback
2825 let Inst{20} = L_bit;
2826 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002827 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002828 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2829 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002830 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002831 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002832 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002833 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002834 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002835
2836 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002837 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002838}
Bill Wendling6c470b82010-11-13 09:09:38 +00002839
Bill Wendlingc93989a2010-11-13 11:20:05 +00002840let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002841
2842let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002843defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2844 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002845
2846let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002847defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2848 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002849
2850} // neverHasSideEffects
2851
Bill Wendling73fe34a2010-11-16 01:16:36 +00002852// FIXME: remove when we have a way to marking a MI with these properties.
2853// FIXME: Should pc be an implicit operand like PICADD, etc?
2854let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2855 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002856def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2857 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002858 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002859 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002860 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002861
Jim Grosbach27debd62011-12-13 21:48:29 +00002862let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2863defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2864 IIC_iLoad_mu>;
2865
2866let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2867defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2868 IIC_iStore_mu>;
2869
2870
2871
Evan Chenga8e29892007-01-19 07:51:42 +00002872//===----------------------------------------------------------------------===//
2873// Move Instructions.
2874//
2875
Evan Chengcd799b92009-06-12 20:46:18 +00002876let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002877def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2878 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2879 bits<4> Rd;
2880 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002881
Johnny Chen103bf952011-04-01 23:30:25 +00002882 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002883 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002884 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002885 let Inst{3-0} = Rm;
2886 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002887}
2888
Andrew Trick90b7b122011-10-18 19:18:52 +00002889def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002890 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2891
Dale Johannesen38d5f042010-06-15 22:24:08 +00002892// A version for the smaller set of tail call registers.
2893let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002894def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002895 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2896 bits<4> Rd;
2897 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002898
Dale Johannesen38d5f042010-06-15 22:24:08 +00002899 let Inst{11-4} = 0b00000000;
2900 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002901 let Inst{3-0} = Rm;
2902 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002903}
2904
Owen Andersonde317f42011-08-09 23:33:27 +00002905def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002906 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002907 "mov", "\t$Rd, $src",
2908 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002909 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002910 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002911 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002912 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002913 let Inst{11-8} = src{11-8};
2914 let Inst{7} = 0;
2915 let Inst{6-5} = src{6-5};
2916 let Inst{4} = 1;
2917 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002918 let Inst{25} = 0;
2919}
Evan Chenga2515702007-03-19 07:09:02 +00002920
Owen Anderson152d4a42011-07-21 23:38:37 +00002921def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2922 DPSoRegImmFrm, IIC_iMOVsr,
2923 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2924 UnaryDP {
2925 bits<4> Rd;
2926 bits<12> src;
2927 let Inst{15-12} = Rd;
2928 let Inst{19-16} = 0b0000;
2929 let Inst{11-5} = src{11-5};
2930 let Inst{4} = 0;
2931 let Inst{3-0} = src{3-0};
2932 let Inst{25} = 0;
2933}
2934
Evan Chengc4af4632010-11-17 20:13:28 +00002935let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002936def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2937 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002938 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002939 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002940 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002941 let Inst{15-12} = Rd;
2942 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002943 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002944}
2945
Evan Chengc4af4632010-11-17 20:13:28 +00002946let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002947def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002948 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002949 "movw", "\t$Rd, $imm",
2950 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002951 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002952 bits<4> Rd;
2953 bits<16> imm;
2954 let Inst{15-12} = Rd;
2955 let Inst{11-0} = imm{11-0};
2956 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002957 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002958 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002959 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002960}
2961
Jim Grosbachffa32252011-07-19 19:13:28 +00002962def : InstAlias<"mov${p} $Rd, $imm",
2963 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2964 Requires<[IsARM]>;
2965
Evan Cheng53519f02011-01-21 18:55:51 +00002966def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2967 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002968
2969let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002970def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2971 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002972 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002973 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002974 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002975 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002976 lo16AllZero:$imm))]>, UnaryDP,
2977 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002978 bits<4> Rd;
2979 bits<16> imm;
2980 let Inst{15-12} = Rd;
2981 let Inst{11-0} = imm{11-0};
2982 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002983 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002984 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002985 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002986}
Evan Cheng13ab0202007-07-10 18:08:01 +00002987
Evan Cheng53519f02011-01-21 18:55:51 +00002988def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2989 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002990
2991} // Constraints
2992
Evan Cheng20956592009-10-21 08:15:52 +00002993def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2994 Requires<[IsARM, HasV6T2]>;
2995
David Goodwinca01a8d2009-09-01 18:32:09 +00002996let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002997def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002998 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2999 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003000
3001// These aren't really mov instructions, but we have to define them this way
3002// due to flag operands.
3003
Evan Cheng071a2792007-09-11 19:55:27 +00003004let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003005def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003006 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3007 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003008def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003009 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3010 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003011}
Evan Chenga8e29892007-01-19 07:51:42 +00003012
Evan Chenga8e29892007-01-19 07:51:42 +00003013//===----------------------------------------------------------------------===//
3014// Extend Instructions.
3015//
3016
3017// Sign extenders
3018
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003019def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003020 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003021def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003022 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003023
Jim Grosbach70327412011-07-27 17:48:13 +00003024def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003025 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003026def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003027 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003028
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003029def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003030
Jim Grosbach70327412011-07-27 17:48:13 +00003031def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003032
3033// Zero extenders
3034
3035let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003036def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003037 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003038def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003039 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003040def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003041 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003042
Jim Grosbach542f6422010-07-28 23:25:44 +00003043// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3044// The transformation should probably be done as a combiner action
3045// instead so we can include a check for masking back in the upper
3046// eight bits of the source into the lower eight bits of the result.
3047//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003048// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003049def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003050 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003051
Jim Grosbach70327412011-07-27 17:48:13 +00003052def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003053 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003054def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003055 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003056}
3057
Evan Chenga8e29892007-01-19 07:51:42 +00003058// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003059def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003060
Evan Chenga8e29892007-01-19 07:51:42 +00003061
Owen Anderson33e57512011-08-10 00:03:03 +00003062def SBFX : I<(outs GPRnopc:$Rd),
3063 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003064 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003065 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003066 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003067 bits<4> Rd;
3068 bits<4> Rn;
3069 bits<5> lsb;
3070 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003071 let Inst{27-21} = 0b0111101;
3072 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003073 let Inst{20-16} = width;
3074 let Inst{15-12} = Rd;
3075 let Inst{11-7} = lsb;
3076 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003077}
3078
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003079def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003080 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003081 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003082 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003083 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003084 bits<4> Rd;
3085 bits<4> Rn;
3086 bits<5> lsb;
3087 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003088 let Inst{27-21} = 0b0111111;
3089 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003090 let Inst{20-16} = width;
3091 let Inst{15-12} = Rd;
3092 let Inst{11-7} = lsb;
3093 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003094}
3095
Evan Chenga8e29892007-01-19 07:51:42 +00003096//===----------------------------------------------------------------------===//
3097// Arithmetic Instructions.
3098//
3099
Jim Grosbach26421962008-10-14 20:36:24 +00003100defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003101 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003102 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003103defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003104 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003105 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003106
Evan Chengc85e8322007-07-05 07:13:32 +00003107// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003108//
Andrew Trick90b7b122011-10-18 19:18:52 +00003109// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3110// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003111// AdjustInstrPostInstrSelection where we determine whether or not to
3112// set the "s" bit based on CPSR liveness.
3113//
Andrew Trick90b7b122011-10-18 19:18:52 +00003114// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003115// support for an optional CPSR definition that corresponds to the DAG
3116// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003117defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3118 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3119defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3120 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003121
Evan Cheng62674222009-06-25 23:34:10 +00003122defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003123 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003124 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003125defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003126 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003127 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003128
Evan Cheng342e3162011-08-30 01:34:54 +00003129defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3130 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3131 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003132
3133// FIXME: Eliminate them if we can write def : Pat patterns which defines
3134// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003135defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3136 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003137
Evan Cheng342e3162011-08-30 01:34:54 +00003138defm RSC : AI1_rsc_irs<0b0111, "rsc",
3139 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3140 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003141
Evan Chenga8e29892007-01-19 07:51:42 +00003142// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003143// The assume-no-carry-in form uses the negation of the input since add/sub
3144// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3145// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3146// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003147def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3148 (SUBri GPR:$src, so_imm_neg:$imm)>;
3149def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3150 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3151
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003152// The with-carry-in form matches bitwise not instead of the negation.
3153// Effectively, the inverse interpretation of the carry flag already accounts
3154// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003155def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3156 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003157
3158// Note: These are implemented in C++ code, because they have to generate
3159// ADD/SUBrs instructions, which use a complex pattern that a xform function
3160// cannot produce.
3161// (mul X, 2^n+1) -> (add (X << n), X)
3162// (mul X, 2^n-1) -> (rsb X, (X << n))
3163
Jim Grosbach7931df32011-07-22 18:06:01 +00003164// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003165// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003166class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003167 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003168 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3169 string asm = "\t$Rd, $Rn, $Rm">
3170 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003171 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003172 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003173 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003174 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003175 let Inst{11-4} = op11_4;
3176 let Inst{19-16} = Rn;
3177 let Inst{15-12} = Rd;
3178 let Inst{3-0} = Rm;
Silviu Baranga82e1bba2012-04-05 16:13:15 +00003179
3180 let Unpredictable{11-8} = 0b1111;
Johnny Chen08b85f32010-02-13 01:21:01 +00003181}
3182
Jim Grosbach7931df32011-07-22 18:06:01 +00003183// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003184
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003185def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003186 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3187 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003188def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003189 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3190 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3191def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3192 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003193 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003194def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3195 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003196 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003197
3198def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3199def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3200def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3201def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3202def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3203def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3204def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3205def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3206def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3207def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3208def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3209def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003210
Jim Grosbach7931df32011-07-22 18:06:01 +00003211// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003212
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003213def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3214def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3215def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3216def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3217def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3218def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3219def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3220def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3221def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3222def USAX : AAI<0b01100101, 0b11110101, "usax">;
3223def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3224def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003225
Jim Grosbach7931df32011-07-22 18:06:01 +00003226// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003227
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003228def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3229def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3230def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3231def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3232def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3233def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3234def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3235def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3236def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3237def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3238def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3239def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003240
Jim Grosbachd30970f2011-08-11 22:30:30 +00003241// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003242
Jim Grosbach70987fb2010-10-18 23:35:38 +00003243def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003244 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003245 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003246 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003247 bits<4> Rd;
3248 bits<4> Rn;
3249 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003250 let Inst{27-20} = 0b01111000;
3251 let Inst{15-12} = 0b1111;
3252 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003253 let Inst{19-16} = Rd;
3254 let Inst{11-8} = Rm;
3255 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003256}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003257def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003258 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003259 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003260 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003261 bits<4> Rd;
3262 bits<4> Rn;
3263 bits<4> Rm;
3264 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003265 let Inst{27-20} = 0b01111000;
3266 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003267 let Inst{19-16} = Rd;
3268 let Inst{15-12} = Ra;
3269 let Inst{11-8} = Rm;
3270 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003271}
3272
Jim Grosbachd30970f2011-08-11 22:30:30 +00003273// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003274
Owen Anderson33e57512011-08-10 00:03:03 +00003275def SSAT : AI<(outs GPRnopc:$Rd),
3276 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003277 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003278 bits<4> Rd;
3279 bits<5> sat_imm;
3280 bits<4> Rn;
3281 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003282 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003283 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003284 let Inst{20-16} = sat_imm;
3285 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003286 let Inst{11-7} = sh{4-0};
3287 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003288 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003289}
3290
Owen Anderson33e57512011-08-10 00:03:03 +00003291def SSAT16 : AI<(outs GPRnopc:$Rd),
3292 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003293 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003294 bits<4> Rd;
3295 bits<4> sat_imm;
3296 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003297 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003298 let Inst{11-4} = 0b11110011;
3299 let Inst{15-12} = Rd;
3300 let Inst{19-16} = sat_imm;
3301 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003302}
3303
Owen Anderson33e57512011-08-10 00:03:03 +00003304def USAT : AI<(outs GPRnopc:$Rd),
3305 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003306 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003307 bits<4> Rd;
3308 bits<5> sat_imm;
3309 bits<4> Rn;
3310 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003311 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003312 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003313 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003314 let Inst{11-7} = sh{4-0};
3315 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003316 let Inst{20-16} = sat_imm;
3317 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003318}
3319
Owen Anderson33e57512011-08-10 00:03:03 +00003320def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003321 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003322 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003323 bits<4> Rd;
3324 bits<4> sat_imm;
3325 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003326 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003327 let Inst{11-4} = 0b11110011;
3328 let Inst{15-12} = Rd;
3329 let Inst{19-16} = sat_imm;
3330 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003331}
Evan Chenga8e29892007-01-19 07:51:42 +00003332
Owen Anderson33e57512011-08-10 00:03:03 +00003333def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3334 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3335def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3336 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003337
Evan Chenga8e29892007-01-19 07:51:42 +00003338//===----------------------------------------------------------------------===//
3339// Bitwise Instructions.
3340//
3341
Jim Grosbach26421962008-10-14 20:36:24 +00003342defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003343 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003344 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003345defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003346 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003347 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003348defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003349 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003350 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003351defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003352 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003353 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003354
Jim Grosbachc29769b2011-07-28 19:46:12 +00003355// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3356// like in the actual instruction encoding. The complexity of mapping the mask
3357// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3358// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003359def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003360 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003361 "bfc", "\t$Rd, $imm", "$src = $Rd",
3362 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003363 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003364 bits<4> Rd;
3365 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003366 let Inst{27-21} = 0b0111110;
3367 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003368 let Inst{15-12} = Rd;
3369 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003370 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003371}
3372
Johnny Chenb2503c02010-02-17 06:31:48 +00003373// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003374def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3375 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3376 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3377 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3378 bf_inv_mask_imm:$imm))]>,
3379 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003380 bits<4> Rd;
3381 bits<4> Rn;
3382 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003383 let Inst{27-21} = 0b0111110;
3384 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003385 let Inst{15-12} = Rd;
3386 let Inst{11-7} = imm{4-0}; // lsb
3387 let Inst{20-16} = imm{9-5}; // width
3388 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003389}
3390
Jim Grosbach36860462010-10-21 22:19:32 +00003391def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3392 "mvn", "\t$Rd, $Rm",
3393 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3394 bits<4> Rd;
3395 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003396 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003397 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003398 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003399 let Inst{15-12} = Rd;
3400 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003401}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003402def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3403 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003404 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003405 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003406 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003407 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003408 let Inst{19-16} = 0b0000;
3409 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003410 let Inst{11-5} = shift{11-5};
3411 let Inst{4} = 0;
3412 let Inst{3-0} = shift{3-0};
3413}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003414def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3415 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003416 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3417 bits<4> Rd;
3418 bits<12> shift;
3419 let Inst{25} = 0;
3420 let Inst{19-16} = 0b0000;
3421 let Inst{15-12} = Rd;
3422 let Inst{11-8} = shift{11-8};
3423 let Inst{7} = 0;
3424 let Inst{6-5} = shift{6-5};
3425 let Inst{4} = 1;
3426 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003427}
Evan Chengc4af4632010-11-17 20:13:28 +00003428let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003429def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3430 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3431 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3432 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003433 bits<12> imm;
3434 let Inst{25} = 1;
3435 let Inst{19-16} = 0b0000;
3436 let Inst{15-12} = Rd;
3437 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003438}
Evan Chenga8e29892007-01-19 07:51:42 +00003439
3440def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3441 (BICri GPR:$src, so_imm_not:$imm)>;
3442
3443//===----------------------------------------------------------------------===//
3444// Multiply Instructions.
3445//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003446class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3447 string opc, string asm, list<dag> pattern>
3448 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3449 bits<4> Rd;
3450 bits<4> Rm;
3451 bits<4> Rn;
3452 let Inst{19-16} = Rd;
3453 let Inst{11-8} = Rm;
3454 let Inst{3-0} = Rn;
3455}
3456class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3457 string opc, string asm, list<dag> pattern>
3458 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3459 bits<4> RdLo;
3460 bits<4> RdHi;
3461 bits<4> Rm;
3462 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003463 let Inst{19-16} = RdHi;
3464 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003465 let Inst{11-8} = Rm;
3466 let Inst{3-0} = Rn;
3467}
Evan Chenga8e29892007-01-19 07:51:42 +00003468
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003469// FIXME: The v5 pseudos are only necessary for the additional Constraint
3470// property. Remove them when it's possible to add those properties
3471// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003472let isCommutable = 1 in {
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003473def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003474 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003475 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003476 Requires<[IsARM, HasV6]> {
3477 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003478 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003479}
Evan Chenga8e29892007-01-19 07:51:42 +00003480
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003481let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003482def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003483 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003484 4, IIC_iMUL32,
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003485 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3486 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003487 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003488}
3489
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003490def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3491 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003492 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3493 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003494 bits<4> Ra;
3495 let Inst{15-12} = Ra;
3496}
Evan Chenga8e29892007-01-19 07:51:42 +00003497
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003498let Constraints = "@earlyclobber $Rd" in
3499def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3500 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003501 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003502 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3503 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3504 Requires<[IsARM, NoV6]>;
3505
Jim Grosbach65711012010-11-19 22:22:37 +00003506def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3507 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3508 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003509 Requires<[IsARM, HasV6T2]> {
3510 bits<4> Rd;
3511 bits<4> Rm;
3512 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003513 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003514 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003515 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003516 let Inst{11-8} = Rm;
3517 let Inst{3-0} = Rn;
3518}
Evan Chengedcbada2009-07-06 22:05:45 +00003519
Evan Chenga8e29892007-01-19 07:51:42 +00003520// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003521let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003522let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003523def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003524 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003525 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3526 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003527
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003528def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003529 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003530 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3531 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003532
3533let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3534def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3535 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003536 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003537 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3538 Requires<[IsARM, NoV6]>;
3539
3540def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3541 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003542 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003543 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3544 Requires<[IsARM, NoV6]>;
3545}
Evan Cheng8de898a2009-06-26 00:19:44 +00003546}
Evan Chenga8e29892007-01-19 07:51:42 +00003547
3548// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003549def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3550 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003551 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3552 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003553def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3554 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003555 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3556 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003557
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003558def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3559 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3560 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3561 Requires<[IsARM, HasV6]> {
3562 bits<4> RdLo;
3563 bits<4> RdHi;
3564 bits<4> Rm;
3565 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003566 let Inst{19-16} = RdHi;
3567 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003568 let Inst{11-8} = Rm;
3569 let Inst{3-0} = Rn;
3570}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003571
3572let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3573def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3574 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003575 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003576 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3577 Requires<[IsARM, NoV6]>;
3578def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3579 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003580 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003581 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3582 Requires<[IsARM, NoV6]>;
3583def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3584 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003585 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003586 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3587 Requires<[IsARM, NoV6]>;
3588}
3589
Evan Chengcd799b92009-06-12 20:46:18 +00003590} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003591
3592// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003593def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3594 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3595 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003596 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003597 let Inst{15-12} = 0b1111;
3598}
Evan Cheng13ab0202007-07-10 18:08:01 +00003599
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003600def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003601 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003602 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003603 let Inst{15-12} = 0b1111;
3604}
3605
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003606def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3607 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3608 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3609 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3610 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003611
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003612def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3613 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003614 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003615 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003616
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003617def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3618 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3619 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3620 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3621 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003622
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003623def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3624 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003625 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003626 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003627
Raul Herbster37fb5b12007-08-30 23:25:47 +00003628multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003629 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3630 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3631 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3632 (sext_inreg GPR:$Rm, i16)))]>,
3633 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003634
Jim Grosbach3870b752010-10-22 18:35:16 +00003635 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3636 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3637 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3638 (sra GPR:$Rm, (i32 16))))]>,
3639 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003640
Jim Grosbach3870b752010-10-22 18:35:16 +00003641 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3642 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3643 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3644 (sext_inreg GPR:$Rm, i16)))]>,
3645 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003646
Jim Grosbach3870b752010-10-22 18:35:16 +00003647 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3648 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3649 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3650 (sra GPR:$Rm, (i32 16))))]>,
3651 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003652
Jim Grosbach3870b752010-10-22 18:35:16 +00003653 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3654 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3655 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3656 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3657 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003658
Jim Grosbach3870b752010-10-22 18:35:16 +00003659 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3660 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3661 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3662 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3663 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003664}
3665
Raul Herbster37fb5b12007-08-30 23:25:47 +00003666
3667multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003668 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003669 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3670 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003671 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003672 [(set GPRnopc:$Rd, (add GPR:$Ra,
3673 (opnode (sext_inreg GPRnopc:$Rn, i16),
3674 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003675 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003676
Owen Anderson33e57512011-08-10 00:03:03 +00003677 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3678 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003679 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003680 [(set GPRnopc:$Rd,
3681 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3682 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003683 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003684
Owen Anderson33e57512011-08-10 00:03:03 +00003685 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3686 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003687 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003688 [(set GPRnopc:$Rd,
3689 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3690 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003691 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003692
Owen Anderson33e57512011-08-10 00:03:03 +00003693 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3694 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003695 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003696 [(set GPRnopc:$Rd,
3697 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3698 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003699 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003700
Owen Anderson33e57512011-08-10 00:03:03 +00003701 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3702 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003703 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003704 [(set GPRnopc:$Rd,
3705 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3706 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003707 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003708
Owen Anderson33e57512011-08-10 00:03:03 +00003709 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3710 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003711 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003712 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003713 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3714 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003715 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003716 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003717}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003718
Raul Herbster37fb5b12007-08-30 23:25:47 +00003719defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3720defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003721
Jim Grosbachd30970f2011-08-11 22:30:30 +00003722// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003723def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3724 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003725 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003726 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003727
Owen Anderson33e57512011-08-10 00:03:03 +00003728def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3729 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003730 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003731 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003732
Owen Anderson33e57512011-08-10 00:03:03 +00003733def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3734 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003735 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003736 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003737
Owen Anderson33e57512011-08-10 00:03:03 +00003738def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3739 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003740 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003741 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003742
Jim Grosbachd30970f2011-08-11 22:30:30 +00003743// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003744class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3745 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003746 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003747 bits<4> Rn;
3748 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003749 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003750 let Inst{22} = long;
3751 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003752 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003753 let Inst{7} = 0;
3754 let Inst{6} = sub;
3755 let Inst{5} = swap;
3756 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003757 let Inst{3-0} = Rn;
3758}
3759class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3760 InstrItinClass itin, string opc, string asm>
3761 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3762 bits<4> Rd;
3763 let Inst{15-12} = 0b1111;
3764 let Inst{19-16} = Rd;
3765}
3766class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3767 InstrItinClass itin, string opc, string asm>
3768 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3769 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003770 bits<4> Rd;
3771 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003772 let Inst{15-12} = Ra;
3773}
3774class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3775 InstrItinClass itin, string opc, string asm>
3776 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3777 bits<4> RdLo;
3778 bits<4> RdHi;
3779 let Inst{19-16} = RdHi;
3780 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003781}
3782
3783multiclass AI_smld<bit sub, string opc> {
3784
Owen Anderson33e57512011-08-10 00:03:03 +00003785 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3786 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003787 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003788
Owen Anderson33e57512011-08-10 00:03:03 +00003789 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3790 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003791 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003792
Owen Anderson33e57512011-08-10 00:03:03 +00003793 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3794 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003795 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003796
Owen Anderson33e57512011-08-10 00:03:03 +00003797 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3798 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003799 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003800
3801}
3802
3803defm SMLA : AI_smld<0, "smla">;
3804defm SMLS : AI_smld<1, "smls">;
3805
Johnny Chen2ec5e492010-02-22 21:50:40 +00003806multiclass AI_sdml<bit sub, string opc> {
3807
Jim Grosbache15defc2011-08-10 23:23:47 +00003808 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3809 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3810 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3811 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003812}
3813
3814defm SMUA : AI_sdml<0, "smua">;
3815defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003816
Evan Chenga8e29892007-01-19 07:51:42 +00003817//===----------------------------------------------------------------------===//
3818// Misc. Arithmetic Instructions.
3819//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003820
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003821def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3822 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3823 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003824
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003825def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3826 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3827 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3828 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003829
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003830def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3831 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3832 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003833
Evan Cheng9568e5c2011-06-21 06:01:08 +00003834let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003835def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3836 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003837 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003838 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003839
Evan Cheng9568e5c2011-06-21 06:01:08 +00003840let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003841def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3842 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003843 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003844 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003845
Evan Chengf60ceac2011-06-15 17:17:48 +00003846def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3847 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3848 (REVSH GPR:$Rm)>;
3849
Jim Grosbache1d58a62011-09-14 22:52:14 +00003850def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3851 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003852 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003853 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3854 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3855 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003856 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003857
Evan Chenga8e29892007-01-19 07:51:42 +00003858// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003859def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3860 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3861def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3862 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003863
Bob Wilsondc66eda2010-08-16 22:26:55 +00003864// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3865// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003866def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3867 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003868 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003869 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3870 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3871 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003872 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003873
Evan Chenga8e29892007-01-19 07:51:42 +00003874// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3875// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003876def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3877 (srl GPRnopc:$src2, imm16_31:$sh)),
3878 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3879def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3880 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3881 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003882
Evan Chenga8e29892007-01-19 07:51:42 +00003883//===----------------------------------------------------------------------===//
3884// Comparison Instructions...
3885//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003886
Jim Grosbach26421962008-10-14 20:36:24 +00003887defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003888 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003889 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003890
Jim Grosbach97a884d2010-12-07 20:41:06 +00003891// ARMcmpZ can re-use the above instruction definitions.
3892def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3893 (CMPri GPR:$src, so_imm:$imm)>;
3894def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3895 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003896def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3897 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3898def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3899 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003900
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003901// FIXME: We have to be careful when using the CMN instruction and comparison
3902// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003903// results:
3904//
3905// rsbs r1, r1, 0
3906// cmp r0, r1
3907// mov r0, #0
3908// it ls
3909// mov r0, #1
3910//
3911// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003912//
Bill Wendling6165e872010-08-26 18:33:51 +00003913// cmn r0, r1
3914// mov r0, #0
3915// it ls
3916// mov r0, #1
3917//
3918// However, the CMN gives the *opposite* result when r1 is 0. This is because
3919// the carry flag is set in the CMP case but not in the CMN case. In short, the
3920// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3921// value of r0 and the carry bit (because the "carry bit" parameter to
3922// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3923// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3924// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3925// parameter to AddWithCarry is defined as 0).
3926//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003927// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003928//
3929// x = 0
3930// ~x = 0xFFFF FFFF
3931// ~x + 1 = 0x1 0000 0000
3932// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3933//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003934// Therefore, we should disable CMN when comparing against zero, until we can
3935// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3936// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003937//
3938// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3939//
3940// This is related to <rdar://problem/7569620>.
3941//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003942//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3943// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003944
Evan Chenga8e29892007-01-19 07:51:42 +00003945// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003946defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003947 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003948 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003949defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003950 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003951 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003952
David Goodwinc0309b42009-06-29 15:33:01 +00003953defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003954 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003955 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003956
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003957//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3958// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003959
David Goodwinc0309b42009-06-29 15:33:01 +00003960def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003961 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003962
Evan Cheng218977b2010-07-13 19:27:42 +00003963// Pseudo i64 compares for some floating point compares.
3964let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3965 Defs = [CPSR] in {
3966def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003967 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003968 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003969 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3970
3971def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003972 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003973 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3974} // usesCustomInserter
3975
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003976
Evan Chenga8e29892007-01-19 07:51:42 +00003977// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003978// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003979// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003980let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003981
3982let isCommutable = 1 in
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003983def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003984 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003985 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3986 RegConstraint<"$false = $Rd">;
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003987
Owen Anderson92a20222011-07-21 18:54:16 +00003988def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3989 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003990 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003991 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3992 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003993 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003994def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3995 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3996 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003997 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3998 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003999 RegConstraint<"$false = $Rd">;
4000
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004001
Evan Chengc4af4632010-11-17 20:13:28 +00004002let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004003def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004004 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004005 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004006 []>,
4007 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004008
Evan Chengc4af4632010-11-17 20:13:28 +00004009let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004010def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4011 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004012 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004013 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004014 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004015
Evan Cheng63f35442010-11-13 02:25:14 +00004016// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004017let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004018def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4019 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004020 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004021
Evan Chengc4af4632010-11-17 20:13:28 +00004022let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004023def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4024 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004025 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004026 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004027 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00004028
Evan Chengc892aeb2012-02-23 01:19:06 +00004029// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00004030multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
4031 Instruction irsr,
4032 InstrItinClass iii, InstrItinClass iir,
4033 InstrItinClass iis> {
4034 def ri : ARMPseudoExpand<(outs GPR:$Rd),
4035 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
4036 4, iii, [],
4037 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
4038 RegConstraint<"$Rn = $Rd">;
4039 def rr : ARMPseudoExpand<(outs GPR:$Rd),
4040 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
4041 4, iir, [],
4042 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
4043 RegConstraint<"$Rn = $Rd">;
4044 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
4045 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
4046 4, iis, [],
4047 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
4048 RegConstraint<"$Rn = $Rd">;
4049 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
4050 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
4051 4, iis, [],
4052 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
4053 RegConstraint<"$Rn = $Rd">;
4054}
Evan Chengc892aeb2012-02-23 01:19:06 +00004055
Evan Cheng03a18522012-03-20 21:28:05 +00004056defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
4057 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4058defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
4059 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4060defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
4061 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00004062
Owen Andersonf523e472010-09-23 23:45:25 +00004063} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004064
Evan Cheng03a18522012-03-20 21:28:05 +00004065
Jim Grosbach3728e962009-12-10 00:11:09 +00004066//===----------------------------------------------------------------------===//
4067// Atomic operations intrinsics
4068//
4069
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004070def MemBarrierOptOperand : AsmOperandClass {
4071 let Name = "MemBarrierOpt";
4072 let ParserMethod = "parseMemBarrierOptOperand";
4073}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004074def memb_opt : Operand<i32> {
4075 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004076 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004077 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004078}
Jim Grosbach3728e962009-12-10 00:11:09 +00004079
Bob Wilsonf74a4292010-10-30 00:54:37 +00004080// memory barriers protect the atomic sequences
4081let hasSideEffects = 1 in {
4082def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4083 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4084 Requires<[IsARM, HasDB]> {
4085 bits<4> opt;
4086 let Inst{31-4} = 0xf57ff05;
4087 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004088}
Jim Grosbach3728e962009-12-10 00:11:09 +00004089}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004090
Bob Wilsonf74a4292010-10-30 00:54:37 +00004091def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004092 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004093 Requires<[IsARM, HasDB]> {
4094 bits<4> opt;
4095 let Inst{31-4} = 0xf57ff04;
4096 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004097}
4098
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004099// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004100def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4101 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004102 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004103 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004104 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004105 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004106}
4107
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004108// Pseudo isntruction that combines movs + predicated rsbmi
4109// to implement integer ABS
4110let usesCustomInserter = 1, Defs = [CPSR] in {
4111def ABS : ARMPseudoInst<
4112 (outs GPR:$dst), (ins GPR:$src),
4113 8, NoItinerary, []>;
4114}
4115
Jim Grosbach66869102009-12-11 18:52:41 +00004116let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004117 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004118 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004120 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4121 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004123 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4124 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004126 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4127 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004129 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4130 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004132 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4133 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004135 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004136 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4138 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4139 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4141 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4142 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004144 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004145 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004147 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004148 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004150 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4151 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004153 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4154 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004156 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4157 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004159 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4160 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004162 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4163 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004165 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004166 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4168 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4169 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4171 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4172 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004174 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004175 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4176 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004177 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004178 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004179 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004180 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4181 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004182 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004183 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4184 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004185 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004186 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4187 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004188 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004189 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4190 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004191 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004192 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4193 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004194 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004195 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004196 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4197 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4198 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4199 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4200 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4201 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4202 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4203 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004204 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004205 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4206 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004207 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004208
4209 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004210 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004211 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4212 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004213 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004214 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4215 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004216 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004217 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4218
Jim Grosbache801dc42009-12-12 01:40:06 +00004219 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004220 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004221 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4222 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004223 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004224 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4225 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004226 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004227 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4228}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004229}
4230
4231let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004232def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4233 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004234 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004235def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4236 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004237def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4238 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004239let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004240def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004241 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004242 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004243}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004244}
4245
Jim Grosbach86875a22010-10-29 19:58:57 +00004246let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004247def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004248 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004249def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004250 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004251def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004252 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004253let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004254def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004255 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004256 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004257 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004258}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004259}
4260
Jim Grosbach5278eb82009-12-11 01:42:04 +00004261
Jim Grosbachd30970f2011-08-11 22:30:30 +00004262def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004263 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004264 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004265}
4266
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004267// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004268let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004269def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4270 "swp", []>;
4271def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4272 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004273}
4274
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004275//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004276// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004277//
4278
Jim Grosbach83ab0702011-07-13 22:01:08 +00004279def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4280 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004281 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004282 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4283 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004284 bits<4> opc1;
4285 bits<4> CRn;
4286 bits<4> CRd;
4287 bits<4> cop;
4288 bits<3> opc2;
4289 bits<4> CRm;
4290
4291 let Inst{3-0} = CRm;
4292 let Inst{4} = 0;
4293 let Inst{7-5} = opc2;
4294 let Inst{11-8} = cop;
4295 let Inst{15-12} = CRd;
4296 let Inst{19-16} = CRn;
4297 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004298}
4299
Jim Grosbach83ab0702011-07-13 22:01:08 +00004300def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4301 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004302 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004303 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4304 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004305 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004306 bits<4> opc1;
4307 bits<4> CRn;
4308 bits<4> CRd;
4309 bits<4> cop;
4310 bits<3> opc2;
4311 bits<4> CRm;
4312
4313 let Inst{3-0} = CRm;
4314 let Inst{4} = 0;
4315 let Inst{7-5} = opc2;
4316 let Inst{11-8} = cop;
4317 let Inst{15-12} = CRd;
4318 let Inst{19-16} = CRn;
4319 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004320}
4321
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004322class ACI<dag oops, dag iops, string opc, string asm,
4323 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004324 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4325 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004326 let Inst{27-25} = 0b110;
4327}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004328class ACInoP<dag oops, dag iops, string opc, string asm,
4329 IndexMode im = IndexModeNone>
4330 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4331 opc, asm, "", []> {
4332 let Inst{31-28} = 0b1111;
4333 let Inst{27-25} = 0b110;
4334}
4335multiclass LdStCop<bit load, bit Dbit, string asm> {
4336 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4337 asm, "\t$cop, $CRd, $addr"> {
4338 bits<13> addr;
4339 bits<4> cop;
4340 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004341 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004342 let Inst{23} = addr{8};
4343 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004344 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004345 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004346 let Inst{19-16} = addr{12-9};
4347 let Inst{15-12} = CRd;
4348 let Inst{11-8} = cop;
4349 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004350 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004351 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004352 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4353 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4354 bits<13> addr;
4355 bits<4> cop;
4356 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004357 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004358 let Inst{23} = addr{8};
4359 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004360 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004361 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004362 let Inst{19-16} = addr{12-9};
4363 let Inst{15-12} = CRd;
4364 let Inst{11-8} = cop;
4365 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004366 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004367 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004368 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4369 postidx_imm8s4:$offset),
4370 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4371 bits<9> offset;
4372 bits<4> addr;
4373 bits<4> cop;
4374 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004375 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004376 let Inst{23} = offset{8};
4377 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004378 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004379 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004380 let Inst{19-16} = addr;
4381 let Inst{15-12} = CRd;
4382 let Inst{11-8} = cop;
4383 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004384 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004385 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004386 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004387 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004388 coproc_option_imm:$option),
4389 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004390 bits<8> option;
4391 bits<4> addr;
4392 bits<4> cop;
4393 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004394 let Inst{24} = 0; // P = 0
4395 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004396 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004397 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004398 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004399 let Inst{19-16} = addr;
4400 let Inst{15-12} = CRd;
4401 let Inst{11-8} = cop;
4402 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004403 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004404 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004405}
4406multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4407 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4408 asm, "\t$cop, $CRd, $addr"> {
4409 bits<13> addr;
4410 bits<4> cop;
4411 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004412 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004413 let Inst{23} = addr{8};
4414 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004415 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004416 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004417 let Inst{19-16} = addr{12-9};
4418 let Inst{15-12} = CRd;
4419 let Inst{11-8} = cop;
4420 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004421 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004422 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004423 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4424 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4425 bits<13> addr;
4426 bits<4> cop;
4427 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004428 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004429 let Inst{23} = addr{8};
4430 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004431 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004432 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004433 let Inst{19-16} = addr{12-9};
4434 let Inst{15-12} = CRd;
4435 let Inst{11-8} = cop;
4436 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004437 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004438 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004439 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4440 postidx_imm8s4:$offset),
4441 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4442 bits<9> offset;
4443 bits<4> addr;
4444 bits<4> cop;
4445 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004446 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004447 let Inst{23} = offset{8};
4448 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004449 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004450 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004451 let Inst{19-16} = addr;
4452 let Inst{15-12} = CRd;
4453 let Inst{11-8} = cop;
4454 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004455 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004456 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004457 def _OPTION : ACInoP<(outs),
4458 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004459 coproc_option_imm:$option),
4460 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004461 bits<8> option;
4462 bits<4> addr;
4463 bits<4> cop;
4464 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004465 let Inst{24} = 0; // P = 0
4466 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004467 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004468 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004469 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004470 let Inst{19-16} = addr;
4471 let Inst{15-12} = CRd;
4472 let Inst{11-8} = cop;
4473 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004474 let DecoderMethod = "DecodeCopMemInstruction";
4475 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004476}
4477
Jim Grosbach2bd01182011-10-11 21:55:36 +00004478defm LDC : LdStCop <1, 0, "ldc">;
4479defm LDCL : LdStCop <1, 1, "ldcl">;
4480defm STC : LdStCop <0, 0, "stc">;
4481defm STCL : LdStCop <0, 1, "stcl">;
4482defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4483defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4484defm STC2 : LdSt2Cop<0, 0, "stc2">;
4485defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004486
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004487//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004488// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004489//
4490
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004491class MovRCopro<string opc, bit direction, dag oops, dag iops,
4492 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004493 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004494 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004495 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004496 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004497
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004498 bits<4> Rt;
4499 bits<4> cop;
4500 bits<3> opc1;
4501 bits<3> opc2;
4502 bits<4> CRm;
4503 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004504
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004505 let Inst{15-12} = Rt;
4506 let Inst{11-8} = cop;
4507 let Inst{23-21} = opc1;
4508 let Inst{7-5} = opc2;
4509 let Inst{3-0} = CRm;
4510 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004511}
4512
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004513def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004514 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004515 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4516 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004517 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4518 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004519def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4520 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4521 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004522def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004523 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004524 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4525 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004526def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4527 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4528 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004529
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004530def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4531 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4532
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004533class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4534 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004535 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004536 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004537 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004538 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004539 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004540
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004541 bits<4> Rt;
4542 bits<4> cop;
4543 bits<3> opc1;
4544 bits<3> opc2;
4545 bits<4> CRm;
4546 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004547
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004548 let Inst{15-12} = Rt;
4549 let Inst{11-8} = cop;
4550 let Inst{23-21} = opc1;
4551 let Inst{7-5} = opc2;
4552 let Inst{3-0} = CRm;
4553 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004554}
4555
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004556def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004557 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004558 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4559 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004560 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4561 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004562def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4563 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4564 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004565def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004566 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004567 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4568 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004569def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4570 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4571 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004572
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004573def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4574 imm:$CRm, imm:$opc2),
4575 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4576
Jim Grosbachd30970f2011-08-11 22:30:30 +00004577class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004578 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004579 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004580 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004581 let Inst{23-21} = 0b010;
4582 let Inst{20} = direction;
4583
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004584 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004585 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004586 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004587 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004588 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004589
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004590 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004591 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004592 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004593 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004594 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004595}
4596
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004597def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4598 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4599 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004600def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4601
Jim Grosbachd30970f2011-08-11 22:30:30 +00004602class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004603 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004604 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4605 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004606 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004607 let Inst{23-21} = 0b010;
4608 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004609
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004610 bits<4> Rt;
4611 bits<4> Rt2;
4612 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004613 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004614 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004615
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004616 let Inst{15-12} = Rt;
4617 let Inst{19-16} = Rt2;
4618 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004619 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004620 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004621}
4622
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004623def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4624 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4625 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004626def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004627
Johnny Chenb98e1602010-02-12 18:55:33 +00004628//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004629// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004630//
4631
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004632// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004633def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4634 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004635 bits<4> Rd;
4636 let Inst{23-16} = 0b00001111;
4637 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004638 let Inst{7-4} = 0b0000;
4639}
4640
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004641def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4642
4643def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4644 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004645 bits<4> Rd;
4646 let Inst{23-16} = 0b01001111;
4647 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004648 let Inst{7-4} = 0b0000;
4649}
4650
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004651// Move from ARM core register to Special Register
4652//
4653// No need to have both system and application versions, the encodings are the
4654// same and the assembly parser has no way to distinguish between them. The mask
4655// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4656// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004657def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4658 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004659 bits<5> mask;
4660 bits<4> Rn;
4661
4662 let Inst{23} = 0;
4663 let Inst{22} = mask{4}; // R bit
4664 let Inst{21-20} = 0b10;
4665 let Inst{19-16} = mask{3-0};
4666 let Inst{15-12} = 0b1111;
4667 let Inst{11-4} = 0b00000000;
4668 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004669}
4670
Owen Andersoncd20c582011-10-20 22:23:58 +00004671def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4672 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004673 bits<5> mask;
4674 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004675
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004676 let Inst{23} = 0;
4677 let Inst{22} = mask{4}; // R bit
4678 let Inst{21-20} = 0b10;
4679 let Inst{19-16} = mask{3-0};
4680 let Inst{15-12} = 0b1111;
4681 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004682}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004683
4684//===----------------------------------------------------------------------===//
4685// TLS Instructions
4686//
4687
4688// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004689// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004690// complete with fixup for the aeabi_read_tp function.
4691let isCall = 1,
4692 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4693 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4694 [(set R0, ARMthread_pointer)]>;
4695}
4696
4697//===----------------------------------------------------------------------===//
4698// SJLJ Exception handling intrinsics
4699// eh_sjlj_setjmp() is an instruction sequence to store the return
4700// address and save #0 in R0 for the non-longjmp case.
4701// Since by its nature we may be coming from some other function to get
4702// here, and we're using the stack frame for the containing function to
4703// save/restore registers, we can't keep anything live in regs across
4704// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004705// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004706// except for our own input by listing the relevant registers in Defs. By
4707// doing so, we also cause the prologue/epilogue code to actively preserve
4708// all of the callee-saved resgisters, which is exactly what we want.
4709// A constant value is passed in $val, and we use the location as a scratch.
4710//
4711// These are pseudo-instructions and are lowered to individual MC-insts, so
4712// no encoding information is necessary.
4713let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004714 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004715 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4716 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004717 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4718 NoItinerary,
4719 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4720 Requires<[IsARM, HasVFP2]>;
4721}
4722
4723let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004724 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004725 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004726 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4727 NoItinerary,
4728 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4729 Requires<[IsARM, NoVFP]>;
4730}
4731
Evan Chengafff9412011-12-20 18:26:50 +00004732// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004733let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4734 Defs = [ R7, LR, SP ] in {
4735def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4736 NoItinerary,
4737 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004738 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004739}
4740
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004741// eh.sjlj.dispatchsetup pseudo-instructions.
4742// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004743// handled when the pseudo is expanded (which happens before any passes
4744// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004745let Defs =
4746 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004747 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4748 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004749def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4750
4751let Defs =
4752 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4753 isBarrier = 1 in
4754def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4755
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004756
4757//===----------------------------------------------------------------------===//
4758// Non-Instruction Patterns
4759//
4760
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004761// ARMv4 indirect branch using (MOVr PC, dst)
4762let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4763 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004764 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004765 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4766 Requires<[IsARM, NoV4T]>;
4767
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004768// Large immediate handling.
4769
4770// 32-bit immediate using two piece so_imms or movw + movt.
4771// This is a single pseudo instruction, the benefit is that it can be remat'd
4772// as a single unit instead of having to handle reg inputs.
4773// FIXME: Remove this when we can do generalized remat.
4774let isReMaterializable = 1, isMoveImm = 1 in
4775def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4776 [(set GPR:$dst, (arm_i32imm:$src))]>,
4777 Requires<[IsARM]>;
4778
4779// Pseudo instruction that combines movw + movt + add pc (if PIC).
4780// It also makes it possible to rematerialize the instructions.
4781// FIXME: Remove this when we can do generalized remat and when machine licm
4782// can properly the instructions.
4783let isReMaterializable = 1 in {
4784def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4785 IIC_iMOVix2addpc,
4786 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4787 Requires<[IsARM, UseMovt]>;
4788
4789def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4790 IIC_iMOVix2,
4791 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4792 Requires<[IsARM, UseMovt]>;
4793
4794let AddedComplexity = 10 in
4795def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4796 IIC_iMOVix2ld,
4797 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4798 Requires<[IsARM, UseMovt]>;
4799} // isReMaterializable
4800
4801// ConstantPool, GlobalAddress, and JumpTable
4802def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4803 Requires<[IsARM, DontUseMovt]>;
4804def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4805def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4806 Requires<[IsARM, UseMovt]>;
4807def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4808 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4809
4810// TODO: add,sub,and, 3-instr forms?
4811
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00004812// Tail calls. These patterns also apply to Thumb mode.
4813def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
4814def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
4815def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004816
4817// Direct calls
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004818def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004819def : ARMPat<(ARMcall_nolink texternalsym:$func),
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004820 (BMOVPCB_CALL texternalsym:$func)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004821
4822// zextload i1 -> zextload i8
4823def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4824def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4825
4826// extload -> zextload
4827def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4828def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4829def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4830def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4831
4832def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4833
4834def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4835def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4836
4837// smul* and smla*
4838def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4839 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4840 (SMULBB GPR:$a, GPR:$b)>;
4841def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4842 (SMULBB GPR:$a, GPR:$b)>;
4843def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4844 (sra GPR:$b, (i32 16))),
4845 (SMULBT GPR:$a, GPR:$b)>;
4846def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4847 (SMULBT GPR:$a, GPR:$b)>;
4848def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4849 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4850 (SMULTB GPR:$a, GPR:$b)>;
4851def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4852 (SMULTB GPR:$a, GPR:$b)>;
4853def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4854 (i32 16)),
4855 (SMULWB GPR:$a, GPR:$b)>;
4856def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4857 (SMULWB GPR:$a, GPR:$b)>;
4858
4859def : ARMV5TEPat<(add GPR:$acc,
4860 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4861 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4862 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4863def : ARMV5TEPat<(add GPR:$acc,
4864 (mul sext_16_node:$a, sext_16_node:$b)),
4865 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4866def : ARMV5TEPat<(add GPR:$acc,
4867 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4868 (sra GPR:$b, (i32 16)))),
4869 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4870def : ARMV5TEPat<(add GPR:$acc,
4871 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4872 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4873def : ARMV5TEPat<(add GPR:$acc,
4874 (mul (sra GPR:$a, (i32 16)),
4875 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4876 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4877def : ARMV5TEPat<(add GPR:$acc,
4878 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4879 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4880def : ARMV5TEPat<(add GPR:$acc,
4881 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4882 (i32 16))),
4883 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4884def : ARMV5TEPat<(add GPR:$acc,
4885 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4886 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4887
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004888
4889// Pre-v7 uses MCR for synchronization barriers.
4890def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4891 Requires<[IsARM, HasV6]>;
4892
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004893// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004894let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004895def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4896def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004897def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004898def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4899 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4900def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4901 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4902}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004903
4904def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4905def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004906
Owen Anderson33e57512011-08-10 00:03:03 +00004907def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4908 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4909def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4910 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004911
Eli Friedman069e2ed2011-08-26 02:59:24 +00004912// Atomic load/store patterns
4913def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4914 (LDRBrs ldst_so_reg:$src)>;
4915def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4916 (LDRBi12 addrmode_imm12:$src)>;
4917def : ARMPat<(atomic_load_16 addrmode3:$src),
4918 (LDRH addrmode3:$src)>;
4919def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4920 (LDRrs ldst_so_reg:$src)>;
4921def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4922 (LDRi12 addrmode_imm12:$src)>;
4923def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4924 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4925def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4926 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4927def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4928 (STRH GPR:$val, addrmode3:$ptr)>;
4929def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4930 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4931def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4932 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4933
4934
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004935//===----------------------------------------------------------------------===//
4936// Thumb Support
4937//
4938
4939include "ARMInstrThumb.td"
4940
4941//===----------------------------------------------------------------------===//
4942// Thumb2 Support
4943//
4944
4945include "ARMInstrThumb2.td"
4946
4947//===----------------------------------------------------------------------===//
4948// Floating Point Support
4949//
4950
4951include "ARMInstrVFP.td"
4952
4953//===----------------------------------------------------------------------===//
4954// Advanced SIMD (NEON) Support
4955//
4956
4957include "ARMInstrNEON.td"
4958
Jim Grosbachc83d5042011-07-14 19:47:47 +00004959//===----------------------------------------------------------------------===//
4960// Assembler aliases
4961//
4962
4963// Memory barriers
4964def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4965def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4966def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4967
4968// System instructions
4969def : MnemonicAlias<"swi", "svc">;
4970
4971// Load / Store Multiple
4972def : MnemonicAlias<"ldmfd", "ldm">;
4973def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004974def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004975def : MnemonicAlias<"stmfd", "stmdb">;
4976def : MnemonicAlias<"stmia", "stm">;
4977def : MnemonicAlias<"stmea", "stm">;
4978
Jim Grosbachf6c05252011-07-21 17:23:04 +00004979// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4980// shift amount is zero (i.e., unspecified).
4981def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004982 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004983 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004984def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004985 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004986 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004987
4988// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004989def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4990def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004991
Jim Grosbachaddec772011-07-27 22:34:17 +00004992// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004993def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004994 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004995def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004996 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004997
4998
4999// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005000def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005001 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005002def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005003 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005004def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005005 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005006def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005007 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005008def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005009 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005010def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005011 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005012
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005013def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005014 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005015def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005016 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005017def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005018 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005019def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005020 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005021def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005022 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005023def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005024 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00005025
5026
5027// RFE aliases
5028def : MnemonicAlias<"rfefa", "rfeda">;
5029def : MnemonicAlias<"rfeea", "rfedb">;
5030def : MnemonicAlias<"rfefd", "rfeia">;
5031def : MnemonicAlias<"rfeed", "rfeib">;
5032def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005033
5034// SRS aliases
5035def : MnemonicAlias<"srsfa", "srsda">;
5036def : MnemonicAlias<"srsea", "srsdb">;
5037def : MnemonicAlias<"srsfd", "srsia">;
5038def : MnemonicAlias<"srsed", "srsib">;
5039def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005040
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005041// QSAX == QSUBADDX
5042def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005043// SASX == SADDSUBX
5044def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005045// SHASX == SHADDSUBX
5046def : MnemonicAlias<"shaddsubx", "shasx">;
5047// SHSAX == SHSUBADDX
5048def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005049// SSAX == SSUBADDX
5050def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005051// UASX == UADDSUBX
5052def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005053// UHASX == UHADDSUBX
5054def : MnemonicAlias<"uhaddsubx", "uhasx">;
5055// UHSAX == UHSUBADDX
5056def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005057// UQASX == UQADDSUBX
5058def : MnemonicAlias<"uqaddsubx", "uqasx">;
5059// UQSAX == UQSUBADDX
5060def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005061// USAX == USUBADDX
5062def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005063
Jim Grosbache70ec842011-10-28 22:50:54 +00005064// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5065// for isel.
5066def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5067 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005068def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5069 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005070// Same for AND <--> BIC
5071def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5072 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5073 pred:$p, cc_out:$s)>;
5074def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5075 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5076 pred:$p, cc_out:$s)>;
5077def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5078 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5079 pred:$p, cc_out:$s)>;
5080def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5081 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5082 pred:$p, cc_out:$s)>;
5083
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005084// Likewise, "add Rd, so_imm_neg" -> sub
5085def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5086 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5087def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5088 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005089// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005090def : ARMInstAlias<"cmp${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005091 (CMNzri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005092def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005093 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005094
5095// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5096// LSR, ROR, and RRX instructions.
5097// FIXME: We need C++ parser hooks to map the alias to the MOV
5098// encoding. It seems we should be able to do that sort of thing
5099// in tblgen, but it could get ugly.
5100def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005101 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5102 cc_out:$s)>;
5103def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5104 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5105 cc_out:$s)>;
5106def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5107 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5108 cc_out:$s)>;
5109def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5110 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005111 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005112def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5113 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005114def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5115 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5116 cc_out:$s)>;
5117def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5118 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5119 cc_out:$s)>;
5120def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5121 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5122 cc_out:$s)>;
5123def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5124 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5125 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005126// shifter instructions also support a two-operand form.
5127def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5128 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5129def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5130 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5131def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5132 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5133def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5134 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005135def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5136 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5137 cc_out:$s)>;
5138def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5139 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5140 cc_out:$s)>;
5141def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5142 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5143 cc_out:$s)>;
5144def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5145 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5146 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005147
Jim Grosbachd2586da2011-11-15 20:02:06 +00005148
5149// 'mul' instruction can be specified with only two operands.
5150def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
Jim Grosbach23261af2011-12-06 05:28:00 +00005151 (MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p, cc_out:$s)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005152
5153// "neg" is and alias for "rsb rd, rn, #0"
5154def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5155 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005156
Jim Grosbach0104dd32012-03-07 00:52:41 +00005157// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5158def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5159 Requires<[IsARM, NoV6]>;
5160
Jim Grosbach05d88f42012-03-07 01:09:17 +00005161// UMULL/SMULL are available on all arches, but the instruction definitions
5162// need difference constraints pre-v6. Use these aliases for the assembly
5163// parsing on pre-v6.
5164def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5165 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5166 Requires<[IsARM, NoV6]>;
5167def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5168 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5169 Requires<[IsARM, NoV6]>;
5170
Jim Grosbach74423e32012-01-25 19:52:01 +00005171// 'it' blocks in ARM mode just validate the predicates. The IT itself
5172// is discarded.
5173def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;