blob: 784a028db40edadef988b529fc68f600bb34f664 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000182def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
183 AssemblerPredicate<"FeatureVFP4">;
184def NoVFP4 : Predicate<"!Subtarget->hasVFP4()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def HasNEON : Predicate<"Subtarget->hasNEON()">,
186 AssemblerPredicate<"FeatureNEON">;
Sebastian Pop74bebde2012-03-05 17:39:52 +0000187def HasNEON2 : Predicate<"Subtarget->hasNEON2()">,
188 AssemblerPredicate<"FeatureNEON2">;
189def NoNEON2 : Predicate<"!Subtarget->hasNEON2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000190def HasFP16 : Predicate<"Subtarget->hasFP16()">,
191 AssemblerPredicate<"FeatureFP16">;
192def HasDivide : Predicate<"Subtarget->hasDivide()">,
193 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000194def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000196def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000197 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000198def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000199 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000200def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000201 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000202def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000203def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000204def IsThumb : Predicate<"Subtarget->isThumb()">,
205 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000206def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000207def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
208 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000209def IsMClass : Predicate<"Subtarget->isMClass()">,
210 AssemblerPredicate<"FeatureMClass">;
211def IsARClass : Predicate<"!Subtarget->isMClass()">,
212 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000213def IsARM : Predicate<"!Subtarget->isThumb()">,
214 AssemblerPredicate<"!ModeThumb">;
Evan Chengafff9412011-12-20 18:26:50 +0000215def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
216def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000217def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000219// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000220def UseMovt : Predicate<"Subtarget->useMovt()">;
221def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000222def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000223
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000224//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000225// ARM Flag Definitions.
226
227class RegConstraint<string C> {
228 string Constraints = C;
229}
230
231//===----------------------------------------------------------------------===//
232// ARM specific transformation functions and pattern fragments.
233//
234
Evan Chenga8e29892007-01-19 07:51:42 +0000235// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
236// so_imm_neg def below.
237def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
241// so_imm_not_XFORM - Return a so_imm value packed into the format described for
242// so_imm_not def below.
243def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000245}]>;
246
Evan Chenga8e29892007-01-19 07:51:42 +0000247/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000248def imm16_31 : ImmLeaf<i32, [{
249 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000250}]>;
251
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000252def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
253def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000254 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000255 }], so_imm_neg_XFORM> {
256 let ParserMatchClass = so_imm_neg_asmoperand;
257}
Evan Chenga8e29892007-01-19 07:51:42 +0000258
Jim Grosbache70ec842011-10-28 22:50:54 +0000259// Note: this pattern doesn't require an encoder method and such, as it's
260// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000261// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000262def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000263def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000264 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000265 }], so_imm_not_XFORM> {
266 let ParserMatchClass = so_imm_not_asmoperand;
267}
Evan Chenga8e29892007-01-19 07:51:42 +0000268
269// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
270def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000271 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000272}]>;
273
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000274/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000275def hi16 : SDNodeXForm<imm, [{
276 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
277}]>;
278
279def lo16AllZero : PatLeaf<(i32 imm), [{
280 // Returns true if all low 16-bits are 0.
281 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000282}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000283
Evan Cheng342e3162011-08-30 01:34:54 +0000284class BinOpWithFlagFrag<dag res> :
285 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000286class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
287class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000288
Evan Chengc4af4632010-11-17 20:13:28 +0000289// An 'and' node with a single use.
290def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
294// An 'xor' node with a single use.
295def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
296 return N->hasOneUse();
297}]>;
298
Evan Cheng48575f62010-12-05 22:04:16 +0000299// An 'fmul' node with a single use.
300def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
301 return N->hasOneUse();
302}]>;
303
304// An 'fadd' node which checks for single non-hazardous use.
305def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
309// An 'fsub' node which checks for single non-hazardous use.
310def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
311 return hasNoVMLxHazardUse(N);
312}]>;
313
Evan Chenga8e29892007-01-19 07:51:42 +0000314//===----------------------------------------------------------------------===//
315// Operand Definitions.
316//
317
Jim Grosbach9588c102011-11-12 00:58:43 +0000318// Immediate operands with a shared generic asm render method.
319class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
320
Evan Chenga8e29892007-01-19 07:51:42 +0000321// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000322// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000323def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000324 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000325 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000326 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000327}
Evan Chenga8e29892007-01-19 07:51:42 +0000328
Jason W Kim685c3502011-02-04 19:47:15 +0000329// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000330def uncondbrtarget : Operand<OtherVT> {
331 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000332 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000333}
334
Jason W Kim685c3502011-02-04 19:47:15 +0000335// Branch target for ARM. Handles conditional/unconditional
336def br_target : Operand<OtherVT> {
337 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000338 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000339}
340
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000341// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000342// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000343def bltarget : Operand<i32> {
344 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000345 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000347}
348
Jason W Kim685c3502011-02-04 19:47:15 +0000349// Call target for ARM. Handles conditional/unconditional
350// FIXME: rename bl_target to t2_bltarget?
351def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000352 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000353 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000354}
355
Owen Andersonf1eab592011-08-26 23:32:08 +0000356def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000357 let EncoderMethod = "getARMBLXTargetOpValue";
358 let OperandType = "OPERAND_PCREL";
359}
Jason W Kim685c3502011-02-04 19:47:15 +0000360
Evan Chenga8e29892007-01-19 07:51:42 +0000361// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000362def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000363def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000364 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000365 let ParserMatchClass = RegListAsmOperand;
366 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000367 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000368}
369
Jim Grosbach1610a702011-07-25 20:06:30 +0000370def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000371def dpr_reglist : Operand<i32> {
372 let EncoderMethod = "getRegisterListOpValue";
373 let ParserMatchClass = DPRRegListAsmOperand;
374 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000375 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000376}
377
Jim Grosbach1610a702011-07-25 20:06:30 +0000378def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000379def spr_reglist : Operand<i32> {
380 let EncoderMethod = "getRegisterListOpValue";
381 let ParserMatchClass = SPRRegListAsmOperand;
382 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000383 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000384}
385
Evan Chenga8e29892007-01-19 07:51:42 +0000386// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
387def cpinst_operand : Operand<i32> {
388 let PrintMethod = "printCPInstOperand";
389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// Local PC labels.
392def pclabel : Operand<i32> {
393 let PrintMethod = "printPCLabel";
394}
395
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000396// ADR instruction labels.
397def adrlabel : Operand<i32> {
398 let EncoderMethod = "getAdrLabelOpValue";
399}
400
Owen Anderson498ec202010-10-27 22:49:00 +0000401def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000402 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000403 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000404}
405
Jim Grosbachb35ad412010-10-13 19:56:10 +0000406// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000407def rot_imm_XFORM: SDNodeXForm<imm, [{
408 switch (N->getZExtValue()){
409 default: assert(0);
410 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
411 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
412 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
413 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
414 }
415}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000416def RotImmAsmOperand : AsmOperandClass {
417 let Name = "RotImm";
418 let ParserMethod = "parseRotImm";
419}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000420def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
421 int32_t v = N->getZExtValue();
422 return v == 8 || v == 16 || v == 24; }],
423 rot_imm_XFORM> {
424 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000425 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000426}
427
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000429// (asr or lsl). The 6-bit immediate encodes as:
430// {5} 0 ==> lsl
431// 1 asr
432// {4-0} imm5 shift amount.
433// asr #32 encoded as imm5 == 0.
434def ShifterImmAsmOperand : AsmOperandClass {
435 let Name = "ShifterImm";
436 let ParserMethod = "parseShifterImm";
437}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000438def shift_imm : Operand<i32> {
439 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000440 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000441}
442
Owen Anderson92a20222011-07-21 18:54:16 +0000443// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000444def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000445def so_reg_reg : Operand<i32>, // reg reg imm
446 ComplexPattern<i32, 3, "SelectRegShifterOperand",
447 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000448 let EncoderMethod = "getSORegRegOpValue";
449 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000450 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000451 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000452 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000453}
Owen Anderson92a20222011-07-21 18:54:16 +0000454
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000455def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000456def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000457 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000458 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000459 let EncoderMethod = "getSORegImmOpValue";
460 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000461 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000462 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000464}
465
466// FIXME: Does this need to be distinct from so_reg?
467def shift_so_reg_reg : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
469 [shl,srl,sra,rotr]> {
470 let EncoderMethod = "getSORegRegOpValue";
471 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000473 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000474 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000475}
476
Jim Grosbache8606dc2011-07-13 17:50:29 +0000477// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000478def shift_so_reg_imm : Operand<i32>, // reg reg imm
479 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000480 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000481 let EncoderMethod = "getSORegImmOpValue";
482 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000484 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000485 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000486}
Evan Chenga8e29892007-01-19 07:51:42 +0000487
Owen Anderson152d4a42011-07-21 23:38:37 +0000488
Evan Chenga8e29892007-01-19 07:51:42 +0000489// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000490// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000491def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000492def so_imm : Operand<i32>, ImmLeaf<i32, [{
493 return ARM_AM::getSOImmVal(Imm) != -1;
494 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000495 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000496 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000497 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000498}
499
Evan Chengc70d1842007-03-20 08:11:30 +0000500// Break so_imm's up into two pieces. This handles immediates with up to 16
501// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
502// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000503def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000504 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000505}]>;
506
507/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
508///
509def arm_i32imm : PatLeaf<(imm), [{
510 if (Subtarget->hasV6T2Ops())
511 return true;
512 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
513}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000514
Jim Grosbach587f5062011-12-02 23:34:39 +0000515/// imm0_1 predicate - Immediate in the range [0,1].
516def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
517def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
518
519/// imm0_3 predicate - Immediate in the range [0,3].
520def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
521def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
522
Jim Grosbachb2756af2011-08-01 21:55:12 +0000523/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000524def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000525def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
526 return Imm >= 0 && Imm < 8;
527}]> {
528 let ParserMatchClass = Imm0_7AsmOperand;
529}
530
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000531/// imm8 predicate - Immediate is exactly 8.
532def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
533def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
534 let ParserMatchClass = Imm8AsmOperand;
535}
536
537/// imm16 predicate - Immediate is exactly 16.
538def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
539def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
540 let ParserMatchClass = Imm16AsmOperand;
541}
542
543/// imm32 predicate - Immediate is exactly 32.
544def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
545def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
546 let ParserMatchClass = Imm32AsmOperand;
547}
548
549/// imm1_7 predicate - Immediate in the range [1,7].
550def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
551def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
552 let ParserMatchClass = Imm1_7AsmOperand;
553}
554
555/// imm1_15 predicate - Immediate in the range [1,15].
556def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
557def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
558 let ParserMatchClass = Imm1_15AsmOperand;
559}
560
561/// imm1_31 predicate - Immediate in the range [1,31].
562def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
563def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
564 let ParserMatchClass = Imm1_31AsmOperand;
565}
566
Jim Grosbachb2756af2011-08-01 21:55:12 +0000567/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000568def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000569def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
570 return Imm >= 0 && Imm < 16;
571}]> {
572 let ParserMatchClass = Imm0_15AsmOperand;
573}
574
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000575/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000576def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000577def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
578 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000579}]> {
580 let ParserMatchClass = Imm0_31AsmOperand;
581}
Evan Chenga8e29892007-01-19 07:51:42 +0000582
Jim Grosbachee10ff82011-11-10 19:18:01 +0000583/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000584def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000585def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
586 return Imm >= 0 && Imm < 32;
587}]> {
588 let ParserMatchClass = Imm0_32AsmOperand;
589}
590
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000591/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
592def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
593def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
594 return Imm >= 0 && Imm < 64;
595}]> {
596 let ParserMatchClass = Imm0_63AsmOperand;
597}
598
Jim Grosbach02c84602011-08-01 22:02:20 +0000599/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000600def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000601def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
602 let ParserMatchClass = Imm0_255AsmOperand;
603}
604
Jim Grosbach9588c102011-11-12 00:58:43 +0000605/// imm0_65535 - An immediate is in the range [0.65535].
606def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
607def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
608 return Imm >= 0 && Imm < 65536;
609}]> {
610 let ParserMatchClass = Imm0_65535AsmOperand;
611}
612
Jim Grosbachffa32252011-07-19 19:13:28 +0000613// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
614// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000615//
Jim Grosbachffa32252011-07-19 19:13:28 +0000616// FIXME: This really needs a Thumb version separate from the ARM version.
617// While the range is the same, and can thus use the same match class,
618// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000619def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000620def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000621 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000622 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000623}
624
Jim Grosbached838482011-07-26 16:24:27 +0000625/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000626def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000627def imm24b : Operand<i32>, ImmLeaf<i32, [{
628 return Imm >= 0 && Imm <= 0xffffff;
629}]> {
630 let ParserMatchClass = Imm24bitAsmOperand;
631}
632
633
Evan Chenga9688c42010-12-11 04:11:38 +0000634/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
635/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000636def BitfieldAsmOperand : AsmOperandClass {
637 let Name = "Bitfield";
638 let ParserMethod = "parseBitfield";
639}
Richard Bartondb9ca592012-03-20 10:50:35 +0000640
Evan Chenga9688c42010-12-11 04:11:38 +0000641def bf_inv_mask_imm : Operand<i32>,
642 PatLeaf<(imm), [{
643 return ARM::isBitFieldInvertedMask(N->getZExtValue());
644}] > {
645 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
646 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000647 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000648 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000649}
650
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000651def imm1_32_XFORM: SDNodeXForm<imm, [{
652 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
653}]>;
654def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000655def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
656 uint64_t Imm = N->getZExtValue();
657 return Imm > 0 && Imm <= 32;
658 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000659 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000660 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000661 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000662}
663
Jim Grosbachf4943352011-07-25 23:09:14 +0000664def imm1_16_XFORM: SDNodeXForm<imm, [{
665 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
666}]>;
667def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
668def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
669 imm1_16_XFORM> {
670 let PrintMethod = "printImmPlusOneOperand";
671 let ParserMatchClass = Imm1_16AsmOperand;
672}
673
Evan Chenga8e29892007-01-19 07:51:42 +0000674// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000675// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000676//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000677def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000678def addrmode_imm12 : Operand<i32>,
679 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000680 // 12-bit immediate operand. Note that instructions using this encode
681 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
682 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000683
Chris Lattner2ac19022010-11-15 05:19:05 +0000684 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000685 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000686 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000687 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000688 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000689}
Jim Grosbach3e556122010-10-26 22:37:02 +0000690// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000691//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000693def ldst_so_reg : Operand<i32>,
694 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000695 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000696 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000697 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000698 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000699 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000700 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000701}
702
Jim Grosbach7ce05792011-08-03 23:50:40 +0000703// postidx_imm8 := +/- [0,255]
704//
705// 9 bit value:
706// {8} 1 is imm8 is non-negative. 0 otherwise.
707// {7-0} [0,255] imm8 value.
708def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
709def postidx_imm8 : Operand<i32> {
710 let PrintMethod = "printPostIdxImm8Operand";
711 let ParserMatchClass = PostIdxImm8AsmOperand;
712 let MIOperandInfo = (ops i32imm);
713}
714
Owen Anderson154c41d2011-08-04 18:24:14 +0000715// postidx_imm8s4 := +/- [0,1020]
716//
717// 9 bit value:
718// {8} 1 is imm8 is non-negative. 0 otherwise.
719// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000720def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000721def postidx_imm8s4 : Operand<i32> {
722 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000723 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000724 let MIOperandInfo = (ops i32imm);
725}
726
727
Jim Grosbach7ce05792011-08-03 23:50:40 +0000728// postidx_reg := +/- reg
729//
730def PostIdxRegAsmOperand : AsmOperandClass {
731 let Name = "PostIdxReg";
732 let ParserMethod = "parsePostIdxReg";
733}
734def postidx_reg : Operand<i32> {
735 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000736 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000737 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000738 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000739 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000740}
741
742
Jim Grosbach3e556122010-10-26 22:37:02 +0000743// addrmode2 := reg +/- imm12
744// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000745//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000746// FIXME: addrmode2 should be refactored the rest of the way to always
747// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
748def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000749def addrmode2 : Operand<i32>,
750 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000751 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000752 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000753 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000754 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
755}
756
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000757def PostIdxRegShiftedAsmOperand : AsmOperandClass {
758 let Name = "PostIdxRegShifted";
759 let ParserMethod = "parsePostIdxReg";
760}
Owen Anderson793e7962011-07-26 20:54:26 +0000761def am2offset_reg : Operand<i32>,
762 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000763 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000764 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000765 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000766 // When using this for assembly, it's always as a post-index offset.
767 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000768 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000769}
770
Jim Grosbach039c2e12011-08-04 23:01:30 +0000771// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
772// the GPR is purely vestigal at this point.
773def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000774def am2offset_imm : Operand<i32>,
775 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
776 [], [SDNPWantRoot]> {
777 let EncoderMethod = "getAddrMode2OffsetOpValue";
778 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000779 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000780 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000781}
782
783
Evan Chenga8e29892007-01-19 07:51:42 +0000784// addrmode3 := reg +/- reg
785// addrmode3 := reg +/- imm8
786//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000787// FIXME: split into imm vs. reg versions.
788def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000789def addrmode3 : Operand<i32>,
790 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000791 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000792 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000793 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000794 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
795}
796
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000797// FIXME: split into imm vs. reg versions.
798// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000799def AM3OffsetAsmOperand : AsmOperandClass {
800 let Name = "AM3Offset";
801 let ParserMethod = "parseAM3Offset";
802}
Evan Chenga8e29892007-01-19 07:51:42 +0000803def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000804 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
805 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000806 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000807 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000808 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000809 let MIOperandInfo = (ops GPR, i32imm);
810}
811
Jim Grosbache6913602010-11-03 01:01:43 +0000812// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000813//
Jim Grosbache6913602010-11-03 01:01:43 +0000814def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000815 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000816 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000817}
818
819// addrmode5 := reg +/- imm8*4
820//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000821def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000822def addrmode5 : Operand<i32>,
823 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
824 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000825 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000826 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000827 let ParserMatchClass = AddrMode5AsmOperand;
828 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000829}
830
Bob Wilsond3a07652011-02-07 17:43:09 +0000831// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000832//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000833def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000834def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000835 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000836 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000837 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000838 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000839 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000840 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000841}
842
Bob Wilsonda525062011-02-25 06:42:42 +0000843def am6offset : Operand<i32>,
844 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
845 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000846 let PrintMethod = "printAddrMode6OffsetOperand";
847 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000848 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000849 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000850}
851
Mon P Wang183c6272011-05-09 17:47:27 +0000852// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
853// (single element from one lane) for size 32.
854def addrmode6oneL32 : Operand<i32>,
855 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
856 let PrintMethod = "printAddrMode6Operand";
857 let MIOperandInfo = (ops GPR:$addr, i32imm);
858 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
859}
860
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000861// Special version of addrmode6 to handle alignment encoding for VLD-dup
862// instructions, specifically VLD4-dup.
863def addrmode6dup : Operand<i32>,
864 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
865 let PrintMethod = "printAddrMode6Operand";
866 let MIOperandInfo = (ops GPR:$addr, i32imm);
867 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000868 // FIXME: This is close, but not quite right. The alignment specifier is
869 // different.
870 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000871}
872
Evan Chenga8e29892007-01-19 07:51:42 +0000873// addrmodepc := pc + reg
874//
875def addrmodepc : Operand<i32>,
876 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
877 let PrintMethod = "printAddrModePCOperand";
878 let MIOperandInfo = (ops GPR, i32imm);
879}
880
Jim Grosbache39389a2011-08-02 18:07:32 +0000881// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000882//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000883def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000884def addr_offset_none : Operand<i32>,
885 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000886 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000887 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000888 let ParserMatchClass = MemNoOffsetAsmOperand;
889 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000890}
891
Bob Wilson4f38b382009-08-21 21:58:55 +0000892def nohash_imm : Operand<i32> {
893 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000894}
895
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000896def CoprocNumAsmOperand : AsmOperandClass {
897 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000898 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000899}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000900def p_imm : Operand<i32> {
901 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000902 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000903 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000904}
905
Jim Grosbach1610a702011-07-25 20:06:30 +0000906def CoprocRegAsmOperand : AsmOperandClass {
907 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000908 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000909}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000910def c_imm : Operand<i32> {
911 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000912 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000913}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000914def CoprocOptionAsmOperand : AsmOperandClass {
915 let Name = "CoprocOption";
916 let ParserMethod = "parseCoprocOptionOperand";
917}
918def coproc_option_imm : Operand<i32> {
919 let PrintMethod = "printCoprocOptionImm";
920 let ParserMatchClass = CoprocOptionAsmOperand;
921}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000922
Evan Chenga8e29892007-01-19 07:51:42 +0000923//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000924
Evan Cheng37f25d92008-08-28 23:39:26 +0000925include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000926
927//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000928// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000929//
930
Evan Cheng3924f782008-08-29 07:36:24 +0000931/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000932/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000933multiclass AsI1_bin_irs<bits<4> opcod, string opc,
934 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000935 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000936 // The register-immediate version is re-materializable. This is useful
937 // in particular for taking the address of a local.
938 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000939 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
940 iii, opc, "\t$Rd, $Rn, $imm",
941 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
942 bits<4> Rd;
943 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000944 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000945 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000946 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000947 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000948 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000949 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000950 }
Jim Grosbach62547262010-10-11 18:51:51 +0000951 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
952 iir, opc, "\t$Rd, $Rn, $Rm",
953 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000954 bits<4> Rd;
955 bits<4> Rn;
956 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000957 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000958 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000959 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000960 let Inst{15-12} = Rd;
961 let Inst{11-4} = 0b00000000;
962 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000963 }
Owen Anderson92a20222011-07-21 18:54:16 +0000964
965 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000966 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000967 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000968 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000969 bits<4> Rd;
970 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000971 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000972 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000973 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000974 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000975 let Inst{11-5} = shift{11-5};
976 let Inst{4} = 0;
977 let Inst{3-0} = shift{3-0};
978 }
979
980 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000981 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000982 iis, opc, "\t$Rd, $Rn, $shift",
983 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
984 bits<4> Rd;
985 bits<4> Rn;
986 bits<12> shift;
987 let Inst{25} = 0;
988 let Inst{19-16} = Rn;
989 let Inst{15-12} = Rd;
990 let Inst{11-8} = shift{11-8};
991 let Inst{7} = 0;
992 let Inst{6-5} = shift{6-5};
993 let Inst{4} = 1;
994 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000995 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000996
997 // Assembly aliases for optional destination operand when it's the same
998 // as the source operand.
999 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1000 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1001 so_imm:$imm, pred:$p,
1002 cc_out:$s)>,
1003 Requires<[IsARM]>;
1004 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1005 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1006 GPR:$Rm, pred:$p,
1007 cc_out:$s)>,
1008 Requires<[IsARM]>;
1009 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001010 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1011 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +00001012 cc_out:$s)>,
1013 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001014 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1015 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1016 so_reg_reg:$shift, pred:$p,
1017 cc_out:$s)>,
1018 Requires<[IsARM]>;
1019
Evan Chenga8e29892007-01-19 07:51:42 +00001020}
1021
Evan Cheng342e3162011-08-30 01:34:54 +00001022/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1023/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1024/// it is equivalent to the AsI1_bin_irs counterpart.
1025multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1026 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1027 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1028 // The register-immediate version is re-materializable. This is useful
1029 // in particular for taking the address of a local.
1030 let isReMaterializable = 1 in {
1031 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1032 iii, opc, "\t$Rd, $Rn, $imm",
1033 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1034 bits<4> Rd;
1035 bits<4> Rn;
1036 bits<12> imm;
1037 let Inst{25} = 1;
1038 let Inst{19-16} = Rn;
1039 let Inst{15-12} = Rd;
1040 let Inst{11-0} = imm;
1041 }
1042 }
1043 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1044 iir, opc, "\t$Rd, $Rn, $Rm",
1045 [/* pattern left blank */]> {
1046 bits<4> Rd;
1047 bits<4> Rn;
1048 bits<4> Rm;
1049 let Inst{11-4} = 0b00000000;
1050 let Inst{25} = 0;
1051 let Inst{3-0} = Rm;
1052 let Inst{15-12} = Rd;
1053 let Inst{19-16} = Rn;
1054 }
1055
1056 def rsi : AsI1<opcod, (outs GPR:$Rd),
1057 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1058 iis, opc, "\t$Rd, $Rn, $shift",
1059 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1060 bits<4> Rd;
1061 bits<4> Rn;
1062 bits<12> shift;
1063 let Inst{25} = 0;
1064 let Inst{19-16} = Rn;
1065 let Inst{15-12} = Rd;
1066 let Inst{11-5} = shift{11-5};
1067 let Inst{4} = 0;
1068 let Inst{3-0} = shift{3-0};
1069 }
1070
1071 def rsr : AsI1<opcod, (outs GPR:$Rd),
1072 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1073 iis, opc, "\t$Rd, $Rn, $shift",
1074 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1075 bits<4> Rd;
1076 bits<4> Rn;
1077 bits<12> shift;
1078 let Inst{25} = 0;
1079 let Inst{19-16} = Rn;
1080 let Inst{15-12} = Rd;
1081 let Inst{11-8} = shift{11-8};
1082 let Inst{7} = 0;
1083 let Inst{6-5} = shift{6-5};
1084 let Inst{4} = 1;
1085 let Inst{3-0} = shift{3-0};
1086 }
1087
1088 // Assembly aliases for optional destination operand when it's the same
1089 // as the source operand.
1090 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1091 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1092 so_imm:$imm, pred:$p,
1093 cc_out:$s)>,
1094 Requires<[IsARM]>;
1095 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1096 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1097 GPR:$Rm, pred:$p,
1098 cc_out:$s)>,
1099 Requires<[IsARM]>;
1100 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1101 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1102 so_reg_imm:$shift, pred:$p,
1103 cc_out:$s)>,
1104 Requires<[IsARM]>;
1105 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1106 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1107 so_reg_reg:$shift, pred:$p,
1108 cc_out:$s)>,
1109 Requires<[IsARM]>;
1110
1111}
1112
Evan Cheng4a517082011-09-06 18:52:20 +00001113/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001114///
1115/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001116/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1117let hasPostISelHook = 1, Defs = [CPSR] in {
1118multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1119 InstrItinClass iis, PatFrag opnode,
1120 bit Commutable = 0> {
1121 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1122 4, iii,
1123 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001124
Andrew Trick90b7b122011-10-18 19:18:52 +00001125 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1126 4, iir,
1127 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1128 let isCommutable = Commutable;
1129 }
1130 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1131 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1132 4, iis,
1133 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1134 so_reg_imm:$shift))]>;
1135
1136 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1137 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1138 4, iis,
1139 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1140 so_reg_reg:$shift))]>;
1141}
1142}
1143
1144/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1145/// operands are reversed.
1146let hasPostISelHook = 1, Defs = [CPSR] in {
1147multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1148 InstrItinClass iis, PatFrag opnode,
1149 bit Commutable = 0> {
1150 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1151 4, iii,
1152 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1153
1154 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1155 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1156 4, iis,
1157 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1158 GPR:$Rn))]>;
1159
1160 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1161 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1162 4, iis,
1163 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1164 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001165}
Evan Chengc85e8322007-07-05 07:13:32 +00001166}
1167
1168/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001169/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001170/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001171let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001172multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1173 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1174 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001175 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1176 opc, "\t$Rn, $imm",
1177 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001178 bits<4> Rn;
1179 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001180 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001181 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001182 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001183 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001184 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001185 }
1186 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1187 opc, "\t$Rn, $Rm",
1188 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001189 bits<4> Rn;
1190 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001191 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001192 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001193 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001194 let Inst{19-16} = Rn;
1195 let Inst{15-12} = 0b0000;
1196 let Inst{11-4} = 0b00000000;
1197 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001198 }
Owen Anderson92a20222011-07-21 18:54:16 +00001199 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001200 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001201 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001202 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001203 bits<4> Rn;
1204 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001205 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001206 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001207 let Inst{19-16} = Rn;
1208 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001209 let Inst{11-5} = shift{11-5};
1210 let Inst{4} = 0;
1211 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001212 }
Owen Anderson92a20222011-07-21 18:54:16 +00001213 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001214 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001215 opc, "\t$Rn, $shift",
1216 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1217 bits<4> Rn;
1218 bits<12> shift;
1219 let Inst{25} = 0;
1220 let Inst{20} = 1;
1221 let Inst{19-16} = Rn;
1222 let Inst{15-12} = 0b0000;
1223 let Inst{11-8} = shift{11-8};
1224 let Inst{7} = 0;
1225 let Inst{6-5} = shift{6-5};
1226 let Inst{4} = 1;
1227 let Inst{3-0} = shift{3-0};
1228 }
1229
Evan Cheng071a2792007-09-11 19:55:27 +00001230}
Evan Chenga8e29892007-01-19 07:51:42 +00001231}
1232
Evan Cheng576a3962010-09-25 00:49:35 +00001233/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001234/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001235/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001236class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001237 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001238 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001239 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001240 Requires<[IsARM, HasV6]> {
1241 bits<4> Rd;
1242 bits<4> Rm;
1243 bits<2> rot;
1244 let Inst{19-16} = 0b1111;
1245 let Inst{15-12} = Rd;
1246 let Inst{11-10} = rot;
1247 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001248}
1249
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001250class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001251 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001252 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1253 Requires<[IsARM, HasV6]> {
1254 bits<2> rot;
1255 let Inst{19-16} = 0b1111;
1256 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001257}
1258
Evan Cheng576a3962010-09-25 00:49:35 +00001259/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001260/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001261class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001262 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001263 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001264 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1265 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001266 Requires<[IsARM, HasV6]> {
1267 bits<4> Rd;
1268 bits<4> Rm;
1269 bits<4> Rn;
1270 bits<2> rot;
1271 let Inst{19-16} = Rn;
1272 let Inst{15-12} = Rd;
1273 let Inst{11-10} = rot;
1274 let Inst{9-4} = 0b000111;
1275 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001276}
1277
Jim Grosbach70327412011-07-27 17:48:13 +00001278class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001279 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001280 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1281 Requires<[IsARM, HasV6]> {
1282 bits<4> Rn;
1283 bits<2> rot;
1284 let Inst{19-16} = Rn;
1285 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001286}
1287
Evan Cheng62674222009-06-25 23:34:10 +00001288/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001289multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001290 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001291 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001292 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1293 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001294 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001295 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001296 bits<4> Rd;
1297 bits<4> Rn;
1298 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001299 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001300 let Inst{15-12} = Rd;
1301 let Inst{19-16} = Rn;
1302 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001303 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001304 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1305 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001306 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001307 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001308 bits<4> Rd;
1309 bits<4> Rn;
1310 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001311 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001312 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001313 let isCommutable = Commutable;
1314 let Inst{3-0} = Rm;
1315 let Inst{15-12} = Rd;
1316 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001317 }
Owen Anderson92a20222011-07-21 18:54:16 +00001318 def rsi : AsI1<opcod, (outs GPR:$Rd),
1319 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001320 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001321 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001322 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001323 bits<4> Rd;
1324 bits<4> Rn;
1325 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001326 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001327 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001328 let Inst{15-12} = Rd;
1329 let Inst{11-5} = shift{11-5};
1330 let Inst{4} = 0;
1331 let Inst{3-0} = shift{3-0};
1332 }
1333 def rsr : AsI1<opcod, (outs GPR:$Rd),
1334 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001335 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001336 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001337 Requires<[IsARM]> {
1338 bits<4> Rd;
1339 bits<4> Rn;
1340 bits<12> shift;
1341 let Inst{25} = 0;
1342 let Inst{19-16} = Rn;
1343 let Inst{15-12} = Rd;
1344 let Inst{11-8} = shift{11-8};
1345 let Inst{7} = 0;
1346 let Inst{6-5} = shift{6-5};
1347 let Inst{4} = 1;
1348 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001349 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001350 }
Evan Cheng342e3162011-08-30 01:34:54 +00001351
Jim Grosbach37ee4642011-07-13 17:57:17 +00001352 // Assembly aliases for optional destination operand when it's the same
1353 // as the source operand.
1354 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1355 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1356 so_imm:$imm, pred:$p,
1357 cc_out:$s)>,
1358 Requires<[IsARM]>;
1359 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1360 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1361 GPR:$Rm, pred:$p,
1362 cc_out:$s)>,
1363 Requires<[IsARM]>;
1364 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001365 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1366 so_reg_imm:$shift, pred:$p,
1367 cc_out:$s)>,
1368 Requires<[IsARM]>;
1369 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1370 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1371 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001372 cc_out:$s)>,
1373 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001374}
1375
Evan Cheng342e3162011-08-30 01:34:54 +00001376/// AI1_rsc_irs - Define instructions and patterns for rsc
1377multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1378 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001379 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001380 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1381 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1382 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1383 Requires<[IsARM]> {
1384 bits<4> Rd;
1385 bits<4> Rn;
1386 bits<12> imm;
1387 let Inst{25} = 1;
1388 let Inst{15-12} = Rd;
1389 let Inst{19-16} = Rn;
1390 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001391 }
Evan Cheng342e3162011-08-30 01:34:54 +00001392 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1393 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1394 [/* pattern left blank */]> {
1395 bits<4> Rd;
1396 bits<4> Rn;
1397 bits<4> Rm;
1398 let Inst{11-4} = 0b00000000;
1399 let Inst{25} = 0;
1400 let Inst{3-0} = Rm;
1401 let Inst{15-12} = Rd;
1402 let Inst{19-16} = Rn;
1403 }
1404 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1405 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1406 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1407 Requires<[IsARM]> {
1408 bits<4> Rd;
1409 bits<4> Rn;
1410 bits<12> shift;
1411 let Inst{25} = 0;
1412 let Inst{19-16} = Rn;
1413 let Inst{15-12} = Rd;
1414 let Inst{11-5} = shift{11-5};
1415 let Inst{4} = 0;
1416 let Inst{3-0} = shift{3-0};
1417 }
1418 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1419 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1420 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1421 Requires<[IsARM]> {
1422 bits<4> Rd;
1423 bits<4> Rn;
1424 bits<12> shift;
1425 let Inst{25} = 0;
1426 let Inst{19-16} = Rn;
1427 let Inst{15-12} = Rd;
1428 let Inst{11-8} = shift{11-8};
1429 let Inst{7} = 0;
1430 let Inst{6-5} = shift{6-5};
1431 let Inst{4} = 1;
1432 let Inst{3-0} = shift{3-0};
1433 }
1434 }
1435
1436 // Assembly aliases for optional destination operand when it's the same
1437 // as the source operand.
1438 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1439 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1440 so_imm:$imm, pred:$p,
1441 cc_out:$s)>,
1442 Requires<[IsARM]>;
1443 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1444 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1445 GPR:$Rm, pred:$p,
1446 cc_out:$s)>,
1447 Requires<[IsARM]>;
1448 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1449 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1450 so_reg_imm:$shift, pred:$p,
1451 cc_out:$s)>,
1452 Requires<[IsARM]>;
1453 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1454 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1455 so_reg_reg:$shift, pred:$p,
1456 cc_out:$s)>,
1457 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001458}
1459
Jim Grosbach3e556122010-10-26 22:37:02 +00001460let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001461multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001462 InstrItinClass iir, PatFrag opnode> {
1463 // Note: We use the complex addrmode_imm12 rather than just an input
1464 // GPR and a constrained immediate so that we can use this to match
1465 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001466 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001467 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1468 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001469 bits<4> Rt;
1470 bits<17> addr;
1471 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1472 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001473 let Inst{15-12} = Rt;
1474 let Inst{11-0} = addr{11-0}; // imm12
1475 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001476 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001477 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1478 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001479 bits<4> Rt;
1480 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001481 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001482 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1483 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001484 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001485 let Inst{11-0} = shift{11-0};
1486 }
1487}
1488}
1489
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001490let canFoldAsLoad = 1, isReMaterializable = 1 in {
1491multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1492 InstrItinClass iir, PatFrag opnode> {
1493 // Note: We use the complex addrmode_imm12 rather than just an input
1494 // GPR and a constrained immediate so that we can use this to match
1495 // frame index references and avoid matching constant pool references.
1496 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1497 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1498 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1499 bits<4> Rt;
1500 bits<17> addr;
1501 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1502 let Inst{19-16} = addr{16-13}; // Rn
1503 let Inst{15-12} = Rt;
1504 let Inst{11-0} = addr{11-0}; // imm12
1505 }
1506 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1507 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1508 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1509 bits<4> Rt;
1510 bits<17> shift;
1511 let shift{4} = 0; // Inst{4} = 0
1512 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1513 let Inst{19-16} = shift{16-13}; // Rn
1514 let Inst{15-12} = Rt;
1515 let Inst{11-0} = shift{11-0};
1516 }
1517}
1518}
1519
1520
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001521multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001522 InstrItinClass iir, PatFrag opnode> {
1523 // Note: We use the complex addrmode_imm12 rather than just an input
1524 // GPR and a constrained immediate so that we can use this to match
1525 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001526 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001527 (ins GPR:$Rt, addrmode_imm12:$addr),
1528 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1529 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1530 bits<4> Rt;
1531 bits<17> addr;
1532 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1533 let Inst{19-16} = addr{16-13}; // Rn
1534 let Inst{15-12} = Rt;
1535 let Inst{11-0} = addr{11-0}; // imm12
1536 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001537 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001538 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1539 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1540 bits<4> Rt;
1541 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001542 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001543 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1544 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001545 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001546 let Inst{11-0} = shift{11-0};
1547 }
1548}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001549
1550multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1551 InstrItinClass iir, PatFrag opnode> {
1552 // Note: We use the complex addrmode_imm12 rather than just an input
1553 // GPR and a constrained immediate so that we can use this to match
1554 // frame index references and avoid matching constant pool references.
1555 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1556 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1557 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1558 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1559 bits<4> Rt;
1560 bits<17> addr;
1561 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1562 let Inst{19-16} = addr{16-13}; // Rn
1563 let Inst{15-12} = Rt;
1564 let Inst{11-0} = addr{11-0}; // imm12
1565 }
1566 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1567 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1568 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1569 bits<4> Rt;
1570 bits<17> shift;
1571 let shift{4} = 0; // Inst{4} = 0
1572 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1573 let Inst{19-16} = shift{16-13}; // Rn
1574 let Inst{15-12} = Rt;
1575 let Inst{11-0} = shift{11-0};
1576 }
1577}
1578
1579
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001580//===----------------------------------------------------------------------===//
1581// Instructions
1582//===----------------------------------------------------------------------===//
1583
Evan Chenga8e29892007-01-19 07:51:42 +00001584//===----------------------------------------------------------------------===//
1585// Miscellaneous Instructions.
1586//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001587
Evan Chenga8e29892007-01-19 07:51:42 +00001588/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1589/// the function. The first operand is the ID# for this instruction, the second
1590/// is the index into the MachineConstantPool that this is, the third is the
1591/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001592let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001593def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001594PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001595 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001596
Jim Grosbach4642ad32010-02-22 23:10:38 +00001597// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1598// from removing one half of the matched pairs. That breaks PEI, which assumes
1599// these will always be in pairs, and asserts if it finds otherwise. Better way?
1600let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001601def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001602PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001603 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001604
Jim Grosbach64171712010-02-16 21:07:46 +00001605def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001606PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001607 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001608}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001609
Eli Friedman2bdffe42011-08-31 00:31:29 +00001610// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001611// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001612let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001613def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1614 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1615 NoItinerary, []>;
1616def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1617 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1618 NoItinerary, []>;
1619def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1620 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1621 NoItinerary, []>;
1622def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1623 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1624 NoItinerary, []>;
1625def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1626 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1627 NoItinerary, []>;
1628def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1629 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1630 NoItinerary, []>;
1631def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1632 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1633 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001634def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1635 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1636 GPR:$set1, GPR:$set2),
1637 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001638}
1639
Jim Grosbachd30970f2011-08-11 22:30:30 +00001640def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001641 Requires<[IsARM, HasV6T2]> {
1642 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001643 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001644 let Inst{7-0} = 0b00000000;
1645}
1646
Jim Grosbachd30970f2011-08-11 22:30:30 +00001647def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001648 Requires<[IsARM, HasV6T2]> {
1649 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001650 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001651 let Inst{7-0} = 0b00000001;
1652}
1653
Jim Grosbachd30970f2011-08-11 22:30:30 +00001654def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001655 Requires<[IsARM, HasV6T2]> {
1656 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001657 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001658 let Inst{7-0} = 0b00000010;
1659}
1660
Jim Grosbachd30970f2011-08-11 22:30:30 +00001661def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001662 Requires<[IsARM, HasV6T2]> {
1663 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001664 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001665 let Inst{7-0} = 0b00000011;
1666}
1667
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001668def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1669 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001670 bits<4> Rd;
1671 bits<4> Rn;
1672 bits<4> Rm;
1673 let Inst{3-0} = Rm;
1674 let Inst{15-12} = Rd;
1675 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001676 let Inst{27-20} = 0b01101000;
1677 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001678 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001679}
1680
Johnny Chenf4d81052010-02-12 22:53:19 +00001681def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001682 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001683 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001684 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001685 let Inst{7-0} = 0b00000100;
1686}
1687
Johnny Chenc6f7b272010-02-11 18:12:29 +00001688// The i32imm operand $val can be used by a debugger to store more information
1689// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001690def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1691 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001692 bits<16> val;
1693 let Inst{3-0} = val{3-0};
1694 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001695 let Inst{27-20} = 0b00010010;
1696 let Inst{7-4} = 0b0111;
1697}
1698
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001699// Change Processor State
1700// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001701class CPS<dag iops, string asm_ops>
1702 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001703 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001704 bits<2> imod;
1705 bits<3> iflags;
1706 bits<5> mode;
1707 bit M;
1708
Johnny Chenb98e1602010-02-12 18:55:33 +00001709 let Inst{31-28} = 0b1111;
1710 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001711 let Inst{19-18} = imod;
1712 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001713 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001714 let Inst{8-6} = iflags;
1715 let Inst{5} = 0;
1716 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001717}
1718
Owen Anderson35008c22011-08-09 23:05:39 +00001719let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001720let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001721 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001722 "$imod\t$iflags, $mode">;
1723let mode = 0, M = 0 in
1724 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1725
1726let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001727 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001728}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001729
Johnny Chenb92a23f2010-02-21 04:42:01 +00001730// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001731multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001732
Evan Chengdfed19f2010-11-03 06:34:55 +00001733 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001734 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001735 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001736 bits<4> Rt;
1737 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001738 let Inst{31-26} = 0b111101;
1739 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001740 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001741 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001742 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001743 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001744 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001745 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001746 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001747 }
1748
Evan Chengdfed19f2010-11-03 06:34:55 +00001749 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001750 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001751 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001752 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001753 let Inst{31-26} = 0b111101;
1754 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001755 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001756 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001757 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001758 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001759 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001760 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001761 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001762 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001763 }
1764}
1765
Evan Cheng416941d2010-11-04 05:19:35 +00001766defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1767defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1768defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001769
Jim Grosbach53a89d62011-07-22 17:46:13 +00001770def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001771 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001772 bits<1> end;
1773 let Inst{31-10} = 0b1111000100000001000000;
1774 let Inst{9} = end;
1775 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001776}
1777
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001778def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1779 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001780 bits<4> opt;
1781 let Inst{27-4} = 0b001100100000111100001111;
1782 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001783}
1784
Johnny Chenba6e0332010-02-11 17:14:31 +00001785// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001786let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001787def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001788 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001789 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001790 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001791}
1792
Evan Cheng12c3a532008-11-06 17:48:05 +00001793// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001794let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001795def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001796 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001797 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001798
Evan Cheng325474e2008-01-07 23:56:57 +00001799let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001800def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001801 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001802 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001803
Jim Grosbach53694262010-11-18 01:15:56 +00001804def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001805 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001806 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001807
Jim Grosbach53694262010-11-18 01:15:56 +00001808def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001809 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001810 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001811
Jim Grosbach53694262010-11-18 01:15:56 +00001812def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001813 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001814 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001815
Jim Grosbach53694262010-11-18 01:15:56 +00001816def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001817 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001818 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001819}
Chris Lattner13c63102008-01-06 05:55:01 +00001820let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001821def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001822 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001823
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001824def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001825 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001826 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001827
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001828def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001829 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001830}
Evan Cheng12c3a532008-11-06 17:48:05 +00001831} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001832
Evan Chenge07715c2009-06-23 05:25:29 +00001833
1834// LEApcrel - Load a pc-relative address into a register without offending the
1835// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001836let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001837// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001838// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1839// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001840def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001841 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001842 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001843 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001844 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001845 let Inst{24} = 0;
1846 let Inst{23-22} = label{13-12};
1847 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001848 let Inst{20} = 0;
1849 let Inst{19-16} = 0b1111;
1850 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001851 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001852}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001853def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001854 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001855
1856def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1857 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001858 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001859
Evan Chenga8e29892007-01-19 07:51:42 +00001860//===----------------------------------------------------------------------===//
1861// Control Flow Instructions.
1862//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001863
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001864let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1865 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001866 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001867 "bx", "\tlr", [(ARMretflag)]>,
1868 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001869 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001870 }
1871
1872 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001873 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001874 "mov", "\tpc, lr", [(ARMretflag)]>,
1875 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001876 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001877 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001878}
Rafael Espindola27185192006-09-29 21:20:16 +00001879
Bob Wilson04ea6e52009-10-28 00:37:03 +00001880// Indirect branches
1881let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001882 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001883 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001884 [(brind GPR:$dst)]>,
1885 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001886 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001887 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001888 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001889 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001890
Jim Grosbachd447ac62011-07-13 20:21:31 +00001891 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1892 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001893 Requires<[IsARM, HasV4T]> {
1894 bits<4> dst;
1895 let Inst{27-4} = 0b000100101111111111110001;
1896 let Inst{3-0} = dst;
1897 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001898}
1899
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001900// SP is marked as a use to prevent stack-pointer assignments that appear
1901// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001902let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001903 // FIXME: Do we really need a non-predicated version? If so, it should
1904 // at least be a pseudo instruction expanding to the predicated version
1905 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001906 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001907 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001908 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001909 [(ARMcall tglobaladdr:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001910 Requires<[IsARM, IsNotIOS]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001911 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001912 bits<24> func;
1913 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001914 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001915 }
Evan Cheng277f0742007-06-19 21:05:09 +00001916
Jason W Kim685c3502011-02-04 19:47:15 +00001917 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001918 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001919 [(ARMcall_pred tglobaladdr:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001920 Requires<[IsARM, IsNotIOS]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001921 bits<24> func;
1922 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001923 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001924 }
Evan Cheng277f0742007-06-19 21:05:09 +00001925
Evan Chenga8e29892007-01-19 07:51:42 +00001926 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001927 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001928 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001929 [(ARMcall GPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001930 Requires<[IsARM, HasV5T, IsNotIOS]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001931 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001932 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001933 let Inst{3-0} = func;
1934 }
1935
1936 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1937 IIC_Br, "blx", "\t$func",
1938 [(ARMcall_pred GPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001939 Requires<[IsARM, HasV5T, IsNotIOS]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001940 bits<4> func;
1941 let Inst{27-4} = 0b000100101111111111110011;
1942 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001943 }
1944
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001945 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001946 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001947 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001948 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001949 Requires<[IsARM, HasV4T, IsNotIOS]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001950
1951 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001952 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001953 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001954 Requires<[IsARM, NoV4T, IsNotIOS]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001955
1956 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1957 // return stack predictor.
1958 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1959 (ins bl_target:$func, variable_ops),
1960 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
1961 Requires<[IsARM, IsNotIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001962}
1963
David Goodwin1a8f36e2009-08-12 18:31:53 +00001964let isCall = 1,
Evan Chengafff9412011-12-20 18:26:50 +00001965 // On IOS R9 is call-clobbered.
Evan Cheng1e0eab12010-11-29 22:43:27 +00001966 // R7 is marked as a use to prevent frame-pointer assignments from being
1967 // moved above / below calls.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001968 Defs = [LR], Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001969 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001970 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001971 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00001972 Requires<[IsARM, IsIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001973
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001974 def BLr9_pred : ARMPseudoExpand<(outs),
1975 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001976 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001977 [(ARMcall_pred tglobaladdr:$func)],
1978 (BL_pred bl_target:$func, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +00001979 Requires<[IsARM, IsIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001980
1981 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001982 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001983 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001984 [(ARMcall GPR:$func)],
1985 (BLX GPR:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00001986 Requires<[IsARM, HasV5T, IsIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001987
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001988 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001989 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001990 [(ARMcall_pred GPR:$func)],
1991 (BLX_pred GPR:$func, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +00001992 Requires<[IsARM, HasV5T, IsIOS]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001993
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001994 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001995 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001996 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001997 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001998 Requires<[IsARM, HasV4T, IsIOS]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001999
2000 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002001 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002002 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00002003 Requires<[IsARM, NoV4T, IsIOS]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002004
2005 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
2006 // return stack predictor.
2007 def BMOVPCBr9_CALL : ARMPseudoInst<(outs),(ins bl_target:$func, variable_ops),
2008 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
2009 Requires<[IsARM, IsIOS]>;
Rafael Espindola35574632006-07-18 17:00:30 +00002010}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002011
David Goodwin1a8f36e2009-08-12 18:31:53 +00002012let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002013 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
2014 // a two-value operand where a dag node expects two operands. :(
2015 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
2016 IIC_Br, "b", "\t$target",
2017 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
2018 bits<24> target;
2019 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002020 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002021 }
2022
Evan Chengaeafca02007-05-16 07:45:54 +00002023 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002024 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00002025 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00002026 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2027 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002028 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00002029 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002030 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002031
Jim Grosbach2dc77682010-11-29 18:37:44 +00002032 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2033 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002034 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002035 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002036 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002037 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2038 // into i12 and rs suffixed versions.
2039 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002040 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002041 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002042 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002043 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002044 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002045 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002046 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002047 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002048 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002049 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002050 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002051
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002052}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002053
Jim Grosbachcf121c32011-07-28 21:57:55 +00002054// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002055def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002056 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002057 Requires<[IsARM, HasV5T]> {
2058 let Inst{31-25} = 0b1111101;
2059 bits<25> target;
2060 let Inst{23-0} = target{24-1};
2061 let Inst{24} = target{0};
2062}
2063
Jim Grosbach898e7e22011-07-13 20:25:01 +00002064// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002065def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002066 [/* pattern left blank */]> {
2067 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002068 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002069 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002070 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002071 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002072}
2073
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002074// Tail calls.
2075
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002076let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Chengafff9412011-12-20 18:26:50 +00002077 // IOS versions.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002078 let Uses = [SP] in {
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002079 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002080 IIC_Br, []>, Requires<[IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002081
2082 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002083 IIC_Br, []>, Requires<[IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002084
Jim Grosbach245f5e82011-07-08 18:50:22 +00002085 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002086 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002087 (Bcc br_target:$dst, (ops 14, zero_reg))>,
Evan Chengafff9412011-12-20 18:26:50 +00002088 Requires<[IsARM, IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002089
Jim Grosbach245f5e82011-07-08 18:50:22 +00002090 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002091 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002092 (BX GPR:$dst)>,
Evan Chengafff9412011-12-20 18:26:50 +00002093 Requires<[IsARM, IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002094
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002095 }
2096
Evan Chengafff9412011-12-20 18:26:50 +00002097 // Non-IOS versions (the difference is R9).
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002098 let Uses = [SP] in {
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002099 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002100 IIC_Br, []>, Requires<[IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002101
2102 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002103 IIC_Br, []>, Requires<[IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002104
Jim Grosbach245f5e82011-07-08 18:50:22 +00002105 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002106 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002107 (Bcc br_target:$dst, (ops 14, zero_reg))>,
Evan Chengafff9412011-12-20 18:26:50 +00002108 Requires<[IsARM, IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002109
Jim Grosbach245f5e82011-07-08 18:50:22 +00002110 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002111 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002112 (BX GPR:$dst)>,
Evan Chengafff9412011-12-20 18:26:50 +00002113 Requires<[IsARM, IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002114 }
2115}
2116
Jim Grosbachd30970f2011-08-11 22:30:30 +00002117// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002118def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2119 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002120 bits<4> opt;
2121 let Inst{23-4} = 0b01100000000000000111;
2122 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002123}
2124
Jim Grosbached838482011-07-26 16:24:27 +00002125// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002126let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002127def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002128 bits<24> svc;
2129 let Inst{23-0} = svc;
2130}
Johnny Chen85d5a892010-02-10 18:02:25 +00002131}
2132
Jim Grosbach5a287482011-07-29 17:51:39 +00002133// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002134class SRSI<bit wb, string asm>
2135 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2136 NoItinerary, asm, "", []> {
2137 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002138 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002139 let Inst{27-25} = 0b100;
2140 let Inst{22} = 1;
2141 let Inst{21} = wb;
2142 let Inst{20} = 0;
2143 let Inst{19-16} = 0b1101; // SP
2144 let Inst{15-5} = 0b00000101000;
2145 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002146}
2147
Jim Grosbache1cf5902011-07-29 20:26:09 +00002148def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2149 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002150}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002151def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2152 let Inst{24-23} = 0;
2153}
2154def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2155 let Inst{24-23} = 0b10;
2156}
2157def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2158 let Inst{24-23} = 0b10;
2159}
2160def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2161 let Inst{24-23} = 0b01;
2162}
2163def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2164 let Inst{24-23} = 0b01;
2165}
2166def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2167 let Inst{24-23} = 0b11;
2168}
2169def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2170 let Inst{24-23} = 0b11;
2171}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002172
Jim Grosbach5a287482011-07-29 17:51:39 +00002173// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002174class RFEI<bit wb, string asm>
2175 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2176 NoItinerary, asm, "", []> {
2177 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002178 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002179 let Inst{27-25} = 0b100;
2180 let Inst{22} = 0;
2181 let Inst{21} = wb;
2182 let Inst{20} = 1;
2183 let Inst{19-16} = Rn;
2184 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002185}
2186
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002187def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2188 let Inst{24-23} = 0;
2189}
2190def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2191 let Inst{24-23} = 0;
2192}
2193def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2194 let Inst{24-23} = 0b10;
2195}
2196def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2197 let Inst{24-23} = 0b10;
2198}
2199def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2200 let Inst{24-23} = 0b01;
2201}
2202def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2203 let Inst{24-23} = 0b01;
2204}
2205def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2206 let Inst{24-23} = 0b11;
2207}
2208def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2209 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002210}
2211
Evan Chenga8e29892007-01-19 07:51:42 +00002212//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002213// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002214//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002215
Evan Chenga8e29892007-01-19 07:51:42 +00002216// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002217
2218
Evan Cheng7e2fe912010-10-28 06:47:08 +00002219defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002220 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002221defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002222 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002223defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002224 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002225defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002226 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002227
Evan Chengfa775d02007-03-19 07:20:03 +00002228// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002229let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002230 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002231def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002232 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2233 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002234 bits<4> Rt;
2235 bits<17> addr;
2236 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2237 let Inst{19-16} = 0b1111;
2238 let Inst{15-12} = Rt;
2239 let Inst{11-0} = addr{11-0}; // imm12
2240}
Evan Chengfa775d02007-03-19 07:20:03 +00002241
Evan Chenga8e29892007-01-19 07:51:42 +00002242// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002243def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002244 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2245 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002246
Evan Chenga8e29892007-01-19 07:51:42 +00002247// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002248def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002249 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2250 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002251
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002252def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002253 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2254 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002255
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002256let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002257// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002258def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2259 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002260 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002261 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002262}
Rafael Espindolac391d162006-10-23 20:34:27 +00002263
Evan Chenga8e29892007-01-19 07:51:42 +00002264// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002265multiclass AI2_ldridx<bit isByte, string opc,
2266 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002267 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002268 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002269 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002270 bits<17> addr;
2271 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002272 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002273 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002274 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002275 let DecoderMethod = "DecodeLDRPreImm";
2276 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2277 }
2278
2279 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002280 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002281 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2282 bits<17> addr;
2283 let Inst{25} = 1;
2284 let Inst{23} = addr{12};
2285 let Inst{19-16} = addr{16-13};
2286 let Inst{11-0} = addr{11-0};
2287 let Inst{4} = 0;
2288 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002289 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002290 }
Owen Anderson793e7962011-07-26 20:54:26 +00002291
2292 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002293 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002294 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002295 opc, "\t$Rt, $addr, $offset",
2296 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002297 // {12} isAdd
2298 // {11-0} imm12/Rm
2299 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002300 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002301 let Inst{25} = 1;
2302 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002303 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002304 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002305
2306 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002307 }
2308
2309 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002310 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002311 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002312 opc, "\t$Rt, $addr, $offset",
2313 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002314 // {12} isAdd
2315 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002316 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002317 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002318 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002319 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002320 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002321 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002322
2323 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002324 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002325
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002326}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002327
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002328let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002329// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2330// IIC_iLoad_siu depending on whether it the offset register is shifted.
2331defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2332defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002333}
Rafael Espindola450856d2006-12-12 00:37:38 +00002334
Jim Grosbach45251b32011-08-11 20:41:13 +00002335multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2336 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002337 (ins addrmode3:$addr), IndexModePre,
2338 LdMiscFrm, itin,
2339 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2340 bits<14> addr;
2341 let Inst{23} = addr{8}; // U bit
2342 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2343 let Inst{19-16} = addr{12-9}; // Rn
2344 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2345 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002346 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002347 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002348 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002349 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002350 (ins addr_offset_none:$addr, am3offset:$offset),
2351 IndexModePost, LdMiscFrm, itin,
2352 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2353 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002354 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002355 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002356 let Inst{23} = offset{8}; // U bit
2357 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002358 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002359 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2360 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002361 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002362 }
2363}
Rafael Espindola4e307642006-09-08 16:59:47 +00002364
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002365let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002366defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2367defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2368defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002369let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002370def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002371 (ins addrmode3:$addr), IndexModePre,
2372 LdMiscFrm, IIC_iLoad_d_ru,
2373 "ldrd", "\t$Rt, $Rt2, $addr!",
2374 "$addr.base = $Rn_wb", []> {
2375 bits<14> addr;
2376 let Inst{23} = addr{8}; // U bit
2377 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2378 let Inst{19-16} = addr{12-9}; // Rn
2379 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2380 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002381 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002382 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002383}
Jim Grosbach45251b32011-08-11 20:41:13 +00002384def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002385 (ins addr_offset_none:$addr, am3offset:$offset),
2386 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2387 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2388 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002389 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002390 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002391 let Inst{23} = offset{8}; // U bit
2392 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002393 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002394 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2395 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002396 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002397}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002398} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002399} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002400
Jim Grosbach89958d52011-08-11 21:41:59 +00002401// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002402let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002403def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2404 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2405 IndexModePost, LdFrm, IIC_iLoad_ru,
2406 "ldrt", "\t$Rt, $addr, $offset",
2407 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002408 // {12} isAdd
2409 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002410 bits<14> offset;
2411 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002412 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002413 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002414 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002415 let Inst{19-16} = addr;
2416 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002417 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002418 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002419 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2420}
Jim Grosbach59999262011-08-10 23:43:54 +00002421
2422def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2423 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002424 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002425 "ldrt", "\t$Rt, $addr, $offset",
2426 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002427 // {12} isAdd
2428 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002429 bits<14> offset;
2430 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002431 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002432 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002433 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002434 let Inst{19-16} = addr;
2435 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002436 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002437}
Jim Grosbach3148a652011-08-08 23:28:47 +00002438
2439def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2440 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2441 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2442 "ldrbt", "\t$Rt, $addr, $offset",
2443 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002444 // {12} isAdd
2445 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002446 bits<14> offset;
2447 bits<4> addr;
2448 let Inst{25} = 1;
2449 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002450 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002451 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002452 let Inst{11-5} = offset{11-5};
2453 let Inst{4} = 0;
2454 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002455 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002456}
2457
2458def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2459 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2460 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2461 "ldrbt", "\t$Rt, $addr, $offset",
2462 "$addr.base = $Rn_wb", []> {
2463 // {12} isAdd
2464 // {11-0} imm12/Rm
2465 bits<14> offset;
2466 bits<4> addr;
2467 let Inst{25} = 0;
2468 let Inst{23} = offset{12};
2469 let Inst{21} = 1; // overwrite
2470 let Inst{19-16} = addr;
2471 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002472 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002473}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002474
2475multiclass AI3ldrT<bits<4> op, string opc> {
2476 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2477 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2478 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2479 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2480 bits<9> offset;
2481 let Inst{23} = offset{8};
2482 let Inst{22} = 1;
2483 let Inst{11-8} = offset{7-4};
2484 let Inst{3-0} = offset{3-0};
2485 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2486 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002487 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002488 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2489 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2490 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2491 bits<5> Rm;
2492 let Inst{23} = Rm{4};
2493 let Inst{22} = 0;
2494 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002495 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002496 let Inst{3-0} = Rm{3-0};
2497 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002498 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002499 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002500}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002501
2502defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2503defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2504defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002505}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002506
Evan Chenga8e29892007-01-19 07:51:42 +00002507// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002508
2509// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002510def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002511 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2512 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002513
Evan Chenga8e29892007-01-19 07:51:42 +00002514// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002515let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2516def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002517 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002518 "strd", "\t$Rt, $src2, $addr", []>,
2519 Requires<[IsARM, HasV5TE]> {
2520 let Inst{21} = 0;
2521}
Evan Chenga8e29892007-01-19 07:51:42 +00002522
2523// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002524multiclass AI2_stridx<bit isByte, string opc,
2525 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002526 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2527 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002528 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002529 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2530 bits<17> addr;
2531 let Inst{25} = 0;
2532 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2533 let Inst{19-16} = addr{16-13}; // Rn
2534 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002535 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002536 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002537 }
Evan Chenga8e29892007-01-19 07:51:42 +00002538
Jim Grosbach19dec202011-08-05 20:35:44 +00002539 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002540 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002541 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002542 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2543 bits<17> addr;
2544 let Inst{25} = 1;
2545 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2546 let Inst{19-16} = addr{16-13}; // Rn
2547 let Inst{11-0} = addr{11-0};
2548 let Inst{4} = 0; // Inst{4} = 0
2549 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002550 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002551 }
2552 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2553 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002554 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002555 opc, "\t$Rt, $addr, $offset",
2556 "$addr.base = $Rn_wb", []> {
2557 // {12} isAdd
2558 // {11-0} imm12/Rm
2559 bits<14> offset;
2560 bits<4> addr;
2561 let Inst{25} = 1;
2562 let Inst{23} = offset{12};
2563 let Inst{19-16} = addr;
2564 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002565
2566 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002567 }
Owen Anderson793e7962011-07-26 20:54:26 +00002568
Jim Grosbach19dec202011-08-05 20:35:44 +00002569 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2570 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002571 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002572 opc, "\t$Rt, $addr, $offset",
2573 "$addr.base = $Rn_wb", []> {
2574 // {12} isAdd
2575 // {11-0} imm12/Rm
2576 bits<14> offset;
2577 bits<4> addr;
2578 let Inst{25} = 0;
2579 let Inst{23} = offset{12};
2580 let Inst{19-16} = addr;
2581 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002582
2583 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002584 }
2585}
Owen Anderson793e7962011-07-26 20:54:26 +00002586
Jim Grosbach19dec202011-08-05 20:35:44 +00002587let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002588// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2589// IIC_iStore_siu depending on whether it the offset register is shifted.
2590defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2591defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002592}
Evan Chenga8e29892007-01-19 07:51:42 +00002593
Jim Grosbach19dec202011-08-05 20:35:44 +00002594def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2595 am2offset_reg:$offset),
2596 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2597 am2offset_reg:$offset)>;
2598def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2599 am2offset_imm:$offset),
2600 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2601 am2offset_imm:$offset)>;
2602def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2603 am2offset_reg:$offset),
2604 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2605 am2offset_reg:$offset)>;
2606def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2607 am2offset_imm:$offset),
2608 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2609 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002610
Jim Grosbach19dec202011-08-05 20:35:44 +00002611// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2612// put the patterns on the instruction definitions directly as ISel wants
2613// the address base and offset to be separate operands, not a single
2614// complex operand like we represent the instructions themselves. The
2615// pseudos map between the two.
2616let usesCustomInserter = 1,
2617 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2618def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2619 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2620 4, IIC_iStore_ru,
2621 [(set GPR:$Rn_wb,
2622 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2623def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2624 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2625 4, IIC_iStore_ru,
2626 [(set GPR:$Rn_wb,
2627 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2628def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2629 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2630 4, IIC_iStore_ru,
2631 [(set GPR:$Rn_wb,
2632 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2633def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2634 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2635 4, IIC_iStore_ru,
2636 [(set GPR:$Rn_wb,
2637 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002638def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2639 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2640 4, IIC_iStore_ru,
2641 [(set GPR:$Rn_wb,
2642 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002643}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002644
Evan Chenga8e29892007-01-19 07:51:42 +00002645
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002646
2647def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2648 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2649 StMiscFrm, IIC_iStore_bh_ru,
2650 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2651 bits<14> addr;
2652 let Inst{23} = addr{8}; // U bit
2653 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2654 let Inst{19-16} = addr{12-9}; // Rn
2655 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2656 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2657 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002658 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002659}
2660
2661def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2662 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2663 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2664 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2665 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2666 addr_offset_none:$addr,
2667 am3offset:$offset))]> {
2668 bits<10> offset;
2669 bits<4> addr;
2670 let Inst{23} = offset{8}; // U bit
2671 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2672 let Inst{19-16} = addr;
2673 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2674 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002675 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002676}
Evan Chenga8e29892007-01-19 07:51:42 +00002677
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002678let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002679def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002680 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2681 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2682 "strd", "\t$Rt, $Rt2, $addr!",
2683 "$addr.base = $Rn_wb", []> {
2684 bits<14> addr;
2685 let Inst{23} = addr{8}; // U bit
2686 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2687 let Inst{19-16} = addr{12-9}; // Rn
2688 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2689 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002690 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002691 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002692}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002693
Jim Grosbach45251b32011-08-11 20:41:13 +00002694def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002695 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2696 am3offset:$offset),
2697 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2698 "strd", "\t$Rt, $Rt2, $addr, $offset",
2699 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002700 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002701 bits<4> addr;
2702 let Inst{23} = offset{8}; // U bit
2703 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2704 let Inst{19-16} = addr;
2705 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2706 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002707 let DecoderMethod = "DecodeAddrMode3Instruction";
2708}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002709} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002710
Jim Grosbach7ce05792011-08-03 23:50:40 +00002711// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002712
Jim Grosbach10348e72011-08-11 20:04:56 +00002713def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2714 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2715 IndexModePost, StFrm, IIC_iStore_bh_ru,
2716 "strbt", "\t$Rt, $addr, $offset",
2717 "$addr.base = $Rn_wb", []> {
2718 // {12} isAdd
2719 // {11-0} imm12/Rm
2720 bits<14> offset;
2721 bits<4> addr;
2722 let Inst{25} = 1;
2723 let Inst{23} = offset{12};
2724 let Inst{21} = 1; // overwrite
2725 let Inst{19-16} = addr;
2726 let Inst{11-5} = offset{11-5};
2727 let Inst{4} = 0;
2728 let Inst{3-0} = offset{3-0};
2729 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2730}
2731
2732def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2733 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2734 IndexModePost, StFrm, IIC_iStore_bh_ru,
2735 "strbt", "\t$Rt, $addr, $offset",
2736 "$addr.base = $Rn_wb", []> {
2737 // {12} isAdd
2738 // {11-0} imm12/Rm
2739 bits<14> offset;
2740 bits<4> addr;
2741 let Inst{25} = 0;
2742 let Inst{23} = offset{12};
2743 let Inst{21} = 1; // overwrite
2744 let Inst{19-16} = addr;
2745 let Inst{11-0} = offset{11-0};
2746 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2747}
2748
Jim Grosbach342ebd52011-08-11 22:18:00 +00002749let mayStore = 1, neverHasSideEffects = 1 in {
2750def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2751 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2752 IndexModePost, StFrm, IIC_iStore_ru,
2753 "strt", "\t$Rt, $addr, $offset",
2754 "$addr.base = $Rn_wb", []> {
2755 // {12} isAdd
2756 // {11-0} imm12/Rm
2757 bits<14> offset;
2758 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002759 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002760 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002761 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002762 let Inst{19-16} = addr;
2763 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002764 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002765 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002766 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002767}
2768
Jim Grosbach342ebd52011-08-11 22:18:00 +00002769def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2770 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2771 IndexModePost, StFrm, IIC_iStore_ru,
2772 "strt", "\t$Rt, $addr, $offset",
2773 "$addr.base = $Rn_wb", []> {
2774 // {12} isAdd
2775 // {11-0} imm12/Rm
2776 bits<14> offset;
2777 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002778 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002779 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002780 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002781 let Inst{19-16} = addr;
2782 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002783 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002784}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002785}
2786
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002787
Jim Grosbach7ce05792011-08-03 23:50:40 +00002788multiclass AI3strT<bits<4> op, string opc> {
2789 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2790 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2791 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2792 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2793 bits<9> offset;
2794 let Inst{23} = offset{8};
2795 let Inst{22} = 1;
2796 let Inst{11-8} = offset{7-4};
2797 let Inst{3-0} = offset{3-0};
2798 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2799 }
2800 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2801 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2802 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2803 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2804 bits<5> Rm;
2805 let Inst{23} = Rm{4};
2806 let Inst{22} = 0;
2807 let Inst{11-8} = 0;
2808 let Inst{3-0} = Rm{3-0};
2809 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2810 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002811}
2812
Jim Grosbach7ce05792011-08-03 23:50:40 +00002813
2814defm STRHT : AI3strT<0b1011, "strht">;
2815
2816
Evan Chenga8e29892007-01-19 07:51:42 +00002817//===----------------------------------------------------------------------===//
2818// Load / store multiple Instructions.
2819//
2820
Jim Grosbach27debd62011-12-13 21:48:29 +00002821multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002822 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002823 // IA is the default, so no need for an explicit suffix on the
2824 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002825 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002826 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2827 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002828 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002829 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002830 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002831 let Inst{21} = 0; // No writeback
2832 let Inst{20} = L_bit;
2833 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002834 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002835 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2836 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002837 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002838 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002839 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002840 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002841 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002842
2843 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002844 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002845 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002846 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2847 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002848 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002849 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002850 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002851 let Inst{21} = 0; // No writeback
2852 let Inst{20} = L_bit;
2853 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002854 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002855 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2856 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002857 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002858 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002859 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002860 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002861 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002862
2863 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002864 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002865 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002866 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2867 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002868 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002869 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002870 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002871 let Inst{21} = 0; // No writeback
2872 let Inst{20} = L_bit;
2873 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002874 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002875 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2876 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002877 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002878 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002879 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002880 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002881 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002882
2883 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002884 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002885 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002886 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2887 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002888 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002889 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002890 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002891 let Inst{21} = 0; // No writeback
2892 let Inst{20} = L_bit;
2893 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002894 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002895 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2896 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002897 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002898 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002899 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002900 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002901 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002902
2903 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002904 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002905}
Bill Wendling6c470b82010-11-13 09:09:38 +00002906
Bill Wendlingc93989a2010-11-13 11:20:05 +00002907let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002908
2909let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002910defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2911 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002912
2913let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002914defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2915 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002916
2917} // neverHasSideEffects
2918
Bill Wendling73fe34a2010-11-16 01:16:36 +00002919// FIXME: remove when we have a way to marking a MI with these properties.
2920// FIXME: Should pc be an implicit operand like PICADD, etc?
2921let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2922 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002923def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2924 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002925 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002926 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002927 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002928
Jim Grosbach27debd62011-12-13 21:48:29 +00002929let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2930defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2931 IIC_iLoad_mu>;
2932
2933let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2934defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2935 IIC_iStore_mu>;
2936
2937
2938
Evan Chenga8e29892007-01-19 07:51:42 +00002939//===----------------------------------------------------------------------===//
2940// Move Instructions.
2941//
2942
Evan Chengcd799b92009-06-12 20:46:18 +00002943let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002944def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2945 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2946 bits<4> Rd;
2947 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002948
Johnny Chen103bf952011-04-01 23:30:25 +00002949 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002950 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002951 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002952 let Inst{3-0} = Rm;
2953 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002954}
2955
Andrew Trick90b7b122011-10-18 19:18:52 +00002956def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002957 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2958
Dale Johannesen38d5f042010-06-15 22:24:08 +00002959// A version for the smaller set of tail call registers.
2960let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002961def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002962 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2963 bits<4> Rd;
2964 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002965
Dale Johannesen38d5f042010-06-15 22:24:08 +00002966 let Inst{11-4} = 0b00000000;
2967 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002968 let Inst{3-0} = Rm;
2969 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002970}
2971
Owen Andersonde317f42011-08-09 23:33:27 +00002972def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002973 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002974 "mov", "\t$Rd, $src",
2975 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002976 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002977 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002978 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002979 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002980 let Inst{11-8} = src{11-8};
2981 let Inst{7} = 0;
2982 let Inst{6-5} = src{6-5};
2983 let Inst{4} = 1;
2984 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002985 let Inst{25} = 0;
2986}
Evan Chenga2515702007-03-19 07:09:02 +00002987
Owen Anderson152d4a42011-07-21 23:38:37 +00002988def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2989 DPSoRegImmFrm, IIC_iMOVsr,
2990 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2991 UnaryDP {
2992 bits<4> Rd;
2993 bits<12> src;
2994 let Inst{15-12} = Rd;
2995 let Inst{19-16} = 0b0000;
2996 let Inst{11-5} = src{11-5};
2997 let Inst{4} = 0;
2998 let Inst{3-0} = src{3-0};
2999 let Inst{25} = 0;
3000}
3001
Evan Chengc4af4632010-11-17 20:13:28 +00003002let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00003003def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
3004 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00003005 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00003006 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003007 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00003008 let Inst{15-12} = Rd;
3009 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00003010 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003011}
3012
Evan Chengc4af4632010-11-17 20:13:28 +00003013let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00003014def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003015 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003016 "movw", "\t$Rd, $imm",
3017 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00003018 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003019 bits<4> Rd;
3020 bits<16> imm;
3021 let Inst{15-12} = Rd;
3022 let Inst{11-0} = imm{11-0};
3023 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003024 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003025 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003026 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003027}
3028
Jim Grosbachffa32252011-07-19 19:13:28 +00003029def : InstAlias<"mov${p} $Rd, $imm",
3030 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
3031 Requires<[IsARM]>;
3032
Evan Cheng53519f02011-01-21 18:55:51 +00003033def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3034 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003035
3036let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00003037def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
3038 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003039 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003040 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00003041 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00003042 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003043 lo16AllZero:$imm))]>, UnaryDP,
3044 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003045 bits<4> Rd;
3046 bits<16> imm;
3047 let Inst{15-12} = Rd;
3048 let Inst{11-0} = imm{11-0};
3049 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003050 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003051 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003052 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00003053}
Evan Cheng13ab0202007-07-10 18:08:01 +00003054
Evan Cheng53519f02011-01-21 18:55:51 +00003055def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3056 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003057
3058} // Constraints
3059
Evan Cheng20956592009-10-21 08:15:52 +00003060def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3061 Requires<[IsARM, HasV6T2]>;
3062
David Goodwinca01a8d2009-09-01 18:32:09 +00003063let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003064def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003065 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3066 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003067
3068// These aren't really mov instructions, but we have to define them this way
3069// due to flag operands.
3070
Evan Cheng071a2792007-09-11 19:55:27 +00003071let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003072def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003073 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3074 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003075def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003076 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3077 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003078}
Evan Chenga8e29892007-01-19 07:51:42 +00003079
Evan Chenga8e29892007-01-19 07:51:42 +00003080//===----------------------------------------------------------------------===//
3081// Extend Instructions.
3082//
3083
3084// Sign extenders
3085
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003086def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003087 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003088def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003089 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003090
Jim Grosbach70327412011-07-27 17:48:13 +00003091def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003092 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003093def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003094 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003095
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003096def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003097
Jim Grosbach70327412011-07-27 17:48:13 +00003098def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003099
3100// Zero extenders
3101
3102let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003103def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003104 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003105def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003106 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003107def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003108 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003109
Jim Grosbach542f6422010-07-28 23:25:44 +00003110// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3111// The transformation should probably be done as a combiner action
3112// instead so we can include a check for masking back in the upper
3113// eight bits of the source into the lower eight bits of the result.
3114//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003115// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003116def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003117 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003118
Jim Grosbach70327412011-07-27 17:48:13 +00003119def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003120 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003121def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003122 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003123}
3124
Evan Chenga8e29892007-01-19 07:51:42 +00003125// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003126def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003127
Evan Chenga8e29892007-01-19 07:51:42 +00003128
Owen Anderson33e57512011-08-10 00:03:03 +00003129def SBFX : I<(outs GPRnopc:$Rd),
3130 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003131 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003132 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003133 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003134 bits<4> Rd;
3135 bits<4> Rn;
3136 bits<5> lsb;
3137 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003138 let Inst{27-21} = 0b0111101;
3139 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003140 let Inst{20-16} = width;
3141 let Inst{15-12} = Rd;
3142 let Inst{11-7} = lsb;
3143 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003144}
3145
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003146def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003147 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003148 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003149 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003150 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003151 bits<4> Rd;
3152 bits<4> Rn;
3153 bits<5> lsb;
3154 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003155 let Inst{27-21} = 0b0111111;
3156 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003157 let Inst{20-16} = width;
3158 let Inst{15-12} = Rd;
3159 let Inst{11-7} = lsb;
3160 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003161}
3162
Evan Chenga8e29892007-01-19 07:51:42 +00003163//===----------------------------------------------------------------------===//
3164// Arithmetic Instructions.
3165//
3166
Jim Grosbach26421962008-10-14 20:36:24 +00003167defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003168 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003169 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003170defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003171 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003172 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003173
Evan Chengc85e8322007-07-05 07:13:32 +00003174// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003175//
Andrew Trick90b7b122011-10-18 19:18:52 +00003176// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3177// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003178// AdjustInstrPostInstrSelection where we determine whether or not to
3179// set the "s" bit based on CPSR liveness.
3180//
Andrew Trick90b7b122011-10-18 19:18:52 +00003181// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003182// support for an optional CPSR definition that corresponds to the DAG
3183// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003184defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3185 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3186defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3187 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003188
Evan Cheng62674222009-06-25 23:34:10 +00003189defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003190 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003191 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003192defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003193 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003194 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003195
Evan Cheng342e3162011-08-30 01:34:54 +00003196defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3197 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3198 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003199
3200// FIXME: Eliminate them if we can write def : Pat patterns which defines
3201// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003202defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3203 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003204
Evan Cheng342e3162011-08-30 01:34:54 +00003205defm RSC : AI1_rsc_irs<0b0111, "rsc",
3206 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3207 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003208
Evan Chenga8e29892007-01-19 07:51:42 +00003209// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003210// The assume-no-carry-in form uses the negation of the input since add/sub
3211// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3212// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3213// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003214def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3215 (SUBri GPR:$src, so_imm_neg:$imm)>;
3216def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3217 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3218
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003219// The with-carry-in form matches bitwise not instead of the negation.
3220// Effectively, the inverse interpretation of the carry flag already accounts
3221// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003222def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3223 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003224
3225// Note: These are implemented in C++ code, because they have to generate
3226// ADD/SUBrs instructions, which use a complex pattern that a xform function
3227// cannot produce.
3228// (mul X, 2^n+1) -> (add (X << n), X)
3229// (mul X, 2^n-1) -> (rsb X, (X << n))
3230
Jim Grosbach7931df32011-07-22 18:06:01 +00003231// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003232// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003233class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003234 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003235 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3236 string asm = "\t$Rd, $Rn, $Rm">
3237 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003238 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003239 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003240 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003241 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003242 let Inst{11-4} = op11_4;
3243 let Inst{19-16} = Rn;
3244 let Inst{15-12} = Rd;
3245 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003246}
3247
Jim Grosbach7931df32011-07-22 18:06:01 +00003248// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003249
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003250def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003251 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3252 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003253def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003254 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3255 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3256def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3257 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003258 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003259def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3260 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003261 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003262
3263def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3264def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3265def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3266def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3267def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3268def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3269def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3270def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3271def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3272def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3273def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3274def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003275
Jim Grosbach7931df32011-07-22 18:06:01 +00003276// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003277
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003278def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3279def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3280def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3281def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3282def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3283def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3284def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3285def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3286def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3287def USAX : AAI<0b01100101, 0b11110101, "usax">;
3288def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3289def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003290
Jim Grosbach7931df32011-07-22 18:06:01 +00003291// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003292
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003293def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3294def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3295def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3296def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3297def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3298def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3299def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3300def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3301def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3302def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3303def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3304def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003305
Jim Grosbachd30970f2011-08-11 22:30:30 +00003306// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003307
Jim Grosbach70987fb2010-10-18 23:35:38 +00003308def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003309 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003310 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003311 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003312 bits<4> Rd;
3313 bits<4> Rn;
3314 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003315 let Inst{27-20} = 0b01111000;
3316 let Inst{15-12} = 0b1111;
3317 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003318 let Inst{19-16} = Rd;
3319 let Inst{11-8} = Rm;
3320 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003321}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003322def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003323 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003324 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003325 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003326 bits<4> Rd;
3327 bits<4> Rn;
3328 bits<4> Rm;
3329 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003330 let Inst{27-20} = 0b01111000;
3331 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003332 let Inst{19-16} = Rd;
3333 let Inst{15-12} = Ra;
3334 let Inst{11-8} = Rm;
3335 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003336}
3337
Jim Grosbachd30970f2011-08-11 22:30:30 +00003338// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003339
Owen Anderson33e57512011-08-10 00:03:03 +00003340def SSAT : AI<(outs GPRnopc:$Rd),
3341 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003342 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003343 bits<4> Rd;
3344 bits<5> sat_imm;
3345 bits<4> Rn;
3346 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003347 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003348 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003349 let Inst{20-16} = sat_imm;
3350 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003351 let Inst{11-7} = sh{4-0};
3352 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003353 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003354}
3355
Owen Anderson33e57512011-08-10 00:03:03 +00003356def SSAT16 : AI<(outs GPRnopc:$Rd),
3357 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003358 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003359 bits<4> Rd;
3360 bits<4> sat_imm;
3361 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003362 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003363 let Inst{11-4} = 0b11110011;
3364 let Inst{15-12} = Rd;
3365 let Inst{19-16} = sat_imm;
3366 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003367}
3368
Owen Anderson33e57512011-08-10 00:03:03 +00003369def USAT : AI<(outs GPRnopc:$Rd),
3370 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003371 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003372 bits<4> Rd;
3373 bits<5> sat_imm;
3374 bits<4> Rn;
3375 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003376 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003377 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003378 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003379 let Inst{11-7} = sh{4-0};
3380 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003381 let Inst{20-16} = sat_imm;
3382 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003383}
3384
Owen Anderson33e57512011-08-10 00:03:03 +00003385def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003386 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003387 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003388 bits<4> Rd;
3389 bits<4> sat_imm;
3390 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003391 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003392 let Inst{11-4} = 0b11110011;
3393 let Inst{15-12} = Rd;
3394 let Inst{19-16} = sat_imm;
3395 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003396}
Evan Chenga8e29892007-01-19 07:51:42 +00003397
Owen Anderson33e57512011-08-10 00:03:03 +00003398def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3399 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3400def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3401 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003402
Evan Chenga8e29892007-01-19 07:51:42 +00003403//===----------------------------------------------------------------------===//
3404// Bitwise Instructions.
3405//
3406
Jim Grosbach26421962008-10-14 20:36:24 +00003407defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003408 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003409 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003410defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003411 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003412 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003413defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003414 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003415 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003416defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003417 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003418 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003419
Jim Grosbachc29769b2011-07-28 19:46:12 +00003420// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3421// like in the actual instruction encoding. The complexity of mapping the mask
3422// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3423// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003424def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003425 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003426 "bfc", "\t$Rd, $imm", "$src = $Rd",
3427 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003428 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003429 bits<4> Rd;
3430 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003431 let Inst{27-21} = 0b0111110;
3432 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003433 let Inst{15-12} = Rd;
3434 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003435 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003436}
3437
Johnny Chenb2503c02010-02-17 06:31:48 +00003438// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003439def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3440 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3441 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3442 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3443 bf_inv_mask_imm:$imm))]>,
3444 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003445 bits<4> Rd;
3446 bits<4> Rn;
3447 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003448 let Inst{27-21} = 0b0111110;
3449 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003450 let Inst{15-12} = Rd;
3451 let Inst{11-7} = imm{4-0}; // lsb
3452 let Inst{20-16} = imm{9-5}; // width
3453 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003454}
3455
Jim Grosbach36860462010-10-21 22:19:32 +00003456def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3457 "mvn", "\t$Rd, $Rm",
3458 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3459 bits<4> Rd;
3460 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003461 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003462 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003463 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003464 let Inst{15-12} = Rd;
3465 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003466}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003467def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3468 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003469 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003470 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003471 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003472 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003473 let Inst{19-16} = 0b0000;
3474 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003475 let Inst{11-5} = shift{11-5};
3476 let Inst{4} = 0;
3477 let Inst{3-0} = shift{3-0};
3478}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003479def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3480 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003481 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3482 bits<4> Rd;
3483 bits<12> shift;
3484 let Inst{25} = 0;
3485 let Inst{19-16} = 0b0000;
3486 let Inst{15-12} = Rd;
3487 let Inst{11-8} = shift{11-8};
3488 let Inst{7} = 0;
3489 let Inst{6-5} = shift{6-5};
3490 let Inst{4} = 1;
3491 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003492}
Evan Chengc4af4632010-11-17 20:13:28 +00003493let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003494def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3495 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3496 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3497 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003498 bits<12> imm;
3499 let Inst{25} = 1;
3500 let Inst{19-16} = 0b0000;
3501 let Inst{15-12} = Rd;
3502 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003503}
Evan Chenga8e29892007-01-19 07:51:42 +00003504
3505def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3506 (BICri GPR:$src, so_imm_not:$imm)>;
3507
3508//===----------------------------------------------------------------------===//
3509// Multiply Instructions.
3510//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003511class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3512 string opc, string asm, list<dag> pattern>
3513 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3514 bits<4> Rd;
3515 bits<4> Rm;
3516 bits<4> Rn;
3517 let Inst{19-16} = Rd;
3518 let Inst{11-8} = Rm;
3519 let Inst{3-0} = Rn;
3520}
3521class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3522 string opc, string asm, list<dag> pattern>
3523 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3524 bits<4> RdLo;
3525 bits<4> RdHi;
3526 bits<4> Rm;
3527 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003528 let Inst{19-16} = RdHi;
3529 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003530 let Inst{11-8} = Rm;
3531 let Inst{3-0} = Rn;
3532}
Evan Chenga8e29892007-01-19 07:51:42 +00003533
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003534// FIXME: The v5 pseudos are only necessary for the additional Constraint
3535// property. Remove them when it's possible to add those properties
3536// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003537let isCommutable = 1 in {
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003538def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003539 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003540 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003541 Requires<[IsARM, HasV6]> {
3542 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003543 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003544}
Evan Chenga8e29892007-01-19 07:51:42 +00003545
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003546let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003547def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003548 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003549 4, IIC_iMUL32,
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003550 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3551 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003552 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003553}
3554
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003555def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3556 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003557 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3558 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003559 bits<4> Ra;
3560 let Inst{15-12} = Ra;
3561}
Evan Chenga8e29892007-01-19 07:51:42 +00003562
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003563let Constraints = "@earlyclobber $Rd" in
3564def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3565 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003566 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003567 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3568 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3569 Requires<[IsARM, NoV6]>;
3570
Jim Grosbach65711012010-11-19 22:22:37 +00003571def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3572 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3573 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003574 Requires<[IsARM, HasV6T2]> {
3575 bits<4> Rd;
3576 bits<4> Rm;
3577 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003578 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003579 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003580 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003581 let Inst{11-8} = Rm;
3582 let Inst{3-0} = Rn;
3583}
Evan Chengedcbada2009-07-06 22:05:45 +00003584
Evan Chenga8e29892007-01-19 07:51:42 +00003585// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003586let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003587let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003588def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003589 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003590 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3591 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003592
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003593def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003594 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003595 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3596 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003597
3598let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3599def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3600 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003601 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003602 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3603 Requires<[IsARM, NoV6]>;
3604
3605def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3606 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003607 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003608 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3609 Requires<[IsARM, NoV6]>;
3610}
Evan Cheng8de898a2009-06-26 00:19:44 +00003611}
Evan Chenga8e29892007-01-19 07:51:42 +00003612
3613// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003614def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3615 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003616 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3617 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003618def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3619 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003620 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3621 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003622
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003623def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3624 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3625 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3626 Requires<[IsARM, HasV6]> {
3627 bits<4> RdLo;
3628 bits<4> RdHi;
3629 bits<4> Rm;
3630 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003631 let Inst{19-16} = RdHi;
3632 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003633 let Inst{11-8} = Rm;
3634 let Inst{3-0} = Rn;
3635}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003636
3637let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3638def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3639 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003640 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003641 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3642 Requires<[IsARM, NoV6]>;
3643def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3644 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003645 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003646 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3647 Requires<[IsARM, NoV6]>;
3648def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3649 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003650 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003651 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3652 Requires<[IsARM, NoV6]>;
3653}
3654
Evan Chengcd799b92009-06-12 20:46:18 +00003655} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003656
3657// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003658def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3659 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3660 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003661 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003662 let Inst{15-12} = 0b1111;
3663}
Evan Cheng13ab0202007-07-10 18:08:01 +00003664
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003665def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003666 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003667 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003668 let Inst{15-12} = 0b1111;
3669}
3670
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003671def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3672 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3673 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3674 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3675 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003676
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003677def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3678 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003679 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003680 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003681
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003682def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3683 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3684 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3685 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3686 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003687
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003688def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3689 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003690 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003691 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003692
Raul Herbster37fb5b12007-08-30 23:25:47 +00003693multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003694 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3695 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3696 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3697 (sext_inreg GPR:$Rm, i16)))]>,
3698 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003699
Jim Grosbach3870b752010-10-22 18:35:16 +00003700 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3701 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3702 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3703 (sra GPR:$Rm, (i32 16))))]>,
3704 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003705
Jim Grosbach3870b752010-10-22 18:35:16 +00003706 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3707 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3708 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3709 (sext_inreg GPR:$Rm, i16)))]>,
3710 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003711
Jim Grosbach3870b752010-10-22 18:35:16 +00003712 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3713 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3714 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3715 (sra GPR:$Rm, (i32 16))))]>,
3716 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003717
Jim Grosbach3870b752010-10-22 18:35:16 +00003718 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3719 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3720 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3721 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3722 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003723
Jim Grosbach3870b752010-10-22 18:35:16 +00003724 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3725 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3726 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3727 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3728 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003729}
3730
Raul Herbster37fb5b12007-08-30 23:25:47 +00003731
3732multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003733 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003734 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3735 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003736 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003737 [(set GPRnopc:$Rd, (add GPR:$Ra,
3738 (opnode (sext_inreg GPRnopc:$Rn, i16),
3739 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003740 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003741
Owen Anderson33e57512011-08-10 00:03:03 +00003742 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3743 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003744 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003745 [(set GPRnopc:$Rd,
3746 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3747 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003748 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003749
Owen Anderson33e57512011-08-10 00:03:03 +00003750 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3751 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003752 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003753 [(set GPRnopc:$Rd,
3754 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3755 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003756 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003757
Owen Anderson33e57512011-08-10 00:03:03 +00003758 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3759 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003760 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003761 [(set GPRnopc:$Rd,
3762 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3763 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003764 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003765
Owen Anderson33e57512011-08-10 00:03:03 +00003766 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3767 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003768 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003769 [(set GPRnopc:$Rd,
3770 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3771 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003772 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003773
Owen Anderson33e57512011-08-10 00:03:03 +00003774 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3775 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003776 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003777 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003778 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3779 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003780 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003781 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003782}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003783
Raul Herbster37fb5b12007-08-30 23:25:47 +00003784defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3785defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003786
Jim Grosbachd30970f2011-08-11 22:30:30 +00003787// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003788def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3789 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003790 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003791 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003792
Owen Anderson33e57512011-08-10 00:03:03 +00003793def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3794 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003795 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003796 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003797
Owen Anderson33e57512011-08-10 00:03:03 +00003798def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3799 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003800 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003801 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003802
Owen Anderson33e57512011-08-10 00:03:03 +00003803def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3804 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003805 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003806 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003807
Jim Grosbachd30970f2011-08-11 22:30:30 +00003808// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003809class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3810 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003811 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003812 bits<4> Rn;
3813 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003814 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003815 let Inst{22} = long;
3816 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003817 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003818 let Inst{7} = 0;
3819 let Inst{6} = sub;
3820 let Inst{5} = swap;
3821 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003822 let Inst{3-0} = Rn;
3823}
3824class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3825 InstrItinClass itin, string opc, string asm>
3826 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3827 bits<4> Rd;
3828 let Inst{15-12} = 0b1111;
3829 let Inst{19-16} = Rd;
3830}
3831class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3832 InstrItinClass itin, string opc, string asm>
3833 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3834 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003835 bits<4> Rd;
3836 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003837 let Inst{15-12} = Ra;
3838}
3839class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3840 InstrItinClass itin, string opc, string asm>
3841 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3842 bits<4> RdLo;
3843 bits<4> RdHi;
3844 let Inst{19-16} = RdHi;
3845 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003846}
3847
3848multiclass AI_smld<bit sub, string opc> {
3849
Owen Anderson33e57512011-08-10 00:03:03 +00003850 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3851 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003852 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003853
Owen Anderson33e57512011-08-10 00:03:03 +00003854 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3855 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003856 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003857
Owen Anderson33e57512011-08-10 00:03:03 +00003858 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3859 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003860 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003861
Owen Anderson33e57512011-08-10 00:03:03 +00003862 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3863 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003864 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003865
3866}
3867
3868defm SMLA : AI_smld<0, "smla">;
3869defm SMLS : AI_smld<1, "smls">;
3870
Johnny Chen2ec5e492010-02-22 21:50:40 +00003871multiclass AI_sdml<bit sub, string opc> {
3872
Jim Grosbache15defc2011-08-10 23:23:47 +00003873 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3874 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3875 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3876 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003877}
3878
3879defm SMUA : AI_sdml<0, "smua">;
3880defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003881
Evan Chenga8e29892007-01-19 07:51:42 +00003882//===----------------------------------------------------------------------===//
3883// Misc. Arithmetic Instructions.
3884//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003885
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003886def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3887 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3888 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003889
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003890def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3891 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3892 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3893 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003894
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003895def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3896 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3897 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003898
Evan Cheng9568e5c2011-06-21 06:01:08 +00003899let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003900def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3901 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003902 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003903 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003904
Evan Cheng9568e5c2011-06-21 06:01:08 +00003905let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003906def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3907 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003908 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003909 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003910
Evan Chengf60ceac2011-06-15 17:17:48 +00003911def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3912 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3913 (REVSH GPR:$Rm)>;
3914
Jim Grosbache1d58a62011-09-14 22:52:14 +00003915def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3916 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003917 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003918 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3919 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3920 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003921 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003922
Evan Chenga8e29892007-01-19 07:51:42 +00003923// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003924def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3925 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3926def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3927 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003928
Bob Wilsondc66eda2010-08-16 22:26:55 +00003929// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3930// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003931def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3932 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003933 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003934 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3935 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3936 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003937 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003938
Evan Chenga8e29892007-01-19 07:51:42 +00003939// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3940// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003941def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3942 (srl GPRnopc:$src2, imm16_31:$sh)),
3943 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3944def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3945 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3946 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003947
Evan Chenga8e29892007-01-19 07:51:42 +00003948//===----------------------------------------------------------------------===//
3949// Comparison Instructions...
3950//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003951
Jim Grosbach26421962008-10-14 20:36:24 +00003952defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003953 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003954 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003955
Jim Grosbach97a884d2010-12-07 20:41:06 +00003956// ARMcmpZ can re-use the above instruction definitions.
3957def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3958 (CMPri GPR:$src, so_imm:$imm)>;
3959def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3960 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003961def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3962 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3963def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3964 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003965
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003966// FIXME: We have to be careful when using the CMN instruction and comparison
3967// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003968// results:
3969//
3970// rsbs r1, r1, 0
3971// cmp r0, r1
3972// mov r0, #0
3973// it ls
3974// mov r0, #1
3975//
3976// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003977//
Bill Wendling6165e872010-08-26 18:33:51 +00003978// cmn r0, r1
3979// mov r0, #0
3980// it ls
3981// mov r0, #1
3982//
3983// However, the CMN gives the *opposite* result when r1 is 0. This is because
3984// the carry flag is set in the CMP case but not in the CMN case. In short, the
3985// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3986// value of r0 and the carry bit (because the "carry bit" parameter to
3987// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3988// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3989// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3990// parameter to AddWithCarry is defined as 0).
3991//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003992// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003993//
3994// x = 0
3995// ~x = 0xFFFF FFFF
3996// ~x + 1 = 0x1 0000 0000
3997// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3998//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003999// Therefore, we should disable CMN when comparing against zero, until we can
4000// limit when the CMN instruction is used (when we know that the RHS is not 0 or
4001// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00004002//
4003// (See the ARM docs for the "AddWithCarry" pseudo-code.)
4004//
4005// This is related to <rdar://problem/7569620>.
4006//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004007//defm CMN : AI1_cmp_irs<0b1011, "cmn",
4008// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00004009
Evan Chenga8e29892007-01-19 07:51:42 +00004010// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00004011defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00004012 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00004013 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00004014defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00004015 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00004016 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004017
David Goodwinc0309b42009-06-29 15:33:01 +00004018defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00004019 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00004020 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00004021
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004022//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
4023// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004024
David Goodwinc0309b42009-06-29 15:33:01 +00004025def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004026 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004027
Evan Cheng218977b2010-07-13 19:27:42 +00004028// Pseudo i64 compares for some floating point compares.
4029let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
4030 Defs = [CPSR] in {
4031def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00004032 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004033 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004034 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
4035
4036def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004037 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004038 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
4039} // usesCustomInserter
4040
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00004041
Evan Chenga8e29892007-01-19 07:51:42 +00004042// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00004043// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00004044// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00004045let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004046def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004047 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004048 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
4049 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004050def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4051 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004052 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004053 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4054 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004055 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004056def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4057 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4058 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004059 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4060 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004061 RegConstraint<"$false = $Rd">;
4062
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004063
Evan Chengc4af4632010-11-17 20:13:28 +00004064let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004065def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004066 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004067 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004068 []>,
4069 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004070
Evan Chengc4af4632010-11-17 20:13:28 +00004071let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004072def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4073 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004074 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004075 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004076 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004077
Evan Cheng63f35442010-11-13 02:25:14 +00004078// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004079let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004080def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4081 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004082 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004083
Evan Chengc4af4632010-11-17 20:13:28 +00004084let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004085def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4086 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004087 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004088 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004089 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00004090
Evan Chengc892aeb2012-02-23 01:19:06 +00004091// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00004092multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
4093 Instruction irsr,
4094 InstrItinClass iii, InstrItinClass iir,
4095 InstrItinClass iis> {
4096 def ri : ARMPseudoExpand<(outs GPR:$Rd),
4097 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
4098 4, iii, [],
4099 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
4100 RegConstraint<"$Rn = $Rd">;
4101 def rr : ARMPseudoExpand<(outs GPR:$Rd),
4102 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
4103 4, iir, [],
4104 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
4105 RegConstraint<"$Rn = $Rd">;
4106 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
4107 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
4108 4, iis, [],
4109 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
4110 RegConstraint<"$Rn = $Rd">;
4111 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
4112 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
4113 4, iis, [],
4114 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
4115 RegConstraint<"$Rn = $Rd">;
4116}
Evan Chengc892aeb2012-02-23 01:19:06 +00004117
Evan Cheng03a18522012-03-20 21:28:05 +00004118defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
4119 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4120defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
4121 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4122defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
4123 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00004124
Owen Andersonf523e472010-09-23 23:45:25 +00004125} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004126
Evan Cheng03a18522012-03-20 21:28:05 +00004127
Jim Grosbach3728e962009-12-10 00:11:09 +00004128//===----------------------------------------------------------------------===//
4129// Atomic operations intrinsics
4130//
4131
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004132def MemBarrierOptOperand : AsmOperandClass {
4133 let Name = "MemBarrierOpt";
4134 let ParserMethod = "parseMemBarrierOptOperand";
4135}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004136def memb_opt : Operand<i32> {
4137 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004138 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004139 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004140}
Jim Grosbach3728e962009-12-10 00:11:09 +00004141
Bob Wilsonf74a4292010-10-30 00:54:37 +00004142// memory barriers protect the atomic sequences
4143let hasSideEffects = 1 in {
4144def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4145 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4146 Requires<[IsARM, HasDB]> {
4147 bits<4> opt;
4148 let Inst{31-4} = 0xf57ff05;
4149 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004150}
Jim Grosbach3728e962009-12-10 00:11:09 +00004151}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004152
Bob Wilsonf74a4292010-10-30 00:54:37 +00004153def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004154 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004155 Requires<[IsARM, HasDB]> {
4156 bits<4> opt;
4157 let Inst{31-4} = 0xf57ff04;
4158 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004159}
4160
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004161// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004162def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4163 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004164 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004165 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004166 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004167 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004168}
4169
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004170// Pseudo isntruction that combines movs + predicated rsbmi
4171// to implement integer ABS
4172let usesCustomInserter = 1, Defs = [CPSR] in {
4173def ABS : ARMPseudoInst<
4174 (outs GPR:$dst), (ins GPR:$src),
4175 8, NoItinerary, []>;
4176}
4177
Jim Grosbach66869102009-12-11 18:52:41 +00004178let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004179 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004180 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004181 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004182 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4183 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004184 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004185 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4186 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004187 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004188 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4189 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004190 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004191 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4192 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004193 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004194 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4195 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004196 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004197 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004198 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4199 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4200 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4201 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4202 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4203 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4204 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4205 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004206 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004207 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4208 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004209 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004210 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004211 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004212 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4213 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004214 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004215 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4216 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004217 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004218 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4219 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004220 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004221 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4222 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004223 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004224 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4225 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004226 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004227 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004228 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4229 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4230 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4231 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4232 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4233 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4234 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4235 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004236 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004237 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4238 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004239 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004240 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004241 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004242 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4243 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004244 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004245 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4246 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004247 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004248 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4249 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004250 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004251 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4252 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004253 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004254 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4255 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004256 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004257 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004258 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4260 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4261 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4263 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4264 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004266 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004267 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004269 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004270
4271 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004272 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004273 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4274 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004275 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004276 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4277 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004278 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004279 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4280
Jim Grosbache801dc42009-12-12 01:40:06 +00004281 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004282 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004283 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4284 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004285 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004286 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4287 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004288 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004289 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4290}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004291}
4292
4293let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004294def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4295 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004296 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004297def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4298 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004299def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4300 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004301let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004302def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004303 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004304 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004305}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004306}
4307
Jim Grosbach86875a22010-10-29 19:58:57 +00004308let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004309def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004310 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004311def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004312 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004313def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004314 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004315let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004316def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004317 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004318 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004319 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004320}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004321}
4322
Jim Grosbach5278eb82009-12-11 01:42:04 +00004323
Jim Grosbachd30970f2011-08-11 22:30:30 +00004324def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004325 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004326 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004327}
4328
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004329// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004330let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004331def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4332 "swp", []>;
4333def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4334 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004335}
4336
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004337//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004338// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004339//
4340
Jim Grosbach83ab0702011-07-13 22:01:08 +00004341def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4342 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004343 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004344 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4345 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004346 bits<4> opc1;
4347 bits<4> CRn;
4348 bits<4> CRd;
4349 bits<4> cop;
4350 bits<3> opc2;
4351 bits<4> CRm;
4352
4353 let Inst{3-0} = CRm;
4354 let Inst{4} = 0;
4355 let Inst{7-5} = opc2;
4356 let Inst{11-8} = cop;
4357 let Inst{15-12} = CRd;
4358 let Inst{19-16} = CRn;
4359 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004360}
4361
Jim Grosbach83ab0702011-07-13 22:01:08 +00004362def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4363 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004364 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004365 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4366 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004367 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004368 bits<4> opc1;
4369 bits<4> CRn;
4370 bits<4> CRd;
4371 bits<4> cop;
4372 bits<3> opc2;
4373 bits<4> CRm;
4374
4375 let Inst{3-0} = CRm;
4376 let Inst{4} = 0;
4377 let Inst{7-5} = opc2;
4378 let Inst{11-8} = cop;
4379 let Inst{15-12} = CRd;
4380 let Inst{19-16} = CRn;
4381 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004382}
4383
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004384class ACI<dag oops, dag iops, string opc, string asm,
4385 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004386 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4387 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004388 let Inst{27-25} = 0b110;
4389}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004390class ACInoP<dag oops, dag iops, string opc, string asm,
4391 IndexMode im = IndexModeNone>
4392 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4393 opc, asm, "", []> {
4394 let Inst{31-28} = 0b1111;
4395 let Inst{27-25} = 0b110;
4396}
4397multiclass LdStCop<bit load, bit Dbit, string asm> {
4398 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4399 asm, "\t$cop, $CRd, $addr"> {
4400 bits<13> addr;
4401 bits<4> cop;
4402 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004403 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004404 let Inst{23} = addr{8};
4405 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004406 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004407 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004408 let Inst{19-16} = addr{12-9};
4409 let Inst{15-12} = CRd;
4410 let Inst{11-8} = cop;
4411 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004412 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004413 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004414 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4415 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4416 bits<13> addr;
4417 bits<4> cop;
4418 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004419 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004420 let Inst{23} = addr{8};
4421 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004422 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004423 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004424 let Inst{19-16} = addr{12-9};
4425 let Inst{15-12} = CRd;
4426 let Inst{11-8} = cop;
4427 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004428 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004429 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004430 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4431 postidx_imm8s4:$offset),
4432 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4433 bits<9> offset;
4434 bits<4> addr;
4435 bits<4> cop;
4436 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004437 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004438 let Inst{23} = offset{8};
4439 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004440 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004441 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004442 let Inst{19-16} = addr;
4443 let Inst{15-12} = CRd;
4444 let Inst{11-8} = cop;
4445 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004446 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004447 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004448 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004449 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004450 coproc_option_imm:$option),
4451 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004452 bits<8> option;
4453 bits<4> addr;
4454 bits<4> cop;
4455 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004456 let Inst{24} = 0; // P = 0
4457 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004458 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004459 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004460 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004461 let Inst{19-16} = addr;
4462 let Inst{15-12} = CRd;
4463 let Inst{11-8} = cop;
4464 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004465 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004466 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004467}
4468multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4469 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4470 asm, "\t$cop, $CRd, $addr"> {
4471 bits<13> addr;
4472 bits<4> cop;
4473 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004474 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004475 let Inst{23} = addr{8};
4476 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004477 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004478 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004479 let Inst{19-16} = addr{12-9};
4480 let Inst{15-12} = CRd;
4481 let Inst{11-8} = cop;
4482 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004483 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004484 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004485 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4486 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4487 bits<13> addr;
4488 bits<4> cop;
4489 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004490 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004491 let Inst{23} = addr{8};
4492 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004493 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004494 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004495 let Inst{19-16} = addr{12-9};
4496 let Inst{15-12} = CRd;
4497 let Inst{11-8} = cop;
4498 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004499 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004500 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004501 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4502 postidx_imm8s4:$offset),
4503 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4504 bits<9> offset;
4505 bits<4> addr;
4506 bits<4> cop;
4507 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004508 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004509 let Inst{23} = offset{8};
4510 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004511 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004512 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004513 let Inst{19-16} = addr;
4514 let Inst{15-12} = CRd;
4515 let Inst{11-8} = cop;
4516 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004517 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004518 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004519 def _OPTION : ACInoP<(outs),
4520 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004521 coproc_option_imm:$option),
4522 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004523 bits<8> option;
4524 bits<4> addr;
4525 bits<4> cop;
4526 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004527 let Inst{24} = 0; // P = 0
4528 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004529 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004530 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004531 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004532 let Inst{19-16} = addr;
4533 let Inst{15-12} = CRd;
4534 let Inst{11-8} = cop;
4535 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004536 let DecoderMethod = "DecodeCopMemInstruction";
4537 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004538}
4539
Jim Grosbach2bd01182011-10-11 21:55:36 +00004540defm LDC : LdStCop <1, 0, "ldc">;
4541defm LDCL : LdStCop <1, 1, "ldcl">;
4542defm STC : LdStCop <0, 0, "stc">;
4543defm STCL : LdStCop <0, 1, "stcl">;
4544defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4545defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4546defm STC2 : LdSt2Cop<0, 0, "stc2">;
4547defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004548
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004549//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004550// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004551//
4552
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004553class MovRCopro<string opc, bit direction, dag oops, dag iops,
4554 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004555 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004556 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004557 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004558 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004559
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004560 bits<4> Rt;
4561 bits<4> cop;
4562 bits<3> opc1;
4563 bits<3> opc2;
4564 bits<4> CRm;
4565 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004566
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004567 let Inst{15-12} = Rt;
4568 let Inst{11-8} = cop;
4569 let Inst{23-21} = opc1;
4570 let Inst{7-5} = opc2;
4571 let Inst{3-0} = CRm;
4572 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004573}
4574
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004575def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004576 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004577 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4578 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004579 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4580 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004581def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4582 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4583 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004584def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004585 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004586 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4587 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004588def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4589 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4590 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004591
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004592def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4593 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4594
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004595class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4596 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004597 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004598 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004599 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004600 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004601 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004602
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004603 bits<4> Rt;
4604 bits<4> cop;
4605 bits<3> opc1;
4606 bits<3> opc2;
4607 bits<4> CRm;
4608 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004609
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004610 let Inst{15-12} = Rt;
4611 let Inst{11-8} = cop;
4612 let Inst{23-21} = opc1;
4613 let Inst{7-5} = opc2;
4614 let Inst{3-0} = CRm;
4615 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004616}
4617
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004618def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004619 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004620 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4621 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004622 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4623 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004624def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4625 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4626 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004627def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004628 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004629 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4630 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004631def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4632 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4633 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004634
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004635def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4636 imm:$CRm, imm:$opc2),
4637 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4638
Jim Grosbachd30970f2011-08-11 22:30:30 +00004639class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004640 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004641 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004642 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004643 let Inst{23-21} = 0b010;
4644 let Inst{20} = direction;
4645
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004646 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004647 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004648 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004649 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004650 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004651
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004652 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004653 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004654 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004655 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004656 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004657}
4658
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004659def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4660 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4661 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004662def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4663
Jim Grosbachd30970f2011-08-11 22:30:30 +00004664class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004665 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004666 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4667 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004668 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004669 let Inst{23-21} = 0b010;
4670 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004671
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004672 bits<4> Rt;
4673 bits<4> Rt2;
4674 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004675 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004676 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004677
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004678 let Inst{15-12} = Rt;
4679 let Inst{19-16} = Rt2;
4680 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004681 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004682 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004683}
4684
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004685def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4686 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4687 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004688def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004689
Johnny Chenb98e1602010-02-12 18:55:33 +00004690//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004691// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004692//
4693
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004694// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004695def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4696 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004697 bits<4> Rd;
4698 let Inst{23-16} = 0b00001111;
4699 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004700 let Inst{7-4} = 0b0000;
4701}
4702
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004703def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4704
4705def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4706 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004707 bits<4> Rd;
4708 let Inst{23-16} = 0b01001111;
4709 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004710 let Inst{7-4} = 0b0000;
4711}
4712
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004713// Move from ARM core register to Special Register
4714//
4715// No need to have both system and application versions, the encodings are the
4716// same and the assembly parser has no way to distinguish between them. The mask
4717// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4718// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004719def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4720 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004721 bits<5> mask;
4722 bits<4> Rn;
4723
4724 let Inst{23} = 0;
4725 let Inst{22} = mask{4}; // R bit
4726 let Inst{21-20} = 0b10;
4727 let Inst{19-16} = mask{3-0};
4728 let Inst{15-12} = 0b1111;
4729 let Inst{11-4} = 0b00000000;
4730 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004731}
4732
Owen Andersoncd20c582011-10-20 22:23:58 +00004733def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4734 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004735 bits<5> mask;
4736 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004737
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004738 let Inst{23} = 0;
4739 let Inst{22} = mask{4}; // R bit
4740 let Inst{21-20} = 0b10;
4741 let Inst{19-16} = mask{3-0};
4742 let Inst{15-12} = 0b1111;
4743 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004744}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004745
4746//===----------------------------------------------------------------------===//
4747// TLS Instructions
4748//
4749
4750// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004751// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004752// complete with fixup for the aeabi_read_tp function.
4753let isCall = 1,
4754 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4755 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4756 [(set R0, ARMthread_pointer)]>;
4757}
4758
4759//===----------------------------------------------------------------------===//
4760// SJLJ Exception handling intrinsics
4761// eh_sjlj_setjmp() is an instruction sequence to store the return
4762// address and save #0 in R0 for the non-longjmp case.
4763// Since by its nature we may be coming from some other function to get
4764// here, and we're using the stack frame for the containing function to
4765// save/restore registers, we can't keep anything live in regs across
4766// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004767// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004768// except for our own input by listing the relevant registers in Defs. By
4769// doing so, we also cause the prologue/epilogue code to actively preserve
4770// all of the callee-saved resgisters, which is exactly what we want.
4771// A constant value is passed in $val, and we use the location as a scratch.
4772//
4773// These are pseudo-instructions and are lowered to individual MC-insts, so
4774// no encoding information is necessary.
4775let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004776 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004777 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4778 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004779 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4780 NoItinerary,
4781 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4782 Requires<[IsARM, HasVFP2]>;
4783}
4784
4785let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004786 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004787 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004788 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4789 NoItinerary,
4790 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4791 Requires<[IsARM, NoVFP]>;
4792}
4793
Evan Chengafff9412011-12-20 18:26:50 +00004794// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004795let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4796 Defs = [ R7, LR, SP ] in {
4797def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4798 NoItinerary,
4799 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004800 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004801}
4802
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004803// eh.sjlj.dispatchsetup pseudo-instructions.
4804// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004805// handled when the pseudo is expanded (which happens before any passes
4806// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004807let Defs =
4808 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004809 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4810 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004811def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4812
4813let Defs =
4814 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4815 isBarrier = 1 in
4816def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4817
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004818
4819//===----------------------------------------------------------------------===//
4820// Non-Instruction Patterns
4821//
4822
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004823// ARMv4 indirect branch using (MOVr PC, dst)
4824let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4825 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004826 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004827 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4828 Requires<[IsARM, NoV4T]>;
4829
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004830// Large immediate handling.
4831
4832// 32-bit immediate using two piece so_imms or movw + movt.
4833// This is a single pseudo instruction, the benefit is that it can be remat'd
4834// as a single unit instead of having to handle reg inputs.
4835// FIXME: Remove this when we can do generalized remat.
4836let isReMaterializable = 1, isMoveImm = 1 in
4837def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4838 [(set GPR:$dst, (arm_i32imm:$src))]>,
4839 Requires<[IsARM]>;
4840
4841// Pseudo instruction that combines movw + movt + add pc (if PIC).
4842// It also makes it possible to rematerialize the instructions.
4843// FIXME: Remove this when we can do generalized remat and when machine licm
4844// can properly the instructions.
4845let isReMaterializable = 1 in {
4846def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4847 IIC_iMOVix2addpc,
4848 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4849 Requires<[IsARM, UseMovt]>;
4850
4851def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4852 IIC_iMOVix2,
4853 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4854 Requires<[IsARM, UseMovt]>;
4855
4856let AddedComplexity = 10 in
4857def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4858 IIC_iMOVix2ld,
4859 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4860 Requires<[IsARM, UseMovt]>;
4861} // isReMaterializable
4862
4863// ConstantPool, GlobalAddress, and JumpTable
4864def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4865 Requires<[IsARM, DontUseMovt]>;
4866def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4867def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4868 Requires<[IsARM, UseMovt]>;
4869def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4870 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4871
4872// TODO: add,sub,and, 3-instr forms?
4873
4874// Tail calls
4875def : ARMPat<(ARMtcret tcGPR:$dst),
Evan Chengafff9412011-12-20 18:26:50 +00004876 (TCRETURNri tcGPR:$dst)>, Requires<[IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004877
4878def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004879 (TCRETURNdi texternalsym:$dst)>, Requires<[IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004880
4881def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004882 (TCRETURNdi texternalsym:$dst)>, Requires<[IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004883
4884def : ARMPat<(ARMtcret tcGPR:$dst),
Evan Chengafff9412011-12-20 18:26:50 +00004885 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004886
4887def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004888 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004889
4890def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004891 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004892
4893// Direct calls
4894def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00004895 Requires<[IsARM, IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004896def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00004897 Requires<[IsARM, IsIOS]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004898def : ARMPat<(ARMcall_nolink texternalsym:$func),
4899 (BMOVPCB_CALL texternalsym:$func)>,
4900 Requires<[IsARM, IsNotIOS]>;
4901def : ARMPat<(ARMcall_nolink texternalsym:$func),
4902 (BMOVPCBr9_CALL texternalsym:$func)>,
4903 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004904
4905// zextload i1 -> zextload i8
4906def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4907def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4908
4909// extload -> zextload
4910def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4911def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4912def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4913def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4914
4915def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4916
4917def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4918def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4919
4920// smul* and smla*
4921def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4922 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4923 (SMULBB GPR:$a, GPR:$b)>;
4924def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4925 (SMULBB GPR:$a, GPR:$b)>;
4926def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4927 (sra GPR:$b, (i32 16))),
4928 (SMULBT GPR:$a, GPR:$b)>;
4929def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4930 (SMULBT GPR:$a, GPR:$b)>;
4931def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4932 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4933 (SMULTB GPR:$a, GPR:$b)>;
4934def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4935 (SMULTB GPR:$a, GPR:$b)>;
4936def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4937 (i32 16)),
4938 (SMULWB GPR:$a, GPR:$b)>;
4939def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4940 (SMULWB GPR:$a, GPR:$b)>;
4941
4942def : ARMV5TEPat<(add GPR:$acc,
4943 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4944 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4945 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4946def : ARMV5TEPat<(add GPR:$acc,
4947 (mul sext_16_node:$a, sext_16_node:$b)),
4948 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4949def : ARMV5TEPat<(add GPR:$acc,
4950 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4951 (sra GPR:$b, (i32 16)))),
4952 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4953def : ARMV5TEPat<(add GPR:$acc,
4954 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4955 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4956def : ARMV5TEPat<(add GPR:$acc,
4957 (mul (sra GPR:$a, (i32 16)),
4958 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4959 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4960def : ARMV5TEPat<(add GPR:$acc,
4961 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4962 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4963def : ARMV5TEPat<(add GPR:$acc,
4964 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4965 (i32 16))),
4966 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4967def : ARMV5TEPat<(add GPR:$acc,
4968 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4969 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4970
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004971
4972// Pre-v7 uses MCR for synchronization barriers.
4973def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4974 Requires<[IsARM, HasV6]>;
4975
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004976// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004977let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004978def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4979def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004980def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004981def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4982 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4983def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4984 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4985}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004986
4987def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4988def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004989
Owen Anderson33e57512011-08-10 00:03:03 +00004990def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4991 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4992def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4993 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004994
Eli Friedman069e2ed2011-08-26 02:59:24 +00004995// Atomic load/store patterns
4996def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4997 (LDRBrs ldst_so_reg:$src)>;
4998def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4999 (LDRBi12 addrmode_imm12:$src)>;
5000def : ARMPat<(atomic_load_16 addrmode3:$src),
5001 (LDRH addrmode3:$src)>;
5002def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
5003 (LDRrs ldst_so_reg:$src)>;
5004def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
5005 (LDRi12 addrmode_imm12:$src)>;
5006def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
5007 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
5008def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
5009 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
5010def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
5011 (STRH GPR:$val, addrmode3:$ptr)>;
5012def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
5013 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
5014def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
5015 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
5016
5017
Jim Grosbachbc908cf2011-03-10 19:21:08 +00005018//===----------------------------------------------------------------------===//
5019// Thumb Support
5020//
5021
5022include "ARMInstrThumb.td"
5023
5024//===----------------------------------------------------------------------===//
5025// Thumb2 Support
5026//
5027
5028include "ARMInstrThumb2.td"
5029
5030//===----------------------------------------------------------------------===//
5031// Floating Point Support
5032//
5033
5034include "ARMInstrVFP.td"
5035
5036//===----------------------------------------------------------------------===//
5037// Advanced SIMD (NEON) Support
5038//
5039
5040include "ARMInstrNEON.td"
5041
Jim Grosbachc83d5042011-07-14 19:47:47 +00005042//===----------------------------------------------------------------------===//
5043// Assembler aliases
5044//
5045
5046// Memory barriers
5047def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
5048def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
5049def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
5050
5051// System instructions
5052def : MnemonicAlias<"swi", "svc">;
5053
5054// Load / Store Multiple
5055def : MnemonicAlias<"ldmfd", "ldm">;
5056def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00005057def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00005058def : MnemonicAlias<"stmfd", "stmdb">;
5059def : MnemonicAlias<"stmia", "stm">;
5060def : MnemonicAlias<"stmea", "stm">;
5061
Jim Grosbachf6c05252011-07-21 17:23:04 +00005062// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
5063// shift amount is zero (i.e., unspecified).
5064def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00005065 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005066 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00005067def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00005068 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005069 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00005070
5071// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005072def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
5073def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00005074
Jim Grosbachaddec772011-07-27 22:34:17 +00005075// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005076def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00005077 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005078def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00005079 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005080
5081
5082// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005083def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005084 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005085def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005086 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005087def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005088 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005089def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005090 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005091def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005092 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005093def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005094 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005095
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005096def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005097 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005098def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005099 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005100def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005101 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005102def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005103 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005104def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005105 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005106def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005107 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00005108
5109
5110// RFE aliases
5111def : MnemonicAlias<"rfefa", "rfeda">;
5112def : MnemonicAlias<"rfeea", "rfedb">;
5113def : MnemonicAlias<"rfefd", "rfeia">;
5114def : MnemonicAlias<"rfeed", "rfeib">;
5115def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005116
5117// SRS aliases
5118def : MnemonicAlias<"srsfa", "srsda">;
5119def : MnemonicAlias<"srsea", "srsdb">;
5120def : MnemonicAlias<"srsfd", "srsia">;
5121def : MnemonicAlias<"srsed", "srsib">;
5122def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005123
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005124// QSAX == QSUBADDX
5125def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005126// SASX == SADDSUBX
5127def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005128// SHASX == SHADDSUBX
5129def : MnemonicAlias<"shaddsubx", "shasx">;
5130// SHSAX == SHSUBADDX
5131def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005132// SSAX == SSUBADDX
5133def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005134// UASX == UADDSUBX
5135def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005136// UHASX == UHADDSUBX
5137def : MnemonicAlias<"uhaddsubx", "uhasx">;
5138// UHSAX == UHSUBADDX
5139def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005140// UQASX == UQADDSUBX
5141def : MnemonicAlias<"uqaddsubx", "uqasx">;
5142// UQSAX == UQSUBADDX
5143def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005144// USAX == USUBADDX
5145def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005146
Jim Grosbache70ec842011-10-28 22:50:54 +00005147// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5148// for isel.
5149def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5150 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005151def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5152 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005153// Same for AND <--> BIC
5154def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5155 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5156 pred:$p, cc_out:$s)>;
5157def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5158 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5159 pred:$p, cc_out:$s)>;
5160def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5161 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5162 pred:$p, cc_out:$s)>;
5163def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5164 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5165 pred:$p, cc_out:$s)>;
5166
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005167// Likewise, "add Rd, so_imm_neg" -> sub
5168def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5169 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5170def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5171 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005172// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005173def : ARMInstAlias<"cmp${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005174 (CMNzri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005175def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005176 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005177
5178// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5179// LSR, ROR, and RRX instructions.
5180// FIXME: We need C++ parser hooks to map the alias to the MOV
5181// encoding. It seems we should be able to do that sort of thing
5182// in tblgen, but it could get ugly.
5183def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005184 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5185 cc_out:$s)>;
5186def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5187 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5188 cc_out:$s)>;
5189def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5190 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5191 cc_out:$s)>;
5192def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5193 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005194 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005195def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5196 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005197def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5198 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5199 cc_out:$s)>;
5200def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5201 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5202 cc_out:$s)>;
5203def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5204 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5205 cc_out:$s)>;
5206def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5207 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5208 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005209// shifter instructions also support a two-operand form.
5210def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5211 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5212def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5213 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5214def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5215 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5216def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5217 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005218def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5219 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5220 cc_out:$s)>;
5221def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5222 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5223 cc_out:$s)>;
5224def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5225 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5226 cc_out:$s)>;
5227def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5228 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5229 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005230
Jim Grosbachd2586da2011-11-15 20:02:06 +00005231
5232// 'mul' instruction can be specified with only two operands.
5233def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
Jim Grosbach23261af2011-12-06 05:28:00 +00005234 (MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p, cc_out:$s)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005235
5236// "neg" is and alias for "rsb rd, rn, #0"
5237def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5238 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005239
Jim Grosbach0104dd32012-03-07 00:52:41 +00005240// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5241def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5242 Requires<[IsARM, NoV6]>;
5243
Jim Grosbach05d88f42012-03-07 01:09:17 +00005244// UMULL/SMULL are available on all arches, but the instruction definitions
5245// need difference constraints pre-v6. Use these aliases for the assembly
5246// parsing on pre-v6.
5247def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5248 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5249 Requires<[IsARM, NoV6]>;
5250def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5251 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5252 Requires<[IsARM, NoV6]>;
5253
Jim Grosbach74423e32012-01-25 19:52:01 +00005254// 'it' blocks in ARM mode just validate the predicates. The IT itself
5255// is discarded.
5256def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;