blob: 0b198f9129d8ff37204bf73ea90785aa72228d1f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
182def HasNEON : Predicate<"Subtarget->hasNEON()">,
183 AssemblerPredicate<"FeatureNEON">;
184def HasFP16 : Predicate<"Subtarget->hasFP16()">,
185 AssemblerPredicate<"FeatureFP16">;
186def HasDivide : Predicate<"Subtarget->hasDivide()">,
187 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000188def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000189 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000190def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000191 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000192def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000193 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000194def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000197def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000198def IsThumb : Predicate<"Subtarget->isThumb()">,
199 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000200def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000201def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
202 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000203def IsMClass : Predicate<"Subtarget->isMClass()">,
204 AssemblerPredicate<"FeatureMClass">;
205def IsARClass : Predicate<"!Subtarget->isMClass()">,
206 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000207def IsARM : Predicate<"!Subtarget->isThumb()">,
208 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000209def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
210def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
David Meyer928698b2011-10-18 05:29:23 +0000211def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000212
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000213// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def UseMovt : Predicate<"Subtarget->useMovt()">;
215def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000216def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000217
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000218//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000219// ARM Flag Definitions.
220
221class RegConstraint<string C> {
222 string Constraints = C;
223}
224
225//===----------------------------------------------------------------------===//
226// ARM specific transformation functions and pattern fragments.
227//
228
Evan Chenga8e29892007-01-19 07:51:42 +0000229// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
230// so_imm_neg def below.
231def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000233}]>;
234
235// so_imm_not_XFORM - Return a so_imm value packed into the format described for
236// so_imm_not def below.
237def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
Evan Chenga8e29892007-01-19 07:51:42 +0000241/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000242def imm16_31 : ImmLeaf<i32, [{
243 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000244}]>;
245
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000246def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
247def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000248 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000249 }], so_imm_neg_XFORM> {
250 let ParserMatchClass = so_imm_neg_asmoperand;
251}
Evan Chenga8e29892007-01-19 07:51:42 +0000252
Jim Grosbache70ec842011-10-28 22:50:54 +0000253// Note: this pattern doesn't require an encoder method and such, as it's
254// only used on aliases (Pat<> and InstAlias<>). The actual encoding
255// is handled by the destination instructions, which use t2_so_imm.
256def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000257def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000258 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000259 }], so_imm_not_XFORM> {
260 let ParserMatchClass = so_imm_not_asmoperand;
261}
Evan Chenga8e29892007-01-19 07:51:42 +0000262
263// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
264def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000265 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000266}]>;
267
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000268/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000269def hi16 : SDNodeXForm<imm, [{
270 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
271}]>;
272
273def lo16AllZero : PatLeaf<(i32 imm), [{
274 // Returns true if all low 16-bits are 0.
275 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000276}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000277
Evan Cheng342e3162011-08-30 01:34:54 +0000278class BinOpWithFlagFrag<dag res> :
279 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000280class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
281class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000282
Evan Chengc4af4632010-11-17 20:13:28 +0000283// An 'and' node with a single use.
284def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
285 return N->hasOneUse();
286}]>;
287
288// An 'xor' node with a single use.
289def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
290 return N->hasOneUse();
291}]>;
292
Evan Cheng48575f62010-12-05 22:04:16 +0000293// An 'fmul' node with a single use.
294def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
295 return N->hasOneUse();
296}]>;
297
298// An 'fadd' node which checks for single non-hazardous use.
299def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
300 return hasNoVMLxHazardUse(N);
301}]>;
302
303// An 'fsub' node which checks for single non-hazardous use.
304def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
305 return hasNoVMLxHazardUse(N);
306}]>;
307
Evan Chenga8e29892007-01-19 07:51:42 +0000308//===----------------------------------------------------------------------===//
309// Operand Definitions.
310//
311
Jim Grosbach9588c102011-11-12 00:58:43 +0000312// Immediate operands with a shared generic asm render method.
313class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
314
Evan Chenga8e29892007-01-19 07:51:42 +0000315// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000316// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000317def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000318 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000319 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000320 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000321}
Evan Chenga8e29892007-01-19 07:51:42 +0000322
Jason W Kim685c3502011-02-04 19:47:15 +0000323// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000324def uncondbrtarget : Operand<OtherVT> {
325 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000326 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000327}
328
Jason W Kim685c3502011-02-04 19:47:15 +0000329// Branch target for ARM. Handles conditional/unconditional
330def br_target : Operand<OtherVT> {
331 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000332 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000333}
334
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000335// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000336// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000337def bltarget : Operand<i32> {
338 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000339 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000340 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000341}
342
Jason W Kim685c3502011-02-04 19:47:15 +0000343// Call target for ARM. Handles conditional/unconditional
344// FIXME: rename bl_target to t2_bltarget?
345def bl_target : Operand<i32> {
346 // Encoded the same as branch targets.
347 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000348 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000349}
350
Owen Andersonf1eab592011-08-26 23:32:08 +0000351def blx_target : Operand<i32> {
352 // Encoded the same as branch targets.
353 let EncoderMethod = "getARMBLXTargetOpValue";
354 let OperandType = "OPERAND_PCREL";
355}
Jason W Kim685c3502011-02-04 19:47:15 +0000356
Evan Chenga8e29892007-01-19 07:51:42 +0000357// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000358def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000359def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000360 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000361 let ParserMatchClass = RegListAsmOperand;
362 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000363 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000364}
365
Jim Grosbach1610a702011-07-25 20:06:30 +0000366def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000367def dpr_reglist : Operand<i32> {
368 let EncoderMethod = "getRegisterListOpValue";
369 let ParserMatchClass = DPRRegListAsmOperand;
370 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000371 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000372}
373
Jim Grosbach1610a702011-07-25 20:06:30 +0000374def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000375def spr_reglist : Operand<i32> {
376 let EncoderMethod = "getRegisterListOpValue";
377 let ParserMatchClass = SPRRegListAsmOperand;
378 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000379 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000380}
381
Evan Chenga8e29892007-01-19 07:51:42 +0000382// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
383def cpinst_operand : Operand<i32> {
384 let PrintMethod = "printCPInstOperand";
385}
386
Evan Chenga8e29892007-01-19 07:51:42 +0000387// Local PC labels.
388def pclabel : Operand<i32> {
389 let PrintMethod = "printPCLabel";
390}
391
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000392// ADR instruction labels.
393def adrlabel : Operand<i32> {
394 let EncoderMethod = "getAdrLabelOpValue";
395}
396
Owen Anderson498ec202010-10-27 22:49:00 +0000397def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000398 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000399 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000400}
401
Jim Grosbachb35ad412010-10-13 19:56:10 +0000402// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000403def rot_imm_XFORM: SDNodeXForm<imm, [{
404 switch (N->getZExtValue()){
405 default: assert(0);
406 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
407 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
408 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
409 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
410 }
411}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000412def RotImmAsmOperand : AsmOperandClass {
413 let Name = "RotImm";
414 let ParserMethod = "parseRotImm";
415}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000416def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
417 int32_t v = N->getZExtValue();
418 return v == 8 || v == 16 || v == 24; }],
419 rot_imm_XFORM> {
420 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000421 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000422}
423
Bob Wilson22f5dc72010-08-16 18:27:34 +0000424// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000425// (asr or lsl). The 6-bit immediate encodes as:
426// {5} 0 ==> lsl
427// 1 asr
428// {4-0} imm5 shift amount.
429// asr #32 encoded as imm5 == 0.
430def ShifterImmAsmOperand : AsmOperandClass {
431 let Name = "ShifterImm";
432 let ParserMethod = "parseShifterImm";
433}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000434def shift_imm : Operand<i32> {
435 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000436 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000437}
438
Owen Anderson92a20222011-07-21 18:54:16 +0000439// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000440def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000441def so_reg_reg : Operand<i32>, // reg reg imm
442 ComplexPattern<i32, 3, "SelectRegShifterOperand",
443 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000444 let EncoderMethod = "getSORegRegOpValue";
445 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000446 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000447 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000448 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000449}
Owen Anderson92a20222011-07-21 18:54:16 +0000450
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000451def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000452def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000454 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000455 let EncoderMethod = "getSORegImmOpValue";
456 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000457 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000458 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000459 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000460}
461
462// FIXME: Does this need to be distinct from so_reg?
463def shift_so_reg_reg : Operand<i32>, // reg reg imm
464 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
465 [shl,srl,sra,rotr]> {
466 let EncoderMethod = "getSORegRegOpValue";
467 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000468 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000469 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000470 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000471}
472
Jim Grosbache8606dc2011-07-13 17:50:29 +0000473// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000474def shift_so_reg_imm : Operand<i32>, // reg reg imm
475 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000476 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000477 let EncoderMethod = "getSORegImmOpValue";
478 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000479 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000480 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000481 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000482}
Evan Chenga8e29892007-01-19 07:51:42 +0000483
Owen Anderson152d4a42011-07-21 23:38:37 +0000484
Evan Chenga8e29892007-01-19 07:51:42 +0000485// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000486// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000487def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000488def so_imm : Operand<i32>, ImmLeaf<i32, [{
489 return ARM_AM::getSOImmVal(Imm) != -1;
490 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000491 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000492 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000493 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000494}
495
Evan Chengc70d1842007-03-20 08:11:30 +0000496// Break so_imm's up into two pieces. This handles immediates with up to 16
497// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
498// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000499def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000500 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000501}]>;
502
503/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
504///
505def arm_i32imm : PatLeaf<(imm), [{
506 if (Subtarget->hasV6T2Ops())
507 return true;
508 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
509}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000510
Jim Grosbach587f5062011-12-02 23:34:39 +0000511/// imm0_1 predicate - Immediate in the range [0,1].
512def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
513def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
514
515/// imm0_3 predicate - Immediate in the range [0,3].
516def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
517def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
518
Jim Grosbachb2756af2011-08-01 21:55:12 +0000519/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000520def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000521def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
522 return Imm >= 0 && Imm < 8;
523}]> {
524 let ParserMatchClass = Imm0_7AsmOperand;
525}
526
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000527/// imm8 predicate - Immediate is exactly 8.
528def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
529def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
530 let ParserMatchClass = Imm8AsmOperand;
531}
532
533/// imm16 predicate - Immediate is exactly 16.
534def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
535def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
536 let ParserMatchClass = Imm16AsmOperand;
537}
538
539/// imm32 predicate - Immediate is exactly 32.
540def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
541def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
542 let ParserMatchClass = Imm32AsmOperand;
543}
544
545/// imm1_7 predicate - Immediate in the range [1,7].
546def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
547def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
548 let ParserMatchClass = Imm1_7AsmOperand;
549}
550
551/// imm1_15 predicate - Immediate in the range [1,15].
552def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
553def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
554 let ParserMatchClass = Imm1_15AsmOperand;
555}
556
557/// imm1_31 predicate - Immediate in the range [1,31].
558def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
559def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
560 let ParserMatchClass = Imm1_31AsmOperand;
561}
562
Jim Grosbachb2756af2011-08-01 21:55:12 +0000563/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000564def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000565def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
566 return Imm >= 0 && Imm < 16;
567}]> {
568 let ParserMatchClass = Imm0_15AsmOperand;
569}
570
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000571/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000572def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000573def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
574 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000575}]> {
576 let ParserMatchClass = Imm0_31AsmOperand;
577}
Evan Chenga8e29892007-01-19 07:51:42 +0000578
Jim Grosbachee10ff82011-11-10 19:18:01 +0000579/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000580def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000581def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
582 return Imm >= 0 && Imm < 32;
583}]> {
584 let ParserMatchClass = Imm0_32AsmOperand;
585}
586
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000587/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
588def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
589def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
590 return Imm >= 0 && Imm < 64;
591}]> {
592 let ParserMatchClass = Imm0_63AsmOperand;
593}
594
Jim Grosbach02c84602011-08-01 22:02:20 +0000595/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000596def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000597def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
598 let ParserMatchClass = Imm0_255AsmOperand;
599}
600
Jim Grosbach9588c102011-11-12 00:58:43 +0000601/// imm0_65535 - An immediate is in the range [0.65535].
602def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
603def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
604 return Imm >= 0 && Imm < 65536;
605}]> {
606 let ParserMatchClass = Imm0_65535AsmOperand;
607}
608
Jim Grosbachffa32252011-07-19 19:13:28 +0000609// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
610// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000611//
Jim Grosbachffa32252011-07-19 19:13:28 +0000612// FIXME: This really needs a Thumb version separate from the ARM version.
613// While the range is the same, and can thus use the same match class,
614// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000615def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000616def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000617 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000618 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000619}
620
Jim Grosbached838482011-07-26 16:24:27 +0000621/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000622def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000623def imm24b : Operand<i32>, ImmLeaf<i32, [{
624 return Imm >= 0 && Imm <= 0xffffff;
625}]> {
626 let ParserMatchClass = Imm24bitAsmOperand;
627}
628
629
Evan Chenga9688c42010-12-11 04:11:38 +0000630/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
631/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000632def BitfieldAsmOperand : AsmOperandClass {
633 let Name = "Bitfield";
634 let ParserMethod = "parseBitfield";
635}
Evan Chenga9688c42010-12-11 04:11:38 +0000636def bf_inv_mask_imm : Operand<i32>,
637 PatLeaf<(imm), [{
638 return ARM::isBitFieldInvertedMask(N->getZExtValue());
639}] > {
640 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
641 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000642 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000643 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000644}
645
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000646def imm1_32_XFORM: SDNodeXForm<imm, [{
647 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
648}]>;
649def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000650def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
651 uint64_t Imm = N->getZExtValue();
652 return Imm > 0 && Imm <= 32;
653 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000654 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000655 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000656 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000657}
658
Jim Grosbachf4943352011-07-25 23:09:14 +0000659def imm1_16_XFORM: SDNodeXForm<imm, [{
660 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
661}]>;
662def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
663def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
664 imm1_16_XFORM> {
665 let PrintMethod = "printImmPlusOneOperand";
666 let ParserMatchClass = Imm1_16AsmOperand;
667}
668
Evan Chenga8e29892007-01-19 07:51:42 +0000669// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000670// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000671//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000672def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000673def addrmode_imm12 : Operand<i32>,
674 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000675 // 12-bit immediate operand. Note that instructions using this encode
676 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
677 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000678
Chris Lattner2ac19022010-11-15 05:19:05 +0000679 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000680 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000681 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000682 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000683 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000684}
Jim Grosbach3e556122010-10-26 22:37:02 +0000685// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000686//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000687def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000688def ldst_so_reg : Operand<i32>,
689 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000690 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000691 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000692 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000693 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000694 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000695 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000696}
697
Jim Grosbach7ce05792011-08-03 23:50:40 +0000698// postidx_imm8 := +/- [0,255]
699//
700// 9 bit value:
701// {8} 1 is imm8 is non-negative. 0 otherwise.
702// {7-0} [0,255] imm8 value.
703def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
704def postidx_imm8 : Operand<i32> {
705 let PrintMethod = "printPostIdxImm8Operand";
706 let ParserMatchClass = PostIdxImm8AsmOperand;
707 let MIOperandInfo = (ops i32imm);
708}
709
Owen Anderson154c41d2011-08-04 18:24:14 +0000710// postidx_imm8s4 := +/- [0,1020]
711//
712// 9 bit value:
713// {8} 1 is imm8 is non-negative. 0 otherwise.
714// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000715def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000716def postidx_imm8s4 : Operand<i32> {
717 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000718 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000719 let MIOperandInfo = (ops i32imm);
720}
721
722
Jim Grosbach7ce05792011-08-03 23:50:40 +0000723// postidx_reg := +/- reg
724//
725def PostIdxRegAsmOperand : AsmOperandClass {
726 let Name = "PostIdxReg";
727 let ParserMethod = "parsePostIdxReg";
728}
729def postidx_reg : Operand<i32> {
730 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000731 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000732 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000733 let ParserMatchClass = PostIdxRegAsmOperand;
734 let MIOperandInfo = (ops GPR, i32imm);
735}
736
737
Jim Grosbach3e556122010-10-26 22:37:02 +0000738// addrmode2 := reg +/- imm12
739// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000740//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000741// FIXME: addrmode2 should be refactored the rest of the way to always
742// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
743def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000744def addrmode2 : Operand<i32>,
745 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000746 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000747 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000748 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000749 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
750}
751
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000752def PostIdxRegShiftedAsmOperand : AsmOperandClass {
753 let Name = "PostIdxRegShifted";
754 let ParserMethod = "parsePostIdxReg";
755}
Owen Anderson793e7962011-07-26 20:54:26 +0000756def am2offset_reg : Operand<i32>,
757 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000758 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000759 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000760 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000761 // When using this for assembly, it's always as a post-index offset.
762 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000763 let MIOperandInfo = (ops GPR, i32imm);
764}
765
Jim Grosbach039c2e12011-08-04 23:01:30 +0000766// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
767// the GPR is purely vestigal at this point.
768def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000769def am2offset_imm : Operand<i32>,
770 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
771 [], [SDNPWantRoot]> {
772 let EncoderMethod = "getAddrMode2OffsetOpValue";
773 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000774 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000775 let MIOperandInfo = (ops GPR, i32imm);
776}
777
778
Evan Chenga8e29892007-01-19 07:51:42 +0000779// addrmode3 := reg +/- reg
780// addrmode3 := reg +/- imm8
781//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000782// FIXME: split into imm vs. reg versions.
783def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000784def addrmode3 : Operand<i32>,
785 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000786 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000787 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000788 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000789 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
790}
791
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000792// FIXME: split into imm vs. reg versions.
793// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000794def AM3OffsetAsmOperand : AsmOperandClass {
795 let Name = "AM3Offset";
796 let ParserMethod = "parseAM3Offset";
797}
Evan Chenga8e29892007-01-19 07:51:42 +0000798def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000799 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
800 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000801 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000802 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000803 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000804 let MIOperandInfo = (ops GPR, i32imm);
805}
806
Jim Grosbache6913602010-11-03 01:01:43 +0000807// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000808//
Jim Grosbache6913602010-11-03 01:01:43 +0000809def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000810 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000811 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000812}
813
814// addrmode5 := reg +/- imm8*4
815//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000816def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000817def addrmode5 : Operand<i32>,
818 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
819 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000820 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000821 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000822 let ParserMatchClass = AddrMode5AsmOperand;
823 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000824}
825
Bob Wilsond3a07652011-02-07 17:43:09 +0000826// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000827//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000828def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000829def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000830 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000831 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000832 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000833 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000834 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000835 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000836}
837
Bob Wilsonda525062011-02-25 06:42:42 +0000838def am6offset : Operand<i32>,
839 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
840 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000841 let PrintMethod = "printAddrMode6OffsetOperand";
842 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000843 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000844 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000845}
846
Mon P Wang183c6272011-05-09 17:47:27 +0000847// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
848// (single element from one lane) for size 32.
849def addrmode6oneL32 : Operand<i32>,
850 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
851 let PrintMethod = "printAddrMode6Operand";
852 let MIOperandInfo = (ops GPR:$addr, i32imm);
853 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
854}
855
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000856// Special version of addrmode6 to handle alignment encoding for VLD-dup
857// instructions, specifically VLD4-dup.
858def addrmode6dup : Operand<i32>,
859 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
860 let PrintMethod = "printAddrMode6Operand";
861 let MIOperandInfo = (ops GPR:$addr, i32imm);
862 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000863 // FIXME: This is close, but not quite right. The alignment specifier is
864 // different.
865 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000866}
867
Evan Chenga8e29892007-01-19 07:51:42 +0000868// addrmodepc := pc + reg
869//
870def addrmodepc : Operand<i32>,
871 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
872 let PrintMethod = "printAddrModePCOperand";
873 let MIOperandInfo = (ops GPR, i32imm);
874}
875
Jim Grosbache39389a2011-08-02 18:07:32 +0000876// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000877//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000878def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000879def addr_offset_none : Operand<i32>,
880 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000881 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000882 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000883 let ParserMatchClass = MemNoOffsetAsmOperand;
884 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000885}
886
Bob Wilson4f38b382009-08-21 21:58:55 +0000887def nohash_imm : Operand<i32> {
888 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000889}
890
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000891def CoprocNumAsmOperand : AsmOperandClass {
892 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000893 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000894}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000895def p_imm : Operand<i32> {
896 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000897 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000898 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000899}
900
Jim Grosbach1610a702011-07-25 20:06:30 +0000901def CoprocRegAsmOperand : AsmOperandClass {
902 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000903 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000904}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000905def c_imm : Operand<i32> {
906 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000907 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000908}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000909def CoprocOptionAsmOperand : AsmOperandClass {
910 let Name = "CoprocOption";
911 let ParserMethod = "parseCoprocOptionOperand";
912}
913def coproc_option_imm : Operand<i32> {
914 let PrintMethod = "printCoprocOptionImm";
915 let ParserMatchClass = CoprocOptionAsmOperand;
916}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000917
Evan Chenga8e29892007-01-19 07:51:42 +0000918//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000919
Evan Cheng37f25d92008-08-28 23:39:26 +0000920include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000921
922//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000923// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000924//
925
Evan Cheng3924f782008-08-29 07:36:24 +0000926/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000927/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000928multiclass AsI1_bin_irs<bits<4> opcod, string opc,
929 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000930 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000931 // The register-immediate version is re-materializable. This is useful
932 // in particular for taking the address of a local.
933 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000934 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
935 iii, opc, "\t$Rd, $Rn, $imm",
936 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
937 bits<4> Rd;
938 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000939 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000940 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000941 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000942 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000943 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000944 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000945 }
Jim Grosbach62547262010-10-11 18:51:51 +0000946 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
947 iir, opc, "\t$Rd, $Rn, $Rm",
948 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000949 bits<4> Rd;
950 bits<4> Rn;
951 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000952 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000953 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000954 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000955 let Inst{15-12} = Rd;
956 let Inst{11-4} = 0b00000000;
957 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000958 }
Owen Anderson92a20222011-07-21 18:54:16 +0000959
960 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000961 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000962 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000963 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000964 bits<4> Rd;
965 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000966 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000967 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000968 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000969 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000970 let Inst{11-5} = shift{11-5};
971 let Inst{4} = 0;
972 let Inst{3-0} = shift{3-0};
973 }
974
975 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000976 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000977 iis, opc, "\t$Rd, $Rn, $shift",
978 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
979 bits<4> Rd;
980 bits<4> Rn;
981 bits<12> shift;
982 let Inst{25} = 0;
983 let Inst{19-16} = Rn;
984 let Inst{15-12} = Rd;
985 let Inst{11-8} = shift{11-8};
986 let Inst{7} = 0;
987 let Inst{6-5} = shift{6-5};
988 let Inst{4} = 1;
989 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000990 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000991
992 // Assembly aliases for optional destination operand when it's the same
993 // as the source operand.
994 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
995 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
996 so_imm:$imm, pred:$p,
997 cc_out:$s)>,
998 Requires<[IsARM]>;
999 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1000 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1001 GPR:$Rm, pred:$p,
1002 cc_out:$s)>,
1003 Requires<[IsARM]>;
1004 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001005 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1006 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +00001007 cc_out:$s)>,
1008 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001009 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1010 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1011 so_reg_reg:$shift, pred:$p,
1012 cc_out:$s)>,
1013 Requires<[IsARM]>;
1014
Evan Chenga8e29892007-01-19 07:51:42 +00001015}
1016
Evan Cheng342e3162011-08-30 01:34:54 +00001017/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1018/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1019/// it is equivalent to the AsI1_bin_irs counterpart.
1020multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1021 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1022 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1023 // The register-immediate version is re-materializable. This is useful
1024 // in particular for taking the address of a local.
1025 let isReMaterializable = 1 in {
1026 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1027 iii, opc, "\t$Rd, $Rn, $imm",
1028 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1029 bits<4> Rd;
1030 bits<4> Rn;
1031 bits<12> imm;
1032 let Inst{25} = 1;
1033 let Inst{19-16} = Rn;
1034 let Inst{15-12} = Rd;
1035 let Inst{11-0} = imm;
1036 }
1037 }
1038 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1039 iir, opc, "\t$Rd, $Rn, $Rm",
1040 [/* pattern left blank */]> {
1041 bits<4> Rd;
1042 bits<4> Rn;
1043 bits<4> Rm;
1044 let Inst{11-4} = 0b00000000;
1045 let Inst{25} = 0;
1046 let Inst{3-0} = Rm;
1047 let Inst{15-12} = Rd;
1048 let Inst{19-16} = Rn;
1049 }
1050
1051 def rsi : AsI1<opcod, (outs GPR:$Rd),
1052 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1053 iis, opc, "\t$Rd, $Rn, $shift",
1054 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1055 bits<4> Rd;
1056 bits<4> Rn;
1057 bits<12> shift;
1058 let Inst{25} = 0;
1059 let Inst{19-16} = Rn;
1060 let Inst{15-12} = Rd;
1061 let Inst{11-5} = shift{11-5};
1062 let Inst{4} = 0;
1063 let Inst{3-0} = shift{3-0};
1064 }
1065
1066 def rsr : AsI1<opcod, (outs GPR:$Rd),
1067 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1068 iis, opc, "\t$Rd, $Rn, $shift",
1069 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1070 bits<4> Rd;
1071 bits<4> Rn;
1072 bits<12> shift;
1073 let Inst{25} = 0;
1074 let Inst{19-16} = Rn;
1075 let Inst{15-12} = Rd;
1076 let Inst{11-8} = shift{11-8};
1077 let Inst{7} = 0;
1078 let Inst{6-5} = shift{6-5};
1079 let Inst{4} = 1;
1080 let Inst{3-0} = shift{3-0};
1081 }
1082
1083 // Assembly aliases for optional destination operand when it's the same
1084 // as the source operand.
1085 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1086 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1087 so_imm:$imm, pred:$p,
1088 cc_out:$s)>,
1089 Requires<[IsARM]>;
1090 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1091 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1092 GPR:$Rm, pred:$p,
1093 cc_out:$s)>,
1094 Requires<[IsARM]>;
1095 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1096 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1097 so_reg_imm:$shift, pred:$p,
1098 cc_out:$s)>,
1099 Requires<[IsARM]>;
1100 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1101 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1102 so_reg_reg:$shift, pred:$p,
1103 cc_out:$s)>,
1104 Requires<[IsARM]>;
1105
1106}
1107
Evan Cheng4a517082011-09-06 18:52:20 +00001108/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001109///
1110/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001111/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1112let hasPostISelHook = 1, Defs = [CPSR] in {
1113multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1114 InstrItinClass iis, PatFrag opnode,
1115 bit Commutable = 0> {
1116 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1117 4, iii,
1118 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001119
Andrew Trick90b7b122011-10-18 19:18:52 +00001120 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1121 4, iir,
1122 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1123 let isCommutable = Commutable;
1124 }
1125 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1126 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1127 4, iis,
1128 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1129 so_reg_imm:$shift))]>;
1130
1131 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1132 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1133 4, iis,
1134 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1135 so_reg_reg:$shift))]>;
1136}
1137}
1138
1139/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1140/// operands are reversed.
1141let hasPostISelHook = 1, Defs = [CPSR] in {
1142multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1143 InstrItinClass iis, PatFrag opnode,
1144 bit Commutable = 0> {
1145 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1146 4, iii,
1147 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1148
1149 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1150 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1151 4, iis,
1152 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1153 GPR:$Rn))]>;
1154
1155 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1156 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1157 4, iis,
1158 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1159 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001160}
Evan Chengc85e8322007-07-05 07:13:32 +00001161}
1162
1163/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001164/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001165/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001166let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001167multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1168 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1169 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001170 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1171 opc, "\t$Rn, $imm",
1172 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001173 bits<4> Rn;
1174 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001175 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001176 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001177 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001178 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001179 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001180 }
1181 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1182 opc, "\t$Rn, $Rm",
1183 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001184 bits<4> Rn;
1185 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001186 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001187 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001188 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001189 let Inst{19-16} = Rn;
1190 let Inst{15-12} = 0b0000;
1191 let Inst{11-4} = 0b00000000;
1192 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001193 }
Owen Anderson92a20222011-07-21 18:54:16 +00001194 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001195 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001196 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001197 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001198 bits<4> Rn;
1199 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001200 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001201 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001202 let Inst{19-16} = Rn;
1203 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001204 let Inst{11-5} = shift{11-5};
1205 let Inst{4} = 0;
1206 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001207 }
Owen Anderson92a20222011-07-21 18:54:16 +00001208 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001209 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001210 opc, "\t$Rn, $shift",
1211 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1212 bits<4> Rn;
1213 bits<12> shift;
1214 let Inst{25} = 0;
1215 let Inst{20} = 1;
1216 let Inst{19-16} = Rn;
1217 let Inst{15-12} = 0b0000;
1218 let Inst{11-8} = shift{11-8};
1219 let Inst{7} = 0;
1220 let Inst{6-5} = shift{6-5};
1221 let Inst{4} = 1;
1222 let Inst{3-0} = shift{3-0};
1223 }
1224
Evan Cheng071a2792007-09-11 19:55:27 +00001225}
Evan Chenga8e29892007-01-19 07:51:42 +00001226}
1227
Evan Cheng576a3962010-09-25 00:49:35 +00001228/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001229/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001230/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001231class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001232 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001233 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001234 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001235 Requires<[IsARM, HasV6]> {
1236 bits<4> Rd;
1237 bits<4> Rm;
1238 bits<2> rot;
1239 let Inst{19-16} = 0b1111;
1240 let Inst{15-12} = Rd;
1241 let Inst{11-10} = rot;
1242 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001243}
1244
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001245class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001246 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001247 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1248 Requires<[IsARM, HasV6]> {
1249 bits<2> rot;
1250 let Inst{19-16} = 0b1111;
1251 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001252}
1253
Evan Cheng576a3962010-09-25 00:49:35 +00001254/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001255/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001256class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001257 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001258 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001259 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1260 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001261 Requires<[IsARM, HasV6]> {
1262 bits<4> Rd;
1263 bits<4> Rm;
1264 bits<4> Rn;
1265 bits<2> rot;
1266 let Inst{19-16} = Rn;
1267 let Inst{15-12} = Rd;
1268 let Inst{11-10} = rot;
1269 let Inst{9-4} = 0b000111;
1270 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001271}
1272
Jim Grosbach70327412011-07-27 17:48:13 +00001273class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001274 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001275 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1276 Requires<[IsARM, HasV6]> {
1277 bits<4> Rn;
1278 bits<2> rot;
1279 let Inst{19-16} = Rn;
1280 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001281}
1282
Evan Cheng62674222009-06-25 23:34:10 +00001283/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001284multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001285 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001286 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001287 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1288 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001289 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001290 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001291 bits<4> Rd;
1292 bits<4> Rn;
1293 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001294 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001295 let Inst{15-12} = Rd;
1296 let Inst{19-16} = Rn;
1297 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001298 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001299 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1300 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001301 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001302 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001303 bits<4> Rd;
1304 bits<4> Rn;
1305 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001306 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001307 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001308 let isCommutable = Commutable;
1309 let Inst{3-0} = Rm;
1310 let Inst{15-12} = Rd;
1311 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001312 }
Owen Anderson92a20222011-07-21 18:54:16 +00001313 def rsi : AsI1<opcod, (outs GPR:$Rd),
1314 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001315 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001316 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001317 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001318 bits<4> Rd;
1319 bits<4> Rn;
1320 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001321 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001322 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001323 let Inst{15-12} = Rd;
1324 let Inst{11-5} = shift{11-5};
1325 let Inst{4} = 0;
1326 let Inst{3-0} = shift{3-0};
1327 }
1328 def rsr : AsI1<opcod, (outs GPR:$Rd),
1329 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001330 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001331 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001332 Requires<[IsARM]> {
1333 bits<4> Rd;
1334 bits<4> Rn;
1335 bits<12> shift;
1336 let Inst{25} = 0;
1337 let Inst{19-16} = Rn;
1338 let Inst{15-12} = Rd;
1339 let Inst{11-8} = shift{11-8};
1340 let Inst{7} = 0;
1341 let Inst{6-5} = shift{6-5};
1342 let Inst{4} = 1;
1343 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001344 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001345 }
Evan Cheng342e3162011-08-30 01:34:54 +00001346
Jim Grosbach37ee4642011-07-13 17:57:17 +00001347 // Assembly aliases for optional destination operand when it's the same
1348 // as the source operand.
1349 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1350 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1351 so_imm:$imm, pred:$p,
1352 cc_out:$s)>,
1353 Requires<[IsARM]>;
1354 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1355 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1356 GPR:$Rm, pred:$p,
1357 cc_out:$s)>,
1358 Requires<[IsARM]>;
1359 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001360 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1361 so_reg_imm:$shift, pred:$p,
1362 cc_out:$s)>,
1363 Requires<[IsARM]>;
1364 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1365 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1366 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001367 cc_out:$s)>,
1368 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001369}
1370
Evan Cheng342e3162011-08-30 01:34:54 +00001371/// AI1_rsc_irs - Define instructions and patterns for rsc
1372multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1373 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001374 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001375 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1376 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1377 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1378 Requires<[IsARM]> {
1379 bits<4> Rd;
1380 bits<4> Rn;
1381 bits<12> imm;
1382 let Inst{25} = 1;
1383 let Inst{15-12} = Rd;
1384 let Inst{19-16} = Rn;
1385 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001386 }
Evan Cheng342e3162011-08-30 01:34:54 +00001387 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1388 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1389 [/* pattern left blank */]> {
1390 bits<4> Rd;
1391 bits<4> Rn;
1392 bits<4> Rm;
1393 let Inst{11-4} = 0b00000000;
1394 let Inst{25} = 0;
1395 let Inst{3-0} = Rm;
1396 let Inst{15-12} = Rd;
1397 let Inst{19-16} = Rn;
1398 }
1399 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1400 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1401 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1402 Requires<[IsARM]> {
1403 bits<4> Rd;
1404 bits<4> Rn;
1405 bits<12> shift;
1406 let Inst{25} = 0;
1407 let Inst{19-16} = Rn;
1408 let Inst{15-12} = Rd;
1409 let Inst{11-5} = shift{11-5};
1410 let Inst{4} = 0;
1411 let Inst{3-0} = shift{3-0};
1412 }
1413 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1414 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1415 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1416 Requires<[IsARM]> {
1417 bits<4> Rd;
1418 bits<4> Rn;
1419 bits<12> shift;
1420 let Inst{25} = 0;
1421 let Inst{19-16} = Rn;
1422 let Inst{15-12} = Rd;
1423 let Inst{11-8} = shift{11-8};
1424 let Inst{7} = 0;
1425 let Inst{6-5} = shift{6-5};
1426 let Inst{4} = 1;
1427 let Inst{3-0} = shift{3-0};
1428 }
1429 }
1430
1431 // Assembly aliases for optional destination operand when it's the same
1432 // as the source operand.
1433 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1434 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1435 so_imm:$imm, pred:$p,
1436 cc_out:$s)>,
1437 Requires<[IsARM]>;
1438 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1439 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1440 GPR:$Rm, pred:$p,
1441 cc_out:$s)>,
1442 Requires<[IsARM]>;
1443 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1444 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1445 so_reg_imm:$shift, pred:$p,
1446 cc_out:$s)>,
1447 Requires<[IsARM]>;
1448 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1449 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1450 so_reg_reg:$shift, pred:$p,
1451 cc_out:$s)>,
1452 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001453}
1454
Jim Grosbach3e556122010-10-26 22:37:02 +00001455let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001456multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001457 InstrItinClass iir, PatFrag opnode> {
1458 // Note: We use the complex addrmode_imm12 rather than just an input
1459 // GPR and a constrained immediate so that we can use this to match
1460 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001461 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001462 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1463 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001464 bits<4> Rt;
1465 bits<17> addr;
1466 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1467 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001468 let Inst{15-12} = Rt;
1469 let Inst{11-0} = addr{11-0}; // imm12
1470 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001471 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001472 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1473 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001474 bits<4> Rt;
1475 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001476 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001477 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1478 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001479 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001480 let Inst{11-0} = shift{11-0};
1481 }
1482}
1483}
1484
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001485let canFoldAsLoad = 1, isReMaterializable = 1 in {
1486multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1487 InstrItinClass iir, PatFrag opnode> {
1488 // Note: We use the complex addrmode_imm12 rather than just an input
1489 // GPR and a constrained immediate so that we can use this to match
1490 // frame index references and avoid matching constant pool references.
1491 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1492 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1493 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1494 bits<4> Rt;
1495 bits<17> addr;
1496 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1497 let Inst{19-16} = addr{16-13}; // Rn
1498 let Inst{15-12} = Rt;
1499 let Inst{11-0} = addr{11-0}; // imm12
1500 }
1501 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1502 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1503 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1504 bits<4> Rt;
1505 bits<17> shift;
1506 let shift{4} = 0; // Inst{4} = 0
1507 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1508 let Inst{19-16} = shift{16-13}; // Rn
1509 let Inst{15-12} = Rt;
1510 let Inst{11-0} = shift{11-0};
1511 }
1512}
1513}
1514
1515
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001516multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001517 InstrItinClass iir, PatFrag opnode> {
1518 // Note: We use the complex addrmode_imm12 rather than just an input
1519 // GPR and a constrained immediate so that we can use this to match
1520 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001521 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001522 (ins GPR:$Rt, addrmode_imm12:$addr),
1523 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1524 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1525 bits<4> Rt;
1526 bits<17> addr;
1527 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1528 let Inst{19-16} = addr{16-13}; // Rn
1529 let Inst{15-12} = Rt;
1530 let Inst{11-0} = addr{11-0}; // imm12
1531 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001532 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001533 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1534 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1535 bits<4> Rt;
1536 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001537 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001538 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1539 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001540 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001541 let Inst{11-0} = shift{11-0};
1542 }
1543}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001544
1545multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1546 InstrItinClass iir, PatFrag opnode> {
1547 // Note: We use the complex addrmode_imm12 rather than just an input
1548 // GPR and a constrained immediate so that we can use this to match
1549 // frame index references and avoid matching constant pool references.
1550 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1551 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1552 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1553 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1554 bits<4> Rt;
1555 bits<17> addr;
1556 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1557 let Inst{19-16} = addr{16-13}; // Rn
1558 let Inst{15-12} = Rt;
1559 let Inst{11-0} = addr{11-0}; // imm12
1560 }
1561 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1562 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1563 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1564 bits<4> Rt;
1565 bits<17> shift;
1566 let shift{4} = 0; // Inst{4} = 0
1567 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1568 let Inst{19-16} = shift{16-13}; // Rn
1569 let Inst{15-12} = Rt;
1570 let Inst{11-0} = shift{11-0};
1571 }
1572}
1573
1574
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001575//===----------------------------------------------------------------------===//
1576// Instructions
1577//===----------------------------------------------------------------------===//
1578
Evan Chenga8e29892007-01-19 07:51:42 +00001579//===----------------------------------------------------------------------===//
1580// Miscellaneous Instructions.
1581//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001582
Evan Chenga8e29892007-01-19 07:51:42 +00001583/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1584/// the function. The first operand is the ID# for this instruction, the second
1585/// is the index into the MachineConstantPool that this is, the third is the
1586/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001587let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001588def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001589PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001590 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001591
Jim Grosbach4642ad32010-02-22 23:10:38 +00001592// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1593// from removing one half of the matched pairs. That breaks PEI, which assumes
1594// these will always be in pairs, and asserts if it finds otherwise. Better way?
1595let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001596def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001597PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001598 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001599
Jim Grosbach64171712010-02-16 21:07:46 +00001600def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001601PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001602 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001603}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001604
Eli Friedman2bdffe42011-08-31 00:31:29 +00001605// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001606// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001607let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001608def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1609 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1610 NoItinerary, []>;
1611def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1612 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1613 NoItinerary, []>;
1614def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1615 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1616 NoItinerary, []>;
1617def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1618 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1619 NoItinerary, []>;
1620def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1621 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1622 NoItinerary, []>;
1623def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1624 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1625 NoItinerary, []>;
1626def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1627 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1628 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001629def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1630 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1631 GPR:$set1, GPR:$set2),
1632 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001633}
1634
Jim Grosbachd30970f2011-08-11 22:30:30 +00001635def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001636 Requires<[IsARM, HasV6T2]> {
1637 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001638 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001639 let Inst{7-0} = 0b00000000;
1640}
1641
Jim Grosbachd30970f2011-08-11 22:30:30 +00001642def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001643 Requires<[IsARM, HasV6T2]> {
1644 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001645 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001646 let Inst{7-0} = 0b00000001;
1647}
1648
Jim Grosbachd30970f2011-08-11 22:30:30 +00001649def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001650 Requires<[IsARM, HasV6T2]> {
1651 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001652 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001653 let Inst{7-0} = 0b00000010;
1654}
1655
Jim Grosbachd30970f2011-08-11 22:30:30 +00001656def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001657 Requires<[IsARM, HasV6T2]> {
1658 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001659 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001660 let Inst{7-0} = 0b00000011;
1661}
1662
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001663def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1664 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001665 bits<4> Rd;
1666 bits<4> Rn;
1667 bits<4> Rm;
1668 let Inst{3-0} = Rm;
1669 let Inst{15-12} = Rd;
1670 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001671 let Inst{27-20} = 0b01101000;
1672 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001673 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001674}
1675
Johnny Chenf4d81052010-02-12 22:53:19 +00001676def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001677 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001678 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001679 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001680 let Inst{7-0} = 0b00000100;
1681}
1682
Johnny Chenc6f7b272010-02-11 18:12:29 +00001683// The i32imm operand $val can be used by a debugger to store more information
1684// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001685def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1686 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001687 bits<16> val;
1688 let Inst{3-0} = val{3-0};
1689 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001690 let Inst{27-20} = 0b00010010;
1691 let Inst{7-4} = 0b0111;
1692}
1693
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001694// Change Processor State
1695// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001696class CPS<dag iops, string asm_ops>
1697 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001698 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001699 bits<2> imod;
1700 bits<3> iflags;
1701 bits<5> mode;
1702 bit M;
1703
Johnny Chenb98e1602010-02-12 18:55:33 +00001704 let Inst{31-28} = 0b1111;
1705 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001706 let Inst{19-18} = imod;
1707 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001708 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001709 let Inst{8-6} = iflags;
1710 let Inst{5} = 0;
1711 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001712}
1713
Owen Anderson35008c22011-08-09 23:05:39 +00001714let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001715let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001716 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001717 "$imod\t$iflags, $mode">;
1718let mode = 0, M = 0 in
1719 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1720
1721let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001722 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001723}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001724
Johnny Chenb92a23f2010-02-21 04:42:01 +00001725// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001726multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001727
Evan Chengdfed19f2010-11-03 06:34:55 +00001728 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001729 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001730 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001731 bits<4> Rt;
1732 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001733 let Inst{31-26} = 0b111101;
1734 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001735 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001736 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001737 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001738 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001739 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001740 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001741 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001742 }
1743
Evan Chengdfed19f2010-11-03 06:34:55 +00001744 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001745 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001746 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001747 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001748 let Inst{31-26} = 0b111101;
1749 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001750 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001751 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001752 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001753 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001754 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001755 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001756 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001757 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001758 }
1759}
1760
Evan Cheng416941d2010-11-04 05:19:35 +00001761defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1762defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1763defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001764
Jim Grosbach53a89d62011-07-22 17:46:13 +00001765def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001766 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001767 bits<1> end;
1768 let Inst{31-10} = 0b1111000100000001000000;
1769 let Inst{9} = end;
1770 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001771}
1772
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001773def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1774 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001775 bits<4> opt;
1776 let Inst{27-4} = 0b001100100000111100001111;
1777 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001778}
1779
Johnny Chenba6e0332010-02-11 17:14:31 +00001780// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001781let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001782def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001783 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001784 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001785 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001786}
1787
Evan Cheng12c3a532008-11-06 17:48:05 +00001788// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001789let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001790def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001791 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001792 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001793
Evan Cheng325474e2008-01-07 23:56:57 +00001794let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001795def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001796 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001797 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001798
Jim Grosbach53694262010-11-18 01:15:56 +00001799def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001800 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001801 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001802
Jim Grosbach53694262010-11-18 01:15:56 +00001803def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001804 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001805 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001806
Jim Grosbach53694262010-11-18 01:15:56 +00001807def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001808 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001809 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001810
Jim Grosbach53694262010-11-18 01:15:56 +00001811def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001812 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001813 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001814}
Chris Lattner13c63102008-01-06 05:55:01 +00001815let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001816def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001817 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001818
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001819def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001820 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001821 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001822
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001823def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001824 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001825}
Evan Cheng12c3a532008-11-06 17:48:05 +00001826} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001827
Evan Chenge07715c2009-06-23 05:25:29 +00001828
1829// LEApcrel - Load a pc-relative address into a register without offending the
1830// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001831let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001832// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001833// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1834// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001835def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001836 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001837 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001838 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001839 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001840 let Inst{24} = 0;
1841 let Inst{23-22} = label{13-12};
1842 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001843 let Inst{20} = 0;
1844 let Inst{19-16} = 0b1111;
1845 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001846 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001847}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001848def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001849 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001850
1851def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1852 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001853 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001854
Evan Chenga8e29892007-01-19 07:51:42 +00001855//===----------------------------------------------------------------------===//
1856// Control Flow Instructions.
1857//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001858
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001859let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1860 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001861 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001862 "bx", "\tlr", [(ARMretflag)]>,
1863 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001864 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001865 }
1866
1867 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001868 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001869 "mov", "\tpc, lr", [(ARMretflag)]>,
1870 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001871 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001872 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001873}
Rafael Espindola27185192006-09-29 21:20:16 +00001874
Bob Wilson04ea6e52009-10-28 00:37:03 +00001875// Indirect branches
1876let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001877 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001878 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001879 [(brind GPR:$dst)]>,
1880 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001881 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001882 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001883 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001884 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001885
Jim Grosbachd447ac62011-07-13 20:21:31 +00001886 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1887 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001888 Requires<[IsARM, HasV4T]> {
1889 bits<4> dst;
1890 let Inst{27-4} = 0b000100101111111111110001;
1891 let Inst{3-0} = dst;
1892 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001893}
1894
Evan Cheng1e0eab12010-11-29 22:43:27 +00001895// All calls clobber the non-callee saved registers. SP is marked as
1896// a use to prevent stack-pointer assignments that appear immediately
1897// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001898let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001899 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001900 // FIXME: Do we really need a non-predicated version? If so, it should
1901 // at least be a pseudo instruction expanding to the predicated version
1902 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001903 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001904 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001905 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001906 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001907 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001908 Requires<[IsARM, IsNotDarwin]> {
1909 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001910 bits<24> func;
1911 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001912 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001913 }
Evan Cheng277f0742007-06-19 21:05:09 +00001914
Jason W Kim685c3502011-02-04 19:47:15 +00001915 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001916 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001917 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001918 Requires<[IsARM, IsNotDarwin]> {
1919 bits<24> func;
1920 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001921 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001922 }
Evan Cheng277f0742007-06-19 21:05:09 +00001923
Evan Chenga8e29892007-01-19 07:51:42 +00001924 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001925 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001926 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001927 [(ARMcall GPR:$func)]>,
1928 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001929 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001930 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001931 let Inst{3-0} = func;
1932 }
1933
1934 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1935 IIC_Br, "blx", "\t$func",
1936 [(ARMcall_pred GPR:$func)]>,
1937 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1938 bits<4> func;
1939 let Inst{27-4} = 0b000100101111111111110011;
1940 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001941 }
1942
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001943 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001944 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001945 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001946 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001947 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001948
1949 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001950 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001951 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001952 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001953}
1954
David Goodwin1a8f36e2009-08-12 18:31:53 +00001955let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001956 // On Darwin R9 is call-clobbered.
1957 // R7 is marked as a use to prevent frame-pointer assignments from being
1958 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001959 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001960 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001961 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001962 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001963 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1964 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001965
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001966 def BLr9_pred : ARMPseudoExpand<(outs),
1967 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001968 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001969 [(ARMcall_pred tglobaladdr:$func)],
1970 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001971 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001972
1973 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001974 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001975 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001976 [(ARMcall GPR:$func)],
1977 (BLX GPR:$func)>,
1978 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001979
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001980 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001981 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001982 [(ARMcall_pred GPR:$func)],
1983 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001984 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001985
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001986 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001987 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001988 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001989 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001990 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001991
1992 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001993 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001994 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001995 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001996}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001997
David Goodwin1a8f36e2009-08-12 18:31:53 +00001998let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001999 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
2000 // a two-value operand where a dag node expects two operands. :(
2001 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
2002 IIC_Br, "b", "\t$target",
2003 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
2004 bits<24> target;
2005 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002006 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002007 }
2008
Evan Chengaeafca02007-05-16 07:45:54 +00002009 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002010 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00002011 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00002012 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2013 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002014 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00002015 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002016 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002017
Jim Grosbach2dc77682010-11-29 18:37:44 +00002018 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2019 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002020 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002021 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002022 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002023 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2024 // into i12 and rs suffixed versions.
2025 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002026 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002027 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002028 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002029 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002030 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002031 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002032 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002033 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002034 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002035 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002036 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002037
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002038}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002039
Jim Grosbachcf121c32011-07-28 21:57:55 +00002040// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002041def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002042 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002043 Requires<[IsARM, HasV5T]> {
2044 let Inst{31-25} = 0b1111101;
2045 bits<25> target;
2046 let Inst{23-0} = target{24-1};
2047 let Inst{24} = target{0};
2048}
2049
Jim Grosbach898e7e22011-07-13 20:25:01 +00002050// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002051def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002052 [/* pattern left blank */]> {
2053 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002054 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002055 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002056 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002057 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002058}
2059
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002060// Tail calls.
2061
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002062let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2063 // Darwin versions.
2064 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2065 Uses = [SP] in {
2066 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2067 IIC_Br, []>, Requires<[IsDarwin]>;
2068
2069 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2070 IIC_Br, []>, Requires<[IsDarwin]>;
2071
Jim Grosbach245f5e82011-07-08 18:50:22 +00002072 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002073 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002074 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2075 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002076
Jim Grosbach245f5e82011-07-08 18:50:22 +00002077 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002078 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002079 (BX GPR:$dst)>,
2080 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002081
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002082 }
2083
2084 // Non-Darwin versions (the difference is R9).
2085 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2086 Uses = [SP] in {
2087 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2088 IIC_Br, []>, Requires<[IsNotDarwin]>;
2089
2090 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2091 IIC_Br, []>, Requires<[IsNotDarwin]>;
2092
Jim Grosbach245f5e82011-07-08 18:50:22 +00002093 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002094 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002095 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2096 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002097
Jim Grosbach245f5e82011-07-08 18:50:22 +00002098 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002099 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002100 (BX GPR:$dst)>,
2101 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002102 }
2103}
2104
Jim Grosbachd30970f2011-08-11 22:30:30 +00002105// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002106def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2107 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002108 bits<4> opt;
2109 let Inst{23-4} = 0b01100000000000000111;
2110 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002111}
2112
Jim Grosbached838482011-07-26 16:24:27 +00002113// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002114let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002115def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002116 bits<24> svc;
2117 let Inst{23-0} = svc;
2118}
Johnny Chen85d5a892010-02-10 18:02:25 +00002119}
2120
Jim Grosbach5a287482011-07-29 17:51:39 +00002121// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002122class SRSI<bit wb, string asm>
2123 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2124 NoItinerary, asm, "", []> {
2125 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002126 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002127 let Inst{27-25} = 0b100;
2128 let Inst{22} = 1;
2129 let Inst{21} = wb;
2130 let Inst{20} = 0;
2131 let Inst{19-16} = 0b1101; // SP
2132 let Inst{15-5} = 0b00000101000;
2133 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002134}
2135
Jim Grosbache1cf5902011-07-29 20:26:09 +00002136def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2137 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002138}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002139def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2140 let Inst{24-23} = 0;
2141}
2142def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2143 let Inst{24-23} = 0b10;
2144}
2145def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2146 let Inst{24-23} = 0b10;
2147}
2148def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2149 let Inst{24-23} = 0b01;
2150}
2151def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2152 let Inst{24-23} = 0b01;
2153}
2154def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2155 let Inst{24-23} = 0b11;
2156}
2157def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2158 let Inst{24-23} = 0b11;
2159}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002160
Jim Grosbach5a287482011-07-29 17:51:39 +00002161// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002162class RFEI<bit wb, string asm>
2163 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2164 NoItinerary, asm, "", []> {
2165 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002166 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002167 let Inst{27-25} = 0b100;
2168 let Inst{22} = 0;
2169 let Inst{21} = wb;
2170 let Inst{20} = 1;
2171 let Inst{19-16} = Rn;
2172 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002173}
2174
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002175def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2176 let Inst{24-23} = 0;
2177}
2178def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2179 let Inst{24-23} = 0;
2180}
2181def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2182 let Inst{24-23} = 0b10;
2183}
2184def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2185 let Inst{24-23} = 0b10;
2186}
2187def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2188 let Inst{24-23} = 0b01;
2189}
2190def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2191 let Inst{24-23} = 0b01;
2192}
2193def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2194 let Inst{24-23} = 0b11;
2195}
2196def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2197 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002198}
2199
Evan Chenga8e29892007-01-19 07:51:42 +00002200//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002201// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002202//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002203
Evan Chenga8e29892007-01-19 07:51:42 +00002204// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002205
2206
Evan Cheng7e2fe912010-10-28 06:47:08 +00002207defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002208 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002209defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002210 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002211defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002212 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002213defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002214 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002215
Evan Chengfa775d02007-03-19 07:20:03 +00002216// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002217let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002218 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002219def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002220 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2221 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002222 bits<4> Rt;
2223 bits<17> addr;
2224 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2225 let Inst{19-16} = 0b1111;
2226 let Inst{15-12} = Rt;
2227 let Inst{11-0} = addr{11-0}; // imm12
2228}
Evan Chengfa775d02007-03-19 07:20:03 +00002229
Evan Chenga8e29892007-01-19 07:51:42 +00002230// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002231def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002232 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2233 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002234
Evan Chenga8e29892007-01-19 07:51:42 +00002235// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002236def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002237 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2238 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002239
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002240def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002241 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2242 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002243
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002244let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002245// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002246def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2247 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002248 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002249 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002250}
Rafael Espindolac391d162006-10-23 20:34:27 +00002251
Evan Chenga8e29892007-01-19 07:51:42 +00002252// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002253multiclass AI2_ldridx<bit isByte, string opc,
2254 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002255 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002256 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002257 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002258 bits<17> addr;
2259 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002260 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002261 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002262 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002263 let DecoderMethod = "DecodeLDRPreImm";
2264 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2265 }
2266
2267 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002268 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002269 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2270 bits<17> addr;
2271 let Inst{25} = 1;
2272 let Inst{23} = addr{12};
2273 let Inst{19-16} = addr{16-13};
2274 let Inst{11-0} = addr{11-0};
2275 let Inst{4} = 0;
2276 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002277 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002278 }
Owen Anderson793e7962011-07-26 20:54:26 +00002279
2280 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002281 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002282 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002283 opc, "\t$Rt, $addr, $offset",
2284 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002285 // {12} isAdd
2286 // {11-0} imm12/Rm
2287 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002288 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002289 let Inst{25} = 1;
2290 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002291 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002292 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002293
2294 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002295 }
2296
2297 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002298 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002299 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002300 opc, "\t$Rt, $addr, $offset",
2301 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002302 // {12} isAdd
2303 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002304 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002305 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002306 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002307 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002308 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002309 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002310
2311 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002312 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002313
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002314}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002315
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002316let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002317// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2318// IIC_iLoad_siu depending on whether it the offset register is shifted.
2319defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2320defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002321}
Rafael Espindola450856d2006-12-12 00:37:38 +00002322
Jim Grosbach45251b32011-08-11 20:41:13 +00002323multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2324 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002325 (ins addrmode3:$addr), IndexModePre,
2326 LdMiscFrm, itin,
2327 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2328 bits<14> addr;
2329 let Inst{23} = addr{8}; // U bit
2330 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2331 let Inst{19-16} = addr{12-9}; // Rn
2332 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2333 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002334 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002335 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002336 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002337 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002338 (ins addr_offset_none:$addr, am3offset:$offset),
2339 IndexModePost, LdMiscFrm, itin,
2340 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2341 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002342 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002343 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002344 let Inst{23} = offset{8}; // U bit
2345 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002346 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002347 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2348 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002349 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002350 }
2351}
Rafael Espindola4e307642006-09-08 16:59:47 +00002352
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002353let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002354defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2355defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2356defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002357let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002358def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002359 (ins addrmode3:$addr), IndexModePre,
2360 LdMiscFrm, IIC_iLoad_d_ru,
2361 "ldrd", "\t$Rt, $Rt2, $addr!",
2362 "$addr.base = $Rn_wb", []> {
2363 bits<14> addr;
2364 let Inst{23} = addr{8}; // U bit
2365 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2366 let Inst{19-16} = addr{12-9}; // Rn
2367 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2368 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002369 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002370 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002371}
Jim Grosbach45251b32011-08-11 20:41:13 +00002372def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002373 (ins addr_offset_none:$addr, am3offset:$offset),
2374 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2375 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2376 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002377 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002378 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002379 let Inst{23} = offset{8}; // U bit
2380 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002381 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002382 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2383 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002384 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002385}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002386} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002387} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002388
Jim Grosbach89958d52011-08-11 21:41:59 +00002389// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002390let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002391def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2392 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2393 IndexModePost, LdFrm, IIC_iLoad_ru,
2394 "ldrt", "\t$Rt, $addr, $offset",
2395 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002396 // {12} isAdd
2397 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002398 bits<14> offset;
2399 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002400 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002401 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002402 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002403 let Inst{19-16} = addr;
2404 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002405 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002406 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002407 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2408}
Jim Grosbach59999262011-08-10 23:43:54 +00002409
2410def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2411 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002412 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002413 "ldrt", "\t$Rt, $addr, $offset",
2414 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002415 // {12} isAdd
2416 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002417 bits<14> offset;
2418 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002419 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002420 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002421 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002422 let Inst{19-16} = addr;
2423 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002424 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002425}
Jim Grosbach3148a652011-08-08 23:28:47 +00002426
2427def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2428 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2429 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2430 "ldrbt", "\t$Rt, $addr, $offset",
2431 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002432 // {12} isAdd
2433 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002434 bits<14> offset;
2435 bits<4> addr;
2436 let Inst{25} = 1;
2437 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002438 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002439 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002440 let Inst{11-5} = offset{11-5};
2441 let Inst{4} = 0;
2442 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002443 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002444}
2445
2446def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2447 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2448 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2449 "ldrbt", "\t$Rt, $addr, $offset",
2450 "$addr.base = $Rn_wb", []> {
2451 // {12} isAdd
2452 // {11-0} imm12/Rm
2453 bits<14> offset;
2454 bits<4> addr;
2455 let Inst{25} = 0;
2456 let Inst{23} = offset{12};
2457 let Inst{21} = 1; // overwrite
2458 let Inst{19-16} = addr;
2459 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002460 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002461}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002462
2463multiclass AI3ldrT<bits<4> op, string opc> {
2464 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2465 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2466 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2467 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2468 bits<9> offset;
2469 let Inst{23} = offset{8};
2470 let Inst{22} = 1;
2471 let Inst{11-8} = offset{7-4};
2472 let Inst{3-0} = offset{3-0};
2473 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2474 }
2475 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2476 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2477 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2478 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2479 bits<5> Rm;
2480 let Inst{23} = Rm{4};
2481 let Inst{22} = 0;
2482 let Inst{11-8} = 0;
2483 let Inst{3-0} = Rm{3-0};
2484 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2485 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002486}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002487
2488defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2489defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2490defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002491}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002492
Evan Chenga8e29892007-01-19 07:51:42 +00002493// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002494
2495// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002496def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002497 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2498 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002499
Evan Chenga8e29892007-01-19 07:51:42 +00002500// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002501let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2502def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002503 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002504 "strd", "\t$Rt, $src2, $addr", []>,
2505 Requires<[IsARM, HasV5TE]> {
2506 let Inst{21} = 0;
2507}
Evan Chenga8e29892007-01-19 07:51:42 +00002508
2509// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002510multiclass AI2_stridx<bit isByte, string opc,
2511 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002512 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2513 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002514 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002515 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2516 bits<17> addr;
2517 let Inst{25} = 0;
2518 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2519 let Inst{19-16} = addr{16-13}; // Rn
2520 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002521 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002522 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002523 }
Evan Chenga8e29892007-01-19 07:51:42 +00002524
Jim Grosbach19dec202011-08-05 20:35:44 +00002525 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002526 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002527 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002528 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2529 bits<17> addr;
2530 let Inst{25} = 1;
2531 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2532 let Inst{19-16} = addr{16-13}; // Rn
2533 let Inst{11-0} = addr{11-0};
2534 let Inst{4} = 0; // Inst{4} = 0
2535 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002536 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002537 }
2538 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2539 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002540 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002541 opc, "\t$Rt, $addr, $offset",
2542 "$addr.base = $Rn_wb", []> {
2543 // {12} isAdd
2544 // {11-0} imm12/Rm
2545 bits<14> offset;
2546 bits<4> addr;
2547 let Inst{25} = 1;
2548 let Inst{23} = offset{12};
2549 let Inst{19-16} = addr;
2550 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002551
2552 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002553 }
Owen Anderson793e7962011-07-26 20:54:26 +00002554
Jim Grosbach19dec202011-08-05 20:35:44 +00002555 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2556 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002557 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002558 opc, "\t$Rt, $addr, $offset",
2559 "$addr.base = $Rn_wb", []> {
2560 // {12} isAdd
2561 // {11-0} imm12/Rm
2562 bits<14> offset;
2563 bits<4> addr;
2564 let Inst{25} = 0;
2565 let Inst{23} = offset{12};
2566 let Inst{19-16} = addr;
2567 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002568
2569 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002570 }
2571}
Owen Anderson793e7962011-07-26 20:54:26 +00002572
Jim Grosbach19dec202011-08-05 20:35:44 +00002573let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002574// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2575// IIC_iStore_siu depending on whether it the offset register is shifted.
2576defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2577defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002578}
Evan Chenga8e29892007-01-19 07:51:42 +00002579
Jim Grosbach19dec202011-08-05 20:35:44 +00002580def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2581 am2offset_reg:$offset),
2582 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2583 am2offset_reg:$offset)>;
2584def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2585 am2offset_imm:$offset),
2586 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2587 am2offset_imm:$offset)>;
2588def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2589 am2offset_reg:$offset),
2590 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2591 am2offset_reg:$offset)>;
2592def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2593 am2offset_imm:$offset),
2594 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2595 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002596
Jim Grosbach19dec202011-08-05 20:35:44 +00002597// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2598// put the patterns on the instruction definitions directly as ISel wants
2599// the address base and offset to be separate operands, not a single
2600// complex operand like we represent the instructions themselves. The
2601// pseudos map between the two.
2602let usesCustomInserter = 1,
2603 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2604def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2605 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2606 4, IIC_iStore_ru,
2607 [(set GPR:$Rn_wb,
2608 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2609def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2610 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2611 4, IIC_iStore_ru,
2612 [(set GPR:$Rn_wb,
2613 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2614def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2615 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2616 4, IIC_iStore_ru,
2617 [(set GPR:$Rn_wb,
2618 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2619def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2620 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2621 4, IIC_iStore_ru,
2622 [(set GPR:$Rn_wb,
2623 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002624def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2625 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2626 4, IIC_iStore_ru,
2627 [(set GPR:$Rn_wb,
2628 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002629}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002630
Evan Chenga8e29892007-01-19 07:51:42 +00002631
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002632
2633def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2634 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2635 StMiscFrm, IIC_iStore_bh_ru,
2636 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2637 bits<14> addr;
2638 let Inst{23} = addr{8}; // U bit
2639 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2640 let Inst{19-16} = addr{12-9}; // Rn
2641 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2642 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2643 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002644 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002645}
2646
2647def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2648 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2649 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2650 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2651 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2652 addr_offset_none:$addr,
2653 am3offset:$offset))]> {
2654 bits<10> offset;
2655 bits<4> addr;
2656 let Inst{23} = offset{8}; // U bit
2657 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2658 let Inst{19-16} = addr;
2659 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2660 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002661 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002662}
Evan Chenga8e29892007-01-19 07:51:42 +00002663
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002664let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002665def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002666 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2667 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2668 "strd", "\t$Rt, $Rt2, $addr!",
2669 "$addr.base = $Rn_wb", []> {
2670 bits<14> addr;
2671 let Inst{23} = addr{8}; // U bit
2672 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2673 let Inst{19-16} = addr{12-9}; // Rn
2674 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2675 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002676 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002677 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002678}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002679
Jim Grosbach45251b32011-08-11 20:41:13 +00002680def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002681 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2682 am3offset:$offset),
2683 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2684 "strd", "\t$Rt, $Rt2, $addr, $offset",
2685 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002686 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002687 bits<4> addr;
2688 let Inst{23} = offset{8}; // U bit
2689 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2690 let Inst{19-16} = addr;
2691 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2692 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002693 let DecoderMethod = "DecodeAddrMode3Instruction";
2694}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002695} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002696
Jim Grosbach7ce05792011-08-03 23:50:40 +00002697// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002698
Jim Grosbach10348e72011-08-11 20:04:56 +00002699def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2700 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2701 IndexModePost, StFrm, IIC_iStore_bh_ru,
2702 "strbt", "\t$Rt, $addr, $offset",
2703 "$addr.base = $Rn_wb", []> {
2704 // {12} isAdd
2705 // {11-0} imm12/Rm
2706 bits<14> offset;
2707 bits<4> addr;
2708 let Inst{25} = 1;
2709 let Inst{23} = offset{12};
2710 let Inst{21} = 1; // overwrite
2711 let Inst{19-16} = addr;
2712 let Inst{11-5} = offset{11-5};
2713 let Inst{4} = 0;
2714 let Inst{3-0} = offset{3-0};
2715 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2716}
2717
2718def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2719 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2720 IndexModePost, StFrm, IIC_iStore_bh_ru,
2721 "strbt", "\t$Rt, $addr, $offset",
2722 "$addr.base = $Rn_wb", []> {
2723 // {12} isAdd
2724 // {11-0} imm12/Rm
2725 bits<14> offset;
2726 bits<4> addr;
2727 let Inst{25} = 0;
2728 let Inst{23} = offset{12};
2729 let Inst{21} = 1; // overwrite
2730 let Inst{19-16} = addr;
2731 let Inst{11-0} = offset{11-0};
2732 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2733}
2734
Jim Grosbach342ebd52011-08-11 22:18:00 +00002735let mayStore = 1, neverHasSideEffects = 1 in {
2736def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2737 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2738 IndexModePost, StFrm, IIC_iStore_ru,
2739 "strt", "\t$Rt, $addr, $offset",
2740 "$addr.base = $Rn_wb", []> {
2741 // {12} isAdd
2742 // {11-0} imm12/Rm
2743 bits<14> offset;
2744 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002745 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002746 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002747 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002748 let Inst{19-16} = addr;
2749 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002750 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002751 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002752 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002753}
2754
Jim Grosbach342ebd52011-08-11 22:18:00 +00002755def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2756 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2757 IndexModePost, StFrm, IIC_iStore_ru,
2758 "strt", "\t$Rt, $addr, $offset",
2759 "$addr.base = $Rn_wb", []> {
2760 // {12} isAdd
2761 // {11-0} imm12/Rm
2762 bits<14> offset;
2763 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002764 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002765 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002766 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002767 let Inst{19-16} = addr;
2768 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002769 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002770}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002771}
2772
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002773
Jim Grosbach7ce05792011-08-03 23:50:40 +00002774multiclass AI3strT<bits<4> op, string opc> {
2775 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2776 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2777 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2778 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2779 bits<9> offset;
2780 let Inst{23} = offset{8};
2781 let Inst{22} = 1;
2782 let Inst{11-8} = offset{7-4};
2783 let Inst{3-0} = offset{3-0};
2784 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2785 }
2786 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2787 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2788 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2789 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2790 bits<5> Rm;
2791 let Inst{23} = Rm{4};
2792 let Inst{22} = 0;
2793 let Inst{11-8} = 0;
2794 let Inst{3-0} = Rm{3-0};
2795 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2796 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002797}
2798
Jim Grosbach7ce05792011-08-03 23:50:40 +00002799
2800defm STRHT : AI3strT<0b1011, "strht">;
2801
2802
Evan Chenga8e29892007-01-19 07:51:42 +00002803//===----------------------------------------------------------------------===//
2804// Load / store multiple Instructions.
2805//
2806
Bill Wendling6c470b82010-11-13 09:09:38 +00002807multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2808 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002809 // IA is the default, so no need for an explicit suffix on the
2810 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002811 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002812 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2813 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002814 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002815 let Inst{24-23} = 0b01; // Increment After
2816 let Inst{21} = 0; // No writeback
2817 let Inst{20} = L_bit;
2818 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002819 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002820 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2821 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002822 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002823 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002824 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002825 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002826
2827 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002828 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002829 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002830 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2831 IndexModeNone, f, itin,
2832 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2833 let Inst{24-23} = 0b00; // Decrement After
2834 let Inst{21} = 0; // No writeback
2835 let Inst{20} = L_bit;
2836 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002837 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002838 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2839 IndexModeUpd, f, itin_upd,
2840 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2841 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002842 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002843 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002844
2845 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002846 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002847 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002848 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2849 IndexModeNone, f, itin,
2850 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2851 let Inst{24-23} = 0b10; // Decrement Before
2852 let Inst{21} = 0; // No writeback
2853 let Inst{20} = L_bit;
2854 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002855 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002856 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2857 IndexModeUpd, f, itin_upd,
2858 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2859 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002860 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002861 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002862
2863 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002864 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002865 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002866 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2867 IndexModeNone, f, itin,
2868 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2869 let Inst{24-23} = 0b11; // Increment Before
2870 let Inst{21} = 0; // No writeback
2871 let Inst{20} = L_bit;
2872 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002873 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002874 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2875 IndexModeUpd, f, itin_upd,
2876 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2877 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002878 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002879 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002880
2881 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002882 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002883}
Bill Wendling6c470b82010-11-13 09:09:38 +00002884
Bill Wendlingc93989a2010-11-13 11:20:05 +00002885let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002886
2887let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2888defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2889
2890let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2891defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2892
2893} // neverHasSideEffects
2894
Bill Wendling73fe34a2010-11-16 01:16:36 +00002895// FIXME: remove when we have a way to marking a MI with these properties.
2896// FIXME: Should pc be an implicit operand like PICADD, etc?
2897let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2898 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002899def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2900 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002901 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002902 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002903 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002904
Evan Chenga8e29892007-01-19 07:51:42 +00002905//===----------------------------------------------------------------------===//
2906// Move Instructions.
2907//
2908
Evan Chengcd799b92009-06-12 20:46:18 +00002909let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002910def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2911 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2912 bits<4> Rd;
2913 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002914
Johnny Chen103bf952011-04-01 23:30:25 +00002915 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002916 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002917 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002918 let Inst{3-0} = Rm;
2919 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002920}
2921
Andrew Trick90b7b122011-10-18 19:18:52 +00002922def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002923 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2924
Dale Johannesen38d5f042010-06-15 22:24:08 +00002925// A version for the smaller set of tail call registers.
2926let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002927def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002928 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2929 bits<4> Rd;
2930 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002931
Dale Johannesen38d5f042010-06-15 22:24:08 +00002932 let Inst{11-4} = 0b00000000;
2933 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002934 let Inst{3-0} = Rm;
2935 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002936}
2937
Owen Andersonde317f42011-08-09 23:33:27 +00002938def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002939 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002940 "mov", "\t$Rd, $src",
2941 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002942 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002943 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002944 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002945 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002946 let Inst{11-8} = src{11-8};
2947 let Inst{7} = 0;
2948 let Inst{6-5} = src{6-5};
2949 let Inst{4} = 1;
2950 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002951 let Inst{25} = 0;
2952}
Evan Chenga2515702007-03-19 07:09:02 +00002953
Owen Anderson152d4a42011-07-21 23:38:37 +00002954def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2955 DPSoRegImmFrm, IIC_iMOVsr,
2956 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2957 UnaryDP {
2958 bits<4> Rd;
2959 bits<12> src;
2960 let Inst{15-12} = Rd;
2961 let Inst{19-16} = 0b0000;
2962 let Inst{11-5} = src{11-5};
2963 let Inst{4} = 0;
2964 let Inst{3-0} = src{3-0};
2965 let Inst{25} = 0;
2966}
2967
Evan Chengc4af4632010-11-17 20:13:28 +00002968let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002969def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2970 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002971 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002972 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002973 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002974 let Inst{15-12} = Rd;
2975 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002976 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002977}
2978
Evan Chengc4af4632010-11-17 20:13:28 +00002979let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002980def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002981 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002982 "movw", "\t$Rd, $imm",
2983 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002984 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002985 bits<4> Rd;
2986 bits<16> imm;
2987 let Inst{15-12} = Rd;
2988 let Inst{11-0} = imm{11-0};
2989 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002990 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002991 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002992 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002993}
2994
Jim Grosbachffa32252011-07-19 19:13:28 +00002995def : InstAlias<"mov${p} $Rd, $imm",
2996 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2997 Requires<[IsARM]>;
2998
Evan Cheng53519f02011-01-21 18:55:51 +00002999def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3000 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003001
3002let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00003003def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
3004 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003005 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003006 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00003007 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00003008 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003009 lo16AllZero:$imm))]>, UnaryDP,
3010 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003011 bits<4> Rd;
3012 bits<16> imm;
3013 let Inst{15-12} = Rd;
3014 let Inst{11-0} = imm{11-0};
3015 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003016 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003017 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003018 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00003019}
Evan Cheng13ab0202007-07-10 18:08:01 +00003020
Evan Cheng53519f02011-01-21 18:55:51 +00003021def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3022 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003023
3024} // Constraints
3025
Evan Cheng20956592009-10-21 08:15:52 +00003026def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3027 Requires<[IsARM, HasV6T2]>;
3028
David Goodwinca01a8d2009-09-01 18:32:09 +00003029let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003030def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003031 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3032 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003033
3034// These aren't really mov instructions, but we have to define them this way
3035// due to flag operands.
3036
Evan Cheng071a2792007-09-11 19:55:27 +00003037let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003038def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003039 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3040 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003041def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003042 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3043 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003044}
Evan Chenga8e29892007-01-19 07:51:42 +00003045
Evan Chenga8e29892007-01-19 07:51:42 +00003046//===----------------------------------------------------------------------===//
3047// Extend Instructions.
3048//
3049
3050// Sign extenders
3051
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003052def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003053 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003054def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003055 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003056
Jim Grosbach70327412011-07-27 17:48:13 +00003057def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003058 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003059def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003060 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003061
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003062def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003063
Jim Grosbach70327412011-07-27 17:48:13 +00003064def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003065
3066// Zero extenders
3067
3068let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003069def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003070 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003071def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003072 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003073def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003074 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003075
Jim Grosbach542f6422010-07-28 23:25:44 +00003076// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3077// The transformation should probably be done as a combiner action
3078// instead so we can include a check for masking back in the upper
3079// eight bits of the source into the lower eight bits of the result.
3080//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003081// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003082def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003083 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003084
Jim Grosbach70327412011-07-27 17:48:13 +00003085def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003086 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003087def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003088 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003089}
3090
Evan Chenga8e29892007-01-19 07:51:42 +00003091// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003092def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003093
Evan Chenga8e29892007-01-19 07:51:42 +00003094
Owen Anderson33e57512011-08-10 00:03:03 +00003095def SBFX : I<(outs GPRnopc:$Rd),
3096 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003097 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003098 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003099 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003100 bits<4> Rd;
3101 bits<4> Rn;
3102 bits<5> lsb;
3103 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003104 let Inst{27-21} = 0b0111101;
3105 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003106 let Inst{20-16} = width;
3107 let Inst{15-12} = Rd;
3108 let Inst{11-7} = lsb;
3109 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003110}
3111
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003112def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003113 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003114 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003115 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003116 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003117 bits<4> Rd;
3118 bits<4> Rn;
3119 bits<5> lsb;
3120 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003121 let Inst{27-21} = 0b0111111;
3122 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003123 let Inst{20-16} = width;
3124 let Inst{15-12} = Rd;
3125 let Inst{11-7} = lsb;
3126 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003127}
3128
Evan Chenga8e29892007-01-19 07:51:42 +00003129//===----------------------------------------------------------------------===//
3130// Arithmetic Instructions.
3131//
3132
Jim Grosbach26421962008-10-14 20:36:24 +00003133defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003134 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003135 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003136defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003137 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003138 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003139
Evan Chengc85e8322007-07-05 07:13:32 +00003140// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003141//
Andrew Trick90b7b122011-10-18 19:18:52 +00003142// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3143// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003144// AdjustInstrPostInstrSelection where we determine whether or not to
3145// set the "s" bit based on CPSR liveness.
3146//
Andrew Trick90b7b122011-10-18 19:18:52 +00003147// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003148// support for an optional CPSR definition that corresponds to the DAG
3149// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003150defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3151 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3152defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3153 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003154
Evan Cheng62674222009-06-25 23:34:10 +00003155defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003156 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003157 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003158defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003159 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003160 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003161
Evan Cheng342e3162011-08-30 01:34:54 +00003162defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3163 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3164 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003165
3166// FIXME: Eliminate them if we can write def : Pat patterns which defines
3167// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003168defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3169 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003170
Evan Cheng342e3162011-08-30 01:34:54 +00003171defm RSC : AI1_rsc_irs<0b0111, "rsc",
3172 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3173 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003174
Evan Chenga8e29892007-01-19 07:51:42 +00003175// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003176// The assume-no-carry-in form uses the negation of the input since add/sub
3177// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3178// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3179// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003180def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3181 (SUBri GPR:$src, so_imm_neg:$imm)>;
3182def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3183 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3184
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003185// The with-carry-in form matches bitwise not instead of the negation.
3186// Effectively, the inverse interpretation of the carry flag already accounts
3187// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003188def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3189 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003190
3191// Note: These are implemented in C++ code, because they have to generate
3192// ADD/SUBrs instructions, which use a complex pattern that a xform function
3193// cannot produce.
3194// (mul X, 2^n+1) -> (add (X << n), X)
3195// (mul X, 2^n-1) -> (rsb X, (X << n))
3196
Jim Grosbach7931df32011-07-22 18:06:01 +00003197// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003198// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003199class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003200 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003201 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3202 string asm = "\t$Rd, $Rn, $Rm">
3203 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003204 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003205 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003206 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003207 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003208 let Inst{11-4} = op11_4;
3209 let Inst{19-16} = Rn;
3210 let Inst{15-12} = Rd;
3211 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003212}
3213
Jim Grosbach7931df32011-07-22 18:06:01 +00003214// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003215
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003216def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003217 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3218 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003219def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003220 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3221 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3222def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3223 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003224 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003225def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3226 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003227 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003228
3229def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3230def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3231def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3232def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3233def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3234def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3235def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3236def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3237def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3238def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3239def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3240def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003241
Jim Grosbach7931df32011-07-22 18:06:01 +00003242// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003243
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003244def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3245def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3246def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3247def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3248def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3249def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3250def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3251def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3252def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3253def USAX : AAI<0b01100101, 0b11110101, "usax">;
3254def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3255def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003256
Jim Grosbach7931df32011-07-22 18:06:01 +00003257// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003258
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003259def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3260def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3261def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3262def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3263def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3264def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3265def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3266def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3267def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3268def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3269def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3270def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003271
Jim Grosbachd30970f2011-08-11 22:30:30 +00003272// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003273
Jim Grosbach70987fb2010-10-18 23:35:38 +00003274def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003275 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003276 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003277 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003278 bits<4> Rd;
3279 bits<4> Rn;
3280 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003281 let Inst{27-20} = 0b01111000;
3282 let Inst{15-12} = 0b1111;
3283 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003284 let Inst{19-16} = Rd;
3285 let Inst{11-8} = Rm;
3286 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003287}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003288def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003289 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003290 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003291 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003292 bits<4> Rd;
3293 bits<4> Rn;
3294 bits<4> Rm;
3295 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003296 let Inst{27-20} = 0b01111000;
3297 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003298 let Inst{19-16} = Rd;
3299 let Inst{15-12} = Ra;
3300 let Inst{11-8} = Rm;
3301 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003302}
3303
Jim Grosbachd30970f2011-08-11 22:30:30 +00003304// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003305
Owen Anderson33e57512011-08-10 00:03:03 +00003306def SSAT : AI<(outs GPRnopc:$Rd),
3307 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003308 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003309 bits<4> Rd;
3310 bits<5> sat_imm;
3311 bits<4> Rn;
3312 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003313 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003314 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003315 let Inst{20-16} = sat_imm;
3316 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003317 let Inst{11-7} = sh{4-0};
3318 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003319 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003320}
3321
Owen Anderson33e57512011-08-10 00:03:03 +00003322def SSAT16 : AI<(outs GPRnopc:$Rd),
3323 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003324 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003325 bits<4> Rd;
3326 bits<4> sat_imm;
3327 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003328 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003329 let Inst{11-4} = 0b11110011;
3330 let Inst{15-12} = Rd;
3331 let Inst{19-16} = sat_imm;
3332 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003333}
3334
Owen Anderson33e57512011-08-10 00:03:03 +00003335def USAT : AI<(outs GPRnopc:$Rd),
3336 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003337 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003338 bits<4> Rd;
3339 bits<5> sat_imm;
3340 bits<4> Rn;
3341 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003342 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003343 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003344 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003345 let Inst{11-7} = sh{4-0};
3346 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003347 let Inst{20-16} = sat_imm;
3348 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003349}
3350
Owen Anderson33e57512011-08-10 00:03:03 +00003351def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003352 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003353 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003354 bits<4> Rd;
3355 bits<4> sat_imm;
3356 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003357 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003358 let Inst{11-4} = 0b11110011;
3359 let Inst{15-12} = Rd;
3360 let Inst{19-16} = sat_imm;
3361 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003362}
Evan Chenga8e29892007-01-19 07:51:42 +00003363
Owen Anderson33e57512011-08-10 00:03:03 +00003364def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3365 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3366def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3367 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003368
Evan Chenga8e29892007-01-19 07:51:42 +00003369//===----------------------------------------------------------------------===//
3370// Bitwise Instructions.
3371//
3372
Jim Grosbach26421962008-10-14 20:36:24 +00003373defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003374 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003375 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003376defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003377 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003378 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003379defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003380 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003381 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003382defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003383 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003384 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003385
Jim Grosbachc29769b2011-07-28 19:46:12 +00003386// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3387// like in the actual instruction encoding. The complexity of mapping the mask
3388// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3389// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003390def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003391 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003392 "bfc", "\t$Rd, $imm", "$src = $Rd",
3393 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003394 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003395 bits<4> Rd;
3396 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003397 let Inst{27-21} = 0b0111110;
3398 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003399 let Inst{15-12} = Rd;
3400 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003401 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003402}
3403
Johnny Chenb2503c02010-02-17 06:31:48 +00003404// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003405def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3406 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3407 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3408 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3409 bf_inv_mask_imm:$imm))]>,
3410 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003411 bits<4> Rd;
3412 bits<4> Rn;
3413 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003414 let Inst{27-21} = 0b0111110;
3415 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003416 let Inst{15-12} = Rd;
3417 let Inst{11-7} = imm{4-0}; // lsb
3418 let Inst{20-16} = imm{9-5}; // width
3419 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003420}
3421
Jim Grosbach36860462010-10-21 22:19:32 +00003422def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3423 "mvn", "\t$Rd, $Rm",
3424 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3425 bits<4> Rd;
3426 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003427 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003428 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003429 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003430 let Inst{15-12} = Rd;
3431 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003432}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003433def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3434 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003435 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003436 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003437 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003438 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003439 let Inst{19-16} = 0b0000;
3440 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003441 let Inst{11-5} = shift{11-5};
3442 let Inst{4} = 0;
3443 let Inst{3-0} = shift{3-0};
3444}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003445def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3446 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003447 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3448 bits<4> Rd;
3449 bits<12> shift;
3450 let Inst{25} = 0;
3451 let Inst{19-16} = 0b0000;
3452 let Inst{15-12} = Rd;
3453 let Inst{11-8} = shift{11-8};
3454 let Inst{7} = 0;
3455 let Inst{6-5} = shift{6-5};
3456 let Inst{4} = 1;
3457 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003458}
Evan Chengc4af4632010-11-17 20:13:28 +00003459let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003460def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3461 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3462 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3463 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003464 bits<12> imm;
3465 let Inst{25} = 1;
3466 let Inst{19-16} = 0b0000;
3467 let Inst{15-12} = Rd;
3468 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003469}
Evan Chenga8e29892007-01-19 07:51:42 +00003470
3471def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3472 (BICri GPR:$src, so_imm_not:$imm)>;
3473
3474//===----------------------------------------------------------------------===//
3475// Multiply Instructions.
3476//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003477class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3478 string opc, string asm, list<dag> pattern>
3479 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3480 bits<4> Rd;
3481 bits<4> Rm;
3482 bits<4> Rn;
3483 let Inst{19-16} = Rd;
3484 let Inst{11-8} = Rm;
3485 let Inst{3-0} = Rn;
3486}
3487class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3488 string opc, string asm, list<dag> pattern>
3489 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3490 bits<4> RdLo;
3491 bits<4> RdHi;
3492 bits<4> Rm;
3493 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003494 let Inst{19-16} = RdHi;
3495 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003496 let Inst{11-8} = Rm;
3497 let Inst{3-0} = Rn;
3498}
Evan Chenga8e29892007-01-19 07:51:42 +00003499
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003500// FIXME: The v5 pseudos are only necessary for the additional Constraint
3501// property. Remove them when it's possible to add those properties
3502// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003503let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003504def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3505 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003506 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003507 Requires<[IsARM, HasV6]> {
3508 let Inst{15-12} = 0b0000;
3509}
Evan Chenga8e29892007-01-19 07:51:42 +00003510
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003511let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003512def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3513 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003514 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003515 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3516 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003517 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003518}
3519
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003520def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3521 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003522 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3523 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003524 bits<4> Ra;
3525 let Inst{15-12} = Ra;
3526}
Evan Chenga8e29892007-01-19 07:51:42 +00003527
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003528let Constraints = "@earlyclobber $Rd" in
3529def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3530 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003531 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003532 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3533 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3534 Requires<[IsARM, NoV6]>;
3535
Jim Grosbach65711012010-11-19 22:22:37 +00003536def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3537 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3538 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003539 Requires<[IsARM, HasV6T2]> {
3540 bits<4> Rd;
3541 bits<4> Rm;
3542 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003543 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003544 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003545 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003546 let Inst{11-8} = Rm;
3547 let Inst{3-0} = Rn;
3548}
Evan Chengedcbada2009-07-06 22:05:45 +00003549
Evan Chenga8e29892007-01-19 07:51:42 +00003550// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003551let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003552let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003553def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003554 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003555 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3556 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003557
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003558def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003559 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003560 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3561 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003562
3563let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3564def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3565 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003566 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003567 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3568 Requires<[IsARM, NoV6]>;
3569
3570def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3571 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003572 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003573 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3574 Requires<[IsARM, NoV6]>;
3575}
Evan Cheng8de898a2009-06-26 00:19:44 +00003576}
Evan Chenga8e29892007-01-19 07:51:42 +00003577
3578// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003579def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3580 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003581 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3582 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003583def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3584 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003585 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3586 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003587
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003588def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3589 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3590 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3591 Requires<[IsARM, HasV6]> {
3592 bits<4> RdLo;
3593 bits<4> RdHi;
3594 bits<4> Rm;
3595 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003596 let Inst{19-16} = RdHi;
3597 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003598 let Inst{11-8} = Rm;
3599 let Inst{3-0} = Rn;
3600}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003601
3602let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3603def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3604 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003605 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003606 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3607 Requires<[IsARM, NoV6]>;
3608def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3609 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003610 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003611 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3612 Requires<[IsARM, NoV6]>;
3613def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3614 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003615 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003616 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3617 Requires<[IsARM, NoV6]>;
3618}
3619
Evan Chengcd799b92009-06-12 20:46:18 +00003620} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003621
3622// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003623def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3624 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3625 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003626 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003627 let Inst{15-12} = 0b1111;
3628}
Evan Cheng13ab0202007-07-10 18:08:01 +00003629
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003630def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003631 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003632 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003633 let Inst{15-12} = 0b1111;
3634}
3635
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003636def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3637 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3638 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3639 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3640 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003641
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003642def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3643 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003644 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003645 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003646
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003647def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3648 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3649 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3650 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3651 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003652
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003653def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3654 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003655 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003656 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003657
Raul Herbster37fb5b12007-08-30 23:25:47 +00003658multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003659 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3660 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3661 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3662 (sext_inreg GPR:$Rm, i16)))]>,
3663 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003664
Jim Grosbach3870b752010-10-22 18:35:16 +00003665 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3666 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3667 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3668 (sra GPR:$Rm, (i32 16))))]>,
3669 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003670
Jim Grosbach3870b752010-10-22 18:35:16 +00003671 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3672 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3673 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3674 (sext_inreg GPR:$Rm, i16)))]>,
3675 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003676
Jim Grosbach3870b752010-10-22 18:35:16 +00003677 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3678 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3679 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3680 (sra GPR:$Rm, (i32 16))))]>,
3681 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003682
Jim Grosbach3870b752010-10-22 18:35:16 +00003683 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3684 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3685 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3686 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3687 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003688
Jim Grosbach3870b752010-10-22 18:35:16 +00003689 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3690 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3691 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3692 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3693 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003694}
3695
Raul Herbster37fb5b12007-08-30 23:25:47 +00003696
3697multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003698 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003699 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3700 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003701 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003702 [(set GPRnopc:$Rd, (add GPR:$Ra,
3703 (opnode (sext_inreg GPRnopc:$Rn, i16),
3704 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003705 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003706
Owen Anderson33e57512011-08-10 00:03:03 +00003707 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3708 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003709 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003710 [(set GPRnopc:$Rd,
3711 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3712 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003713 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003714
Owen Anderson33e57512011-08-10 00:03:03 +00003715 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3716 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003717 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003718 [(set GPRnopc:$Rd,
3719 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3720 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003721 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003722
Owen Anderson33e57512011-08-10 00:03:03 +00003723 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3724 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003725 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003726 [(set GPRnopc:$Rd,
3727 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3728 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003729 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003730
Owen Anderson33e57512011-08-10 00:03:03 +00003731 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3732 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003733 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003734 [(set GPRnopc:$Rd,
3735 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3736 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003737 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003738
Owen Anderson33e57512011-08-10 00:03:03 +00003739 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3740 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003741 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003742 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003743 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3744 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003745 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003746 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003747}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003748
Raul Herbster37fb5b12007-08-30 23:25:47 +00003749defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3750defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003751
Jim Grosbachd30970f2011-08-11 22:30:30 +00003752// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003753def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3754 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003755 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003756 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003757
Owen Anderson33e57512011-08-10 00:03:03 +00003758def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3759 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003760 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003761 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003762
Owen Anderson33e57512011-08-10 00:03:03 +00003763def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3764 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003765 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003766 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003767
Owen Anderson33e57512011-08-10 00:03:03 +00003768def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3769 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003770 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003771 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003772
Jim Grosbachd30970f2011-08-11 22:30:30 +00003773// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003774class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3775 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003776 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003777 bits<4> Rn;
3778 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003779 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003780 let Inst{22} = long;
3781 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003782 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003783 let Inst{7} = 0;
3784 let Inst{6} = sub;
3785 let Inst{5} = swap;
3786 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003787 let Inst{3-0} = Rn;
3788}
3789class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3790 InstrItinClass itin, string opc, string asm>
3791 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3792 bits<4> Rd;
3793 let Inst{15-12} = 0b1111;
3794 let Inst{19-16} = Rd;
3795}
3796class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3797 InstrItinClass itin, string opc, string asm>
3798 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3799 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003800 bits<4> Rd;
3801 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003802 let Inst{15-12} = Ra;
3803}
3804class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3805 InstrItinClass itin, string opc, string asm>
3806 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3807 bits<4> RdLo;
3808 bits<4> RdHi;
3809 let Inst{19-16} = RdHi;
3810 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003811}
3812
3813multiclass AI_smld<bit sub, string opc> {
3814
Owen Anderson33e57512011-08-10 00:03:03 +00003815 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3816 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003817 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003818
Owen Anderson33e57512011-08-10 00:03:03 +00003819 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3820 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003821 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003822
Owen Anderson33e57512011-08-10 00:03:03 +00003823 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3824 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003825 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003826
Owen Anderson33e57512011-08-10 00:03:03 +00003827 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3828 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003829 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003830
3831}
3832
3833defm SMLA : AI_smld<0, "smla">;
3834defm SMLS : AI_smld<1, "smls">;
3835
Johnny Chen2ec5e492010-02-22 21:50:40 +00003836multiclass AI_sdml<bit sub, string opc> {
3837
Jim Grosbache15defc2011-08-10 23:23:47 +00003838 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3839 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3840 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3841 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003842}
3843
3844defm SMUA : AI_sdml<0, "smua">;
3845defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003846
Evan Chenga8e29892007-01-19 07:51:42 +00003847//===----------------------------------------------------------------------===//
3848// Misc. Arithmetic Instructions.
3849//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003850
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003851def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3852 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3853 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003854
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003855def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3856 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3857 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3858 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003859
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003860def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3861 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3862 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003863
Evan Cheng9568e5c2011-06-21 06:01:08 +00003864let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003865def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3866 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003867 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003868 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003869
Evan Cheng9568e5c2011-06-21 06:01:08 +00003870let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003871def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3872 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003873 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003874 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003875
Evan Chengf60ceac2011-06-15 17:17:48 +00003876def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3877 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3878 (REVSH GPR:$Rm)>;
3879
Jim Grosbache1d58a62011-09-14 22:52:14 +00003880def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3881 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003882 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003883 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3884 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3885 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003886 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003887
Evan Chenga8e29892007-01-19 07:51:42 +00003888// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003889def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3890 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3891def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3892 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003893
Bob Wilsondc66eda2010-08-16 22:26:55 +00003894// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3895// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003896def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3897 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003898 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003899 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3900 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3901 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003902 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003903
Evan Chenga8e29892007-01-19 07:51:42 +00003904// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3905// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003906def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3907 (srl GPRnopc:$src2, imm16_31:$sh)),
3908 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3909def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3910 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3911 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003912
Evan Chenga8e29892007-01-19 07:51:42 +00003913//===----------------------------------------------------------------------===//
3914// Comparison Instructions...
3915//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003916
Jim Grosbach26421962008-10-14 20:36:24 +00003917defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003918 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003919 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003920
Jim Grosbach97a884d2010-12-07 20:41:06 +00003921// ARMcmpZ can re-use the above instruction definitions.
3922def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3923 (CMPri GPR:$src, so_imm:$imm)>;
3924def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3925 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003926def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3927 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3928def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3929 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003930
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003931// FIXME: We have to be careful when using the CMN instruction and comparison
3932// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003933// results:
3934//
3935// rsbs r1, r1, 0
3936// cmp r0, r1
3937// mov r0, #0
3938// it ls
3939// mov r0, #1
3940//
3941// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003942//
Bill Wendling6165e872010-08-26 18:33:51 +00003943// cmn r0, r1
3944// mov r0, #0
3945// it ls
3946// mov r0, #1
3947//
3948// However, the CMN gives the *opposite* result when r1 is 0. This is because
3949// the carry flag is set in the CMP case but not in the CMN case. In short, the
3950// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3951// value of r0 and the carry bit (because the "carry bit" parameter to
3952// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3953// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3954// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3955// parameter to AddWithCarry is defined as 0).
3956//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003957// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003958//
3959// x = 0
3960// ~x = 0xFFFF FFFF
3961// ~x + 1 = 0x1 0000 0000
3962// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3963//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003964// Therefore, we should disable CMN when comparing against zero, until we can
3965// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3966// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003967//
3968// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3969//
3970// This is related to <rdar://problem/7569620>.
3971//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003972//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3973// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003974
Evan Chenga8e29892007-01-19 07:51:42 +00003975// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003976defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003977 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003978 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003979defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003980 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003981 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003982
David Goodwinc0309b42009-06-29 15:33:01 +00003983defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003984 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003985 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003986
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003987//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3988// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003989
David Goodwinc0309b42009-06-29 15:33:01 +00003990def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003991 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003992
Evan Cheng218977b2010-07-13 19:27:42 +00003993// Pseudo i64 compares for some floating point compares.
3994let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3995 Defs = [CPSR] in {
3996def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003997 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003998 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003999 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
4000
4001def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004002 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004003 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
4004} // usesCustomInserter
4005
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00004006
Evan Chenga8e29892007-01-19 07:51:42 +00004007// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00004008// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00004009// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00004010let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004011def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004012 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004013 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
4014 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004015def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4016 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004017 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004018 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4019 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004020 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004021def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4022 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4023 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004024 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4025 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004026 RegConstraint<"$false = $Rd">;
4027
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004028
Evan Chengc4af4632010-11-17 20:13:28 +00004029let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004030def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004031 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004032 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004033 []>,
4034 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004035
Evan Chengc4af4632010-11-17 20:13:28 +00004036let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004037def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4038 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004039 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004040 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004041 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004042
Evan Cheng63f35442010-11-13 02:25:14 +00004043// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004044let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004045def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4046 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004047 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004048
Evan Chengc4af4632010-11-17 20:13:28 +00004049let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004050def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4051 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004052 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004053 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004054 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004055} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004056
Jim Grosbach3728e962009-12-10 00:11:09 +00004057//===----------------------------------------------------------------------===//
4058// Atomic operations intrinsics
4059//
4060
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004061def MemBarrierOptOperand : AsmOperandClass {
4062 let Name = "MemBarrierOpt";
4063 let ParserMethod = "parseMemBarrierOptOperand";
4064}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004065def memb_opt : Operand<i32> {
4066 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004067 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004068 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004069}
Jim Grosbach3728e962009-12-10 00:11:09 +00004070
Bob Wilsonf74a4292010-10-30 00:54:37 +00004071// memory barriers protect the atomic sequences
4072let hasSideEffects = 1 in {
4073def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4074 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4075 Requires<[IsARM, HasDB]> {
4076 bits<4> opt;
4077 let Inst{31-4} = 0xf57ff05;
4078 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004079}
Jim Grosbach3728e962009-12-10 00:11:09 +00004080}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004081
Bob Wilsonf74a4292010-10-30 00:54:37 +00004082def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004083 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004084 Requires<[IsARM, HasDB]> {
4085 bits<4> opt;
4086 let Inst{31-4} = 0xf57ff04;
4087 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004088}
4089
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004090// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004091def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4092 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004093 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004094 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004095 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004096 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004097}
4098
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004099// Pseudo isntruction that combines movs + predicated rsbmi
4100// to implement integer ABS
4101let usesCustomInserter = 1, Defs = [CPSR] in {
4102def ABS : ARMPseudoInst<
4103 (outs GPR:$dst), (ins GPR:$src),
4104 8, NoItinerary, []>;
4105}
4106
Jim Grosbach66869102009-12-11 18:52:41 +00004107let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004108 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004109 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004110 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004111 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4112 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004113 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004114 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4115 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004117 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4118 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004120 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4121 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004123 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4124 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004126 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004127 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4129 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4130 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4132 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4133 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4135 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4136 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4138 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004139 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004141 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4142 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004144 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4145 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004147 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4148 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004150 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4151 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004153 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4154 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004156 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004157 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4159 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4160 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4162 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4163 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4165 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4166 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4168 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004169 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004171 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4172 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004174 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4175 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004176 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004177 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4178 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004179 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004180 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4181 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004182 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004183 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4184 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004185 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004186 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004187 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4188 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4189 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4190 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4191 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4192 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4193 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4194 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4195 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4196 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4197 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4198 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004199
4200 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004201 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004202 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4203 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004204 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004205 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4206 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004207 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004208 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4209
Jim Grosbache801dc42009-12-12 01:40:06 +00004210 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004211 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004212 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4213 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004214 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004215 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4216 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004217 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004218 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4219}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004220}
4221
4222let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004223def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4224 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004225 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004226def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4227 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004228def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4229 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004230let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004231def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004232 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004233 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004234}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004235}
4236
Jim Grosbach86875a22010-10-29 19:58:57 +00004237let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004238def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004239 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004240def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004241 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004242def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004243 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004244}
4245
4246let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004247def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004248 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004249 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004250 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004251}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004252
Jim Grosbachd30970f2011-08-11 22:30:30 +00004253def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004254 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004255 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004256}
4257
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004258// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004259let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004260def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4261 "swp", []>;
4262def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4263 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004264}
4265
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004266//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004267// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004268//
4269
Jim Grosbach83ab0702011-07-13 22:01:08 +00004270def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4271 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004272 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004273 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4274 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004275 bits<4> opc1;
4276 bits<4> CRn;
4277 bits<4> CRd;
4278 bits<4> cop;
4279 bits<3> opc2;
4280 bits<4> CRm;
4281
4282 let Inst{3-0} = CRm;
4283 let Inst{4} = 0;
4284 let Inst{7-5} = opc2;
4285 let Inst{11-8} = cop;
4286 let Inst{15-12} = CRd;
4287 let Inst{19-16} = CRn;
4288 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004289}
4290
Jim Grosbach83ab0702011-07-13 22:01:08 +00004291def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4292 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004293 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004294 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4295 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004296 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004297 bits<4> opc1;
4298 bits<4> CRn;
4299 bits<4> CRd;
4300 bits<4> cop;
4301 bits<3> opc2;
4302 bits<4> CRm;
4303
4304 let Inst{3-0} = CRm;
4305 let Inst{4} = 0;
4306 let Inst{7-5} = opc2;
4307 let Inst{11-8} = cop;
4308 let Inst{15-12} = CRd;
4309 let Inst{19-16} = CRn;
4310 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004311}
4312
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004313class ACI<dag oops, dag iops, string opc, string asm,
4314 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004315 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4316 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004317 let Inst{27-25} = 0b110;
4318}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004319class ACInoP<dag oops, dag iops, string opc, string asm,
4320 IndexMode im = IndexModeNone>
4321 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4322 opc, asm, "", []> {
4323 let Inst{31-28} = 0b1111;
4324 let Inst{27-25} = 0b110;
4325}
4326multiclass LdStCop<bit load, bit Dbit, string asm> {
4327 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4328 asm, "\t$cop, $CRd, $addr"> {
4329 bits<13> addr;
4330 bits<4> cop;
4331 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004332 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004333 let Inst{23} = addr{8};
4334 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004335 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004336 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004337 let Inst{19-16} = addr{12-9};
4338 let Inst{15-12} = CRd;
4339 let Inst{11-8} = cop;
4340 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004341 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004342 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004343 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4344 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4345 bits<13> addr;
4346 bits<4> cop;
4347 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004348 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004349 let Inst{23} = addr{8};
4350 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004351 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004352 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004353 let Inst{19-16} = addr{12-9};
4354 let Inst{15-12} = CRd;
4355 let Inst{11-8} = cop;
4356 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004357 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004358 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004359 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4360 postidx_imm8s4:$offset),
4361 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4362 bits<9> offset;
4363 bits<4> addr;
4364 bits<4> cop;
4365 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004366 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004367 let Inst{23} = offset{8};
4368 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004369 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004370 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004371 let Inst{19-16} = addr;
4372 let Inst{15-12} = CRd;
4373 let Inst{11-8} = cop;
4374 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004375 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004376 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004377 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004378 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004379 coproc_option_imm:$option),
4380 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004381 bits<8> option;
4382 bits<4> addr;
4383 bits<4> cop;
4384 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004385 let Inst{24} = 0; // P = 0
4386 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004387 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004388 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004389 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004390 let Inst{19-16} = addr;
4391 let Inst{15-12} = CRd;
4392 let Inst{11-8} = cop;
4393 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004394 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004395 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004396}
4397multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4398 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4399 asm, "\t$cop, $CRd, $addr"> {
4400 bits<13> addr;
4401 bits<4> cop;
4402 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004403 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004404 let Inst{23} = addr{8};
4405 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004406 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004407 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004408 let Inst{19-16} = addr{12-9};
4409 let Inst{15-12} = CRd;
4410 let Inst{11-8} = cop;
4411 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004412 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004413 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004414 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4415 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4416 bits<13> addr;
4417 bits<4> cop;
4418 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004419 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004420 let Inst{23} = addr{8};
4421 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004422 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004423 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004424 let Inst{19-16} = addr{12-9};
4425 let Inst{15-12} = CRd;
4426 let Inst{11-8} = cop;
4427 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004428 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004429 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004430 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4431 postidx_imm8s4:$offset),
4432 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4433 bits<9> offset;
4434 bits<4> addr;
4435 bits<4> cop;
4436 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004437 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004438 let Inst{23} = offset{8};
4439 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004440 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004441 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004442 let Inst{19-16} = addr;
4443 let Inst{15-12} = CRd;
4444 let Inst{11-8} = cop;
4445 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004446 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004447 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004448 def _OPTION : ACInoP<(outs),
4449 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004450 coproc_option_imm:$option),
4451 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004452 bits<8> option;
4453 bits<4> addr;
4454 bits<4> cop;
4455 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004456 let Inst{24} = 0; // P = 0
4457 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004458 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004459 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004460 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004461 let Inst{19-16} = addr;
4462 let Inst{15-12} = CRd;
4463 let Inst{11-8} = cop;
4464 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004465 let DecoderMethod = "DecodeCopMemInstruction";
4466 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004467}
4468
Jim Grosbach2bd01182011-10-11 21:55:36 +00004469defm LDC : LdStCop <1, 0, "ldc">;
4470defm LDCL : LdStCop <1, 1, "ldcl">;
4471defm STC : LdStCop <0, 0, "stc">;
4472defm STCL : LdStCop <0, 1, "stcl">;
4473defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4474defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4475defm STC2 : LdSt2Cop<0, 0, "stc2">;
4476defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004477
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004478//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004479// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004480//
4481
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004482class MovRCopro<string opc, bit direction, dag oops, dag iops,
4483 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004484 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004485 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004486 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004487 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004488
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004489 bits<4> Rt;
4490 bits<4> cop;
4491 bits<3> opc1;
4492 bits<3> opc2;
4493 bits<4> CRm;
4494 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004495
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004496 let Inst{15-12} = Rt;
4497 let Inst{11-8} = cop;
4498 let Inst{23-21} = opc1;
4499 let Inst{7-5} = opc2;
4500 let Inst{3-0} = CRm;
4501 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004502}
4503
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004504def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004505 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004506 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4507 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004508 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4509 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004510def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004511 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004512 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4513 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004514
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004515def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4516 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4517
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004518class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4519 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004520 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004521 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004522 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004523 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004524 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004525
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004526 bits<4> Rt;
4527 bits<4> cop;
4528 bits<3> opc1;
4529 bits<3> opc2;
4530 bits<4> CRm;
4531 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004532
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004533 let Inst{15-12} = Rt;
4534 let Inst{11-8} = cop;
4535 let Inst{23-21} = opc1;
4536 let Inst{7-5} = opc2;
4537 let Inst{3-0} = CRm;
4538 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004539}
4540
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004541def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004542 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004543 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4544 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004545 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4546 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004547def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004548 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004549 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4550 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004551
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004552def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4553 imm:$CRm, imm:$opc2),
4554 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4555
Jim Grosbachd30970f2011-08-11 22:30:30 +00004556class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004557 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004558 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004559 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004560 let Inst{23-21} = 0b010;
4561 let Inst{20} = direction;
4562
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004563 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004564 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004565 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004566 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004567 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004568
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004569 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004570 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004571 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004572 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004573 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004574}
4575
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004576def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4577 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4578 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004579def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4580
Jim Grosbachd30970f2011-08-11 22:30:30 +00004581class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004582 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004583 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4584 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004585 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004586 let Inst{23-21} = 0b010;
4587 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004588
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004589 bits<4> Rt;
4590 bits<4> Rt2;
4591 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004592 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004593 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004594
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004595 let Inst{15-12} = Rt;
4596 let Inst{19-16} = Rt2;
4597 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004598 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004599 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004600}
4601
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004602def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4603 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4604 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004605def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004606
Johnny Chenb98e1602010-02-12 18:55:33 +00004607//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004608// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004609//
4610
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004611// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004612def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4613 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004614 bits<4> Rd;
4615 let Inst{23-16} = 0b00001111;
4616 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004617 let Inst{7-4} = 0b0000;
4618}
4619
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004620def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4621
4622def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4623 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004624 bits<4> Rd;
4625 let Inst{23-16} = 0b01001111;
4626 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004627 let Inst{7-4} = 0b0000;
4628}
4629
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004630// Move from ARM core register to Special Register
4631//
4632// No need to have both system and application versions, the encodings are the
4633// same and the assembly parser has no way to distinguish between them. The mask
4634// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4635// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004636def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4637 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004638 bits<5> mask;
4639 bits<4> Rn;
4640
4641 let Inst{23} = 0;
4642 let Inst{22} = mask{4}; // R bit
4643 let Inst{21-20} = 0b10;
4644 let Inst{19-16} = mask{3-0};
4645 let Inst{15-12} = 0b1111;
4646 let Inst{11-4} = 0b00000000;
4647 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004648}
4649
Owen Andersoncd20c582011-10-20 22:23:58 +00004650def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4651 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004652 bits<5> mask;
4653 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004654
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004655 let Inst{23} = 0;
4656 let Inst{22} = mask{4}; // R bit
4657 let Inst{21-20} = 0b10;
4658 let Inst{19-16} = mask{3-0};
4659 let Inst{15-12} = 0b1111;
4660 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004661}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004662
4663//===----------------------------------------------------------------------===//
4664// TLS Instructions
4665//
4666
4667// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004668// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004669// complete with fixup for the aeabi_read_tp function.
4670let isCall = 1,
4671 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4672 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4673 [(set R0, ARMthread_pointer)]>;
4674}
4675
4676//===----------------------------------------------------------------------===//
4677// SJLJ Exception handling intrinsics
4678// eh_sjlj_setjmp() is an instruction sequence to store the return
4679// address and save #0 in R0 for the non-longjmp case.
4680// Since by its nature we may be coming from some other function to get
4681// here, and we're using the stack frame for the containing function to
4682// save/restore registers, we can't keep anything live in regs across
4683// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004684// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004685// except for our own input by listing the relevant registers in Defs. By
4686// doing so, we also cause the prologue/epilogue code to actively preserve
4687// all of the callee-saved resgisters, which is exactly what we want.
4688// A constant value is passed in $val, and we use the location as a scratch.
4689//
4690// These are pseudo-instructions and are lowered to individual MC-insts, so
4691// no encoding information is necessary.
4692let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004693 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Bill Wendling13a71212011-10-17 22:26:23 +00004694 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1,
4695 usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004696 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4697 NoItinerary,
4698 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4699 Requires<[IsARM, HasVFP2]>;
4700}
4701
4702let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004703 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004704 hasSideEffects = 1, isBarrier = 1 in {
4705 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4706 NoItinerary,
4707 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4708 Requires<[IsARM, NoVFP]>;
4709}
4710
4711// FIXME: Non-Darwin version(s)
4712let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4713 Defs = [ R7, LR, SP ] in {
4714def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4715 NoItinerary,
4716 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4717 Requires<[IsARM, IsDarwin]>;
4718}
4719
4720// eh.sjlj.dispatchsetup pseudo-instruction.
4721// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4722// handled when the pseudo is expanded (which happens before any passes
4723// that need the instruction size).
Bob Wilsond0405aa2011-11-16 17:09:59 +00004724let isBarrier = 1 in
Bob Wilsoneaab6ef2011-11-16 07:11:57 +00004725def eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004726
4727//===----------------------------------------------------------------------===//
4728// Non-Instruction Patterns
4729//
4730
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004731// ARMv4 indirect branch using (MOVr PC, dst)
4732let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4733 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004734 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004735 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4736 Requires<[IsARM, NoV4T]>;
4737
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004738// Large immediate handling.
4739
4740// 32-bit immediate using two piece so_imms or movw + movt.
4741// This is a single pseudo instruction, the benefit is that it can be remat'd
4742// as a single unit instead of having to handle reg inputs.
4743// FIXME: Remove this when we can do generalized remat.
4744let isReMaterializable = 1, isMoveImm = 1 in
4745def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4746 [(set GPR:$dst, (arm_i32imm:$src))]>,
4747 Requires<[IsARM]>;
4748
4749// Pseudo instruction that combines movw + movt + add pc (if PIC).
4750// It also makes it possible to rematerialize the instructions.
4751// FIXME: Remove this when we can do generalized remat and when machine licm
4752// can properly the instructions.
4753let isReMaterializable = 1 in {
4754def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4755 IIC_iMOVix2addpc,
4756 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4757 Requires<[IsARM, UseMovt]>;
4758
4759def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4760 IIC_iMOVix2,
4761 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4762 Requires<[IsARM, UseMovt]>;
4763
4764let AddedComplexity = 10 in
4765def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4766 IIC_iMOVix2ld,
4767 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4768 Requires<[IsARM, UseMovt]>;
4769} // isReMaterializable
4770
4771// ConstantPool, GlobalAddress, and JumpTable
4772def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4773 Requires<[IsARM, DontUseMovt]>;
4774def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4775def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4776 Requires<[IsARM, UseMovt]>;
4777def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4778 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4779
4780// TODO: add,sub,and, 3-instr forms?
4781
4782// Tail calls
4783def : ARMPat<(ARMtcret tcGPR:$dst),
4784 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4785
4786def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4787 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4788
4789def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4790 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4791
4792def : ARMPat<(ARMtcret tcGPR:$dst),
4793 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4794
4795def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4796 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4797
4798def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4799 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4800
4801// Direct calls
4802def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4803 Requires<[IsARM, IsNotDarwin]>;
4804def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4805 Requires<[IsARM, IsDarwin]>;
4806
4807// zextload i1 -> zextload i8
4808def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4809def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4810
4811// extload -> zextload
4812def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4813def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4814def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4815def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4816
4817def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4818
4819def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4820def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4821
4822// smul* and smla*
4823def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4824 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4825 (SMULBB GPR:$a, GPR:$b)>;
4826def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4827 (SMULBB GPR:$a, GPR:$b)>;
4828def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4829 (sra GPR:$b, (i32 16))),
4830 (SMULBT GPR:$a, GPR:$b)>;
4831def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4832 (SMULBT GPR:$a, GPR:$b)>;
4833def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4834 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4835 (SMULTB GPR:$a, GPR:$b)>;
4836def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4837 (SMULTB GPR:$a, GPR:$b)>;
4838def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4839 (i32 16)),
4840 (SMULWB GPR:$a, GPR:$b)>;
4841def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4842 (SMULWB GPR:$a, GPR:$b)>;
4843
4844def : ARMV5TEPat<(add GPR:$acc,
4845 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4846 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4847 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4848def : ARMV5TEPat<(add GPR:$acc,
4849 (mul sext_16_node:$a, sext_16_node:$b)),
4850 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4851def : ARMV5TEPat<(add GPR:$acc,
4852 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4853 (sra GPR:$b, (i32 16)))),
4854 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4855def : ARMV5TEPat<(add GPR:$acc,
4856 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4857 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4858def : ARMV5TEPat<(add GPR:$acc,
4859 (mul (sra GPR:$a, (i32 16)),
4860 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4861 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4862def : ARMV5TEPat<(add GPR:$acc,
4863 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4864 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4865def : ARMV5TEPat<(add GPR:$acc,
4866 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4867 (i32 16))),
4868 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4869def : ARMV5TEPat<(add GPR:$acc,
4870 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4871 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4872
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004873
4874// Pre-v7 uses MCR for synchronization barriers.
4875def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4876 Requires<[IsARM, HasV6]>;
4877
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004878// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004879let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004880def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4881def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004882def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004883def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4884 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4885def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4886 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4887}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004888
4889def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4890def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004891
Owen Anderson33e57512011-08-10 00:03:03 +00004892def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4893 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4894def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4895 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004896
Eli Friedman069e2ed2011-08-26 02:59:24 +00004897// Atomic load/store patterns
4898def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4899 (LDRBrs ldst_so_reg:$src)>;
4900def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4901 (LDRBi12 addrmode_imm12:$src)>;
4902def : ARMPat<(atomic_load_16 addrmode3:$src),
4903 (LDRH addrmode3:$src)>;
4904def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4905 (LDRrs ldst_so_reg:$src)>;
4906def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4907 (LDRi12 addrmode_imm12:$src)>;
4908def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4909 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4910def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4911 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4912def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4913 (STRH GPR:$val, addrmode3:$ptr)>;
4914def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4915 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4916def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4917 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4918
4919
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004920//===----------------------------------------------------------------------===//
4921// Thumb Support
4922//
4923
4924include "ARMInstrThumb.td"
4925
4926//===----------------------------------------------------------------------===//
4927// Thumb2 Support
4928//
4929
4930include "ARMInstrThumb2.td"
4931
4932//===----------------------------------------------------------------------===//
4933// Floating Point Support
4934//
4935
4936include "ARMInstrVFP.td"
4937
4938//===----------------------------------------------------------------------===//
4939// Advanced SIMD (NEON) Support
4940//
4941
4942include "ARMInstrNEON.td"
4943
Jim Grosbachc83d5042011-07-14 19:47:47 +00004944//===----------------------------------------------------------------------===//
4945// Assembler aliases
4946//
4947
4948// Memory barriers
4949def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4950def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4951def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4952
4953// System instructions
4954def : MnemonicAlias<"swi", "svc">;
4955
4956// Load / Store Multiple
4957def : MnemonicAlias<"ldmfd", "ldm">;
4958def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004959def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004960def : MnemonicAlias<"stmfd", "stmdb">;
4961def : MnemonicAlias<"stmia", "stm">;
4962def : MnemonicAlias<"stmea", "stm">;
4963
Jim Grosbachf6c05252011-07-21 17:23:04 +00004964// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4965// shift amount is zero (i.e., unspecified).
4966def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004967 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004968 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004969def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004970 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004971 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004972
4973// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004974def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4975def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004976
Jim Grosbachaddec772011-07-27 22:34:17 +00004977// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004978def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004979 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004980def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004981 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004982
4983
4984// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004985def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004986 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004987def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004988 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004989def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004990 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004991def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004992 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004993def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004994 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004995def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004996 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004997
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004998def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004999 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005000def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005001 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005002def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005003 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005004def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005005 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005006def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005007 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005008def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005009 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00005010
5011
5012// RFE aliases
5013def : MnemonicAlias<"rfefa", "rfeda">;
5014def : MnemonicAlias<"rfeea", "rfedb">;
5015def : MnemonicAlias<"rfefd", "rfeia">;
5016def : MnemonicAlias<"rfeed", "rfeib">;
5017def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005018
5019// SRS aliases
5020def : MnemonicAlias<"srsfa", "srsda">;
5021def : MnemonicAlias<"srsea", "srsdb">;
5022def : MnemonicAlias<"srsfd", "srsia">;
5023def : MnemonicAlias<"srsed", "srsib">;
5024def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005025
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005026// QSAX == QSUBADDX
5027def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005028// SASX == SADDSUBX
5029def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005030// SHASX == SHADDSUBX
5031def : MnemonicAlias<"shaddsubx", "shasx">;
5032// SHSAX == SHSUBADDX
5033def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005034// SSAX == SSUBADDX
5035def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005036// UASX == UADDSUBX
5037def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005038// UHASX == UHADDSUBX
5039def : MnemonicAlias<"uhaddsubx", "uhasx">;
5040// UHSAX == UHSUBADDX
5041def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005042// UQASX == UQADDSUBX
5043def : MnemonicAlias<"uqaddsubx", "uqasx">;
5044// UQSAX == UQSUBADDX
5045def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005046// USAX == USUBADDX
5047def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005048
Jim Grosbache70ec842011-10-28 22:50:54 +00005049// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5050// for isel.
5051def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5052 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005053// Same for AND <--> BIC
5054def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5055 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5056 pred:$p, cc_out:$s)>;
5057def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5058 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5059 pred:$p, cc_out:$s)>;
5060def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5061 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5062 pred:$p, cc_out:$s)>;
5063def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5064 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5065 pred:$p, cc_out:$s)>;
5066
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005067// Likewise, "add Rd, so_imm_neg" -> sub
5068def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5069 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5070def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5071 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005072
5073// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5074// LSR, ROR, and RRX instructions.
5075// FIXME: We need C++ parser hooks to map the alias to the MOV
5076// encoding. It seems we should be able to do that sort of thing
5077// in tblgen, but it could get ugly.
5078def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005079 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5080 cc_out:$s)>;
5081def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5082 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5083 cc_out:$s)>;
5084def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5085 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5086 cc_out:$s)>;
5087def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5088 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005089 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005090def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5091 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005092def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5093 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5094 cc_out:$s)>;
5095def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5096 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5097 cc_out:$s)>;
5098def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5099 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5100 cc_out:$s)>;
5101def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5102 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5103 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005104// shifter instructions also support a two-operand form.
5105def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5106 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5107def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5108 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5109def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5110 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5111def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5112 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005113def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5114 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5115 cc_out:$s)>;
5116def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5117 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5118 cc_out:$s)>;
5119def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5120 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5121 cc_out:$s)>;
5122def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5123 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5124 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005125
Jim Grosbachd2586da2011-11-15 20:02:06 +00005126
5127// 'mul' instruction can be specified with only two operands.
5128def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
Jim Grosbach23261af2011-12-06 05:28:00 +00005129 (MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p, cc_out:$s)>;