blob: af0cafb4774f6181fdea097e12c699422e992325 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000182def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
183 AssemblerPredicate<"FeatureVFP4">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000184def HasNEON : Predicate<"Subtarget->hasNEON()">,
185 AssemblerPredicate<"FeatureNEON">;
186def HasFP16 : Predicate<"Subtarget->hasFP16()">,
187 AssemblerPredicate<"FeatureFP16">;
188def HasDivide : Predicate<"Subtarget->hasDivide()">,
189 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000190def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000191 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000192def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000193 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000194def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000196def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000197 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000198def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000199def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000200def IsThumb : Predicate<"Subtarget->isThumb()">,
201 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000202def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
204 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000205def IsMClass : Predicate<"Subtarget->isMClass()">,
206 AssemblerPredicate<"FeatureMClass">;
207def IsARClass : Predicate<"!Subtarget->isMClass()">,
208 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000209def IsARM : Predicate<"!Subtarget->isThumb()">,
210 AssemblerPredicate<"!ModeThumb">;
Evan Chengafff9412011-12-20 18:26:50 +0000211def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
212def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000213def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000215// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def UseMovt : Predicate<"Subtarget->useMovt()">;
217def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000218def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000219
Evan Chengbee78fe2012-04-11 05:33:07 +0000220// Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available.
221// But only select them if more precision in FP computation is allowed.
Evan Cheng7ece9532012-04-13 18:59:28 +0000222// Do not use them for Darwin platforms.
223def UseFusedMAC : Predicate<"!TM.Options.NoExcessFPPrecision && "
224 "!Subtarget->isTargetDarwin()">;
225def DontUseFusedMAC : Predicate<"!Subtarget->hasVFP4() || "
226 "Subtarget->isTargetDarwin()">;
Evan Cheng82509e52012-04-11 00:13:00 +0000227
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000228//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000229// ARM Flag Definitions.
230
231class RegConstraint<string C> {
232 string Constraints = C;
233}
234
235//===----------------------------------------------------------------------===//
236// ARM specific transformation functions and pattern fragments.
237//
238
Evan Chenga8e29892007-01-19 07:51:42 +0000239// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
240// so_imm_neg def below.
241def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000243}]>;
244
245// so_imm_not_XFORM - Return a so_imm value packed into the format described for
246// so_imm_not def below.
247def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
Evan Chenga8e29892007-01-19 07:51:42 +0000251/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000252def imm16_31 : ImmLeaf<i32, [{
253 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000254}]>;
255
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000256def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
257def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000258 int64_t Value = -(int)N->getZExtValue();
259 return Value && ARM_AM::getSOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000260 }], so_imm_neg_XFORM> {
261 let ParserMatchClass = so_imm_neg_asmoperand;
262}
Evan Chenga8e29892007-01-19 07:51:42 +0000263
Jim Grosbache70ec842011-10-28 22:50:54 +0000264// Note: this pattern doesn't require an encoder method and such, as it's
265// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000266// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000267def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000268def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000269 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000270 }], so_imm_not_XFORM> {
271 let ParserMatchClass = so_imm_not_asmoperand;
272}
Evan Chenga8e29892007-01-19 07:51:42 +0000273
274// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
275def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000276 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000277}]>;
278
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000279/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000280def hi16 : SDNodeXForm<imm, [{
281 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
282}]>;
283
284def lo16AllZero : PatLeaf<(i32 imm), [{
285 // Returns true if all low 16-bits are 0.
286 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000287}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000288
Evan Cheng342e3162011-08-30 01:34:54 +0000289class BinOpWithFlagFrag<dag res> :
290 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000291class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
292class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Evan Chengc4af4632010-11-17 20:13:28 +0000294// An 'and' node with a single use.
295def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
296 return N->hasOneUse();
297}]>;
298
299// An 'xor' node with a single use.
300def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
301 return N->hasOneUse();
302}]>;
303
Evan Cheng48575f62010-12-05 22:04:16 +0000304// An 'fmul' node with a single use.
305def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
306 return N->hasOneUse();
307}]>;
308
309// An 'fadd' node which checks for single non-hazardous use.
310def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
311 return hasNoVMLxHazardUse(N);
312}]>;
313
314// An 'fsub' node which checks for single non-hazardous use.
315def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
316 return hasNoVMLxHazardUse(N);
317}]>;
318
Evan Chenga8e29892007-01-19 07:51:42 +0000319//===----------------------------------------------------------------------===//
320// Operand Definitions.
321//
322
Jim Grosbach9588c102011-11-12 00:58:43 +0000323// Immediate operands with a shared generic asm render method.
324class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
325
Evan Chenga8e29892007-01-19 07:51:42 +0000326// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000327// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000328def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000329 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000331 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000332}
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000335def uncondbrtarget : Operand<OtherVT> {
336 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Branch target for ARM. Handles conditional/unconditional
341def br_target : Operand<OtherVT> {
342 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000343 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000344}
345
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000347// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000348def bltarget : Operand<i32> {
349 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000350 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000351 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000352}
353
Jason W Kim685c3502011-02-04 19:47:15 +0000354// Call target for ARM. Handles conditional/unconditional
355// FIXME: rename bl_target to t2_bltarget?
356def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000357 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000358 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000359}
360
Owen Andersonf1eab592011-08-26 23:32:08 +0000361def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000362 let EncoderMethod = "getARMBLXTargetOpValue";
363 let OperandType = "OPERAND_PCREL";
364}
Jason W Kim685c3502011-02-04 19:47:15 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000367def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000368def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000369 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000370 let ParserMatchClass = RegListAsmOperand;
371 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000373}
374
Jim Grosbach1610a702011-07-25 20:06:30 +0000375def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000376def dpr_reglist : Operand<i32> {
377 let EncoderMethod = "getRegisterListOpValue";
378 let ParserMatchClass = DPRRegListAsmOperand;
379 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000380 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000381}
382
Jim Grosbach1610a702011-07-25 20:06:30 +0000383def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000384def spr_reglist : Operand<i32> {
385 let EncoderMethod = "getRegisterListOpValue";
386 let ParserMatchClass = SPRRegListAsmOperand;
387 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
392def cpinst_operand : Operand<i32> {
393 let PrintMethod = "printCPInstOperand";
394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// Local PC labels.
397def pclabel : Operand<i32> {
398 let PrintMethod = "printPCLabel";
399}
400
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000401// ADR instruction labels.
402def adrlabel : Operand<i32> {
403 let EncoderMethod = "getAdrLabelOpValue";
404}
405
Owen Anderson498ec202010-10-27 22:49:00 +0000406def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000407 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000409}
410
Jim Grosbachb35ad412010-10-13 19:56:10 +0000411// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000412def rot_imm_XFORM: SDNodeXForm<imm, [{
413 switch (N->getZExtValue()){
414 default: assert(0);
415 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
416 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
417 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
418 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
419 }
420}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000421def RotImmAsmOperand : AsmOperandClass {
422 let Name = "RotImm";
423 let ParserMethod = "parseRotImm";
424}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000425def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
426 int32_t v = N->getZExtValue();
427 return v == 8 || v == 16 || v == 24; }],
428 rot_imm_XFORM> {
429 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000430 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000431}
432
Bob Wilson22f5dc72010-08-16 18:27:34 +0000433// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000434// (asr or lsl). The 6-bit immediate encodes as:
435// {5} 0 ==> lsl
436// 1 asr
437// {4-0} imm5 shift amount.
438// asr #32 encoded as imm5 == 0.
439def ShifterImmAsmOperand : AsmOperandClass {
440 let Name = "ShifterImm";
441 let ParserMethod = "parseShifterImm";
442}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000443def shift_imm : Operand<i32> {
444 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000445 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000446}
447
Owen Anderson92a20222011-07-21 18:54:16 +0000448// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000449def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000450def so_reg_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectRegShifterOperand",
452 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 let EncoderMethod = "getSORegRegOpValue";
454 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000456 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000457 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
Owen Anderson92a20222011-07-21 18:54:16 +0000459
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000460def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000461def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000462 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000463 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000464 let EncoderMethod = "getSORegImmOpValue";
465 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000467 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000468 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000469}
470
471// FIXME: Does this need to be distinct from so_reg?
472def shift_so_reg_reg : Operand<i32>, // reg reg imm
473 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
474 [shl,srl,sra,rotr]> {
475 let EncoderMethod = "getSORegRegOpValue";
476 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000478 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000479 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000480}
481
Jim Grosbache8606dc2011-07-13 17:50:29 +0000482// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000483def shift_so_reg_imm : Operand<i32>, // reg reg imm
484 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000485 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000486 let EncoderMethod = "getSORegImmOpValue";
487 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000488 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000489 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000490 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000491}
Evan Chenga8e29892007-01-19 07:51:42 +0000492
Owen Anderson152d4a42011-07-21 23:38:37 +0000493
Evan Chenga8e29892007-01-19 07:51:42 +0000494// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000495// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000496def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000497def so_imm : Operand<i32>, ImmLeaf<i32, [{
498 return ARM_AM::getSOImmVal(Imm) != -1;
499 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000500 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000501 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000502 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000503}
504
Evan Chengc70d1842007-03-20 08:11:30 +0000505// Break so_imm's up into two pieces. This handles immediates with up to 16
506// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
507// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000508def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000509 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000510}]>;
511
512/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
513///
514def arm_i32imm : PatLeaf<(imm), [{
515 if (Subtarget->hasV6T2Ops())
516 return true;
517 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
518}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000519
Jim Grosbach587f5062011-12-02 23:34:39 +0000520/// imm0_1 predicate - Immediate in the range [0,1].
521def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
522def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
523
524/// imm0_3 predicate - Immediate in the range [0,3].
525def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
526def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
527
Jim Grosbachb2756af2011-08-01 21:55:12 +0000528/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000529def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000530def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
531 return Imm >= 0 && Imm < 8;
532}]> {
533 let ParserMatchClass = Imm0_7AsmOperand;
534}
535
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000536/// imm8 predicate - Immediate is exactly 8.
537def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
538def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
539 let ParserMatchClass = Imm8AsmOperand;
540}
541
542/// imm16 predicate - Immediate is exactly 16.
543def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
544def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
545 let ParserMatchClass = Imm16AsmOperand;
546}
547
548/// imm32 predicate - Immediate is exactly 32.
549def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
550def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
551 let ParserMatchClass = Imm32AsmOperand;
552}
553
554/// imm1_7 predicate - Immediate in the range [1,7].
555def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
556def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
557 let ParserMatchClass = Imm1_7AsmOperand;
558}
559
560/// imm1_15 predicate - Immediate in the range [1,15].
561def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
562def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
563 let ParserMatchClass = Imm1_15AsmOperand;
564}
565
566/// imm1_31 predicate - Immediate in the range [1,31].
567def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
568def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
569 let ParserMatchClass = Imm1_31AsmOperand;
570}
571
Jim Grosbachb2756af2011-08-01 21:55:12 +0000572/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000573def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000574def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
575 return Imm >= 0 && Imm < 16;
576}]> {
577 let ParserMatchClass = Imm0_15AsmOperand;
578}
579
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000580/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000581def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000582def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
583 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000584}]> {
585 let ParserMatchClass = Imm0_31AsmOperand;
586}
Evan Chenga8e29892007-01-19 07:51:42 +0000587
Jim Grosbachee10ff82011-11-10 19:18:01 +0000588/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000589def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000590def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
591 return Imm >= 0 && Imm < 32;
592}]> {
593 let ParserMatchClass = Imm0_32AsmOperand;
594}
595
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000596/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
597def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
598def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
599 return Imm >= 0 && Imm < 64;
600}]> {
601 let ParserMatchClass = Imm0_63AsmOperand;
602}
603
Jim Grosbach02c84602011-08-01 22:02:20 +0000604/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000605def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000606def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
607 let ParserMatchClass = Imm0_255AsmOperand;
608}
609
Jim Grosbach9588c102011-11-12 00:58:43 +0000610/// imm0_65535 - An immediate is in the range [0.65535].
611def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
612def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
613 return Imm >= 0 && Imm < 65536;
614}]> {
615 let ParserMatchClass = Imm0_65535AsmOperand;
616}
617
Jim Grosbachffa32252011-07-19 19:13:28 +0000618// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
619// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000620//
Jim Grosbachffa32252011-07-19 19:13:28 +0000621// FIXME: This really needs a Thumb version separate from the ARM version.
622// While the range is the same, and can thus use the same match class,
623// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000624def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000625def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000626 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000627 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000628}
629
Jim Grosbached838482011-07-26 16:24:27 +0000630/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000631def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000632def imm24b : Operand<i32>, ImmLeaf<i32, [{
633 return Imm >= 0 && Imm <= 0xffffff;
634}]> {
635 let ParserMatchClass = Imm24bitAsmOperand;
636}
637
638
Evan Chenga9688c42010-12-11 04:11:38 +0000639/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
640/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000641def BitfieldAsmOperand : AsmOperandClass {
642 let Name = "Bitfield";
643 let ParserMethod = "parseBitfield";
644}
Richard Bartondb9ca592012-03-20 10:50:35 +0000645
Evan Chenga9688c42010-12-11 04:11:38 +0000646def bf_inv_mask_imm : Operand<i32>,
647 PatLeaf<(imm), [{
648 return ARM::isBitFieldInvertedMask(N->getZExtValue());
649}] > {
650 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
651 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000652 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000653 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000654}
655
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000656def imm1_32_XFORM: SDNodeXForm<imm, [{
657 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
658}]>;
659def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000660def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
661 uint64_t Imm = N->getZExtValue();
662 return Imm > 0 && Imm <= 32;
663 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000664 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000665 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000666 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000667}
668
Jim Grosbachf4943352011-07-25 23:09:14 +0000669def imm1_16_XFORM: SDNodeXForm<imm, [{
670 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
671}]>;
672def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
673def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
674 imm1_16_XFORM> {
675 let PrintMethod = "printImmPlusOneOperand";
676 let ParserMatchClass = Imm1_16AsmOperand;
677}
678
Evan Chenga8e29892007-01-19 07:51:42 +0000679// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000680// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000681//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000682def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000683def addrmode_imm12 : Operand<i32>,
684 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000685 // 12-bit immediate operand. Note that instructions using this encode
686 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
687 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000688
Chris Lattner2ac19022010-11-15 05:19:05 +0000689 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000690 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000691 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000693 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000694}
Jim Grosbach3e556122010-10-26 22:37:02 +0000695// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000696//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000697def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000698def ldst_so_reg : Operand<i32>,
699 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000700 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000701 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000702 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000703 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000704 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000705 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000706}
707
Jim Grosbach7ce05792011-08-03 23:50:40 +0000708// postidx_imm8 := +/- [0,255]
709//
710// 9 bit value:
711// {8} 1 is imm8 is non-negative. 0 otherwise.
712// {7-0} [0,255] imm8 value.
713def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
714def postidx_imm8 : Operand<i32> {
715 let PrintMethod = "printPostIdxImm8Operand";
716 let ParserMatchClass = PostIdxImm8AsmOperand;
717 let MIOperandInfo = (ops i32imm);
718}
719
Owen Anderson154c41d2011-08-04 18:24:14 +0000720// postidx_imm8s4 := +/- [0,1020]
721//
722// 9 bit value:
723// {8} 1 is imm8 is non-negative. 0 otherwise.
724// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000725def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000726def postidx_imm8s4 : Operand<i32> {
727 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000728 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000729 let MIOperandInfo = (ops i32imm);
730}
731
732
Jim Grosbach7ce05792011-08-03 23:50:40 +0000733// postidx_reg := +/- reg
734//
735def PostIdxRegAsmOperand : AsmOperandClass {
736 let Name = "PostIdxReg";
737 let ParserMethod = "parsePostIdxReg";
738}
739def postidx_reg : Operand<i32> {
740 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000741 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000742 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000743 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000744 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000745}
746
747
Jim Grosbach3e556122010-10-26 22:37:02 +0000748// addrmode2 := reg +/- imm12
749// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000750//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000751// FIXME: addrmode2 should be refactored the rest of the way to always
752// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
753def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000754def addrmode2 : Operand<i32>,
755 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000756 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000757 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000758 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000759 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
760}
761
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000762def PostIdxRegShiftedAsmOperand : AsmOperandClass {
763 let Name = "PostIdxRegShifted";
764 let ParserMethod = "parsePostIdxReg";
765}
Owen Anderson793e7962011-07-26 20:54:26 +0000766def am2offset_reg : Operand<i32>,
767 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000768 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000769 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000770 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000771 // When using this for assembly, it's always as a post-index offset.
772 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000773 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000774}
775
Jim Grosbach039c2e12011-08-04 23:01:30 +0000776// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
777// the GPR is purely vestigal at this point.
778def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000779def am2offset_imm : Operand<i32>,
780 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
781 [], [SDNPWantRoot]> {
782 let EncoderMethod = "getAddrMode2OffsetOpValue";
783 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000784 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000785 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000786}
787
788
Evan Chenga8e29892007-01-19 07:51:42 +0000789// addrmode3 := reg +/- reg
790// addrmode3 := reg +/- imm8
791//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000792// FIXME: split into imm vs. reg versions.
793def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000794def addrmode3 : Operand<i32>,
795 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000796 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000797 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000798 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000799 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
800}
801
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000802// FIXME: split into imm vs. reg versions.
803// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000804def AM3OffsetAsmOperand : AsmOperandClass {
805 let Name = "AM3Offset";
806 let ParserMethod = "parseAM3Offset";
807}
Evan Chenga8e29892007-01-19 07:51:42 +0000808def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000809 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
810 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000811 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000812 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000813 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000814 let MIOperandInfo = (ops GPR, i32imm);
815}
816
Jim Grosbache6913602010-11-03 01:01:43 +0000817// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000818//
Jim Grosbache6913602010-11-03 01:01:43 +0000819def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000820 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000821 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000822}
823
824// addrmode5 := reg +/- imm8*4
825//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000826def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000827def addrmode5 : Operand<i32>,
828 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
829 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000830 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000832 let ParserMatchClass = AddrMode5AsmOperand;
833 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000834}
835
Bob Wilsond3a07652011-02-07 17:43:09 +0000836// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000837//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000838def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000839def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000840 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000841 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000842 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000843 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000844 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000845 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000846}
847
Bob Wilsonda525062011-02-25 06:42:42 +0000848def am6offset : Operand<i32>,
849 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
850 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000851 let PrintMethod = "printAddrMode6OffsetOperand";
852 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000853 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000854 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000855}
856
Mon P Wang183c6272011-05-09 17:47:27 +0000857// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
858// (single element from one lane) for size 32.
859def addrmode6oneL32 : Operand<i32>,
860 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
861 let PrintMethod = "printAddrMode6Operand";
862 let MIOperandInfo = (ops GPR:$addr, i32imm);
863 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
864}
865
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000866// Special version of addrmode6 to handle alignment encoding for VLD-dup
867// instructions, specifically VLD4-dup.
868def addrmode6dup : Operand<i32>,
869 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
870 let PrintMethod = "printAddrMode6Operand";
871 let MIOperandInfo = (ops GPR:$addr, i32imm);
872 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000873 // FIXME: This is close, but not quite right. The alignment specifier is
874 // different.
875 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000876}
877
Evan Chenga8e29892007-01-19 07:51:42 +0000878// addrmodepc := pc + reg
879//
880def addrmodepc : Operand<i32>,
881 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
882 let PrintMethod = "printAddrModePCOperand";
883 let MIOperandInfo = (ops GPR, i32imm);
884}
885
Jim Grosbache39389a2011-08-02 18:07:32 +0000886// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000887//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000888def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000889def addr_offset_none : Operand<i32>,
890 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000891 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000892 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000893 let ParserMatchClass = MemNoOffsetAsmOperand;
894 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000895}
896
Bob Wilson4f38b382009-08-21 21:58:55 +0000897def nohash_imm : Operand<i32> {
898 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000899}
900
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000901def CoprocNumAsmOperand : AsmOperandClass {
902 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000903 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000904}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000905def p_imm : Operand<i32> {
906 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000907 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000908 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000909}
910
Jim Grosbach1610a702011-07-25 20:06:30 +0000911def CoprocRegAsmOperand : AsmOperandClass {
912 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000913 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000914}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000915def c_imm : Operand<i32> {
916 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000917 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000918}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000919def CoprocOptionAsmOperand : AsmOperandClass {
920 let Name = "CoprocOption";
921 let ParserMethod = "parseCoprocOptionOperand";
922}
923def coproc_option_imm : Operand<i32> {
924 let PrintMethod = "printCoprocOptionImm";
925 let ParserMatchClass = CoprocOptionAsmOperand;
926}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000927
Evan Chenga8e29892007-01-19 07:51:42 +0000928//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000929
Evan Cheng37f25d92008-08-28 23:39:26 +0000930include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000931
932//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000933// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000934//
935
Evan Cheng3924f782008-08-29 07:36:24 +0000936/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000937/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000938multiclass AsI1_bin_irs<bits<4> opcod, string opc,
939 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000940 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000941 // The register-immediate version is re-materializable. This is useful
942 // in particular for taking the address of a local.
943 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000944 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
945 iii, opc, "\t$Rd, $Rn, $imm",
946 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
947 bits<4> Rd;
948 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000949 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000950 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000951 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000952 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000953 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000954 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000955 }
Jim Grosbach62547262010-10-11 18:51:51 +0000956 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
957 iir, opc, "\t$Rd, $Rn, $Rm",
958 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000959 bits<4> Rd;
960 bits<4> Rn;
961 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000962 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000963 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000964 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000965 let Inst{15-12} = Rd;
966 let Inst{11-4} = 0b00000000;
967 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000968 }
Owen Anderson92a20222011-07-21 18:54:16 +0000969
970 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000971 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000972 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000973 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000974 bits<4> Rd;
975 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000976 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000977 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000978 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000979 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000980 let Inst{11-5} = shift{11-5};
981 let Inst{4} = 0;
982 let Inst{3-0} = shift{3-0};
983 }
984
985 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000986 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000987 iis, opc, "\t$Rd, $Rn, $shift",
988 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
989 bits<4> Rd;
990 bits<4> Rn;
991 bits<12> shift;
992 let Inst{25} = 0;
993 let Inst{19-16} = Rn;
994 let Inst{15-12} = Rd;
995 let Inst{11-8} = shift{11-8};
996 let Inst{7} = 0;
997 let Inst{6-5} = shift{6-5};
998 let Inst{4} = 1;
999 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001000 }
Jim Grosbach0ff92202011-06-27 19:09:15 +00001001
1002 // Assembly aliases for optional destination operand when it's the same
1003 // as the source operand.
1004 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1005 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1006 so_imm:$imm, pred:$p,
1007 cc_out:$s)>,
1008 Requires<[IsARM]>;
1009 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1010 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1011 GPR:$Rm, pred:$p,
1012 cc_out:$s)>,
1013 Requires<[IsARM]>;
1014 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001015 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1016 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +00001017 cc_out:$s)>,
1018 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001019 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1020 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1021 so_reg_reg:$shift, pred:$p,
1022 cc_out:$s)>,
1023 Requires<[IsARM]>;
1024
Evan Chenga8e29892007-01-19 07:51:42 +00001025}
1026
Evan Cheng342e3162011-08-30 01:34:54 +00001027/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1028/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1029/// it is equivalent to the AsI1_bin_irs counterpart.
1030multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1031 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1032 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1033 // The register-immediate version is re-materializable. This is useful
1034 // in particular for taking the address of a local.
1035 let isReMaterializable = 1 in {
1036 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1037 iii, opc, "\t$Rd, $Rn, $imm",
1038 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1039 bits<4> Rd;
1040 bits<4> Rn;
1041 bits<12> imm;
1042 let Inst{25} = 1;
1043 let Inst{19-16} = Rn;
1044 let Inst{15-12} = Rd;
1045 let Inst{11-0} = imm;
1046 }
1047 }
1048 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1049 iir, opc, "\t$Rd, $Rn, $Rm",
1050 [/* pattern left blank */]> {
1051 bits<4> Rd;
1052 bits<4> Rn;
1053 bits<4> Rm;
1054 let Inst{11-4} = 0b00000000;
1055 let Inst{25} = 0;
1056 let Inst{3-0} = Rm;
1057 let Inst{15-12} = Rd;
1058 let Inst{19-16} = Rn;
1059 }
1060
1061 def rsi : AsI1<opcod, (outs GPR:$Rd),
1062 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1063 iis, opc, "\t$Rd, $Rn, $shift",
1064 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1065 bits<4> Rd;
1066 bits<4> Rn;
1067 bits<12> shift;
1068 let Inst{25} = 0;
1069 let Inst{19-16} = Rn;
1070 let Inst{15-12} = Rd;
1071 let Inst{11-5} = shift{11-5};
1072 let Inst{4} = 0;
1073 let Inst{3-0} = shift{3-0};
1074 }
1075
1076 def rsr : AsI1<opcod, (outs GPR:$Rd),
1077 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1078 iis, opc, "\t$Rd, $Rn, $shift",
1079 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1080 bits<4> Rd;
1081 bits<4> Rn;
1082 bits<12> shift;
1083 let Inst{25} = 0;
1084 let Inst{19-16} = Rn;
1085 let Inst{15-12} = Rd;
1086 let Inst{11-8} = shift{11-8};
1087 let Inst{7} = 0;
1088 let Inst{6-5} = shift{6-5};
1089 let Inst{4} = 1;
1090 let Inst{3-0} = shift{3-0};
1091 }
1092
1093 // Assembly aliases for optional destination operand when it's the same
1094 // as the source operand.
1095 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1096 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1097 so_imm:$imm, pred:$p,
1098 cc_out:$s)>,
1099 Requires<[IsARM]>;
1100 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1101 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1102 GPR:$Rm, pred:$p,
1103 cc_out:$s)>,
1104 Requires<[IsARM]>;
1105 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1106 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1107 so_reg_imm:$shift, pred:$p,
1108 cc_out:$s)>,
1109 Requires<[IsARM]>;
1110 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1111 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1112 so_reg_reg:$shift, pred:$p,
1113 cc_out:$s)>,
1114 Requires<[IsARM]>;
1115
1116}
1117
Evan Cheng4a517082011-09-06 18:52:20 +00001118/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001119///
1120/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001121/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1122let hasPostISelHook = 1, Defs = [CPSR] in {
1123multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1124 InstrItinClass iis, PatFrag opnode,
1125 bit Commutable = 0> {
1126 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1127 4, iii,
1128 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001129
Andrew Trick90b7b122011-10-18 19:18:52 +00001130 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1131 4, iir,
1132 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1133 let isCommutable = Commutable;
1134 }
1135 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1136 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1137 4, iis,
1138 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1139 so_reg_imm:$shift))]>;
1140
1141 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1142 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1143 4, iis,
1144 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1145 so_reg_reg:$shift))]>;
1146}
1147}
1148
1149/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1150/// operands are reversed.
1151let hasPostISelHook = 1, Defs = [CPSR] in {
1152multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1153 InstrItinClass iis, PatFrag opnode,
1154 bit Commutable = 0> {
1155 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1156 4, iii,
1157 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1158
1159 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1160 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1161 4, iis,
1162 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1163 GPR:$Rn))]>;
1164
1165 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1166 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1167 4, iis,
1168 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1169 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001170}
Evan Chengc85e8322007-07-05 07:13:32 +00001171}
1172
1173/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001174/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001175/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001176let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001177multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1178 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1179 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001180 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1181 opc, "\t$Rn, $imm",
1182 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001183 bits<4> Rn;
1184 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001185 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001186 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001187 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001188 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001189 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001190 }
1191 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1192 opc, "\t$Rn, $Rm",
1193 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001194 bits<4> Rn;
1195 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001196 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001197 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001198 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001199 let Inst{19-16} = Rn;
1200 let Inst{15-12} = 0b0000;
1201 let Inst{11-4} = 0b00000000;
1202 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001203 }
Owen Anderson92a20222011-07-21 18:54:16 +00001204 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001205 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001206 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001207 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001208 bits<4> Rn;
1209 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001210 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001211 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001212 let Inst{19-16} = Rn;
1213 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001214 let Inst{11-5} = shift{11-5};
1215 let Inst{4} = 0;
1216 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001217 }
Owen Anderson92a20222011-07-21 18:54:16 +00001218 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001219 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001220 opc, "\t$Rn, $shift",
1221 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1222 bits<4> Rn;
1223 bits<12> shift;
1224 let Inst{25} = 0;
1225 let Inst{20} = 1;
1226 let Inst{19-16} = Rn;
1227 let Inst{15-12} = 0b0000;
1228 let Inst{11-8} = shift{11-8};
1229 let Inst{7} = 0;
1230 let Inst{6-5} = shift{6-5};
1231 let Inst{4} = 1;
1232 let Inst{3-0} = shift{3-0};
1233 }
1234
Evan Cheng071a2792007-09-11 19:55:27 +00001235}
Evan Chenga8e29892007-01-19 07:51:42 +00001236}
1237
Evan Cheng576a3962010-09-25 00:49:35 +00001238/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001239/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001240/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001241class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001242 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001243 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001244 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001245 Requires<[IsARM, HasV6]> {
1246 bits<4> Rd;
1247 bits<4> Rm;
1248 bits<2> rot;
1249 let Inst{19-16} = 0b1111;
1250 let Inst{15-12} = Rd;
1251 let Inst{11-10} = rot;
1252 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001253}
1254
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001255class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001256 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001257 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1258 Requires<[IsARM, HasV6]> {
1259 bits<2> rot;
1260 let Inst{19-16} = 0b1111;
1261 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001262}
1263
Evan Cheng576a3962010-09-25 00:49:35 +00001264/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001265/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001266class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001267 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001268 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001269 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1270 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001271 Requires<[IsARM, HasV6]> {
1272 bits<4> Rd;
1273 bits<4> Rm;
1274 bits<4> Rn;
1275 bits<2> rot;
1276 let Inst{19-16} = Rn;
1277 let Inst{15-12} = Rd;
1278 let Inst{11-10} = rot;
1279 let Inst{9-4} = 0b000111;
1280 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001281}
1282
Jim Grosbach70327412011-07-27 17:48:13 +00001283class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001284 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001285 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1286 Requires<[IsARM, HasV6]> {
1287 bits<4> Rn;
1288 bits<2> rot;
1289 let Inst{19-16} = Rn;
1290 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001291}
1292
Evan Cheng62674222009-06-25 23:34:10 +00001293/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001294multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001295 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001296 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001297 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1298 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001299 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001300 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001301 bits<4> Rd;
1302 bits<4> Rn;
1303 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001304 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001305 let Inst{15-12} = Rd;
1306 let Inst{19-16} = Rn;
1307 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001308 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001309 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1310 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001311 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001312 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001313 bits<4> Rd;
1314 bits<4> Rn;
1315 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001316 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001317 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001318 let isCommutable = Commutable;
1319 let Inst{3-0} = Rm;
1320 let Inst{15-12} = Rd;
1321 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001322 }
Owen Anderson92a20222011-07-21 18:54:16 +00001323 def rsi : AsI1<opcod, (outs GPR:$Rd),
1324 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001325 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001326 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001327 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001328 bits<4> Rd;
1329 bits<4> Rn;
1330 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001331 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001332 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001333 let Inst{15-12} = Rd;
1334 let Inst{11-5} = shift{11-5};
1335 let Inst{4} = 0;
1336 let Inst{3-0} = shift{3-0};
1337 }
Silviu Baranga1c012492012-04-05 16:19:29 +00001338 def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1339 (ins GPRnopc:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001340 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Silviu Baranga1c012492012-04-05 16:19:29 +00001341 [(set GPRnopc:$Rd, CPSR, (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001342 Requires<[IsARM]> {
1343 bits<4> Rd;
1344 bits<4> Rn;
1345 bits<12> shift;
1346 let Inst{25} = 0;
1347 let Inst{19-16} = Rn;
1348 let Inst{15-12} = Rd;
1349 let Inst{11-8} = shift{11-8};
1350 let Inst{7} = 0;
1351 let Inst{6-5} = shift{6-5};
1352 let Inst{4} = 1;
1353 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001354 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001355 }
Evan Cheng342e3162011-08-30 01:34:54 +00001356
Jim Grosbach37ee4642011-07-13 17:57:17 +00001357 // Assembly aliases for optional destination operand when it's the same
1358 // as the source operand.
1359 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1360 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1361 so_imm:$imm, pred:$p,
1362 cc_out:$s)>,
1363 Requires<[IsARM]>;
1364 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1365 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1366 GPR:$Rm, pred:$p,
1367 cc_out:$s)>,
1368 Requires<[IsARM]>;
1369 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001370 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1371 so_reg_imm:$shift, pred:$p,
1372 cc_out:$s)>,
1373 Requires<[IsARM]>;
1374 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Silviu Baranga1c012492012-04-05 16:19:29 +00001375 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPRnopc:$Rdn, GPRnopc:$Rdn,
Owen Anderson92a20222011-07-21 18:54:16 +00001376 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001377 cc_out:$s)>,
1378 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001379}
1380
Evan Cheng342e3162011-08-30 01:34:54 +00001381/// AI1_rsc_irs - Define instructions and patterns for rsc
1382multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1383 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001384 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001385 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1386 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1387 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1388 Requires<[IsARM]> {
1389 bits<4> Rd;
1390 bits<4> Rn;
1391 bits<12> imm;
1392 let Inst{25} = 1;
1393 let Inst{15-12} = Rd;
1394 let Inst{19-16} = Rn;
1395 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001396 }
Evan Cheng342e3162011-08-30 01:34:54 +00001397 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1398 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1399 [/* pattern left blank */]> {
1400 bits<4> Rd;
1401 bits<4> Rn;
1402 bits<4> Rm;
1403 let Inst{11-4} = 0b00000000;
1404 let Inst{25} = 0;
1405 let Inst{3-0} = Rm;
1406 let Inst{15-12} = Rd;
1407 let Inst{19-16} = Rn;
1408 }
1409 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1410 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1411 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1412 Requires<[IsARM]> {
1413 bits<4> Rd;
1414 bits<4> Rn;
1415 bits<12> shift;
1416 let Inst{25} = 0;
1417 let Inst{19-16} = Rn;
1418 let Inst{15-12} = Rd;
1419 let Inst{11-5} = shift{11-5};
1420 let Inst{4} = 0;
1421 let Inst{3-0} = shift{3-0};
1422 }
1423 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1424 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1425 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1426 Requires<[IsARM]> {
1427 bits<4> Rd;
1428 bits<4> Rn;
1429 bits<12> shift;
1430 let Inst{25} = 0;
1431 let Inst{19-16} = Rn;
1432 let Inst{15-12} = Rd;
1433 let Inst{11-8} = shift{11-8};
1434 let Inst{7} = 0;
1435 let Inst{6-5} = shift{6-5};
1436 let Inst{4} = 1;
1437 let Inst{3-0} = shift{3-0};
1438 }
1439 }
1440
1441 // Assembly aliases for optional destination operand when it's the same
1442 // as the source operand.
1443 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1444 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1445 so_imm:$imm, pred:$p,
1446 cc_out:$s)>,
1447 Requires<[IsARM]>;
1448 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1449 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1450 GPR:$Rm, pred:$p,
1451 cc_out:$s)>,
1452 Requires<[IsARM]>;
1453 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1454 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1455 so_reg_imm:$shift, pred:$p,
1456 cc_out:$s)>,
1457 Requires<[IsARM]>;
1458 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1459 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1460 so_reg_reg:$shift, pred:$p,
1461 cc_out:$s)>,
1462 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001463}
1464
Jim Grosbach3e556122010-10-26 22:37:02 +00001465let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001466multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001467 InstrItinClass iir, PatFrag opnode> {
1468 // Note: We use the complex addrmode_imm12 rather than just an input
1469 // GPR and a constrained immediate so that we can use this to match
1470 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001471 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001472 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1473 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001474 bits<4> Rt;
1475 bits<17> addr;
1476 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1477 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001478 let Inst{15-12} = Rt;
1479 let Inst{11-0} = addr{11-0}; // imm12
1480 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001481 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001482 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1483 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001484 bits<4> Rt;
1485 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001486 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001487 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1488 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001489 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001490 let Inst{11-0} = shift{11-0};
1491 }
1492}
1493}
1494
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001495let canFoldAsLoad = 1, isReMaterializable = 1 in {
1496multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1497 InstrItinClass iir, PatFrag opnode> {
1498 // Note: We use the complex addrmode_imm12 rather than just an input
1499 // GPR and a constrained immediate so that we can use this to match
1500 // frame index references and avoid matching constant pool references.
1501 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1502 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1503 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1504 bits<4> Rt;
1505 bits<17> addr;
1506 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1507 let Inst{19-16} = addr{16-13}; // Rn
1508 let Inst{15-12} = Rt;
1509 let Inst{11-0} = addr{11-0}; // imm12
1510 }
1511 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1512 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1513 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1514 bits<4> Rt;
1515 bits<17> shift;
1516 let shift{4} = 0; // Inst{4} = 0
1517 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1518 let Inst{19-16} = shift{16-13}; // Rn
1519 let Inst{15-12} = Rt;
1520 let Inst{11-0} = shift{11-0};
1521 }
1522}
1523}
1524
1525
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001526multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001527 InstrItinClass iir, PatFrag opnode> {
1528 // Note: We use the complex addrmode_imm12 rather than just an input
1529 // GPR and a constrained immediate so that we can use this to match
1530 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001531 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001532 (ins GPR:$Rt, addrmode_imm12:$addr),
1533 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1534 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1535 bits<4> Rt;
1536 bits<17> addr;
1537 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1538 let Inst{19-16} = addr{16-13}; // Rn
1539 let Inst{15-12} = Rt;
1540 let Inst{11-0} = addr{11-0}; // imm12
1541 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001542 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001543 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1544 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1545 bits<4> Rt;
1546 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001547 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001548 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1549 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001550 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001551 let Inst{11-0} = shift{11-0};
1552 }
1553}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001554
1555multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1556 InstrItinClass iir, PatFrag opnode> {
1557 // Note: We use the complex addrmode_imm12 rather than just an input
1558 // GPR and a constrained immediate so that we can use this to match
1559 // frame index references and avoid matching constant pool references.
1560 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1561 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1562 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1563 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1564 bits<4> Rt;
1565 bits<17> addr;
1566 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1567 let Inst{19-16} = addr{16-13}; // Rn
1568 let Inst{15-12} = Rt;
1569 let Inst{11-0} = addr{11-0}; // imm12
1570 }
1571 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1572 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1573 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1574 bits<4> Rt;
1575 bits<17> shift;
1576 let shift{4} = 0; // Inst{4} = 0
1577 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1578 let Inst{19-16} = shift{16-13}; // Rn
1579 let Inst{15-12} = Rt;
1580 let Inst{11-0} = shift{11-0};
1581 }
1582}
1583
1584
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001585//===----------------------------------------------------------------------===//
1586// Instructions
1587//===----------------------------------------------------------------------===//
1588
Evan Chenga8e29892007-01-19 07:51:42 +00001589//===----------------------------------------------------------------------===//
1590// Miscellaneous Instructions.
1591//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001592
Evan Chenga8e29892007-01-19 07:51:42 +00001593/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1594/// the function. The first operand is the ID# for this instruction, the second
1595/// is the index into the MachineConstantPool that this is, the third is the
1596/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001597let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001598def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001599PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001600 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001601
Jim Grosbach4642ad32010-02-22 23:10:38 +00001602// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1603// from removing one half of the matched pairs. That breaks PEI, which assumes
1604// these will always be in pairs, and asserts if it finds otherwise. Better way?
1605let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001606def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001607PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001608 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001609
Jim Grosbach64171712010-02-16 21:07:46 +00001610def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001611PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001612 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001613}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001614
Eli Friedman2bdffe42011-08-31 00:31:29 +00001615// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001616// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001617let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001618def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1619 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1620 NoItinerary, []>;
1621def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1622 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1623 NoItinerary, []>;
1624def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1625 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1626 NoItinerary, []>;
1627def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1628 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1629 NoItinerary, []>;
1630def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1631 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1632 NoItinerary, []>;
1633def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1634 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1635 NoItinerary, []>;
1636def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1637 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1638 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001639def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1640 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1641 GPR:$set1, GPR:$set2),
1642 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001643}
1644
Jim Grosbachd30970f2011-08-11 22:30:30 +00001645def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001646 Requires<[IsARM, HasV6T2]> {
1647 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001648 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001649 let Inst{7-0} = 0b00000000;
1650}
1651
Jim Grosbachd30970f2011-08-11 22:30:30 +00001652def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001653 Requires<[IsARM, HasV6T2]> {
1654 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001655 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001656 let Inst{7-0} = 0b00000001;
1657}
1658
Jim Grosbachd30970f2011-08-11 22:30:30 +00001659def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001660 Requires<[IsARM, HasV6T2]> {
1661 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001662 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001663 let Inst{7-0} = 0b00000010;
1664}
1665
Jim Grosbachd30970f2011-08-11 22:30:30 +00001666def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001667 Requires<[IsARM, HasV6T2]> {
1668 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001669 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001670 let Inst{7-0} = 0b00000011;
1671}
1672
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001673def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1674 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001675 bits<4> Rd;
1676 bits<4> Rn;
1677 bits<4> Rm;
1678 let Inst{3-0} = Rm;
1679 let Inst{15-12} = Rd;
1680 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001681 let Inst{27-20} = 0b01101000;
1682 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001683 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001684}
1685
Johnny Chenf4d81052010-02-12 22:53:19 +00001686def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001687 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001688 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001689 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001690 let Inst{7-0} = 0b00000100;
1691}
1692
Johnny Chenc6f7b272010-02-11 18:12:29 +00001693// The i32imm operand $val can be used by a debugger to store more information
1694// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001695def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1696 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001697 bits<16> val;
1698 let Inst{3-0} = val{3-0};
1699 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001700 let Inst{27-20} = 0b00010010;
1701 let Inst{7-4} = 0b0111;
1702}
1703
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001704// Change Processor State
1705// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001706class CPS<dag iops, string asm_ops>
1707 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001708 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001709 bits<2> imod;
1710 bits<3> iflags;
1711 bits<5> mode;
1712 bit M;
1713
Johnny Chenb98e1602010-02-12 18:55:33 +00001714 let Inst{31-28} = 0b1111;
1715 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001716 let Inst{19-18} = imod;
1717 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001718 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001719 let Inst{8-6} = iflags;
1720 let Inst{5} = 0;
1721 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001722}
1723
Owen Anderson35008c22011-08-09 23:05:39 +00001724let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001725let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001726 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001727 "$imod\t$iflags, $mode">;
1728let mode = 0, M = 0 in
1729 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1730
1731let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001732 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001733}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001734
Johnny Chenb92a23f2010-02-21 04:42:01 +00001735// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001736multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001737
Evan Chengdfed19f2010-11-03 06:34:55 +00001738 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001739 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001740 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001741 bits<4> Rt;
1742 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001743 let Inst{31-26} = 0b111101;
1744 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001745 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001746 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001747 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001748 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001749 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001750 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001751 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001752 }
1753
Evan Chengdfed19f2010-11-03 06:34:55 +00001754 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001755 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001756 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001757 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001758 let Inst{31-26} = 0b111101;
1759 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001760 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001761 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001762 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001763 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001764 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001765 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001766 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001767 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001768 }
1769}
1770
Evan Cheng416941d2010-11-04 05:19:35 +00001771defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1772defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1773defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001774
Jim Grosbach53a89d62011-07-22 17:46:13 +00001775def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001776 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001777 bits<1> end;
1778 let Inst{31-10} = 0b1111000100000001000000;
1779 let Inst{9} = end;
1780 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001781}
1782
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001783def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1784 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001785 bits<4> opt;
1786 let Inst{27-4} = 0b001100100000111100001111;
1787 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001788}
1789
Johnny Chenba6e0332010-02-11 17:14:31 +00001790// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001791let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001792def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001793 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001794 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001795 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001796}
1797
Evan Cheng12c3a532008-11-06 17:48:05 +00001798// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001799let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001800def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001801 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001802 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001803
Evan Cheng325474e2008-01-07 23:56:57 +00001804let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001805def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001806 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001807 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001808
Jim Grosbach53694262010-11-18 01:15:56 +00001809def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001810 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001811 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001812
Jim Grosbach53694262010-11-18 01:15:56 +00001813def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001814 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001815 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001816
Jim Grosbach53694262010-11-18 01:15:56 +00001817def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001818 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001819 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001820
Jim Grosbach53694262010-11-18 01:15:56 +00001821def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001822 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001823 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001824}
Chris Lattner13c63102008-01-06 05:55:01 +00001825let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001826def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001827 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001828
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001829def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001830 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001831 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001832
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001833def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001834 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001835}
Evan Cheng12c3a532008-11-06 17:48:05 +00001836} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001837
Evan Chenge07715c2009-06-23 05:25:29 +00001838
1839// LEApcrel - Load a pc-relative address into a register without offending the
1840// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001841let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001842// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001843// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1844// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001845def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001846 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001847 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001848 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001849 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001850 let Inst{24} = 0;
1851 let Inst{23-22} = label{13-12};
1852 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001853 let Inst{20} = 0;
1854 let Inst{19-16} = 0b1111;
1855 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001856 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001857}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001858def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001859 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001860
1861def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1862 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001863 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001864
Evan Chenga8e29892007-01-19 07:51:42 +00001865//===----------------------------------------------------------------------===//
1866// Control Flow Instructions.
1867//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001868
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001869let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1870 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001871 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001872 "bx", "\tlr", [(ARMretflag)]>,
1873 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001874 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001875 }
1876
1877 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001878 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001879 "mov", "\tpc, lr", [(ARMretflag)]>,
1880 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001881 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001882 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001883}
Rafael Espindola27185192006-09-29 21:20:16 +00001884
Bob Wilson04ea6e52009-10-28 00:37:03 +00001885// Indirect branches
1886let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001887 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001888 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001889 [(brind GPR:$dst)]>,
1890 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001891 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001892 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001893 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001894 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001895
Jim Grosbachd447ac62011-07-13 20:21:31 +00001896 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1897 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001898 Requires<[IsARM, HasV4T]> {
1899 bits<4> dst;
1900 let Inst{27-4} = 0b000100101111111111110001;
1901 let Inst{3-0} = dst;
1902 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001903}
1904
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001905// SP is marked as a use to prevent stack-pointer assignments that appear
1906// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001907let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001908 // FIXME: Do we really need a non-predicated version? If so, it should
1909 // at least be a pseudo instruction expanding to the predicated version
1910 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001911 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001912 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001913 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001914 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001915 Requires<[IsARM]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001916 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001917 bits<24> func;
1918 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001919 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001920 }
Evan Cheng277f0742007-06-19 21:05:09 +00001921
Jason W Kim685c3502011-02-04 19:47:15 +00001922 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001923 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001924 [(ARMcall_pred tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001925 Requires<[IsARM]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001926 bits<24> func;
1927 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001928 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001929 }
Evan Cheng277f0742007-06-19 21:05:09 +00001930
Evan Chenga8e29892007-01-19 07:51:42 +00001931 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001932 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001933 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001934 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001935 Requires<[IsARM, HasV5T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001936 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001937 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001938 let Inst{3-0} = func;
1939 }
1940
1941 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1942 IIC_Br, "blx", "\t$func",
1943 [(ARMcall_pred GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001944 Requires<[IsARM, HasV5T]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001945 bits<4> func;
1946 let Inst{27-4} = 0b000100101111111111110011;
1947 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001948 }
1949
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001950 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001951 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001952 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001953 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001954 Requires<[IsARM, HasV4T]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001955
1956 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001957 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001958 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001959 Requires<[IsARM, NoV4T]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001960
1961 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1962 // return stack predictor.
1963 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1964 (ins bl_target:$func, variable_ops),
1965 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001966 Requires<[IsARM]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001967}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001968
David Goodwin1a8f36e2009-08-12 18:31:53 +00001969let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001970 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1971 // a two-value operand where a dag node expects two operands. :(
1972 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1973 IIC_Br, "b", "\t$target",
1974 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1975 bits<24> target;
1976 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001977 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001978 }
1979
Evan Chengaeafca02007-05-16 07:45:54 +00001980 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001981 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001982 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001983 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1984 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001985 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001986 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001987 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001988
Jim Grosbach2dc77682010-11-29 18:37:44 +00001989 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1990 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001991 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001992 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001993 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001994 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1995 // into i12 and rs suffixed versions.
1996 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001997 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001998 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001999 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002000 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002001 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002002 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002003 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002004 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002005 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002006 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002007 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002008
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002009}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002010
Jim Grosbachcf121c32011-07-28 21:57:55 +00002011// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002012def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002013 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002014 Requires<[IsARM, HasV5T]> {
2015 let Inst{31-25} = 0b1111101;
2016 bits<25> target;
2017 let Inst{23-0} = target{24-1};
2018 let Inst{24} = target{0};
2019}
2020
Jim Grosbach898e7e22011-07-13 20:25:01 +00002021// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002022def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002023 [/* pattern left blank */]> {
2024 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002025 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002026 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002027 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002028 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002029}
2030
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002031// Tail calls.
2032
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002033let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
2034 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2035 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002036
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002037 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2038 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002039
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002040 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
2041 4, IIC_Br, [],
2042 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2043 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002044
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002045 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
2046 4, IIC_Br, [],
2047 (BX GPR:$dst)>,
2048 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002049}
2050
Jim Grosbachd30970f2011-08-11 22:30:30 +00002051// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002052def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2053 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002054 bits<4> opt;
2055 let Inst{23-4} = 0b01100000000000000111;
2056 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002057}
2058
Jim Grosbached838482011-07-26 16:24:27 +00002059// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002060let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002061def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002062 bits<24> svc;
2063 let Inst{23-0} = svc;
2064}
Johnny Chen85d5a892010-02-10 18:02:25 +00002065}
2066
Jim Grosbach5a287482011-07-29 17:51:39 +00002067// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002068class SRSI<bit wb, string asm>
2069 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2070 NoItinerary, asm, "", []> {
2071 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002072 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002073 let Inst{27-25} = 0b100;
2074 let Inst{22} = 1;
2075 let Inst{21} = wb;
2076 let Inst{20} = 0;
2077 let Inst{19-16} = 0b1101; // SP
2078 let Inst{15-5} = 0b00000101000;
2079 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002080}
2081
Jim Grosbache1cf5902011-07-29 20:26:09 +00002082def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2083 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002084}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002085def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2086 let Inst{24-23} = 0;
2087}
2088def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2089 let Inst{24-23} = 0b10;
2090}
2091def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2092 let Inst{24-23} = 0b10;
2093}
2094def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2095 let Inst{24-23} = 0b01;
2096}
2097def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2098 let Inst{24-23} = 0b01;
2099}
2100def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2101 let Inst{24-23} = 0b11;
2102}
2103def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2104 let Inst{24-23} = 0b11;
2105}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002106
Jim Grosbach5a287482011-07-29 17:51:39 +00002107// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002108class RFEI<bit wb, string asm>
2109 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2110 NoItinerary, asm, "", []> {
2111 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002112 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002113 let Inst{27-25} = 0b100;
2114 let Inst{22} = 0;
2115 let Inst{21} = wb;
2116 let Inst{20} = 1;
2117 let Inst{19-16} = Rn;
2118 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002119}
2120
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002121def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2122 let Inst{24-23} = 0;
2123}
2124def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2125 let Inst{24-23} = 0;
2126}
2127def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2128 let Inst{24-23} = 0b10;
2129}
2130def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2131 let Inst{24-23} = 0b10;
2132}
2133def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2134 let Inst{24-23} = 0b01;
2135}
2136def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2137 let Inst{24-23} = 0b01;
2138}
2139def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2140 let Inst{24-23} = 0b11;
2141}
2142def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2143 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002144}
2145
Evan Chenga8e29892007-01-19 07:51:42 +00002146//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002147// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002148//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002149
Evan Chenga8e29892007-01-19 07:51:42 +00002150// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002151
2152
Evan Cheng7e2fe912010-10-28 06:47:08 +00002153defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002154 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002155defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002156 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002157defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002158 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002159defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002160 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002161
Evan Chengfa775d02007-03-19 07:20:03 +00002162// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002163let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002164 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002165def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002166 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2167 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002168 bits<4> Rt;
2169 bits<17> addr;
2170 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2171 let Inst{19-16} = 0b1111;
2172 let Inst{15-12} = Rt;
2173 let Inst{11-0} = addr{11-0}; // imm12
2174}
Evan Chengfa775d02007-03-19 07:20:03 +00002175
Evan Chenga8e29892007-01-19 07:51:42 +00002176// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002177def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002178 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2179 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002180
Evan Chenga8e29892007-01-19 07:51:42 +00002181// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002182def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002183 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2184 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002185
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002186def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002187 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2188 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002189
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002190let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002191// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002192def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2193 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002194 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002195 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002196}
Rafael Espindolac391d162006-10-23 20:34:27 +00002197
Evan Chenga8e29892007-01-19 07:51:42 +00002198// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002199multiclass AI2_ldridx<bit isByte, string opc,
2200 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002201 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002202 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002203 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002204 bits<17> addr;
2205 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002206 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002207 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002208 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002209 let DecoderMethod = "DecodeLDRPreImm";
2210 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2211 }
2212
2213 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002214 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002215 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2216 bits<17> addr;
2217 let Inst{25} = 1;
2218 let Inst{23} = addr{12};
2219 let Inst{19-16} = addr{16-13};
2220 let Inst{11-0} = addr{11-0};
2221 let Inst{4} = 0;
2222 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002223 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002224 }
Owen Anderson793e7962011-07-26 20:54:26 +00002225
2226 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002227 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002228 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002229 opc, "\t$Rt, $addr, $offset",
2230 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002231 // {12} isAdd
2232 // {11-0} imm12/Rm
2233 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002234 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002235 let Inst{25} = 1;
2236 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002237 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002238 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002239
2240 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002241 }
2242
2243 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002244 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002245 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002246 opc, "\t$Rt, $addr, $offset",
2247 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002248 // {12} isAdd
2249 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002250 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002251 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002252 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002253 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002254 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002255 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002256
2257 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002258 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002259
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002260}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002261
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002262let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002263// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2264// IIC_iLoad_siu depending on whether it the offset register is shifted.
2265defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2266defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002267}
Rafael Espindola450856d2006-12-12 00:37:38 +00002268
Jim Grosbach45251b32011-08-11 20:41:13 +00002269multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2270 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002271 (ins addrmode3:$addr), IndexModePre,
2272 LdMiscFrm, itin,
2273 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2274 bits<14> addr;
2275 let Inst{23} = addr{8}; // U bit
2276 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2277 let Inst{19-16} = addr{12-9}; // Rn
2278 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2279 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002280 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002281 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002282 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002283 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002284 (ins addr_offset_none:$addr, am3offset:$offset),
2285 IndexModePost, LdMiscFrm, itin,
2286 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2287 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002288 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002289 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002290 let Inst{23} = offset{8}; // U bit
2291 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002292 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002293 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2294 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002295 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002296 }
2297}
Rafael Espindola4e307642006-09-08 16:59:47 +00002298
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002299let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002300defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2301defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2302defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002303let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002304def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002305 (ins addrmode3:$addr), IndexModePre,
2306 LdMiscFrm, IIC_iLoad_d_ru,
2307 "ldrd", "\t$Rt, $Rt2, $addr!",
2308 "$addr.base = $Rn_wb", []> {
2309 bits<14> addr;
2310 let Inst{23} = addr{8}; // U bit
2311 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2312 let Inst{19-16} = addr{12-9}; // Rn
2313 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2314 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002315 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002316 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002317}
Jim Grosbach45251b32011-08-11 20:41:13 +00002318def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002319 (ins addr_offset_none:$addr, am3offset:$offset),
2320 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2321 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2322 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002323 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002324 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002325 let Inst{23} = offset{8}; // U bit
2326 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002327 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002328 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2329 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002330 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002331}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002332} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002333} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002334
Jim Grosbach89958d52011-08-11 21:41:59 +00002335// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002336let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002337def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2338 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2339 IndexModePost, LdFrm, IIC_iLoad_ru,
2340 "ldrt", "\t$Rt, $addr, $offset",
2341 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002342 // {12} isAdd
2343 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002344 bits<14> offset;
2345 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002346 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002347 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002348 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002349 let Inst{19-16} = addr;
2350 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002351 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002352 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002353 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2354}
Jim Grosbach59999262011-08-10 23:43:54 +00002355
2356def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2357 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002358 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002359 "ldrt", "\t$Rt, $addr, $offset",
2360 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002361 // {12} isAdd
2362 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002363 bits<14> offset;
2364 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002365 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002366 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002367 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002368 let Inst{19-16} = addr;
2369 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002370 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002371}
Jim Grosbach3148a652011-08-08 23:28:47 +00002372
2373def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2374 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2375 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2376 "ldrbt", "\t$Rt, $addr, $offset",
2377 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002378 // {12} isAdd
2379 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002380 bits<14> offset;
2381 bits<4> addr;
2382 let Inst{25} = 1;
2383 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002384 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002385 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002386 let Inst{11-5} = offset{11-5};
2387 let Inst{4} = 0;
2388 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002389 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002390}
2391
2392def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2393 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2394 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2395 "ldrbt", "\t$Rt, $addr, $offset",
2396 "$addr.base = $Rn_wb", []> {
2397 // {12} isAdd
2398 // {11-0} imm12/Rm
2399 bits<14> offset;
2400 bits<4> addr;
2401 let Inst{25} = 0;
2402 let Inst{23} = offset{12};
2403 let Inst{21} = 1; // overwrite
2404 let Inst{19-16} = addr;
2405 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002406 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002407}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002408
2409multiclass AI3ldrT<bits<4> op, string opc> {
2410 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2411 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2412 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2413 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2414 bits<9> offset;
2415 let Inst{23} = offset{8};
2416 let Inst{22} = 1;
2417 let Inst{11-8} = offset{7-4};
2418 let Inst{3-0} = offset{3-0};
2419 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2420 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002421 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002422 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2423 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2424 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2425 bits<5> Rm;
2426 let Inst{23} = Rm{4};
2427 let Inst{22} = 0;
2428 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002429 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002430 let Inst{3-0} = Rm{3-0};
2431 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002432 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002433 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002434}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002435
2436defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2437defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2438defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002439}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002440
Evan Chenga8e29892007-01-19 07:51:42 +00002441// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002442
2443// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002444def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002445 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2446 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002447
Evan Chenga8e29892007-01-19 07:51:42 +00002448// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002449let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2450def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002451 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002452 "strd", "\t$Rt, $src2, $addr", []>,
2453 Requires<[IsARM, HasV5TE]> {
2454 let Inst{21} = 0;
2455}
Evan Chenga8e29892007-01-19 07:51:42 +00002456
2457// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002458multiclass AI2_stridx<bit isByte, string opc,
2459 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002460 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2461 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002462 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002463 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2464 bits<17> addr;
2465 let Inst{25} = 0;
2466 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2467 let Inst{19-16} = addr{16-13}; // Rn
2468 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002469 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002470 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002471 }
Evan Chenga8e29892007-01-19 07:51:42 +00002472
Jim Grosbach19dec202011-08-05 20:35:44 +00002473 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002474 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002475 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002476 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2477 bits<17> addr;
2478 let Inst{25} = 1;
2479 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2480 let Inst{19-16} = addr{16-13}; // Rn
2481 let Inst{11-0} = addr{11-0};
2482 let Inst{4} = 0; // Inst{4} = 0
2483 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002484 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002485 }
2486 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2487 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002488 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002489 opc, "\t$Rt, $addr, $offset",
2490 "$addr.base = $Rn_wb", []> {
2491 // {12} isAdd
2492 // {11-0} imm12/Rm
2493 bits<14> offset;
2494 bits<4> addr;
2495 let Inst{25} = 1;
2496 let Inst{23} = offset{12};
2497 let Inst{19-16} = addr;
2498 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002499
2500 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002501 }
Owen Anderson793e7962011-07-26 20:54:26 +00002502
Jim Grosbach19dec202011-08-05 20:35:44 +00002503 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2504 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002505 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002506 opc, "\t$Rt, $addr, $offset",
2507 "$addr.base = $Rn_wb", []> {
2508 // {12} isAdd
2509 // {11-0} imm12/Rm
2510 bits<14> offset;
2511 bits<4> addr;
2512 let Inst{25} = 0;
2513 let Inst{23} = offset{12};
2514 let Inst{19-16} = addr;
2515 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002516
2517 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002518 }
2519}
Owen Anderson793e7962011-07-26 20:54:26 +00002520
Jim Grosbach19dec202011-08-05 20:35:44 +00002521let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002522// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2523// IIC_iStore_siu depending on whether it the offset register is shifted.
2524defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2525defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002526}
Evan Chenga8e29892007-01-19 07:51:42 +00002527
Jim Grosbach19dec202011-08-05 20:35:44 +00002528def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2529 am2offset_reg:$offset),
2530 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2531 am2offset_reg:$offset)>;
2532def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2533 am2offset_imm:$offset),
2534 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2535 am2offset_imm:$offset)>;
2536def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2537 am2offset_reg:$offset),
2538 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2539 am2offset_reg:$offset)>;
2540def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2541 am2offset_imm:$offset),
2542 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2543 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002544
Jim Grosbach19dec202011-08-05 20:35:44 +00002545// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2546// put the patterns on the instruction definitions directly as ISel wants
2547// the address base and offset to be separate operands, not a single
2548// complex operand like we represent the instructions themselves. The
2549// pseudos map between the two.
2550let usesCustomInserter = 1,
2551 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2552def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2553 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2554 4, IIC_iStore_ru,
2555 [(set GPR:$Rn_wb,
2556 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2557def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2558 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2559 4, IIC_iStore_ru,
2560 [(set GPR:$Rn_wb,
2561 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2562def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2563 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2564 4, IIC_iStore_ru,
2565 [(set GPR:$Rn_wb,
2566 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2567def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2568 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2569 4, IIC_iStore_ru,
2570 [(set GPR:$Rn_wb,
2571 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002572def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2573 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2574 4, IIC_iStore_ru,
2575 [(set GPR:$Rn_wb,
2576 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002577}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002578
Evan Chenga8e29892007-01-19 07:51:42 +00002579
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002580
2581def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2582 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2583 StMiscFrm, IIC_iStore_bh_ru,
2584 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2585 bits<14> addr;
2586 let Inst{23} = addr{8}; // U bit
2587 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2588 let Inst{19-16} = addr{12-9}; // Rn
2589 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2590 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2591 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002592 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002593}
2594
2595def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2596 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2597 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2598 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2599 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2600 addr_offset_none:$addr,
2601 am3offset:$offset))]> {
2602 bits<10> offset;
2603 bits<4> addr;
2604 let Inst{23} = offset{8}; // U bit
2605 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2606 let Inst{19-16} = addr;
2607 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2608 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002609 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002610}
Evan Chenga8e29892007-01-19 07:51:42 +00002611
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002612let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002613def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002614 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2615 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2616 "strd", "\t$Rt, $Rt2, $addr!",
2617 "$addr.base = $Rn_wb", []> {
2618 bits<14> addr;
2619 let Inst{23} = addr{8}; // U bit
2620 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2621 let Inst{19-16} = addr{12-9}; // Rn
2622 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2623 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002624 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002625 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002626}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002627
Jim Grosbach45251b32011-08-11 20:41:13 +00002628def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002629 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2630 am3offset:$offset),
2631 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2632 "strd", "\t$Rt, $Rt2, $addr, $offset",
2633 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002634 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002635 bits<4> addr;
2636 let Inst{23} = offset{8}; // U bit
2637 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2638 let Inst{19-16} = addr;
2639 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2640 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002641 let DecoderMethod = "DecodeAddrMode3Instruction";
2642}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002643} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002644
Jim Grosbach7ce05792011-08-03 23:50:40 +00002645// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002646
Jim Grosbach10348e72011-08-11 20:04:56 +00002647def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2648 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2649 IndexModePost, StFrm, IIC_iStore_bh_ru,
2650 "strbt", "\t$Rt, $addr, $offset",
2651 "$addr.base = $Rn_wb", []> {
2652 // {12} isAdd
2653 // {11-0} imm12/Rm
2654 bits<14> offset;
2655 bits<4> addr;
2656 let Inst{25} = 1;
2657 let Inst{23} = offset{12};
2658 let Inst{21} = 1; // overwrite
2659 let Inst{19-16} = addr;
2660 let Inst{11-5} = offset{11-5};
2661 let Inst{4} = 0;
2662 let Inst{3-0} = offset{3-0};
2663 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2664}
2665
2666def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2667 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2668 IndexModePost, StFrm, IIC_iStore_bh_ru,
2669 "strbt", "\t$Rt, $addr, $offset",
2670 "$addr.base = $Rn_wb", []> {
2671 // {12} isAdd
2672 // {11-0} imm12/Rm
2673 bits<14> offset;
2674 bits<4> addr;
2675 let Inst{25} = 0;
2676 let Inst{23} = offset{12};
2677 let Inst{21} = 1; // overwrite
2678 let Inst{19-16} = addr;
2679 let Inst{11-0} = offset{11-0};
2680 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2681}
2682
Jim Grosbach342ebd52011-08-11 22:18:00 +00002683let mayStore = 1, neverHasSideEffects = 1 in {
2684def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2685 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2686 IndexModePost, StFrm, IIC_iStore_ru,
2687 "strt", "\t$Rt, $addr, $offset",
2688 "$addr.base = $Rn_wb", []> {
2689 // {12} isAdd
2690 // {11-0} imm12/Rm
2691 bits<14> offset;
2692 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002693 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002694 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002695 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002696 let Inst{19-16} = addr;
2697 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002698 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002699 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002700 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002701}
2702
Jim Grosbach342ebd52011-08-11 22:18:00 +00002703def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2704 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2705 IndexModePost, StFrm, IIC_iStore_ru,
2706 "strt", "\t$Rt, $addr, $offset",
2707 "$addr.base = $Rn_wb", []> {
2708 // {12} isAdd
2709 // {11-0} imm12/Rm
2710 bits<14> offset;
2711 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002712 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002713 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002714 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002715 let Inst{19-16} = addr;
2716 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002717 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002718}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002719}
2720
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002721
Jim Grosbach7ce05792011-08-03 23:50:40 +00002722multiclass AI3strT<bits<4> op, string opc> {
2723 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2724 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2725 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2726 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2727 bits<9> offset;
2728 let Inst{23} = offset{8};
2729 let Inst{22} = 1;
2730 let Inst{11-8} = offset{7-4};
2731 let Inst{3-0} = offset{3-0};
2732 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2733 }
2734 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2735 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2736 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2737 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2738 bits<5> Rm;
2739 let Inst{23} = Rm{4};
2740 let Inst{22} = 0;
2741 let Inst{11-8} = 0;
2742 let Inst{3-0} = Rm{3-0};
2743 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2744 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002745}
2746
Jim Grosbach7ce05792011-08-03 23:50:40 +00002747
2748defm STRHT : AI3strT<0b1011, "strht">;
2749
2750
Evan Chenga8e29892007-01-19 07:51:42 +00002751//===----------------------------------------------------------------------===//
2752// Load / store multiple Instructions.
2753//
2754
Jim Grosbach27debd62011-12-13 21:48:29 +00002755multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002756 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002757 // IA is the default, so no need for an explicit suffix on the
2758 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002759 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002760 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2761 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002762 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002763 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002764 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002765 let Inst{21} = 0; // No writeback
2766 let Inst{20} = L_bit;
2767 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002768 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002769 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2770 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002771 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002772 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002773 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002774 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002775 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002776
2777 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002778 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002779 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002780 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2781 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002782 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002783 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002784 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002785 let Inst{21} = 0; // No writeback
2786 let Inst{20} = L_bit;
2787 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002788 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002789 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2790 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002791 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002792 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002793 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002794 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002795 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002796
2797 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002798 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002799 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002800 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2801 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002802 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002803 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002804 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002805 let Inst{21} = 0; // No writeback
2806 let Inst{20} = L_bit;
2807 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002808 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002809 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2810 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002811 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002812 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002813 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002814 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002815 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002816
2817 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002818 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002819 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002820 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2821 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002822 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002823 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002824 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002825 let Inst{21} = 0; // No writeback
2826 let Inst{20} = L_bit;
2827 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002828 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002829 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2830 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002831 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002832 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002833 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002834 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002835 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002836
2837 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002838 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002839}
Bill Wendling6c470b82010-11-13 09:09:38 +00002840
Bill Wendlingc93989a2010-11-13 11:20:05 +00002841let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002842
2843let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002844defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2845 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002846
2847let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002848defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2849 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002850
2851} // neverHasSideEffects
2852
Bill Wendling73fe34a2010-11-16 01:16:36 +00002853// FIXME: remove when we have a way to marking a MI with these properties.
2854// FIXME: Should pc be an implicit operand like PICADD, etc?
2855let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2856 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002857def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2858 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002859 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002860 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002861 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002862
Jim Grosbach27debd62011-12-13 21:48:29 +00002863let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2864defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2865 IIC_iLoad_mu>;
2866
2867let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2868defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2869 IIC_iStore_mu>;
2870
2871
2872
Evan Chenga8e29892007-01-19 07:51:42 +00002873//===----------------------------------------------------------------------===//
2874// Move Instructions.
2875//
2876
Evan Chengcd799b92009-06-12 20:46:18 +00002877let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002878def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2879 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2880 bits<4> Rd;
2881 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002882
Johnny Chen103bf952011-04-01 23:30:25 +00002883 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002884 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002885 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002886 let Inst{3-0} = Rm;
2887 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002888}
2889
Andrew Trick90b7b122011-10-18 19:18:52 +00002890def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002891 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2892
Dale Johannesen38d5f042010-06-15 22:24:08 +00002893// A version for the smaller set of tail call registers.
2894let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002895def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002896 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2897 bits<4> Rd;
2898 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002899
Dale Johannesen38d5f042010-06-15 22:24:08 +00002900 let Inst{11-4} = 0b00000000;
2901 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002902 let Inst{3-0} = Rm;
2903 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002904}
2905
Owen Andersonde317f42011-08-09 23:33:27 +00002906def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002907 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002908 "mov", "\t$Rd, $src",
2909 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002910 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002911 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002912 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002913 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002914 let Inst{11-8} = src{11-8};
2915 let Inst{7} = 0;
2916 let Inst{6-5} = src{6-5};
2917 let Inst{4} = 1;
2918 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002919 let Inst{25} = 0;
2920}
Evan Chenga2515702007-03-19 07:09:02 +00002921
Owen Anderson152d4a42011-07-21 23:38:37 +00002922def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2923 DPSoRegImmFrm, IIC_iMOVsr,
2924 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2925 UnaryDP {
2926 bits<4> Rd;
2927 bits<12> src;
2928 let Inst{15-12} = Rd;
2929 let Inst{19-16} = 0b0000;
2930 let Inst{11-5} = src{11-5};
2931 let Inst{4} = 0;
2932 let Inst{3-0} = src{3-0};
2933 let Inst{25} = 0;
2934}
2935
Evan Chengc4af4632010-11-17 20:13:28 +00002936let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002937def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2938 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002939 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002940 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002941 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002942 let Inst{15-12} = Rd;
2943 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002944 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002945}
2946
Evan Chengc4af4632010-11-17 20:13:28 +00002947let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002948def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002949 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002950 "movw", "\t$Rd, $imm",
2951 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002952 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002953 bits<4> Rd;
2954 bits<16> imm;
2955 let Inst{15-12} = Rd;
2956 let Inst{11-0} = imm{11-0};
2957 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002958 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002959 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002960 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002961}
2962
Jim Grosbachffa32252011-07-19 19:13:28 +00002963def : InstAlias<"mov${p} $Rd, $imm",
2964 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2965 Requires<[IsARM]>;
2966
Evan Cheng53519f02011-01-21 18:55:51 +00002967def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2968 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002969
2970let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002971def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2972 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002973 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002974 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002975 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002976 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002977 lo16AllZero:$imm))]>, UnaryDP,
2978 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002979 bits<4> Rd;
2980 bits<16> imm;
2981 let Inst{15-12} = Rd;
2982 let Inst{11-0} = imm{11-0};
2983 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002984 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002985 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002986 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002987}
Evan Cheng13ab0202007-07-10 18:08:01 +00002988
Evan Cheng53519f02011-01-21 18:55:51 +00002989def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2990 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002991
2992} // Constraints
2993
Evan Cheng20956592009-10-21 08:15:52 +00002994def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2995 Requires<[IsARM, HasV6T2]>;
2996
David Goodwinca01a8d2009-09-01 18:32:09 +00002997let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002998def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002999 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3000 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003001
3002// These aren't really mov instructions, but we have to define them this way
3003// due to flag operands.
3004
Evan Cheng071a2792007-09-11 19:55:27 +00003005let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003006def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003007 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3008 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003009def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003010 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3011 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003012}
Evan Chenga8e29892007-01-19 07:51:42 +00003013
Evan Chenga8e29892007-01-19 07:51:42 +00003014//===----------------------------------------------------------------------===//
3015// Extend Instructions.
3016//
3017
3018// Sign extenders
3019
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003020def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003021 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003022def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003023 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003024
Jim Grosbach70327412011-07-27 17:48:13 +00003025def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003026 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003027def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003028 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003029
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003030def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003031
Jim Grosbach70327412011-07-27 17:48:13 +00003032def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003033
3034// Zero extenders
3035
3036let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003037def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003038 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003039def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003040 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003041def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003042 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003043
Jim Grosbach542f6422010-07-28 23:25:44 +00003044// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3045// The transformation should probably be done as a combiner action
3046// instead so we can include a check for masking back in the upper
3047// eight bits of the source into the lower eight bits of the result.
3048//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003049// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003050def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003051 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003052
Jim Grosbach70327412011-07-27 17:48:13 +00003053def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003054 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003055def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003056 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003057}
3058
Evan Chenga8e29892007-01-19 07:51:42 +00003059// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003060def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003061
Evan Chenga8e29892007-01-19 07:51:42 +00003062
Owen Anderson33e57512011-08-10 00:03:03 +00003063def SBFX : I<(outs GPRnopc:$Rd),
3064 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003065 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003066 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003067 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003068 bits<4> Rd;
3069 bits<4> Rn;
3070 bits<5> lsb;
3071 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003072 let Inst{27-21} = 0b0111101;
3073 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003074 let Inst{20-16} = width;
3075 let Inst{15-12} = Rd;
3076 let Inst{11-7} = lsb;
3077 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003078}
3079
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003080def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003081 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003082 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003083 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003084 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003085 bits<4> Rd;
3086 bits<4> Rn;
3087 bits<5> lsb;
3088 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003089 let Inst{27-21} = 0b0111111;
3090 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003091 let Inst{20-16} = width;
3092 let Inst{15-12} = Rd;
3093 let Inst{11-7} = lsb;
3094 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003095}
3096
Evan Chenga8e29892007-01-19 07:51:42 +00003097//===----------------------------------------------------------------------===//
3098// Arithmetic Instructions.
3099//
3100
Jim Grosbach26421962008-10-14 20:36:24 +00003101defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003102 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003103 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003104defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003105 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003106 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003107
Evan Chengc85e8322007-07-05 07:13:32 +00003108// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003109//
Andrew Trick90b7b122011-10-18 19:18:52 +00003110// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3111// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003112// AdjustInstrPostInstrSelection where we determine whether or not to
3113// set the "s" bit based on CPSR liveness.
3114//
Andrew Trick90b7b122011-10-18 19:18:52 +00003115// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003116// support for an optional CPSR definition that corresponds to the DAG
3117// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003118defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3119 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3120defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3121 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003122
Evan Cheng62674222009-06-25 23:34:10 +00003123defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003124 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003125 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003126defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003127 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003128 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003129
Evan Cheng342e3162011-08-30 01:34:54 +00003130defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3131 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3132 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003133
3134// FIXME: Eliminate them if we can write def : Pat patterns which defines
3135// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003136defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3137 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003138
Evan Cheng342e3162011-08-30 01:34:54 +00003139defm RSC : AI1_rsc_irs<0b0111, "rsc",
3140 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3141 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003142
Evan Chenga8e29892007-01-19 07:51:42 +00003143// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003144// The assume-no-carry-in form uses the negation of the input since add/sub
3145// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3146// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3147// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003148def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3149 (SUBri GPR:$src, so_imm_neg:$imm)>;
3150def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3151 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3152
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003153// The with-carry-in form matches bitwise not instead of the negation.
3154// Effectively, the inverse interpretation of the carry flag already accounts
3155// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003156def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3157 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003158
3159// Note: These are implemented in C++ code, because they have to generate
3160// ADD/SUBrs instructions, which use a complex pattern that a xform function
3161// cannot produce.
3162// (mul X, 2^n+1) -> (add (X << n), X)
3163// (mul X, 2^n-1) -> (rsb X, (X << n))
3164
Jim Grosbach7931df32011-07-22 18:06:01 +00003165// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003166// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003167class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003168 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003169 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3170 string asm = "\t$Rd, $Rn, $Rm">
3171 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003172 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003173 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003174 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003175 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003176 let Inst{11-4} = op11_4;
3177 let Inst{19-16} = Rn;
3178 let Inst{15-12} = Rd;
3179 let Inst{3-0} = Rm;
Silviu Baranga82e1bba2012-04-05 16:13:15 +00003180
3181 let Unpredictable{11-8} = 0b1111;
Johnny Chen08b85f32010-02-13 01:21:01 +00003182}
3183
Jim Grosbach7931df32011-07-22 18:06:01 +00003184// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003185
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003186def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003187 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3188 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003189def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003190 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3191 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3192def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3193 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003194 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003195def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3196 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003197 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003198
3199def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3200def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3201def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3202def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3203def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3204def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3205def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3206def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3207def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3208def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3209def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3210def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003211
Jim Grosbach7931df32011-07-22 18:06:01 +00003212// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003213
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003214def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3215def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3216def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3217def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3218def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3219def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3220def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3221def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3222def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3223def USAX : AAI<0b01100101, 0b11110101, "usax">;
3224def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3225def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003226
Jim Grosbach7931df32011-07-22 18:06:01 +00003227// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003228
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003229def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3230def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3231def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3232def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3233def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3234def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3235def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3236def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3237def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3238def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3239def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3240def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003241
Jim Grosbachd30970f2011-08-11 22:30:30 +00003242// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003243
Jim Grosbach70987fb2010-10-18 23:35:38 +00003244def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003245 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003246 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003247 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003248 bits<4> Rd;
3249 bits<4> Rn;
3250 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003251 let Inst{27-20} = 0b01111000;
3252 let Inst{15-12} = 0b1111;
3253 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003254 let Inst{19-16} = Rd;
3255 let Inst{11-8} = Rm;
3256 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003257}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003258def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003259 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003260 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003261 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003262 bits<4> Rd;
3263 bits<4> Rn;
3264 bits<4> Rm;
3265 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003266 let Inst{27-20} = 0b01111000;
3267 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003268 let Inst{19-16} = Rd;
3269 let Inst{15-12} = Ra;
3270 let Inst{11-8} = Rm;
3271 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003272}
3273
Jim Grosbachd30970f2011-08-11 22:30:30 +00003274// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003275
Owen Anderson33e57512011-08-10 00:03:03 +00003276def SSAT : AI<(outs GPRnopc:$Rd),
3277 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003278 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003279 bits<4> Rd;
3280 bits<5> sat_imm;
3281 bits<4> Rn;
3282 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003283 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003284 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003285 let Inst{20-16} = sat_imm;
3286 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003287 let Inst{11-7} = sh{4-0};
3288 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003289 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003290}
3291
Owen Anderson33e57512011-08-10 00:03:03 +00003292def SSAT16 : AI<(outs GPRnopc:$Rd),
3293 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003294 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003295 bits<4> Rd;
3296 bits<4> sat_imm;
3297 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003298 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003299 let Inst{11-4} = 0b11110011;
3300 let Inst{15-12} = Rd;
3301 let Inst{19-16} = sat_imm;
3302 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003303}
3304
Owen Anderson33e57512011-08-10 00:03:03 +00003305def USAT : AI<(outs GPRnopc:$Rd),
3306 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003307 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003308 bits<4> Rd;
3309 bits<5> sat_imm;
3310 bits<4> Rn;
3311 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003312 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003313 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003314 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003315 let Inst{11-7} = sh{4-0};
3316 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003317 let Inst{20-16} = sat_imm;
3318 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003319}
3320
Owen Anderson33e57512011-08-10 00:03:03 +00003321def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003322 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003323 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003324 bits<4> Rd;
3325 bits<4> sat_imm;
3326 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003327 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003328 let Inst{11-4} = 0b11110011;
3329 let Inst{15-12} = Rd;
3330 let Inst{19-16} = sat_imm;
3331 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003332}
Evan Chenga8e29892007-01-19 07:51:42 +00003333
Owen Anderson33e57512011-08-10 00:03:03 +00003334def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3335 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3336def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3337 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003338
Evan Chenga8e29892007-01-19 07:51:42 +00003339//===----------------------------------------------------------------------===//
3340// Bitwise Instructions.
3341//
3342
Jim Grosbach26421962008-10-14 20:36:24 +00003343defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003344 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003345 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003346defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003347 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003348 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003349defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003350 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003351 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003352defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003353 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003354 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003355
Jim Grosbachc29769b2011-07-28 19:46:12 +00003356// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3357// like in the actual instruction encoding. The complexity of mapping the mask
3358// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3359// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003360def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003361 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003362 "bfc", "\t$Rd, $imm", "$src = $Rd",
3363 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003364 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003365 bits<4> Rd;
3366 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003367 let Inst{27-21} = 0b0111110;
3368 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003369 let Inst{15-12} = Rd;
3370 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003371 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003372}
3373
Johnny Chenb2503c02010-02-17 06:31:48 +00003374// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003375def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3376 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3377 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3378 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3379 bf_inv_mask_imm:$imm))]>,
3380 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003381 bits<4> Rd;
3382 bits<4> Rn;
3383 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003384 let Inst{27-21} = 0b0111110;
3385 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003386 let Inst{15-12} = Rd;
3387 let Inst{11-7} = imm{4-0}; // lsb
3388 let Inst{20-16} = imm{9-5}; // width
3389 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003390}
3391
Jim Grosbach36860462010-10-21 22:19:32 +00003392def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3393 "mvn", "\t$Rd, $Rm",
3394 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3395 bits<4> Rd;
3396 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003397 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003398 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003399 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003400 let Inst{15-12} = Rd;
3401 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003402}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003403def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3404 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003405 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003406 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003407 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003408 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003409 let Inst{19-16} = 0b0000;
3410 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003411 let Inst{11-5} = shift{11-5};
3412 let Inst{4} = 0;
3413 let Inst{3-0} = shift{3-0};
3414}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003415def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3416 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003417 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3418 bits<4> Rd;
3419 bits<12> shift;
3420 let Inst{25} = 0;
3421 let Inst{19-16} = 0b0000;
3422 let Inst{15-12} = Rd;
3423 let Inst{11-8} = shift{11-8};
3424 let Inst{7} = 0;
3425 let Inst{6-5} = shift{6-5};
3426 let Inst{4} = 1;
3427 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003428}
Evan Chengc4af4632010-11-17 20:13:28 +00003429let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003430def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3431 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3432 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3433 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003434 bits<12> imm;
3435 let Inst{25} = 1;
3436 let Inst{19-16} = 0b0000;
3437 let Inst{15-12} = Rd;
3438 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003439}
Evan Chenga8e29892007-01-19 07:51:42 +00003440
3441def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3442 (BICri GPR:$src, so_imm_not:$imm)>;
3443
3444//===----------------------------------------------------------------------===//
3445// Multiply Instructions.
3446//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003447class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3448 string opc, string asm, list<dag> pattern>
3449 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3450 bits<4> Rd;
3451 bits<4> Rm;
3452 bits<4> Rn;
3453 let Inst{19-16} = Rd;
3454 let Inst{11-8} = Rm;
3455 let Inst{3-0} = Rn;
3456}
3457class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3458 string opc, string asm, list<dag> pattern>
3459 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3460 bits<4> RdLo;
3461 bits<4> RdHi;
3462 bits<4> Rm;
3463 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003464 let Inst{19-16} = RdHi;
3465 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003466 let Inst{11-8} = Rm;
3467 let Inst{3-0} = Rn;
3468}
Evan Chenga8e29892007-01-19 07:51:42 +00003469
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003470// FIXME: The v5 pseudos are only necessary for the additional Constraint
3471// property. Remove them when it's possible to add those properties
3472// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003473let isCommutable = 1 in {
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003474def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003475 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003476 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003477 Requires<[IsARM, HasV6]> {
3478 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003479 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003480}
Evan Chenga8e29892007-01-19 07:51:42 +00003481
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003482let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003483def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003484 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003485 4, IIC_iMUL32,
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003486 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3487 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003488 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003489}
3490
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003491def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3492 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003493 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3494 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003495 bits<4> Ra;
3496 let Inst{15-12} = Ra;
3497}
Evan Chenga8e29892007-01-19 07:51:42 +00003498
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003499let Constraints = "@earlyclobber $Rd" in
3500def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3501 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003502 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003503 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3504 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3505 Requires<[IsARM, NoV6]>;
3506
Jim Grosbach65711012010-11-19 22:22:37 +00003507def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3508 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3509 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003510 Requires<[IsARM, HasV6T2]> {
3511 bits<4> Rd;
3512 bits<4> Rm;
3513 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003514 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003515 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003516 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003517 let Inst{11-8} = Rm;
3518 let Inst{3-0} = Rn;
3519}
Evan Chengedcbada2009-07-06 22:05:45 +00003520
Evan Chenga8e29892007-01-19 07:51:42 +00003521// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003522let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003523let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003524def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003525 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003526 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3527 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003528
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003529def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003530 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003531 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3532 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003533
3534let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3535def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3536 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003537 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003538 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3539 Requires<[IsARM, NoV6]>;
3540
3541def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3542 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003543 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003544 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3545 Requires<[IsARM, NoV6]>;
3546}
Evan Cheng8de898a2009-06-26 00:19:44 +00003547}
Evan Chenga8e29892007-01-19 07:51:42 +00003548
3549// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003550def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3551 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003552 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3553 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003554def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3555 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003556 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3557 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003558
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003559def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3560 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3561 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3562 Requires<[IsARM, HasV6]> {
3563 bits<4> RdLo;
3564 bits<4> RdHi;
3565 bits<4> Rm;
3566 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003567 let Inst{19-16} = RdHi;
3568 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003569 let Inst{11-8} = Rm;
3570 let Inst{3-0} = Rn;
3571}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003572
3573let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3574def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3575 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003576 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003577 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3578 Requires<[IsARM, NoV6]>;
3579def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3580 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003581 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003582 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3583 Requires<[IsARM, NoV6]>;
3584def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3585 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003586 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003587 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3588 Requires<[IsARM, NoV6]>;
3589}
3590
Evan Chengcd799b92009-06-12 20:46:18 +00003591} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003592
3593// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003594def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3595 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3596 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003597 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003598 let Inst{15-12} = 0b1111;
3599}
Evan Cheng13ab0202007-07-10 18:08:01 +00003600
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003601def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003602 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003603 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003604 let Inst{15-12} = 0b1111;
3605}
3606
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003607def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3608 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3609 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3610 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3611 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003612
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003613def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3614 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003615 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003616 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003617
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003618def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3619 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3620 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3621 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3622 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003623
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003624def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3625 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003626 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003627 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003628
Raul Herbster37fb5b12007-08-30 23:25:47 +00003629multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003630 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3631 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3632 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3633 (sext_inreg GPR:$Rm, i16)))]>,
3634 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003635
Jim Grosbach3870b752010-10-22 18:35:16 +00003636 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3637 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3638 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3639 (sra GPR:$Rm, (i32 16))))]>,
3640 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003641
Jim Grosbach3870b752010-10-22 18:35:16 +00003642 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3643 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3644 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3645 (sext_inreg GPR:$Rm, i16)))]>,
3646 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003647
Jim Grosbach3870b752010-10-22 18:35:16 +00003648 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3649 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3650 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3651 (sra GPR:$Rm, (i32 16))))]>,
3652 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003653
Jim Grosbach3870b752010-10-22 18:35:16 +00003654 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3655 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3656 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3657 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3658 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003659
Jim Grosbach3870b752010-10-22 18:35:16 +00003660 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3661 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3662 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3663 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3664 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003665}
3666
Raul Herbster37fb5b12007-08-30 23:25:47 +00003667
3668multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003669 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003670 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3671 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003672 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003673 [(set GPRnopc:$Rd, (add GPR:$Ra,
3674 (opnode (sext_inreg GPRnopc:$Rn, i16),
3675 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003676 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003677
Owen Anderson33e57512011-08-10 00:03:03 +00003678 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3679 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003680 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003681 [(set GPRnopc:$Rd,
3682 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3683 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003684 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003685
Owen Anderson33e57512011-08-10 00:03:03 +00003686 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3687 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003688 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003689 [(set GPRnopc:$Rd,
3690 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3691 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003692 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003693
Owen Anderson33e57512011-08-10 00:03:03 +00003694 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3695 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003696 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003697 [(set GPRnopc:$Rd,
3698 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3699 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003700 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003701
Owen Anderson33e57512011-08-10 00:03:03 +00003702 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3703 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003704 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003705 [(set GPRnopc:$Rd,
3706 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3707 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003708 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003709
Owen Anderson33e57512011-08-10 00:03:03 +00003710 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3711 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003712 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003713 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003714 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3715 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003716 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003717 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003718}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003719
Raul Herbster37fb5b12007-08-30 23:25:47 +00003720defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3721defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003722
Jim Grosbachd30970f2011-08-11 22:30:30 +00003723// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003724def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3725 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003726 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003727 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003728
Owen Anderson33e57512011-08-10 00:03:03 +00003729def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3730 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003731 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003732 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003733
Owen Anderson33e57512011-08-10 00:03:03 +00003734def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3735 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003736 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003737 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003738
Owen Anderson33e57512011-08-10 00:03:03 +00003739def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3740 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003741 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003742 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003743
Jim Grosbachd30970f2011-08-11 22:30:30 +00003744// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003745class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3746 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003747 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003748 bits<4> Rn;
3749 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003750 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003751 let Inst{22} = long;
3752 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003753 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003754 let Inst{7} = 0;
3755 let Inst{6} = sub;
3756 let Inst{5} = swap;
3757 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003758 let Inst{3-0} = Rn;
3759}
3760class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3761 InstrItinClass itin, string opc, string asm>
3762 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3763 bits<4> Rd;
3764 let Inst{15-12} = 0b1111;
3765 let Inst{19-16} = Rd;
3766}
3767class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3768 InstrItinClass itin, string opc, string asm>
3769 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3770 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003771 bits<4> Rd;
3772 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003773 let Inst{15-12} = Ra;
3774}
3775class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3776 InstrItinClass itin, string opc, string asm>
3777 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3778 bits<4> RdLo;
3779 bits<4> RdHi;
3780 let Inst{19-16} = RdHi;
3781 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003782}
3783
3784multiclass AI_smld<bit sub, string opc> {
3785
Owen Anderson33e57512011-08-10 00:03:03 +00003786 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3787 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003788 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003789
Owen Anderson33e57512011-08-10 00:03:03 +00003790 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3791 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003792 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003793
Owen Anderson33e57512011-08-10 00:03:03 +00003794 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3795 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003796 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003797
Owen Anderson33e57512011-08-10 00:03:03 +00003798 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3799 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003800 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003801
3802}
3803
3804defm SMLA : AI_smld<0, "smla">;
3805defm SMLS : AI_smld<1, "smls">;
3806
Johnny Chen2ec5e492010-02-22 21:50:40 +00003807multiclass AI_sdml<bit sub, string opc> {
3808
Jim Grosbache15defc2011-08-10 23:23:47 +00003809 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3810 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3811 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3812 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003813}
3814
3815defm SMUA : AI_sdml<0, "smua">;
3816defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003817
Evan Chenga8e29892007-01-19 07:51:42 +00003818//===----------------------------------------------------------------------===//
3819// Misc. Arithmetic Instructions.
3820//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003821
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003822def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3823 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3824 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003825
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003826def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3827 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3828 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3829 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003830
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003831def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3832 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3833 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003834
Evan Cheng9568e5c2011-06-21 06:01:08 +00003835let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003836def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3837 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003838 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003839 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003840
Evan Cheng9568e5c2011-06-21 06:01:08 +00003841let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003842def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3843 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003844 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003845 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003846
Evan Chengf60ceac2011-06-15 17:17:48 +00003847def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3848 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3849 (REVSH GPR:$Rm)>;
3850
Jim Grosbache1d58a62011-09-14 22:52:14 +00003851def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3852 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003853 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003854 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3855 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3856 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003857 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003858
Evan Chenga8e29892007-01-19 07:51:42 +00003859// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003860def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3861 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3862def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3863 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003864
Bob Wilsondc66eda2010-08-16 22:26:55 +00003865// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3866// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003867def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3868 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003869 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003870 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3871 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3872 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003873 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003874
Evan Chenga8e29892007-01-19 07:51:42 +00003875// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3876// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003877def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3878 (srl GPRnopc:$src2, imm16_31:$sh)),
3879 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3880def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3881 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3882 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003883
Evan Chenga8e29892007-01-19 07:51:42 +00003884//===----------------------------------------------------------------------===//
3885// Comparison Instructions...
3886//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003887
Jim Grosbach26421962008-10-14 20:36:24 +00003888defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003889 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003890 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003891
Jim Grosbach97a884d2010-12-07 20:41:06 +00003892// ARMcmpZ can re-use the above instruction definitions.
3893def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3894 (CMPri GPR:$src, so_imm:$imm)>;
3895def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3896 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003897def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3898 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3899def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3900 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003901
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003902// FIXME: We have to be careful when using the CMN instruction and comparison
3903// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003904// results:
3905//
3906// rsbs r1, r1, 0
3907// cmp r0, r1
3908// mov r0, #0
3909// it ls
3910// mov r0, #1
3911//
3912// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003913//
Bill Wendling6165e872010-08-26 18:33:51 +00003914// cmn r0, r1
3915// mov r0, #0
3916// it ls
3917// mov r0, #1
3918//
3919// However, the CMN gives the *opposite* result when r1 is 0. This is because
3920// the carry flag is set in the CMP case but not in the CMN case. In short, the
3921// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3922// value of r0 and the carry bit (because the "carry bit" parameter to
3923// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3924// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3925// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3926// parameter to AddWithCarry is defined as 0).
3927//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003928// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003929//
3930// x = 0
3931// ~x = 0xFFFF FFFF
3932// ~x + 1 = 0x1 0000 0000
3933// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3934//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003935// Therefore, we should disable CMN when comparing against zero, until we can
3936// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3937// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003938//
3939// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3940//
3941// This is related to <rdar://problem/7569620>.
3942//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003943//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3944// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003945
Evan Chenga8e29892007-01-19 07:51:42 +00003946// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003947defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003948 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003949 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003950defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003951 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003952 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003953
David Goodwinc0309b42009-06-29 15:33:01 +00003954defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003955 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003956 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003957
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003958//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3959// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003960
David Goodwinc0309b42009-06-29 15:33:01 +00003961def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003962 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003963
Evan Cheng218977b2010-07-13 19:27:42 +00003964// Pseudo i64 compares for some floating point compares.
3965let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3966 Defs = [CPSR] in {
3967def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003968 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003969 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003970 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3971
3972def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003973 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003974 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3975} // usesCustomInserter
3976
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003977
Evan Chenga8e29892007-01-19 07:51:42 +00003978// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003979// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003980// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003981let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003982
3983let isCommutable = 1 in
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003984def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003985 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003986 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3987 RegConstraint<"$false = $Rd">;
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003988
Owen Anderson92a20222011-07-21 18:54:16 +00003989def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3990 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003991 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003992 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3993 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003994 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003995def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3996 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3997 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003998 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3999 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004000 RegConstraint<"$false = $Rd">;
4001
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004002
Evan Chengc4af4632010-11-17 20:13:28 +00004003let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004004def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004005 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004006 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004007 []>,
4008 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004009
Evan Chengc4af4632010-11-17 20:13:28 +00004010let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004011def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4012 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004013 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004014 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004015 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004016
Evan Cheng63f35442010-11-13 02:25:14 +00004017// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004018let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004019def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4020 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004021 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004022
Evan Chengc4af4632010-11-17 20:13:28 +00004023let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004024def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4025 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004026 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004027 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004028 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00004029
Evan Chengc892aeb2012-02-23 01:19:06 +00004030// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00004031multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
4032 Instruction irsr,
4033 InstrItinClass iii, InstrItinClass iir,
4034 InstrItinClass iis> {
4035 def ri : ARMPseudoExpand<(outs GPR:$Rd),
4036 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
4037 4, iii, [],
4038 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
4039 RegConstraint<"$Rn = $Rd">;
4040 def rr : ARMPseudoExpand<(outs GPR:$Rd),
4041 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
4042 4, iir, [],
4043 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
4044 RegConstraint<"$Rn = $Rd">;
4045 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
4046 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
4047 4, iis, [],
4048 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
4049 RegConstraint<"$Rn = $Rd">;
4050 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
4051 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
4052 4, iis, [],
4053 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
4054 RegConstraint<"$Rn = $Rd">;
4055}
Evan Chengc892aeb2012-02-23 01:19:06 +00004056
Evan Cheng03a18522012-03-20 21:28:05 +00004057defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
4058 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4059defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
4060 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4061defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
4062 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00004063
Owen Andersonf523e472010-09-23 23:45:25 +00004064} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004065
Evan Cheng03a18522012-03-20 21:28:05 +00004066
Jim Grosbach3728e962009-12-10 00:11:09 +00004067//===----------------------------------------------------------------------===//
4068// Atomic operations intrinsics
4069//
4070
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004071def MemBarrierOptOperand : AsmOperandClass {
4072 let Name = "MemBarrierOpt";
4073 let ParserMethod = "parseMemBarrierOptOperand";
4074}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004075def memb_opt : Operand<i32> {
4076 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004077 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004078 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004079}
Jim Grosbach3728e962009-12-10 00:11:09 +00004080
Bob Wilsonf74a4292010-10-30 00:54:37 +00004081// memory barriers protect the atomic sequences
4082let hasSideEffects = 1 in {
4083def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4084 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4085 Requires<[IsARM, HasDB]> {
4086 bits<4> opt;
4087 let Inst{31-4} = 0xf57ff05;
4088 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004089}
Jim Grosbach3728e962009-12-10 00:11:09 +00004090}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004091
Bob Wilsonf74a4292010-10-30 00:54:37 +00004092def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004093 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004094 Requires<[IsARM, HasDB]> {
4095 bits<4> opt;
4096 let Inst{31-4} = 0xf57ff04;
4097 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004098}
4099
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004100// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004101def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4102 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004103 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004104 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004105 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004106 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004107}
4108
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004109// Pseudo isntruction that combines movs + predicated rsbmi
4110// to implement integer ABS
4111let usesCustomInserter = 1, Defs = [CPSR] in {
4112def ABS : ARMPseudoInst<
4113 (outs GPR:$dst), (ins GPR:$src),
4114 8, NoItinerary, []>;
4115}
4116
Jim Grosbach66869102009-12-11 18:52:41 +00004117let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004118 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004119 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004121 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4122 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004124 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4125 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004127 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4128 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004130 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4131 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004133 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4134 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004136 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004137 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4139 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4140 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4141 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4142 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4143 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4144 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004145 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004146 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4147 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004148 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004149 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004150 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004151 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4152 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004154 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4155 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004157 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4158 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004159 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004160 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4161 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004162 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004163 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4164 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004165 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004166 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004167 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4168 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4169 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4170 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4172 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4173 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004175 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004176 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004178 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004179 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004181 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4182 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004183 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004184 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4185 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004186 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004187 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4188 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004189 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004190 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4191 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004192 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004193 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4194 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004195 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004196 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004197 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4198 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4199 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4200 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4201 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4202 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4203 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4204 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004205 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004206 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4207 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004208 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004209
4210 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004211 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004212 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4213 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004214 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004215 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4216 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004217 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004218 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4219
Jim Grosbache801dc42009-12-12 01:40:06 +00004220 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004221 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004222 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4223 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004224 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004225 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4226 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004227 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004228 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4229}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004230}
4231
4232let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004233def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4234 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004235 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004236def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4237 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004238def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4239 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004240let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004241def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004242 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004243 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004244}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004245}
4246
Jim Grosbach86875a22010-10-29 19:58:57 +00004247let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004248def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004249 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004250def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004251 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004252def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004253 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004254let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004255def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004256 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004257 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004258 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004259}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004260}
4261
Jim Grosbach5278eb82009-12-11 01:42:04 +00004262
Jim Grosbachd30970f2011-08-11 22:30:30 +00004263def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004264 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004265 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004266}
4267
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004268// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004269let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004270def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4271 "swp", []>;
4272def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4273 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004274}
4275
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004276//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004277// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004278//
4279
Jim Grosbach83ab0702011-07-13 22:01:08 +00004280def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4281 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004282 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004283 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4284 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004285 bits<4> opc1;
4286 bits<4> CRn;
4287 bits<4> CRd;
4288 bits<4> cop;
4289 bits<3> opc2;
4290 bits<4> CRm;
4291
4292 let Inst{3-0} = CRm;
4293 let Inst{4} = 0;
4294 let Inst{7-5} = opc2;
4295 let Inst{11-8} = cop;
4296 let Inst{15-12} = CRd;
4297 let Inst{19-16} = CRn;
4298 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004299}
4300
Jim Grosbach83ab0702011-07-13 22:01:08 +00004301def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4302 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004303 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004304 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4305 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004306 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004307 bits<4> opc1;
4308 bits<4> CRn;
4309 bits<4> CRd;
4310 bits<4> cop;
4311 bits<3> opc2;
4312 bits<4> CRm;
4313
4314 let Inst{3-0} = CRm;
4315 let Inst{4} = 0;
4316 let Inst{7-5} = opc2;
4317 let Inst{11-8} = cop;
4318 let Inst{15-12} = CRd;
4319 let Inst{19-16} = CRn;
4320 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004321}
4322
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004323class ACI<dag oops, dag iops, string opc, string asm,
4324 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004325 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4326 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004327 let Inst{27-25} = 0b110;
4328}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004329class ACInoP<dag oops, dag iops, string opc, string asm,
4330 IndexMode im = IndexModeNone>
4331 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4332 opc, asm, "", []> {
4333 let Inst{31-28} = 0b1111;
4334 let Inst{27-25} = 0b110;
4335}
4336multiclass LdStCop<bit load, bit Dbit, string asm> {
4337 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4338 asm, "\t$cop, $CRd, $addr"> {
4339 bits<13> addr;
4340 bits<4> cop;
4341 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004342 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004343 let Inst{23} = addr{8};
4344 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004345 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004346 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004347 let Inst{19-16} = addr{12-9};
4348 let Inst{15-12} = CRd;
4349 let Inst{11-8} = cop;
4350 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004351 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004352 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004353 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4354 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4355 bits<13> addr;
4356 bits<4> cop;
4357 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004358 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004359 let Inst{23} = addr{8};
4360 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004361 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004362 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004363 let Inst{19-16} = addr{12-9};
4364 let Inst{15-12} = CRd;
4365 let Inst{11-8} = cop;
4366 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004367 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004368 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004369 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4370 postidx_imm8s4:$offset),
4371 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4372 bits<9> offset;
4373 bits<4> addr;
4374 bits<4> cop;
4375 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004376 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004377 let Inst{23} = offset{8};
4378 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004379 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004380 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004381 let Inst{19-16} = addr;
4382 let Inst{15-12} = CRd;
4383 let Inst{11-8} = cop;
4384 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004385 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004386 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004387 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004388 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004389 coproc_option_imm:$option),
4390 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004391 bits<8> option;
4392 bits<4> addr;
4393 bits<4> cop;
4394 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004395 let Inst{24} = 0; // P = 0
4396 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004397 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004398 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004399 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004400 let Inst{19-16} = addr;
4401 let Inst{15-12} = CRd;
4402 let Inst{11-8} = cop;
4403 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004404 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004405 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004406}
4407multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4408 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4409 asm, "\t$cop, $CRd, $addr"> {
4410 bits<13> addr;
4411 bits<4> cop;
4412 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004413 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004414 let Inst{23} = addr{8};
4415 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004416 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004417 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004418 let Inst{19-16} = addr{12-9};
4419 let Inst{15-12} = CRd;
4420 let Inst{11-8} = cop;
4421 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004422 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004423 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004424 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4425 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4426 bits<13> addr;
4427 bits<4> cop;
4428 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004429 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004430 let Inst{23} = addr{8};
4431 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004432 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004433 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004434 let Inst{19-16} = addr{12-9};
4435 let Inst{15-12} = CRd;
4436 let Inst{11-8} = cop;
4437 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004438 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004439 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004440 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4441 postidx_imm8s4:$offset),
4442 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4443 bits<9> offset;
4444 bits<4> addr;
4445 bits<4> cop;
4446 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004447 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004448 let Inst{23} = offset{8};
4449 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004450 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004451 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004452 let Inst{19-16} = addr;
4453 let Inst{15-12} = CRd;
4454 let Inst{11-8} = cop;
4455 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004456 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004457 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004458 def _OPTION : ACInoP<(outs),
4459 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004460 coproc_option_imm:$option),
4461 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004462 bits<8> option;
4463 bits<4> addr;
4464 bits<4> cop;
4465 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004466 let Inst{24} = 0; // P = 0
4467 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004468 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004469 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004470 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004471 let Inst{19-16} = addr;
4472 let Inst{15-12} = CRd;
4473 let Inst{11-8} = cop;
4474 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004475 let DecoderMethod = "DecodeCopMemInstruction";
4476 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004477}
4478
Jim Grosbach2bd01182011-10-11 21:55:36 +00004479defm LDC : LdStCop <1, 0, "ldc">;
4480defm LDCL : LdStCop <1, 1, "ldcl">;
4481defm STC : LdStCop <0, 0, "stc">;
4482defm STCL : LdStCop <0, 1, "stcl">;
4483defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4484defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4485defm STC2 : LdSt2Cop<0, 0, "stc2">;
4486defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004487
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004488//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004489// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004490//
4491
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004492class MovRCopro<string opc, bit direction, dag oops, dag iops,
4493 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004494 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004495 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004496 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004497 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004498
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004499 bits<4> Rt;
4500 bits<4> cop;
4501 bits<3> opc1;
4502 bits<3> opc2;
4503 bits<4> CRm;
4504 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004505
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004506 let Inst{15-12} = Rt;
4507 let Inst{11-8} = cop;
4508 let Inst{23-21} = opc1;
4509 let Inst{7-5} = opc2;
4510 let Inst{3-0} = CRm;
4511 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004512}
4513
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004514def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004515 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004516 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4517 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004518 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4519 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004520def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4521 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4522 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004523def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004524 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004525 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4526 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004527def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4528 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4529 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004530
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004531def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4532 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4533
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004534class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4535 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004536 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004537 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004538 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004539 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004540 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004541
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004542 bits<4> Rt;
4543 bits<4> cop;
4544 bits<3> opc1;
4545 bits<3> opc2;
4546 bits<4> CRm;
4547 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004548
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004549 let Inst{15-12} = Rt;
4550 let Inst{11-8} = cop;
4551 let Inst{23-21} = opc1;
4552 let Inst{7-5} = opc2;
4553 let Inst{3-0} = CRm;
4554 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004555}
4556
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004557def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004558 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004559 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4560 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004561 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4562 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004563def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4564 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4565 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004566def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004567 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004568 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4569 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004570def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4571 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4572 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004573
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004574def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4575 imm:$CRm, imm:$opc2),
4576 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4577
Jim Grosbachd30970f2011-08-11 22:30:30 +00004578class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004579 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004580 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004581 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004582 let Inst{23-21} = 0b010;
4583 let Inst{20} = direction;
4584
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004585 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004586 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004587 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004588 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004589 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004590
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004591 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004592 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004593 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004594 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004595 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004596}
4597
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004598def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4599 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4600 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004601def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4602
Jim Grosbachd30970f2011-08-11 22:30:30 +00004603class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004604 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004605 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4606 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004607 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004608 let Inst{23-21} = 0b010;
4609 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004610
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004611 bits<4> Rt;
4612 bits<4> Rt2;
4613 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004614 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004615 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004616
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004617 let Inst{15-12} = Rt;
4618 let Inst{19-16} = Rt2;
4619 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004620 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004621 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004622}
4623
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004624def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4625 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4626 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004627def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004628
Johnny Chenb98e1602010-02-12 18:55:33 +00004629//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004630// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004631//
4632
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004633// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004634def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4635 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004636 bits<4> Rd;
4637 let Inst{23-16} = 0b00001111;
4638 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004639 let Inst{7-4} = 0b0000;
4640}
4641
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004642def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4643
4644def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4645 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004646 bits<4> Rd;
4647 let Inst{23-16} = 0b01001111;
4648 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004649 let Inst{7-4} = 0b0000;
4650}
4651
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004652// Move from ARM core register to Special Register
4653//
4654// No need to have both system and application versions, the encodings are the
4655// same and the assembly parser has no way to distinguish between them. The mask
4656// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4657// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004658def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4659 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004660 bits<5> mask;
4661 bits<4> Rn;
4662
4663 let Inst{23} = 0;
4664 let Inst{22} = mask{4}; // R bit
4665 let Inst{21-20} = 0b10;
4666 let Inst{19-16} = mask{3-0};
4667 let Inst{15-12} = 0b1111;
4668 let Inst{11-4} = 0b00000000;
4669 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004670}
4671
Owen Andersoncd20c582011-10-20 22:23:58 +00004672def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4673 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004674 bits<5> mask;
4675 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004676
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004677 let Inst{23} = 0;
4678 let Inst{22} = mask{4}; // R bit
4679 let Inst{21-20} = 0b10;
4680 let Inst{19-16} = mask{3-0};
4681 let Inst{15-12} = 0b1111;
4682 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004683}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004684
4685//===----------------------------------------------------------------------===//
4686// TLS Instructions
4687//
4688
4689// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004690// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004691// complete with fixup for the aeabi_read_tp function.
4692let isCall = 1,
4693 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4694 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4695 [(set R0, ARMthread_pointer)]>;
4696}
4697
4698//===----------------------------------------------------------------------===//
4699// SJLJ Exception handling intrinsics
4700// eh_sjlj_setjmp() is an instruction sequence to store the return
4701// address and save #0 in R0 for the non-longjmp case.
4702// Since by its nature we may be coming from some other function to get
4703// here, and we're using the stack frame for the containing function to
4704// save/restore registers, we can't keep anything live in regs across
4705// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004706// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004707// except for our own input by listing the relevant registers in Defs. By
4708// doing so, we also cause the prologue/epilogue code to actively preserve
4709// all of the callee-saved resgisters, which is exactly what we want.
4710// A constant value is passed in $val, and we use the location as a scratch.
4711//
4712// These are pseudo-instructions and are lowered to individual MC-insts, so
4713// no encoding information is necessary.
4714let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004715 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004716 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4717 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004718 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4719 NoItinerary,
4720 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4721 Requires<[IsARM, HasVFP2]>;
4722}
4723
4724let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004725 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004726 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004727 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4728 NoItinerary,
4729 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4730 Requires<[IsARM, NoVFP]>;
4731}
4732
Evan Chengafff9412011-12-20 18:26:50 +00004733// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004734let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4735 Defs = [ R7, LR, SP ] in {
4736def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4737 NoItinerary,
4738 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004739 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004740}
4741
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004742// eh.sjlj.dispatchsetup pseudo-instructions.
4743// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004744// handled when the pseudo is expanded (which happens before any passes
4745// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004746let Defs =
4747 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004748 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4749 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004750def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4751
4752let Defs =
4753 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4754 isBarrier = 1 in
4755def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4756
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004757
4758//===----------------------------------------------------------------------===//
4759// Non-Instruction Patterns
4760//
4761
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004762// ARMv4 indirect branch using (MOVr PC, dst)
4763let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4764 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004765 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004766 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4767 Requires<[IsARM, NoV4T]>;
4768
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004769// Large immediate handling.
4770
4771// 32-bit immediate using two piece so_imms or movw + movt.
4772// This is a single pseudo instruction, the benefit is that it can be remat'd
4773// as a single unit instead of having to handle reg inputs.
4774// FIXME: Remove this when we can do generalized remat.
4775let isReMaterializable = 1, isMoveImm = 1 in
4776def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4777 [(set GPR:$dst, (arm_i32imm:$src))]>,
4778 Requires<[IsARM]>;
4779
4780// Pseudo instruction that combines movw + movt + add pc (if PIC).
4781// It also makes it possible to rematerialize the instructions.
4782// FIXME: Remove this when we can do generalized remat and when machine licm
4783// can properly the instructions.
4784let isReMaterializable = 1 in {
4785def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4786 IIC_iMOVix2addpc,
4787 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4788 Requires<[IsARM, UseMovt]>;
4789
4790def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4791 IIC_iMOVix2,
4792 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4793 Requires<[IsARM, UseMovt]>;
4794
4795let AddedComplexity = 10 in
4796def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4797 IIC_iMOVix2ld,
4798 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4799 Requires<[IsARM, UseMovt]>;
4800} // isReMaterializable
4801
4802// ConstantPool, GlobalAddress, and JumpTable
4803def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4804 Requires<[IsARM, DontUseMovt]>;
4805def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4806def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4807 Requires<[IsARM, UseMovt]>;
4808def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4809 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4810
4811// TODO: add,sub,and, 3-instr forms?
4812
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00004813// Tail calls. These patterns also apply to Thumb mode.
4814def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
4815def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
4816def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004817
4818// Direct calls
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004819def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004820def : ARMPat<(ARMcall_nolink texternalsym:$func),
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004821 (BMOVPCB_CALL texternalsym:$func)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004822
4823// zextload i1 -> zextload i8
4824def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4825def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4826
4827// extload -> zextload
4828def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4829def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4830def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4831def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4832
4833def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4834
4835def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4836def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4837
4838// smul* and smla*
4839def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4840 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4841 (SMULBB GPR:$a, GPR:$b)>;
4842def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4843 (SMULBB GPR:$a, GPR:$b)>;
4844def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4845 (sra GPR:$b, (i32 16))),
4846 (SMULBT GPR:$a, GPR:$b)>;
4847def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4848 (SMULBT GPR:$a, GPR:$b)>;
4849def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4850 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4851 (SMULTB GPR:$a, GPR:$b)>;
4852def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4853 (SMULTB GPR:$a, GPR:$b)>;
4854def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4855 (i32 16)),
4856 (SMULWB GPR:$a, GPR:$b)>;
4857def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4858 (SMULWB GPR:$a, GPR:$b)>;
4859
4860def : ARMV5TEPat<(add GPR:$acc,
4861 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4862 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4863 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4864def : ARMV5TEPat<(add GPR:$acc,
4865 (mul sext_16_node:$a, sext_16_node:$b)),
4866 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4867def : ARMV5TEPat<(add GPR:$acc,
4868 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4869 (sra GPR:$b, (i32 16)))),
4870 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4871def : ARMV5TEPat<(add GPR:$acc,
4872 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4873 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4874def : ARMV5TEPat<(add GPR:$acc,
4875 (mul (sra GPR:$a, (i32 16)),
4876 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4877 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4878def : ARMV5TEPat<(add GPR:$acc,
4879 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4880 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4881def : ARMV5TEPat<(add GPR:$acc,
4882 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4883 (i32 16))),
4884 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4885def : ARMV5TEPat<(add GPR:$acc,
4886 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4887 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4888
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004889
4890// Pre-v7 uses MCR for synchronization barriers.
4891def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4892 Requires<[IsARM, HasV6]>;
4893
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004894// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004895let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004896def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4897def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004898def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004899def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4900 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4901def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4902 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4903}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004904
4905def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4906def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004907
Owen Anderson33e57512011-08-10 00:03:03 +00004908def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4909 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4910def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4911 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004912
Eli Friedman069e2ed2011-08-26 02:59:24 +00004913// Atomic load/store patterns
4914def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4915 (LDRBrs ldst_so_reg:$src)>;
4916def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4917 (LDRBi12 addrmode_imm12:$src)>;
4918def : ARMPat<(atomic_load_16 addrmode3:$src),
4919 (LDRH addrmode3:$src)>;
4920def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4921 (LDRrs ldst_so_reg:$src)>;
4922def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4923 (LDRi12 addrmode_imm12:$src)>;
4924def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4925 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4926def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4927 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4928def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4929 (STRH GPR:$val, addrmode3:$ptr)>;
4930def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4931 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4932def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4933 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4934
4935
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004936//===----------------------------------------------------------------------===//
4937// Thumb Support
4938//
4939
4940include "ARMInstrThumb.td"
4941
4942//===----------------------------------------------------------------------===//
4943// Thumb2 Support
4944//
4945
4946include "ARMInstrThumb2.td"
4947
4948//===----------------------------------------------------------------------===//
4949// Floating Point Support
4950//
4951
4952include "ARMInstrVFP.td"
4953
4954//===----------------------------------------------------------------------===//
4955// Advanced SIMD (NEON) Support
4956//
4957
4958include "ARMInstrNEON.td"
4959
Jim Grosbachc83d5042011-07-14 19:47:47 +00004960//===----------------------------------------------------------------------===//
4961// Assembler aliases
4962//
4963
4964// Memory barriers
4965def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4966def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4967def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4968
4969// System instructions
4970def : MnemonicAlias<"swi", "svc">;
4971
4972// Load / Store Multiple
4973def : MnemonicAlias<"ldmfd", "ldm">;
4974def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004975def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004976def : MnemonicAlias<"stmfd", "stmdb">;
4977def : MnemonicAlias<"stmia", "stm">;
4978def : MnemonicAlias<"stmea", "stm">;
4979
Jim Grosbachf6c05252011-07-21 17:23:04 +00004980// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4981// shift amount is zero (i.e., unspecified).
4982def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004983 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004984 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004985def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004986 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004987 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004988
4989// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004990def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4991def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004992
Jim Grosbachaddec772011-07-27 22:34:17 +00004993// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004994def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004995 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004996def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004997 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004998
4999
5000// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005001def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005002 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005003def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005004 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005005def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005006 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005007def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005008 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005009def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005010 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005011def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005012 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005013
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005014def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005015 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005016def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005017 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005018def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005019 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005020def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005021 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005022def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005023 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005024def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005025 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00005026
5027
5028// RFE aliases
5029def : MnemonicAlias<"rfefa", "rfeda">;
5030def : MnemonicAlias<"rfeea", "rfedb">;
5031def : MnemonicAlias<"rfefd", "rfeia">;
5032def : MnemonicAlias<"rfeed", "rfeib">;
5033def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005034
5035// SRS aliases
5036def : MnemonicAlias<"srsfa", "srsda">;
5037def : MnemonicAlias<"srsea", "srsdb">;
5038def : MnemonicAlias<"srsfd", "srsia">;
5039def : MnemonicAlias<"srsed", "srsib">;
5040def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005041
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005042// QSAX == QSUBADDX
5043def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005044// SASX == SADDSUBX
5045def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005046// SHASX == SHADDSUBX
5047def : MnemonicAlias<"shaddsubx", "shasx">;
5048// SHSAX == SHSUBADDX
5049def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005050// SSAX == SSUBADDX
5051def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005052// UASX == UADDSUBX
5053def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005054// UHASX == UHADDSUBX
5055def : MnemonicAlias<"uhaddsubx", "uhasx">;
5056// UHSAX == UHSUBADDX
5057def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005058// UQASX == UQADDSUBX
5059def : MnemonicAlias<"uqaddsubx", "uqasx">;
5060// UQSAX == UQSUBADDX
5061def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005062// USAX == USUBADDX
5063def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005064
Jim Grosbache70ec842011-10-28 22:50:54 +00005065// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5066// for isel.
5067def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5068 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005069def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5070 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005071// Same for AND <--> BIC
5072def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5073 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5074 pred:$p, cc_out:$s)>;
5075def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5076 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5077 pred:$p, cc_out:$s)>;
5078def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5079 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5080 pred:$p, cc_out:$s)>;
5081def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5082 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5083 pred:$p, cc_out:$s)>;
5084
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005085// Likewise, "add Rd, so_imm_neg" -> sub
5086def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5087 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5088def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5089 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005090// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005091def : ARMInstAlias<"cmp${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005092 (CMNzri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005093def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005094 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005095
5096// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5097// LSR, ROR, and RRX instructions.
5098// FIXME: We need C++ parser hooks to map the alias to the MOV
5099// encoding. It seems we should be able to do that sort of thing
5100// in tblgen, but it could get ugly.
5101def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005102 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5103 cc_out:$s)>;
5104def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5105 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5106 cc_out:$s)>;
5107def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5108 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5109 cc_out:$s)>;
5110def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5111 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005112 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005113def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5114 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005115def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5116 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5117 cc_out:$s)>;
5118def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5119 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5120 cc_out:$s)>;
5121def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5122 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5123 cc_out:$s)>;
5124def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5125 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5126 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005127// shifter instructions also support a two-operand form.
5128def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5129 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5130def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5131 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5132def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5133 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5134def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5135 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005136def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5137 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5138 cc_out:$s)>;
5139def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5140 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5141 cc_out:$s)>;
5142def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5143 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5144 cc_out:$s)>;
5145def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5146 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5147 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005148
Jim Grosbachd2586da2011-11-15 20:02:06 +00005149
5150// 'mul' instruction can be specified with only two operands.
5151def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
Jim Grosbach23261af2011-12-06 05:28:00 +00005152 (MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p, cc_out:$s)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005153
5154// "neg" is and alias for "rsb rd, rn, #0"
5155def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5156 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005157
Jim Grosbach0104dd32012-03-07 00:52:41 +00005158// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5159def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5160 Requires<[IsARM, NoV6]>;
5161
Jim Grosbach05d88f42012-03-07 01:09:17 +00005162// UMULL/SMULL are available on all arches, but the instruction definitions
5163// need difference constraints pre-v6. Use these aliases for the assembly
5164// parsing on pre-v6.
5165def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5166 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5167 Requires<[IsARM, NoV6]>;
5168def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5169 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5170 Requires<[IsARM, NoV6]>;
5171
Jim Grosbach74423e32012-01-25 19:52:01 +00005172// 'it' blocks in ARM mode just validate the predicates. The IT itself
5173// is discarded.
5174def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;