Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 61 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 62 | |
Bruno Cardoso Lopes | 9a76733 | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 63 | def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>, |
| 64 | SDTCisInt<1>]>; |
| 65 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 66 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 67 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 68 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 69 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 70 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 71 | def SDTBinaryArithWithFlags : SDTypeProfile<2, 2, |
| 72 | [SDTCisSameAs<0, 2>, |
| 73 | SDTCisSameAs<0, 3>, |
| 74 | SDTCisInt<0>, SDTCisVT<1, i32>]>; |
| 75 | |
| 76 | // SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR |
| 77 | def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3, |
| 78 | [SDTCisSameAs<0, 2>, |
| 79 | SDTCisSameAs<0, 3>, |
| 80 | SDTCisInt<0>, |
| 81 | SDTCisVT<1, i32>, |
| 82 | SDTCisVT<4, i32>]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 83 | // Node definitions. |
| 84 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 85 | def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>; |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 86 | def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 87 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 88 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 89 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 90 | [SDNPHasChain, SDNPOutGlue]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 91 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 92 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 | |
| 94 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 95 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 96 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 97 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 98 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 99 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 100 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 101 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 102 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 103 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 104 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 105 | [SDNPHasChain, SDNPOptInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 106 | |
| 107 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 108 | [SDNPInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 109 | |
| 110 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 111 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 112 | |
| 113 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 114 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 115 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 116 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 117 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 118 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 119 | [SDNPHasChain]>; |
| 120 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 121 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 122 | [SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 123 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 124 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 125 | [SDNPOutGlue, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 126 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 127 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 128 | |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 129 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 130 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 131 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 132 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 133 | def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags, |
| 134 | [SDNPCommutative]>; |
| 135 | def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>; |
| 136 | def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>; |
| 137 | def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>; |
| 138 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 139 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 140 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 141 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 142 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 143 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 144 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 145 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 146 | [SDNPHasChain]>; |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 147 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER, |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 148 | [SDNPHasChain]>; |
Bruno Cardoso Lopes | 9a76733 | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 149 | def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH, |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 150 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 151 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 152 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 153 | |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 154 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 155 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 156 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 157 | |
| 158 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 159 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 160 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 161 | // ARM Instruction Predicate Definitions. |
| 162 | // |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 163 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">, |
| 164 | AssemblerPredicate<"HasV4TOps">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 165 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 166 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 167 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, |
| 168 | AssemblerPredicate<"HasV5TEOps">; |
| 169 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">, |
| 170 | AssemblerPredicate<"HasV6Ops">; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 171 | def NoV6 : Predicate<"!Subtarget->hasV6Ops()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 172 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, |
| 173 | AssemblerPredicate<"HasV6T2Ops">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 174 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 175 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">, |
| 176 | AssemblerPredicate<"HasV7Ops">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 177 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 178 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, |
| 179 | AssemblerPredicate<"FeatureVFP2">; |
| 180 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, |
| 181 | AssemblerPredicate<"FeatureVFP3">; |
Anton Korobeynikov | 4b4e622 | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 182 | def HasVFP4 : Predicate<"Subtarget->hasVFP4()">, |
| 183 | AssemblerPredicate<"FeatureVFP4">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 184 | def HasNEON : Predicate<"Subtarget->hasNEON()">, |
| 185 | AssemblerPredicate<"FeatureNEON">; |
| 186 | def HasFP16 : Predicate<"Subtarget->hasFP16()">, |
| 187 | AssemblerPredicate<"FeatureFP16">; |
| 188 | def HasDivide : Predicate<"Subtarget->hasDivide()">, |
| 189 | AssemblerPredicate<"FeatureHWDiv">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 190 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 191 | AssemblerPredicate<"FeatureT2XtPk">; |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 192 | def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 193 | AssemblerPredicate<"FeatureDSPThumb2">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 194 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 195 | AssemblerPredicate<"FeatureDB">; |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 196 | def HasMP : Predicate<"Subtarget->hasMPExtension()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 197 | AssemblerPredicate<"FeatureMP">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 198 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 199 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 200 | def IsThumb : Predicate<"Subtarget->isThumb()">, |
| 201 | AssemblerPredicate<"ModeThumb">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 202 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 203 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">, |
| 204 | AssemblerPredicate<"ModeThumb,FeatureThumb2">; |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 205 | def IsMClass : Predicate<"Subtarget->isMClass()">, |
| 206 | AssemblerPredicate<"FeatureMClass">; |
| 207 | def IsARClass : Predicate<"!Subtarget->isMClass()">, |
| 208 | AssemblerPredicate<"!FeatureMClass">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 209 | def IsARM : Predicate<"!Subtarget->isThumb()">, |
| 210 | AssemblerPredicate<"!ModeThumb">; |
Evan Cheng | afff941 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 211 | def IsIOS : Predicate<"Subtarget->isTargetIOS()">; |
| 212 | def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">; |
David Meyer | 928698b | 2011-10-18 05:29:23 +0000 | [diff] [blame] | 213 | def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 214 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 215 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 216 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 217 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 218 | def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 219 | |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 220 | // Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available. |
| 221 | // But only select them if more precision in FP computation is allowed. |
Evan Cheng | 7ece953 | 2012-04-13 18:59:28 +0000 | [diff] [blame] | 222 | // Do not use them for Darwin platforms. |
| 223 | def UseFusedMAC : Predicate<"!TM.Options.NoExcessFPPrecision && " |
| 224 | "!Subtarget->isTargetDarwin()">; |
| 225 | def DontUseFusedMAC : Predicate<"!Subtarget->hasVFP4() || " |
| 226 | "Subtarget->isTargetDarwin()">; |
Evan Cheng | 82509e5 | 2012-04-11 00:13:00 +0000 | [diff] [blame] | 227 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 228 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 229 | // ARM Flag Definitions. |
| 230 | |
| 231 | class RegConstraint<string C> { |
| 232 | string Constraints = C; |
| 233 | } |
| 234 | |
| 235 | //===----------------------------------------------------------------------===// |
| 236 | // ARM specific transformation functions and pattern fragments. |
| 237 | // |
| 238 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 239 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 240 | // so_imm_neg def below. |
| 241 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 242 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 243 | }]>; |
| 244 | |
| 245 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 246 | // so_imm_not def below. |
| 247 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 248 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 249 | }]>; |
| 250 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 251 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 252 | def imm16_31 : ImmLeaf<i32, [{ |
| 253 | return (int32_t)Imm >= 16 && (int32_t)Imm < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 254 | }]>; |
| 255 | |
Jim Grosbach | 3bc8a3d | 2011-12-08 00:31:07 +0000 | [diff] [blame] | 256 | def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; } |
| 257 | def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{ |
Jim Grosbach | b22e70d | 2012-03-29 21:19:52 +0000 | [diff] [blame] | 258 | int64_t Value = -(int)N->getZExtValue(); |
| 259 | return Value && ARM_AM::getSOImmVal(Value) != -1; |
Jim Grosbach | 3bc8a3d | 2011-12-08 00:31:07 +0000 | [diff] [blame] | 260 | }], so_imm_neg_XFORM> { |
| 261 | let ParserMatchClass = so_imm_neg_asmoperand; |
| 262 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 263 | |
Jim Grosbach | e70ec84 | 2011-10-28 22:50:54 +0000 | [diff] [blame] | 264 | // Note: this pattern doesn't require an encoder method and such, as it's |
| 265 | // only used on aliases (Pat<> and InstAlias<>). The actual encoding |
Jim Grosbach | 5dca1c9 | 2011-12-14 18:12:37 +0000 | [diff] [blame] | 266 | // is handled by the destination instructions, which use so_imm. |
Jim Grosbach | e70ec84 | 2011-10-28 22:50:54 +0000 | [diff] [blame] | 267 | def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; } |
Jim Grosbach | 3bc8a3d | 2011-12-08 00:31:07 +0000 | [diff] [blame] | 268 | def so_imm_not : Operand<i32>, PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 269 | return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1; |
Jim Grosbach | e70ec84 | 2011-10-28 22:50:54 +0000 | [diff] [blame] | 270 | }], so_imm_not_XFORM> { |
| 271 | let ParserMatchClass = so_imm_not_asmoperand; |
| 272 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 273 | |
| 274 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 275 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 276 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 277 | }]>; |
| 278 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 279 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 280 | def hi16 : SDNodeXForm<imm, [{ |
| 281 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 282 | }]>; |
| 283 | |
| 284 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 285 | // Returns true if all low 16-bits are 0. |
| 286 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 287 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 288 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 289 | class BinOpWithFlagFrag<dag res> : |
| 290 | PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 291 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 292 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 293 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 294 | // An 'and' node with a single use. |
| 295 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
| 296 | return N->hasOneUse(); |
| 297 | }]>; |
| 298 | |
| 299 | // An 'xor' node with a single use. |
| 300 | def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{ |
| 301 | return N->hasOneUse(); |
| 302 | }]>; |
| 303 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 304 | // An 'fmul' node with a single use. |
| 305 | def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{ |
| 306 | return N->hasOneUse(); |
| 307 | }]>; |
| 308 | |
| 309 | // An 'fadd' node which checks for single non-hazardous use. |
| 310 | def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{ |
| 311 | return hasNoVMLxHazardUse(N); |
| 312 | }]>; |
| 313 | |
| 314 | // An 'fsub' node which checks for single non-hazardous use. |
| 315 | def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{ |
| 316 | return hasNoVMLxHazardUse(N); |
| 317 | }]>; |
| 318 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 319 | //===----------------------------------------------------------------------===// |
| 320 | // Operand Definitions. |
| 321 | // |
| 322 | |
Jim Grosbach | 9588c10 | 2011-11-12 00:58:43 +0000 | [diff] [blame] | 323 | // Immediate operands with a shared generic asm render method. |
| 324 | class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; } |
| 325 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 326 | // Branch target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 327 | // FIXME: rename brtarget to t2_brtarget |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 328 | def brtarget : Operand<OtherVT> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 329 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 330 | let OperandType = "OPERAND_PCREL"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 331 | let DecoderMethod = "DecodeT2BROperand"; |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 332 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 333 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 334 | // FIXME: get rid of this one? |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 335 | def uncondbrtarget : Operand<OtherVT> { |
| 336 | let EncoderMethod = "getUnconditionalBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 337 | let OperandType = "OPERAND_PCREL"; |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 338 | } |
| 339 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 340 | // Branch target for ARM. Handles conditional/unconditional |
| 341 | def br_target : Operand<OtherVT> { |
| 342 | let EncoderMethod = "getARMBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 343 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 344 | } |
| 345 | |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 346 | // Call target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 347 | // FIXME: rename bltarget to t2_bl_target? |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 348 | def bltarget : Operand<i32> { |
| 349 | // Encoded the same as branch targets. |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 350 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 351 | let OperandType = "OPERAND_PCREL"; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 352 | } |
| 353 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 354 | // Call target for ARM. Handles conditional/unconditional |
| 355 | // FIXME: rename bl_target to t2_bltarget? |
| 356 | def bl_target : Operand<i32> { |
Jim Grosbach | 7b25ecf | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 357 | let EncoderMethod = "getARMBLTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 358 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 359 | } |
| 360 | |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 361 | def blx_target : Operand<i32> { |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 362 | let EncoderMethod = "getARMBLXTargetOpValue"; |
| 363 | let OperandType = "OPERAND_PCREL"; |
| 364 | } |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 365 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 366 | // A list of registers separated by comma. Used by load/store multiple. |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 367 | def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; } |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 368 | def reglist : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 369 | let EncoderMethod = "getRegisterListOpValue"; |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 370 | let ParserMatchClass = RegListAsmOperand; |
| 371 | let PrintMethod = "printRegisterList"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 372 | let DecoderMethod = "DecodeRegListOperand"; |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 373 | } |
| 374 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 375 | def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 376 | def dpr_reglist : Operand<i32> { |
| 377 | let EncoderMethod = "getRegisterListOpValue"; |
| 378 | let ParserMatchClass = DPRRegListAsmOperand; |
| 379 | let PrintMethod = "printRegisterList"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 380 | let DecoderMethod = "DecodeDPRRegListOperand"; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 381 | } |
| 382 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 383 | def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 384 | def spr_reglist : Operand<i32> { |
| 385 | let EncoderMethod = "getRegisterListOpValue"; |
| 386 | let ParserMatchClass = SPRRegListAsmOperand; |
| 387 | let PrintMethod = "printRegisterList"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 388 | let DecoderMethod = "DecodeSPRRegListOperand"; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 389 | } |
| 390 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 391 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 392 | def cpinst_operand : Operand<i32> { |
| 393 | let PrintMethod = "printCPInstOperand"; |
| 394 | } |
| 395 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 396 | // Local PC labels. |
| 397 | def pclabel : Operand<i32> { |
| 398 | let PrintMethod = "printPCLabel"; |
| 399 | } |
| 400 | |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 401 | // ADR instruction labels. |
| 402 | def adrlabel : Operand<i32> { |
| 403 | let EncoderMethod = "getAdrLabelOpValue"; |
| 404 | } |
| 405 | |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 406 | def neon_vcvt_imm32 : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 407 | let EncoderMethod = "getNEONVcvtImm32OpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 408 | let DecoderMethod = "DecodeVCVTImmOperand"; |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 409 | } |
| 410 | |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 411 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 412 | def rot_imm_XFORM: SDNodeXForm<imm, [{ |
| 413 | switch (N->getZExtValue()){ |
| 414 | default: assert(0); |
| 415 | case 0: return CurDAG->getTargetConstant(0, MVT::i32); |
| 416 | case 8: return CurDAG->getTargetConstant(1, MVT::i32); |
| 417 | case 16: return CurDAG->getTargetConstant(2, MVT::i32); |
| 418 | case 24: return CurDAG->getTargetConstant(3, MVT::i32); |
| 419 | } |
| 420 | }]>; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 421 | def RotImmAsmOperand : AsmOperandClass { |
| 422 | let Name = "RotImm"; |
| 423 | let ParserMethod = "parseRotImm"; |
| 424 | } |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 425 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ |
| 426 | int32_t v = N->getZExtValue(); |
| 427 | return v == 8 || v == 16 || v == 24; }], |
| 428 | rot_imm_XFORM> { |
| 429 | let PrintMethod = "printRotImmOperand"; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 430 | let ParserMatchClass = RotImmAsmOperand; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 431 | } |
| 432 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 433 | // shift_imm: An integer that encodes a shift amount and the type of shift |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 434 | // (asr or lsl). The 6-bit immediate encodes as: |
| 435 | // {5} 0 ==> lsl |
| 436 | // 1 asr |
| 437 | // {4-0} imm5 shift amount. |
| 438 | // asr #32 encoded as imm5 == 0. |
| 439 | def ShifterImmAsmOperand : AsmOperandClass { |
| 440 | let Name = "ShifterImm"; |
| 441 | let ParserMethod = "parseShifterImm"; |
| 442 | } |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 443 | def shift_imm : Operand<i32> { |
| 444 | let PrintMethod = "printShiftImmOperand"; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 445 | let ParserMatchClass = ShifterImmAsmOperand; |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 446 | } |
| 447 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 448 | // shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm. |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 449 | def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 450 | def so_reg_reg : Operand<i32>, // reg reg imm |
| 451 | ComplexPattern<i32, 3, "SelectRegShifterOperand", |
| 452 | [shl, srl, sra, rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 453 | let EncoderMethod = "getSORegRegOpValue"; |
| 454 | let PrintMethod = "printSORegRegOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 455 | let DecoderMethod = "DecodeSORegRegOperand"; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 456 | let ParserMatchClass = ShiftedRegAsmOperand; |
Owen Anderson | de317f4 | 2011-08-09 23:33:27 +0000 | [diff] [blame] | 457 | let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 458 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 459 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 460 | def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 461 | def so_reg_imm : Operand<i32>, // reg imm |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 462 | ComplexPattern<i32, 2, "SelectImmShifterOperand", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 463 | [shl, srl, sra, rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 464 | let EncoderMethod = "getSORegImmOpValue"; |
| 465 | let PrintMethod = "printSORegImmOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 466 | let DecoderMethod = "DecodeSORegImmOperand"; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 467 | let ParserMatchClass = ShiftedImmAsmOperand; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 468 | let MIOperandInfo = (ops GPR, i32imm); |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 469 | } |
| 470 | |
| 471 | // FIXME: Does this need to be distinct from so_reg? |
| 472 | def shift_so_reg_reg : Operand<i32>, // reg reg imm |
| 473 | ComplexPattern<i32, 3, "SelectShiftRegShifterOperand", |
| 474 | [shl,srl,sra,rotr]> { |
| 475 | let EncoderMethod = "getSORegRegOpValue"; |
| 476 | let PrintMethod = "printSORegRegOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 477 | let DecoderMethod = "DecodeSORegRegOperand"; |
Jim Grosbach | 40a86ee | 2011-11-16 21:50:05 +0000 | [diff] [blame] | 478 | let ParserMatchClass = ShiftedRegAsmOperand; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 479 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 480 | } |
| 481 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 482 | // FIXME: Does this need to be distinct from so_reg? |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 483 | def shift_so_reg_imm : Operand<i32>, // reg reg imm |
| 484 | ComplexPattern<i32, 2, "SelectShiftImmShifterOperand", |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 485 | [shl,srl,sra,rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 486 | let EncoderMethod = "getSORegImmOpValue"; |
| 487 | let PrintMethod = "printSORegImmOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 488 | let DecoderMethod = "DecodeSORegImmOperand"; |
Jim Grosbach | 40a86ee | 2011-11-16 21:50:05 +0000 | [diff] [blame] | 489 | let ParserMatchClass = ShiftedImmAsmOperand; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 490 | let MIOperandInfo = (ops GPR, i32imm); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 491 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 492 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 493 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 494 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
Bob Wilson | 0998994 | 2011-02-07 17:43:06 +0000 | [diff] [blame] | 495 | // 8-bit immediate rotated by an arbitrary number of bits. |
Jim Grosbach | 9588c10 | 2011-11-12 00:58:43 +0000 | [diff] [blame] | 496 | def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; } |
Eli Friedman | c573e2c | 2011-04-29 22:48:03 +0000 | [diff] [blame] | 497 | def so_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 498 | return ARM_AM::getSOImmVal(Imm) != -1; |
| 499 | }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 500 | let EncoderMethod = "getSOImmOpValue"; |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 501 | let ParserMatchClass = SOImmAsmOperand; |
Owen Anderson | fd9085d | 2011-08-10 17:38:05 +0000 | [diff] [blame] | 502 | let DecoderMethod = "DecodeSOImmOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 503 | } |
| 504 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 505 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 506 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 507 | // get the first/second pieces. |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 508 | def so_imm2part : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 509 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 510 | }]>; |
| 511 | |
| 512 | /// arm_i32imm - True for +V6T2, or true only if so_imm2part is true. |
| 513 | /// |
| 514 | def arm_i32imm : PatLeaf<(imm), [{ |
| 515 | if (Subtarget->hasV6T2Ops()) |
| 516 | return true; |
| 517 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 518 | }]>; |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 519 | |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 520 | /// imm0_1 predicate - Immediate in the range [0,1]. |
| 521 | def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; } |
| 522 | def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; } |
| 523 | |
| 524 | /// imm0_3 predicate - Immediate in the range [0,3]. |
| 525 | def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; } |
| 526 | def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; } |
| 527 | |
Jim Grosbach | b2756af | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 528 | /// imm0_7 predicate - Immediate in the range [0,7]. |
Jim Grosbach | 9588c10 | 2011-11-12 00:58:43 +0000 | [diff] [blame] | 529 | def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; } |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 530 | def imm0_7 : Operand<i32>, ImmLeaf<i32, [{ |
| 531 | return Imm >= 0 && Imm < 8; |
| 532 | }]> { |
| 533 | let ParserMatchClass = Imm0_7AsmOperand; |
| 534 | } |
| 535 | |
Jim Grosbach | 3b8991c | 2011-12-07 01:07:24 +0000 | [diff] [blame] | 536 | /// imm8 predicate - Immediate is exactly 8. |
| 537 | def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; } |
| 538 | def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> { |
| 539 | let ParserMatchClass = Imm8AsmOperand; |
| 540 | } |
| 541 | |
| 542 | /// imm16 predicate - Immediate is exactly 16. |
| 543 | def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; } |
| 544 | def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> { |
| 545 | let ParserMatchClass = Imm16AsmOperand; |
| 546 | } |
| 547 | |
| 548 | /// imm32 predicate - Immediate is exactly 32. |
| 549 | def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; } |
| 550 | def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> { |
| 551 | let ParserMatchClass = Imm32AsmOperand; |
| 552 | } |
| 553 | |
| 554 | /// imm1_7 predicate - Immediate in the range [1,7]. |
| 555 | def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; } |
| 556 | def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> { |
| 557 | let ParserMatchClass = Imm1_7AsmOperand; |
| 558 | } |
| 559 | |
| 560 | /// imm1_15 predicate - Immediate in the range [1,15]. |
| 561 | def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; } |
| 562 | def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> { |
| 563 | let ParserMatchClass = Imm1_15AsmOperand; |
| 564 | } |
| 565 | |
| 566 | /// imm1_31 predicate - Immediate in the range [1,31]. |
| 567 | def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; } |
| 568 | def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> { |
| 569 | let ParserMatchClass = Imm1_31AsmOperand; |
| 570 | } |
| 571 | |
Jim Grosbach | b2756af | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 572 | /// imm0_15 predicate - Immediate in the range [0,15]. |
Jim Grosbach | 9588c10 | 2011-11-12 00:58:43 +0000 | [diff] [blame] | 573 | def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; } |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 574 | def imm0_15 : Operand<i32>, ImmLeaf<i32, [{ |
| 575 | return Imm >= 0 && Imm < 16; |
| 576 | }]> { |
| 577 | let ParserMatchClass = Imm0_15AsmOperand; |
| 578 | } |
| 579 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 580 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
Jim Grosbach | 9588c10 | 2011-11-12 00:58:43 +0000 | [diff] [blame] | 581 | def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; } |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 582 | def imm0_31 : Operand<i32>, ImmLeaf<i32, [{ |
| 583 | return Imm >= 0 && Imm < 32; |
Jim Grosbach | 3d5ab36 | 2011-07-26 16:44:05 +0000 | [diff] [blame] | 584 | }]> { |
| 585 | let ParserMatchClass = Imm0_31AsmOperand; |
| 586 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 587 | |
Jim Grosbach | ee10ff8 | 2011-11-10 19:18:01 +0000 | [diff] [blame] | 588 | /// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32]. |
Jim Grosbach | 9588c10 | 2011-11-12 00:58:43 +0000 | [diff] [blame] | 589 | def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; } |
Jim Grosbach | ee10ff8 | 2011-11-10 19:18:01 +0000 | [diff] [blame] | 590 | def imm0_32 : Operand<i32>, ImmLeaf<i32, [{ |
| 591 | return Imm >= 0 && Imm < 32; |
| 592 | }]> { |
| 593 | let ParserMatchClass = Imm0_32AsmOperand; |
| 594 | } |
| 595 | |
Jim Grosbach | 730fe6c | 2011-12-08 01:30:04 +0000 | [diff] [blame] | 596 | /// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63]. |
| 597 | def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; } |
| 598 | def imm0_63 : Operand<i32>, ImmLeaf<i32, [{ |
| 599 | return Imm >= 0 && Imm < 64; |
| 600 | }]> { |
| 601 | let ParserMatchClass = Imm0_63AsmOperand; |
| 602 | } |
| 603 | |
Jim Grosbach | 02c8460 | 2011-08-01 22:02:20 +0000 | [diff] [blame] | 604 | /// imm0_255 predicate - Immediate in the range [0,255]. |
Jim Grosbach | 9588c10 | 2011-11-12 00:58:43 +0000 | [diff] [blame] | 605 | def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; } |
Jim Grosbach | 02c8460 | 2011-08-01 22:02:20 +0000 | [diff] [blame] | 606 | def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> { |
| 607 | let ParserMatchClass = Imm0_255AsmOperand; |
| 608 | } |
| 609 | |
Jim Grosbach | 9588c10 | 2011-11-12 00:58:43 +0000 | [diff] [blame] | 610 | /// imm0_65535 - An immediate is in the range [0.65535]. |
| 611 | def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; } |
| 612 | def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{ |
| 613 | return Imm >= 0 && Imm < 65536; |
| 614 | }]> { |
| 615 | let ParserMatchClass = Imm0_65535AsmOperand; |
| 616 | } |
| 617 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 618 | // imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference |
| 619 | // a relocatable expression. |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 620 | // |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 621 | // FIXME: This really needs a Thumb version separate from the ARM version. |
| 622 | // While the range is the same, and can thus use the same match class, |
| 623 | // the encoding is different so it should have a different encoder method. |
Jim Grosbach | 9588c10 | 2011-11-12 00:58:43 +0000 | [diff] [blame] | 624 | def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; } |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 625 | def imm0_65535_expr : Operand<i32> { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 626 | let EncoderMethod = "getHiLo16ImmOpValue"; |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 627 | let ParserMatchClass = Imm0_65535ExprAsmOperand; |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 628 | } |
| 629 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 630 | /// imm24b - True if the 32-bit immediate is encodable in 24 bits. |
Jim Grosbach | 9588c10 | 2011-11-12 00:58:43 +0000 | [diff] [blame] | 631 | def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; } |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 632 | def imm24b : Operand<i32>, ImmLeaf<i32, [{ |
| 633 | return Imm >= 0 && Imm <= 0xffffff; |
| 634 | }]> { |
| 635 | let ParserMatchClass = Imm24bitAsmOperand; |
| 636 | } |
| 637 | |
| 638 | |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 639 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 640 | /// e.g., 0xf000ffff |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 641 | def BitfieldAsmOperand : AsmOperandClass { |
| 642 | let Name = "Bitfield"; |
| 643 | let ParserMethod = "parseBitfield"; |
| 644 | } |
Richard Barton | db9ca59 | 2012-03-20 10:50:35 +0000 | [diff] [blame] | 645 | |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 646 | def bf_inv_mask_imm : Operand<i32>, |
| 647 | PatLeaf<(imm), [{ |
| 648 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
| 649 | }] > { |
| 650 | let EncoderMethod = "getBitfieldInvertedMaskOpValue"; |
| 651 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 652 | let DecoderMethod = "DecodeBitfieldMaskOperand"; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 653 | let ParserMatchClass = BitfieldAsmOperand; |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 654 | } |
| 655 | |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 656 | def imm1_32_XFORM: SDNodeXForm<imm, [{ |
| 657 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 658 | }]>; |
| 659 | def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; } |
Jim Grosbach | ef3bf64 | 2011-08-17 21:01:11 +0000 | [diff] [blame] | 660 | def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ |
| 661 | uint64_t Imm = N->getZExtValue(); |
| 662 | return Imm > 0 && Imm <= 32; |
| 663 | }], |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 664 | imm1_32_XFORM> { |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 665 | let PrintMethod = "printImmPlusOneOperand"; |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 666 | let ParserMatchClass = Imm1_32AsmOperand; |
Bruno Cardoso Lopes | 895c1e2 | 2011-05-31 03:33:27 +0000 | [diff] [blame] | 667 | } |
| 668 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 669 | def imm1_16_XFORM: SDNodeXForm<imm, [{ |
| 670 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 671 | }]>; |
| 672 | def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; } |
| 673 | def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }], |
| 674 | imm1_16_XFORM> { |
| 675 | let PrintMethod = "printImmPlusOneOperand"; |
| 676 | let ParserMatchClass = Imm1_16AsmOperand; |
| 677 | } |
| 678 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 679 | // Define ARM specific addressing modes. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 680 | // addrmode_imm12 := reg +/- imm12 |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 681 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 682 | def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 683 | def addrmode_imm12 : Operand<i32>, |
| 684 | ComplexPattern<i32, 2, "SelectAddrModeImm12", []> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 685 | // 12-bit immediate operand. Note that instructions using this encode |
| 686 | // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other |
| 687 | // immediate values are as normal. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 688 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 689 | let EncoderMethod = "getAddrModeImm12OpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 690 | let PrintMethod = "printAddrModeImm12Operand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 691 | let DecoderMethod = "DecodeAddrModeImm12Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 692 | let ParserMatchClass = MemImm12OffsetAsmOperand; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 693 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 694 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 695 | // ldst_so_reg := reg +/- reg shop imm |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 696 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 697 | def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 698 | def ldst_so_reg : Operand<i32>, |
| 699 | ComplexPattern<i32, 3, "SelectLdStSOReg", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 700 | let EncoderMethod = "getLdStSORegOpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 701 | // FIXME: Simplify the printer |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 702 | let PrintMethod = "printAddrMode2Operand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 703 | let DecoderMethod = "DecodeSORegMemOperand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 704 | let ParserMatchClass = MemRegOffsetAsmOperand; |
Owen Anderson | 2b7b238 | 2011-08-11 18:55:42 +0000 | [diff] [blame] | 705 | let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 706 | } |
| 707 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 708 | // postidx_imm8 := +/- [0,255] |
| 709 | // |
| 710 | // 9 bit value: |
| 711 | // {8} 1 is imm8 is non-negative. 0 otherwise. |
| 712 | // {7-0} [0,255] imm8 value. |
| 713 | def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; } |
| 714 | def postidx_imm8 : Operand<i32> { |
| 715 | let PrintMethod = "printPostIdxImm8Operand"; |
| 716 | let ParserMatchClass = PostIdxImm8AsmOperand; |
| 717 | let MIOperandInfo = (ops i32imm); |
| 718 | } |
| 719 | |
Owen Anderson | 154c41d | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 720 | // postidx_imm8s4 := +/- [0,1020] |
| 721 | // |
| 722 | // 9 bit value: |
| 723 | // {8} 1 is imm8 is non-negative. 0 otherwise. |
| 724 | // {7-0} [0,255] imm8 value, scaled by 4. |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 725 | def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; } |
Owen Anderson | 154c41d | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 726 | def postidx_imm8s4 : Operand<i32> { |
| 727 | let PrintMethod = "printPostIdxImm8s4Operand"; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 728 | let ParserMatchClass = PostIdxImm8s4AsmOperand; |
Owen Anderson | 154c41d | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 729 | let MIOperandInfo = (ops i32imm); |
| 730 | } |
| 731 | |
| 732 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 733 | // postidx_reg := +/- reg |
| 734 | // |
| 735 | def PostIdxRegAsmOperand : AsmOperandClass { |
| 736 | let Name = "PostIdxReg"; |
| 737 | let ParserMethod = "parsePostIdxReg"; |
| 738 | } |
| 739 | def postidx_reg : Operand<i32> { |
| 740 | let EncoderMethod = "getPostIdxRegOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 741 | let DecoderMethod = "DecodePostIdxReg"; |
Jim Grosbach | ca8c70b | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 742 | let PrintMethod = "printPostIdxRegOperand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 743 | let ParserMatchClass = PostIdxRegAsmOperand; |
Silviu Baranga | b7c2ed6 | 2012-03-22 13:24:43 +0000 | [diff] [blame] | 744 | let MIOperandInfo = (ops GPRnopc, i32imm); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 745 | } |
| 746 | |
| 747 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 748 | // addrmode2 := reg +/- imm12 |
| 749 | // := reg +/- reg shop imm |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 750 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 751 | // FIXME: addrmode2 should be refactored the rest of the way to always |
| 752 | // use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg). |
| 753 | def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 754 | def addrmode2 : Operand<i32>, |
| 755 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 756 | let EncoderMethod = "getAddrMode2OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 757 | let PrintMethod = "printAddrMode2Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 758 | let ParserMatchClass = AddrMode2AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 759 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 760 | } |
| 761 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 762 | def PostIdxRegShiftedAsmOperand : AsmOperandClass { |
| 763 | let Name = "PostIdxRegShifted"; |
| 764 | let ParserMethod = "parsePostIdxReg"; |
| 765 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 766 | def am2offset_reg : Operand<i32>, |
| 767 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg", |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 768 | [], [SDNPWantRoot]> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 769 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 770 | let PrintMethod = "printAddrMode2OffsetOperand"; |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 771 | // When using this for assembly, it's always as a post-index offset. |
| 772 | let ParserMatchClass = PostIdxRegShiftedAsmOperand; |
Anton Korobeynikov | 46de2d5 | 2012-01-24 04:58:56 +0000 | [diff] [blame] | 773 | let MIOperandInfo = (ops GPRnopc, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 774 | } |
| 775 | |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 776 | // FIXME: am2offset_imm should only need the immediate, not the GPR. Having |
| 777 | // the GPR is purely vestigal at this point. |
| 778 | def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 779 | def am2offset_imm : Operand<i32>, |
| 780 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm", |
| 781 | [], [SDNPWantRoot]> { |
| 782 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
| 783 | let PrintMethod = "printAddrMode2OffsetOperand"; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 784 | let ParserMatchClass = AM2OffsetImmAsmOperand; |
Anton Korobeynikov | 46de2d5 | 2012-01-24 04:58:56 +0000 | [diff] [blame] | 785 | let MIOperandInfo = (ops GPRnopc, i32imm); |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 786 | } |
| 787 | |
| 788 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 789 | // addrmode3 := reg +/- reg |
| 790 | // addrmode3 := reg +/- imm8 |
| 791 | // |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 792 | // FIXME: split into imm vs. reg versions. |
| 793 | def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 794 | def addrmode3 : Operand<i32>, |
| 795 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 796 | let EncoderMethod = "getAddrMode3OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 797 | let PrintMethod = "printAddrMode3Operand"; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 798 | let ParserMatchClass = AddrMode3AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 799 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 800 | } |
| 801 | |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 802 | // FIXME: split into imm vs. reg versions. |
| 803 | // FIXME: parser method to handle +/- register. |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 804 | def AM3OffsetAsmOperand : AsmOperandClass { |
| 805 | let Name = "AM3Offset"; |
| 806 | let ParserMethod = "parseAM3Offset"; |
| 807 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 808 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 809 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 810 | [], [SDNPWantRoot]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 811 | let EncoderMethod = "getAddrMode3OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 812 | let PrintMethod = "printAddrMode3OffsetOperand"; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 813 | let ParserMatchClass = AM3OffsetAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 814 | let MIOperandInfo = (ops GPR, i32imm); |
| 815 | } |
| 816 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 817 | // ldstm_mode := {ia, ib, da, db} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 818 | // |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 819 | def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 820 | let EncoderMethod = "getLdStmModeOpValue"; |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 821 | let PrintMethod = "printLdStmModeOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 822 | } |
| 823 | |
| 824 | // addrmode5 := reg +/- imm8*4 |
| 825 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 826 | def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 827 | def addrmode5 : Operand<i32>, |
| 828 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 829 | let PrintMethod = "printAddrMode5Operand"; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 830 | let EncoderMethod = "getAddrMode5OpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 831 | let DecoderMethod = "DecodeAddrMode5Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 832 | let ParserMatchClass = AddrMode5AsmOperand; |
| 833 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 834 | } |
| 835 | |
Bob Wilson | d3a0765 | 2011-02-07 17:43:09 +0000 | [diff] [blame] | 836 | // addrmode6 := reg with optional alignment |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 837 | // |
Jim Grosbach | 57dcb85 | 2011-10-11 17:29:55 +0000 | [diff] [blame] | 838 | def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; } |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 839 | def addrmode6 : Operand<i32>, |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 840 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 841 | let PrintMethod = "printAddrMode6Operand"; |
Jim Grosbach | 38fbe32 | 2011-10-10 22:55:05 +0000 | [diff] [blame] | 842 | let MIOperandInfo = (ops GPR:$addr, i32imm:$align); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 843 | let EncoderMethod = "getAddrMode6AddressOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 844 | let DecoderMethod = "DecodeAddrMode6Operand"; |
Jim Grosbach | 57dcb85 | 2011-10-11 17:29:55 +0000 | [diff] [blame] | 845 | let ParserMatchClass = AddrMode6AsmOperand; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 846 | } |
| 847 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 848 | def am6offset : Operand<i32>, |
| 849 | ComplexPattern<i32, 1, "SelectAddrMode6Offset", |
| 850 | [], [SDNPWantRoot]> { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 851 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 852 | let MIOperandInfo = (ops GPR); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 853 | let EncoderMethod = "getAddrMode6OffsetOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 854 | let DecoderMethod = "DecodeGPRRegisterClass"; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 855 | } |
| 856 | |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 857 | // Special version of addrmode6 to handle alignment encoding for VST1/VLD1 |
| 858 | // (single element from one lane) for size 32. |
| 859 | def addrmode6oneL32 : Operand<i32>, |
| 860 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 861 | let PrintMethod = "printAddrMode6Operand"; |
| 862 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 863 | let EncoderMethod = "getAddrMode6OneLane32AddressOpValue"; |
| 864 | } |
| 865 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 866 | // Special version of addrmode6 to handle alignment encoding for VLD-dup |
| 867 | // instructions, specifically VLD4-dup. |
| 868 | def addrmode6dup : Operand<i32>, |
| 869 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 870 | let PrintMethod = "printAddrMode6Operand"; |
| 871 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 872 | let EncoderMethod = "getAddrMode6DupAddressOpValue"; |
Jim Grosbach | 98b05a5 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 873 | // FIXME: This is close, but not quite right. The alignment specifier is |
| 874 | // different. |
| 875 | let ParserMatchClass = AddrMode6AsmOperand; |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 876 | } |
| 877 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 878 | // addrmodepc := pc + reg |
| 879 | // |
| 880 | def addrmodepc : Operand<i32>, |
| 881 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 882 | let PrintMethod = "printAddrModePCOperand"; |
| 883 | let MIOperandInfo = (ops GPR, i32imm); |
| 884 | } |
| 885 | |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 886 | // addr_offset_none := reg |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 887 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 888 | def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; } |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 889 | def addr_offset_none : Operand<i32>, |
| 890 | ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> { |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 891 | let PrintMethod = "printAddrMode7Operand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 892 | let DecoderMethod = "DecodeAddrMode7Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 893 | let ParserMatchClass = MemNoOffsetAsmOperand; |
| 894 | let MIOperandInfo = (ops GPR:$base); |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 895 | } |
| 896 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 897 | def nohash_imm : Operand<i32> { |
| 898 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 899 | } |
| 900 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 901 | def CoprocNumAsmOperand : AsmOperandClass { |
| 902 | let Name = "CoprocNum"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 903 | let ParserMethod = "parseCoprocNumOperand"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 904 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 905 | def p_imm : Operand<i32> { |
| 906 | let PrintMethod = "printPImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 907 | let ParserMatchClass = CoprocNumAsmOperand; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 908 | let DecoderMethod = "DecodeCoprocessor"; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 909 | } |
| 910 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 911 | def CoprocRegAsmOperand : AsmOperandClass { |
| 912 | let Name = "CoprocReg"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 913 | let ParserMethod = "parseCoprocRegOperand"; |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 914 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 915 | def c_imm : Operand<i32> { |
| 916 | let PrintMethod = "printCImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 917 | let ParserMatchClass = CoprocRegAsmOperand; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 918 | } |
Jim Grosbach | 9b8f2a0 | 2011-10-12 17:34:41 +0000 | [diff] [blame] | 919 | def CoprocOptionAsmOperand : AsmOperandClass { |
| 920 | let Name = "CoprocOption"; |
| 921 | let ParserMethod = "parseCoprocOptionOperand"; |
| 922 | } |
| 923 | def coproc_option_imm : Operand<i32> { |
| 924 | let PrintMethod = "printCoprocOptionImm"; |
| 925 | let ParserMatchClass = CoprocOptionAsmOperand; |
| 926 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 927 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 928 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 929 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 930 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 931 | |
| 932 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 933 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 934 | // |
| 935 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 936 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 937 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 938 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 939 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 940 | PatFrag opnode, string baseOpc, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 941 | // The register-immediate version is re-materializable. This is useful |
| 942 | // in particular for taking the address of a local. |
| 943 | let isReMaterializable = 1 in { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 944 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 945 | iii, opc, "\t$Rd, $Rn, $imm", |
| 946 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 947 | bits<4> Rd; |
| 948 | bits<4> Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 949 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 950 | let Inst{25} = 1; |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 951 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 952 | let Inst{15-12} = Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 953 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 954 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 955 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 956 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 957 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 958 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 959 | bits<4> Rd; |
| 960 | bits<4> Rn; |
| 961 | bits<4> Rm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 962 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 963 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 964 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 965 | let Inst{15-12} = Rd; |
| 966 | let Inst{11-4} = 0b00000000; |
| 967 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 968 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 969 | |
| 970 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 971 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 972 | iis, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 973 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 974 | bits<4> Rd; |
| 975 | bits<4> Rn; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 976 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 977 | let Inst{25} = 0; |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 978 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 979 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 980 | let Inst{11-5} = shift{11-5}; |
| 981 | let Inst{4} = 0; |
| 982 | let Inst{3-0} = shift{3-0}; |
| 983 | } |
| 984 | |
| 985 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 986 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 987 | iis, opc, "\t$Rd, $Rn, $shift", |
| 988 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> { |
| 989 | bits<4> Rd; |
| 990 | bits<4> Rn; |
| 991 | bits<12> shift; |
| 992 | let Inst{25} = 0; |
| 993 | let Inst{19-16} = Rn; |
| 994 | let Inst{15-12} = Rd; |
| 995 | let Inst{11-8} = shift{11-8}; |
| 996 | let Inst{7} = 0; |
| 997 | let Inst{6-5} = shift{6-5}; |
| 998 | let Inst{4} = 1; |
| 999 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1000 | } |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 1001 | |
| 1002 | // Assembly aliases for optional destination operand when it's the same |
| 1003 | // as the source operand. |
| 1004 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1005 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1006 | so_imm:$imm, pred:$p, |
| 1007 | cc_out:$s)>, |
| 1008 | Requires<[IsARM]>; |
| 1009 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1010 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1011 | GPR:$Rm, pred:$p, |
| 1012 | cc_out:$s)>, |
| 1013 | Requires<[IsARM]>; |
| 1014 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1015 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1016 | so_reg_imm:$shift, pred:$p, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 1017 | cc_out:$s)>, |
| 1018 | Requires<[IsARM]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1019 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1020 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1021 | so_reg_reg:$shift, pred:$p, |
| 1022 | cc_out:$s)>, |
| 1023 | Requires<[IsARM]>; |
| 1024 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1025 | } |
| 1026 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1027 | /// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are |
| 1028 | /// reversed. The 'rr' form is only defined for the disassembler; for codegen |
| 1029 | /// it is equivalent to the AsI1_bin_irs counterpart. |
| 1030 | multiclass AsI1_rbin_irs<bits<4> opcod, string opc, |
| 1031 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 1032 | PatFrag opnode, string baseOpc, bit Commutable = 0> { |
| 1033 | // The register-immediate version is re-materializable. This is useful |
| 1034 | // in particular for taking the address of a local. |
| 1035 | let isReMaterializable = 1 in { |
| 1036 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 1037 | iii, opc, "\t$Rd, $Rn, $imm", |
| 1038 | [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> { |
| 1039 | bits<4> Rd; |
| 1040 | bits<4> Rn; |
| 1041 | bits<12> imm; |
| 1042 | let Inst{25} = 1; |
| 1043 | let Inst{19-16} = Rn; |
| 1044 | let Inst{15-12} = Rd; |
| 1045 | let Inst{11-0} = imm; |
| 1046 | } |
| 1047 | } |
| 1048 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 1049 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 1050 | [/* pattern left blank */]> { |
| 1051 | bits<4> Rd; |
| 1052 | bits<4> Rn; |
| 1053 | bits<4> Rm; |
| 1054 | let Inst{11-4} = 0b00000000; |
| 1055 | let Inst{25} = 0; |
| 1056 | let Inst{3-0} = Rm; |
| 1057 | let Inst{15-12} = Rd; |
| 1058 | let Inst{19-16} = Rn; |
| 1059 | } |
| 1060 | |
| 1061 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
| 1062 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
| 1063 | iis, opc, "\t$Rd, $Rn, $shift", |
| 1064 | [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> { |
| 1065 | bits<4> Rd; |
| 1066 | bits<4> Rn; |
| 1067 | bits<12> shift; |
| 1068 | let Inst{25} = 0; |
| 1069 | let Inst{19-16} = Rn; |
| 1070 | let Inst{15-12} = Rd; |
| 1071 | let Inst{11-5} = shift{11-5}; |
| 1072 | let Inst{4} = 0; |
| 1073 | let Inst{3-0} = shift{3-0}; |
| 1074 | } |
| 1075 | |
| 1076 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
| 1077 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
| 1078 | iis, opc, "\t$Rd, $Rn, $shift", |
| 1079 | [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> { |
| 1080 | bits<4> Rd; |
| 1081 | bits<4> Rn; |
| 1082 | bits<12> shift; |
| 1083 | let Inst{25} = 0; |
| 1084 | let Inst{19-16} = Rn; |
| 1085 | let Inst{15-12} = Rd; |
| 1086 | let Inst{11-8} = shift{11-8}; |
| 1087 | let Inst{7} = 0; |
| 1088 | let Inst{6-5} = shift{6-5}; |
| 1089 | let Inst{4} = 1; |
| 1090 | let Inst{3-0} = shift{3-0}; |
| 1091 | } |
| 1092 | |
| 1093 | // Assembly aliases for optional destination operand when it's the same |
| 1094 | // as the source operand. |
| 1095 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1096 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1097 | so_imm:$imm, pred:$p, |
| 1098 | cc_out:$s)>, |
| 1099 | Requires<[IsARM]>; |
| 1100 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1101 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1102 | GPR:$Rm, pred:$p, |
| 1103 | cc_out:$s)>, |
| 1104 | Requires<[IsARM]>; |
| 1105 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1106 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1107 | so_reg_imm:$shift, pred:$p, |
| 1108 | cc_out:$s)>, |
| 1109 | Requires<[IsARM]>; |
| 1110 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1111 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1112 | so_reg_reg:$shift, pred:$p, |
| 1113 | cc_out:$s)>, |
| 1114 | Requires<[IsARM]>; |
| 1115 | |
| 1116 | } |
| 1117 | |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1118 | /// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default. |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1119 | /// |
| 1120 | /// These opcodes will be converted to the real non-S opcodes by |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 1121 | /// AdjustInstrPostInstrSelection after giving them an optional CPSR operand. |
| 1122 | let hasPostISelHook = 1, Defs = [CPSR] in { |
| 1123 | multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir, |
| 1124 | InstrItinClass iis, PatFrag opnode, |
| 1125 | bit Commutable = 0> { |
| 1126 | def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p), |
| 1127 | 4, iii, |
| 1128 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1129 | |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 1130 | def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p), |
| 1131 | 4, iir, |
| 1132 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 1133 | let isCommutable = Commutable; |
| 1134 | } |
| 1135 | def rsi : ARMPseudoInst<(outs GPR:$Rd), |
| 1136 | (ins GPR:$Rn, so_reg_imm:$shift, pred:$p), |
| 1137 | 4, iis, |
| 1138 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, |
| 1139 | so_reg_imm:$shift))]>; |
| 1140 | |
| 1141 | def rsr : ARMPseudoInst<(outs GPR:$Rd), |
| 1142 | (ins GPR:$Rn, so_reg_reg:$shift, pred:$p), |
| 1143 | 4, iis, |
| 1144 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, |
| 1145 | so_reg_reg:$shift))]>; |
| 1146 | } |
| 1147 | } |
| 1148 | |
| 1149 | /// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG |
| 1150 | /// operands are reversed. |
| 1151 | let hasPostISelHook = 1, Defs = [CPSR] in { |
| 1152 | multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir, |
| 1153 | InstrItinClass iis, PatFrag opnode, |
| 1154 | bit Commutable = 0> { |
| 1155 | def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p), |
| 1156 | 4, iii, |
| 1157 | [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>; |
| 1158 | |
| 1159 | def rsi : ARMPseudoInst<(outs GPR:$Rd), |
| 1160 | (ins GPR:$Rn, so_reg_imm:$shift, pred:$p), |
| 1161 | 4, iis, |
| 1162 | [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, |
| 1163 | GPR:$Rn))]>; |
| 1164 | |
| 1165 | def rsr : ARMPseudoInst<(outs GPR:$Rd), |
| 1166 | (ins GPR:$Rn, so_reg_reg:$shift, pred:$p), |
| 1167 | 4, iis, |
| 1168 | [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, |
| 1169 | GPR:$Rn))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1170 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1171 | } |
| 1172 | |
| 1173 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1174 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1175 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 1176 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 1177 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 1178 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 1179 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1180 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 1181 | opc, "\t$Rn, $imm", |
| 1182 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1183 | bits<4> Rn; |
| 1184 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1185 | let Inst{25} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1186 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1187 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1188 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1189 | let Inst{11-0} = imm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1190 | } |
| 1191 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 1192 | opc, "\t$Rn, $Rm", |
| 1193 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1194 | bits<4> Rn; |
| 1195 | bits<4> Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1196 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1197 | let Inst{25} = 0; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1198 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1199 | let Inst{19-16} = Rn; |
| 1200 | let Inst{15-12} = 0b0000; |
| 1201 | let Inst{11-4} = 0b00000000; |
| 1202 | let Inst{3-0} = Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1203 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1204 | def rsi : AI1<opcod, (outs), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1205 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1206 | opc, "\t$Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1207 | [(opnode GPR:$Rn, so_reg_imm:$shift)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1208 | bits<4> Rn; |
| 1209 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1210 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1211 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1212 | let Inst{19-16} = Rn; |
| 1213 | let Inst{15-12} = 0b0000; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1214 | let Inst{11-5} = shift{11-5}; |
| 1215 | let Inst{4} = 0; |
| 1216 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1217 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1218 | def rsr : AI1<opcod, (outs), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1219 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1220 | opc, "\t$Rn, $shift", |
| 1221 | [(opnode GPR:$Rn, so_reg_reg:$shift)]> { |
| 1222 | bits<4> Rn; |
| 1223 | bits<12> shift; |
| 1224 | let Inst{25} = 0; |
| 1225 | let Inst{20} = 1; |
| 1226 | let Inst{19-16} = Rn; |
| 1227 | let Inst{15-12} = 0b0000; |
| 1228 | let Inst{11-8} = shift{11-8}; |
| 1229 | let Inst{7} = 0; |
| 1230 | let Inst{6-5} = shift{6-5}; |
| 1231 | let Inst{4} = 1; |
| 1232 | let Inst{3-0} = shift{3-0}; |
| 1233 | } |
| 1234 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1235 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1236 | } |
| 1237 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1238 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1239 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1240 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1241 | class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1242 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1243 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1244 | [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>, |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1245 | Requires<[IsARM, HasV6]> { |
| 1246 | bits<4> Rd; |
| 1247 | bits<4> Rm; |
| 1248 | bits<2> rot; |
| 1249 | let Inst{19-16} = 0b1111; |
| 1250 | let Inst{15-12} = Rd; |
| 1251 | let Inst{11-10} = rot; |
| 1252 | let Inst{3-0} = Rm; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1253 | } |
| 1254 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1255 | class AI_ext_rrot_np<bits<8> opcod, string opc> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1256 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1257 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>, |
| 1258 | Requires<[IsARM, HasV6]> { |
| 1259 | bits<2> rot; |
| 1260 | let Inst{19-16} = 0b1111; |
| 1261 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1262 | } |
| 1263 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1264 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1265 | /// register and one whose operand is a register rotated by 8/16/24. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1266 | class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1267 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1268 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1269 | [(set GPRnopc:$Rd, (opnode GPR:$Rn, |
| 1270 | (rotr GPRnopc:$Rm, rot_imm:$rot)))]>, |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1271 | Requires<[IsARM, HasV6]> { |
| 1272 | bits<4> Rd; |
| 1273 | bits<4> Rm; |
| 1274 | bits<4> Rn; |
| 1275 | bits<2> rot; |
| 1276 | let Inst{19-16} = Rn; |
| 1277 | let Inst{15-12} = Rd; |
| 1278 | let Inst{11-10} = rot; |
| 1279 | let Inst{9-4} = 0b000111; |
| 1280 | let Inst{3-0} = Rm; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1281 | } |
| 1282 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1283 | class AI_exta_rrot_np<bits<8> opcod, string opc> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1284 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1285 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>, |
| 1286 | Requires<[IsARM, HasV6]> { |
| 1287 | bits<4> Rn; |
| 1288 | bits<2> rot; |
| 1289 | let Inst{19-16} = Rn; |
| 1290 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1291 | } |
| 1292 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1293 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1294 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1295 | string baseOpc, bit Commutable = 0> { |
Andrew Trick | 83a8031 | 2011-09-20 18:22:31 +0000 | [diff] [blame] | 1296 | let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1297 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1298 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1299 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1300 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1301 | bits<4> Rd; |
| 1302 | bits<4> Rn; |
| 1303 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1304 | let Inst{25} = 1; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1305 | let Inst{15-12} = Rd; |
| 1306 | let Inst{19-16} = Rn; |
| 1307 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1308 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1309 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 1310 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1311 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1312 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1313 | bits<4> Rd; |
| 1314 | bits<4> Rn; |
| 1315 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1316 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1317 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1318 | let isCommutable = Commutable; |
| 1319 | let Inst{3-0} = Rm; |
| 1320 | let Inst{15-12} = Rd; |
| 1321 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1322 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1323 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
| 1324 | (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1325 | DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1326 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1327 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1328 | bits<4> Rd; |
| 1329 | bits<4> Rn; |
| 1330 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1331 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1332 | let Inst{19-16} = Rn; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1333 | let Inst{15-12} = Rd; |
| 1334 | let Inst{11-5} = shift{11-5}; |
| 1335 | let Inst{4} = 0; |
| 1336 | let Inst{3-0} = shift{3-0}; |
| 1337 | } |
Silviu Baranga | 1c01249 | 2012-04-05 16:19:29 +0000 | [diff] [blame] | 1338 | def rsr : AsI1<opcod, (outs GPRnopc:$Rd), |
| 1339 | (ins GPRnopc:$Rn, so_reg_reg:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1340 | DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Silviu Baranga | 1c01249 | 2012-04-05 16:19:29 +0000 | [diff] [blame] | 1341 | [(set GPRnopc:$Rd, CPSR, (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1342 | Requires<[IsARM]> { |
| 1343 | bits<4> Rd; |
| 1344 | bits<4> Rn; |
| 1345 | bits<12> shift; |
| 1346 | let Inst{25} = 0; |
| 1347 | let Inst{19-16} = Rn; |
| 1348 | let Inst{15-12} = Rd; |
| 1349 | let Inst{11-8} = shift{11-8}; |
| 1350 | let Inst{7} = 0; |
| 1351 | let Inst{6-5} = shift{6-5}; |
| 1352 | let Inst{4} = 1; |
| 1353 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1354 | } |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1355 | } |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1356 | |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1357 | // Assembly aliases for optional destination operand when it's the same |
| 1358 | // as the source operand. |
| 1359 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1360 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1361 | so_imm:$imm, pred:$p, |
| 1362 | cc_out:$s)>, |
| 1363 | Requires<[IsARM]>; |
| 1364 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1365 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1366 | GPR:$Rm, pred:$p, |
| 1367 | cc_out:$s)>, |
| 1368 | Requires<[IsARM]>; |
| 1369 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1370 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1371 | so_reg_imm:$shift, pred:$p, |
| 1372 | cc_out:$s)>, |
| 1373 | Requires<[IsARM]>; |
| 1374 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Silviu Baranga | 1c01249 | 2012-04-05 16:19:29 +0000 | [diff] [blame] | 1375 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPRnopc:$Rdn, GPRnopc:$Rdn, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1376 | so_reg_reg:$shift, pred:$p, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1377 | cc_out:$s)>, |
| 1378 | Requires<[IsARM]>; |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1379 | } |
| 1380 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1381 | /// AI1_rsc_irs - Define instructions and patterns for rsc |
| 1382 | multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 1383 | string baseOpc> { |
Andrew Trick | 83a8031 | 2011-09-20 18:22:31 +0000 | [diff] [blame] | 1384 | let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in { |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1385 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1386 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 1387 | [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>, |
| 1388 | Requires<[IsARM]> { |
| 1389 | bits<4> Rd; |
| 1390 | bits<4> Rn; |
| 1391 | bits<12> imm; |
| 1392 | let Inst{25} = 1; |
| 1393 | let Inst{15-12} = Rd; |
| 1394 | let Inst{19-16} = Rn; |
| 1395 | let Inst{11-0} = imm; |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1396 | } |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1397 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 1398 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 1399 | [/* pattern left blank */]> { |
| 1400 | bits<4> Rd; |
| 1401 | bits<4> Rn; |
| 1402 | bits<4> Rm; |
| 1403 | let Inst{11-4} = 0b00000000; |
| 1404 | let Inst{25} = 0; |
| 1405 | let Inst{3-0} = Rm; |
| 1406 | let Inst{15-12} = Rd; |
| 1407 | let Inst{19-16} = Rn; |
| 1408 | } |
| 1409 | def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
| 1410 | DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 1411 | [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>, |
| 1412 | Requires<[IsARM]> { |
| 1413 | bits<4> Rd; |
| 1414 | bits<4> Rn; |
| 1415 | bits<12> shift; |
| 1416 | let Inst{25} = 0; |
| 1417 | let Inst{19-16} = Rn; |
| 1418 | let Inst{15-12} = Rd; |
| 1419 | let Inst{11-5} = shift{11-5}; |
| 1420 | let Inst{4} = 0; |
| 1421 | let Inst{3-0} = shift{3-0}; |
| 1422 | } |
| 1423 | def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 1424 | DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 1425 | [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>, |
| 1426 | Requires<[IsARM]> { |
| 1427 | bits<4> Rd; |
| 1428 | bits<4> Rn; |
| 1429 | bits<12> shift; |
| 1430 | let Inst{25} = 0; |
| 1431 | let Inst{19-16} = Rn; |
| 1432 | let Inst{15-12} = Rd; |
| 1433 | let Inst{11-8} = shift{11-8}; |
| 1434 | let Inst{7} = 0; |
| 1435 | let Inst{6-5} = shift{6-5}; |
| 1436 | let Inst{4} = 1; |
| 1437 | let Inst{3-0} = shift{3-0}; |
| 1438 | } |
| 1439 | } |
| 1440 | |
| 1441 | // Assembly aliases for optional destination operand when it's the same |
| 1442 | // as the source operand. |
| 1443 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1444 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1445 | so_imm:$imm, pred:$p, |
| 1446 | cc_out:$s)>, |
| 1447 | Requires<[IsARM]>; |
| 1448 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1449 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1450 | GPR:$Rm, pred:$p, |
| 1451 | cc_out:$s)>, |
| 1452 | Requires<[IsARM]>; |
| 1453 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1454 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1455 | so_reg_imm:$shift, pred:$p, |
| 1456 | cc_out:$s)>, |
| 1457 | Requires<[IsARM]>; |
| 1458 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1459 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1460 | so_reg_reg:$shift, pred:$p, |
| 1461 | cc_out:$s)>, |
| 1462 | Requires<[IsARM]>; |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1463 | } |
| 1464 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1465 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1466 | multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1467 | InstrItinClass iir, PatFrag opnode> { |
| 1468 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1469 | // GPR and a constrained immediate so that we can use this to match |
| 1470 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1471 | def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1472 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 1473 | [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1474 | bits<4> Rt; |
| 1475 | bits<17> addr; |
| 1476 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1477 | let Inst{19-16} = addr{16-13}; // Rn |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1478 | let Inst{15-12} = Rt; |
| 1479 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1480 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1481 | def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1482 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 1483 | [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1484 | bits<4> Rt; |
| 1485 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1486 | let shift{4} = 0; // Inst{4} = 0 |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1487 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1488 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1489 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1490 | let Inst{11-0} = shift{11-0}; |
| 1491 | } |
| 1492 | } |
| 1493 | } |
| 1494 | |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 1495 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
| 1496 | multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii, |
| 1497 | InstrItinClass iir, PatFrag opnode> { |
| 1498 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1499 | // GPR and a constrained immediate so that we can use this to match |
| 1500 | // frame index references and avoid matching constant pool references. |
| 1501 | def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr), |
| 1502 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 1503 | [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> { |
| 1504 | bits<4> Rt; |
| 1505 | bits<17> addr; |
| 1506 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1507 | let Inst{19-16} = addr{16-13}; // Rn |
| 1508 | let Inst{15-12} = Rt; |
| 1509 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1510 | } |
| 1511 | def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift), |
| 1512 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 1513 | [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> { |
| 1514 | bits<4> Rt; |
| 1515 | bits<17> shift; |
| 1516 | let shift{4} = 0; // Inst{4} = 0 |
| 1517 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1518 | let Inst{19-16} = shift{16-13}; // Rn |
| 1519 | let Inst{15-12} = Rt; |
| 1520 | let Inst{11-0} = shift{11-0}; |
| 1521 | } |
| 1522 | } |
| 1523 | } |
| 1524 | |
| 1525 | |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1526 | multiclass AI_str1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1527 | InstrItinClass iir, PatFrag opnode> { |
| 1528 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1529 | // GPR and a constrained immediate so that we can use this to match |
| 1530 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1531 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1532 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 1533 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 1534 | [(opnode GPR:$Rt, addrmode_imm12:$addr)]> { |
| 1535 | bits<4> Rt; |
| 1536 | bits<17> addr; |
| 1537 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1538 | let Inst{19-16} = addr{16-13}; // Rn |
| 1539 | let Inst{15-12} = Rt; |
| 1540 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1541 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1542 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1543 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 1544 | [(opnode GPR:$Rt, ldst_so_reg:$shift)]> { |
| 1545 | bits<4> Rt; |
| 1546 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1547 | let shift{4} = 0; // Inst{4} = 0 |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1548 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1549 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1550 | let Inst{15-12} = Rt; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1551 | let Inst{11-0} = shift{11-0}; |
| 1552 | } |
| 1553 | } |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 1554 | |
| 1555 | multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii, |
| 1556 | InstrItinClass iir, PatFrag opnode> { |
| 1557 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1558 | // GPR and a constrained immediate so that we can use this to match |
| 1559 | // frame index references and avoid matching constant pool references. |
| 1560 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
| 1561 | (ins GPRnopc:$Rt, addrmode_imm12:$addr), |
| 1562 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 1563 | [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> { |
| 1564 | bits<4> Rt; |
| 1565 | bits<17> addr; |
| 1566 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1567 | let Inst{19-16} = addr{16-13}; // Rn |
| 1568 | let Inst{15-12} = Rt; |
| 1569 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1570 | } |
| 1571 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift), |
| 1572 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 1573 | [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> { |
| 1574 | bits<4> Rt; |
| 1575 | bits<17> shift; |
| 1576 | let shift{4} = 0; // Inst{4} = 0 |
| 1577 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1578 | let Inst{19-16} = shift{16-13}; // Rn |
| 1579 | let Inst{15-12} = Rt; |
| 1580 | let Inst{11-0} = shift{11-0}; |
| 1581 | } |
| 1582 | } |
| 1583 | |
| 1584 | |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 1585 | //===----------------------------------------------------------------------===// |
| 1586 | // Instructions |
| 1587 | //===----------------------------------------------------------------------===// |
| 1588 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1589 | //===----------------------------------------------------------------------===// |
| 1590 | // Miscellaneous Instructions. |
| 1591 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 1592 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1593 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 1594 | /// the function. The first operand is the ID# for this instruction, the second |
| 1595 | /// is the index into the MachineConstantPool that this is, the third is the |
| 1596 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1597 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1598 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1599 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1600 | i32imm:$size), NoItinerary, []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1601 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 1602 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 1603 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 1604 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 1605 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1606 | def ADJCALLSTACKUP : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1607 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1608 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 1609 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1610 | def ADJCALLSTACKDOWN : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1611 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1612 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1613 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1614 | |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 1615 | // Atomic pseudo-insts which will be lowered to ldrexd/strexd loops. |
Jay Foad | bf8356b | 2011-11-15 07:50:05 +0000 | [diff] [blame] | 1616 | // (These pseudos use a hand-written selection code). |
Eli Friedman | 34c4485 | 2011-09-06 20:53:37 +0000 | [diff] [blame] | 1617 | let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in { |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 1618 | def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1619 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1620 | NoItinerary, []>; |
| 1621 | def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1622 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1623 | NoItinerary, []>; |
| 1624 | def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1625 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1626 | NoItinerary, []>; |
| 1627 | def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1628 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1629 | NoItinerary, []>; |
| 1630 | def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1631 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1632 | NoItinerary, []>; |
| 1633 | def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1634 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1635 | NoItinerary, []>; |
| 1636 | def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1637 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1638 | NoItinerary, []>; |
Eli Friedman | 4d3f329 | 2011-08-31 17:52:22 +0000 | [diff] [blame] | 1639 | def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1640 | (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2, |
| 1641 | GPR:$set1, GPR:$set2), |
| 1642 | NoItinerary, []>; |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 1643 | } |
| 1644 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1645 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>, |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1646 | Requires<[IsARM, HasV6T2]> { |
| 1647 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1648 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1649 | let Inst{7-0} = 0b00000000; |
| 1650 | } |
| 1651 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1652 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>, |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1653 | Requires<[IsARM, HasV6T2]> { |
| 1654 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1655 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1656 | let Inst{7-0} = 0b00000001; |
| 1657 | } |
| 1658 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1659 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>, |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1660 | Requires<[IsARM, HasV6T2]> { |
| 1661 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1662 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1663 | let Inst{7-0} = 0b00000010; |
| 1664 | } |
| 1665 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1666 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>, |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1667 | Requires<[IsARM, HasV6T2]> { |
| 1668 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1669 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1670 | let Inst{7-0} = 0b00000011; |
| 1671 | } |
| 1672 | |
Owen Anderson | 05b0c9f | 2011-08-11 21:50:56 +0000 | [diff] [blame] | 1673 | def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel", |
| 1674 | "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1675 | bits<4> Rd; |
| 1676 | bits<4> Rn; |
| 1677 | bits<4> Rm; |
| 1678 | let Inst{3-0} = Rm; |
| 1679 | let Inst{15-12} = Rd; |
| 1680 | let Inst{19-16} = Rn; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1681 | let Inst{27-20} = 0b01101000; |
| 1682 | let Inst{7-4} = 0b1011; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1683 | let Inst{11-8} = 0b1111; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1684 | } |
| 1685 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1686 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
Jim Grosbach | 0fdf6cc | 2011-07-22 18:04:10 +0000 | [diff] [blame] | 1687 | []>, Requires<[IsARM, HasV6T2]> { |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1688 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1689 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1690 | let Inst{7-0} = 0b00000100; |
| 1691 | } |
| 1692 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1693 | // The i32imm operand $val can be used by a debugger to store more information |
| 1694 | // about the breakpoint. |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 1695 | def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary, |
| 1696 | "bkpt", "\t$val", []>, Requires<[IsARM]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1697 | bits<16> val; |
| 1698 | let Inst{3-0} = val{3-0}; |
| 1699 | let Inst{19-8} = val{15-4}; |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1700 | let Inst{27-20} = 0b00010010; |
| 1701 | let Inst{7-4} = 0b0111; |
| 1702 | } |
| 1703 | |
Jim Grosbach | 96e24fa | 2011-07-29 17:36:04 +0000 | [diff] [blame] | 1704 | // Change Processor State |
| 1705 | // FIXME: We should use InstAlias to handle the optional operands. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1706 | class CPS<dag iops, string asm_ops> |
| 1707 | : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops), |
Jim Grosbach | bd4562e | 2011-07-29 17:33:29 +0000 | [diff] [blame] | 1708 | []>, Requires<[IsARM]> { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1709 | bits<2> imod; |
| 1710 | bits<3> iflags; |
| 1711 | bits<5> mode; |
| 1712 | bit M; |
| 1713 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1714 | let Inst{31-28} = 0b1111; |
| 1715 | let Inst{27-20} = 0b00010000; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1716 | let Inst{19-18} = imod; |
| 1717 | let Inst{17} = M; // Enabled if mode is set; |
Owen Anderson | cb9fed6 | 2011-10-28 18:02:13 +0000 | [diff] [blame] | 1718 | let Inst{16-9} = 0b00000000; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1719 | let Inst{8-6} = iflags; |
| 1720 | let Inst{5} = 0; |
| 1721 | let Inst{4-0} = mode; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1722 | } |
| 1723 | |
Owen Anderson | 35008c2 | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 1724 | let DecoderMethod = "DecodeCPSInstruction" in { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1725 | let M = 1 in |
Jim Grosbach | 33768db | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1726 | def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode), |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1727 | "$imod\t$iflags, $mode">; |
| 1728 | let mode = 0, M = 0 in |
| 1729 | def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">; |
| 1730 | |
| 1731 | let imod = 0, iflags = 0, M = 1 in |
Jim Grosbach | 33768db | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1732 | def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">; |
Owen Anderson | 35008c2 | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 1733 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1734 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1735 | // Preload signals the memory system of possible future data/instruction access. |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1736 | multiclass APreLoad<bits<1> read, bits<1> data, string opc> { |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1737 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1738 | def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1739 | !strconcat(opc, "\t$addr"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1740 | [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1741 | bits<4> Rt; |
| 1742 | bits<17> addr; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1743 | let Inst{31-26} = 0b111101; |
| 1744 | let Inst{25} = 0; // 0 for immediate form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1745 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1746 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1747 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1748 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1749 | let Inst{19-16} = addr{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1750 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1751 | let Inst{11-0} = addr{11-0}; // imm12 |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1752 | } |
| 1753 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1754 | def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1755 | !strconcat(opc, "\t$shift"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1756 | [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1757 | bits<17> shift; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1758 | let Inst{31-26} = 0b111101; |
| 1759 | let Inst{25} = 1; // 1 for register form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1760 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1761 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1762 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1763 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1764 | let Inst{19-16} = shift{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1765 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1766 | let Inst{11-0} = shift{11-0}; |
Owen Anderson | 1f26758 | 2011-08-29 20:42:00 +0000 | [diff] [blame] | 1767 | let Inst{4} = 0; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1768 | } |
| 1769 | } |
| 1770 | |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1771 | defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>; |
| 1772 | defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>; |
| 1773 | defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1774 | |
Jim Grosbach | 53a89d6 | 2011-07-22 17:46:13 +0000 | [diff] [blame] | 1775 | def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary, |
Jim Grosbach | 6c1bb77 | 2011-07-22 16:59:04 +0000 | [diff] [blame] | 1776 | "setend\t$end", []>, Requires<[IsARM]> { |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1777 | bits<1> end; |
| 1778 | let Inst{31-10} = 0b1111000100000001000000; |
| 1779 | let Inst{9} = end; |
| 1780 | let Inst{8-0} = 0; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1781 | } |
| 1782 | |
Jim Grosbach | 6f9f884 | 2011-07-13 22:59:38 +0000 | [diff] [blame] | 1783 | def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
| 1784 | []>, Requires<[IsARM, HasV7]> { |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1785 | bits<4> opt; |
| 1786 | let Inst{27-4} = 0b001100100000111100001111; |
| 1787 | let Inst{3-0} = opt; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1788 | } |
| 1789 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1790 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 1791 | let isBarrier = 1, isTerminator = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1792 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1793 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1794 | Requires<[IsARM]> { |
Bill Wendling | af2b573 | 2010-11-21 11:05:29 +0000 | [diff] [blame] | 1795 | let Inst = 0xe7ffdefe; |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1796 | } |
| 1797 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1798 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1799 | let isNotDuplicable = 1 in { |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1800 | def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1801 | 4, IIC_iALUr, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1802 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1803 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 1804 | let AddedComplexity = 10 in { |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1805 | def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1806 | 4, IIC_iLoad_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1807 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1808 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1809 | def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1810 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1811 | [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>; |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 1812 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1813 | def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1814 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1815 | [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1816 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1817 | def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1818 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1819 | [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1820 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1821 | def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1822 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1823 | [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1824 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1825 | let AddedComplexity = 10 in { |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1826 | def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1827 | 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1828 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1829 | def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1830 | 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, |
Eric Christopher | a0f720f | 2011-01-15 00:25:09 +0000 | [diff] [blame] | 1831 | addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1832 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1833 | def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1834 | 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1835 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1836 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1837 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1838 | |
| 1839 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1840 | // assembler. |
Bill Wendling | 8ca2fd6 | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1841 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1842 | // The 'adr' mnemonic encodes differently if the label is before or after |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1843 | // the instruction. The {24-21} opcode bits are set by the fixup, as we don't |
| 1844 | // know until then which form of the instruction will be used. |
Johnny Chen | e6d69e7 | 2011-03-24 20:42:48 +0000 | [diff] [blame] | 1845 | def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label), |
Jim Grosbach | 70a0915 | 2011-07-28 16:33:54 +0000 | [diff] [blame] | 1846 | MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> { |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1847 | bits<4> Rd; |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 1848 | bits<14> label; |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1849 | let Inst{27-25} = 0b001; |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 1850 | let Inst{24} = 0; |
| 1851 | let Inst{23-22} = label{13-12}; |
| 1852 | let Inst{21} = 0; |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1853 | let Inst{20} = 0; |
| 1854 | let Inst{19-16} = 0b1111; |
| 1855 | let Inst{15-12} = Rd; |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 1856 | let Inst{11-0} = label{11-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1857 | } |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1858 | def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1859 | 4, IIC_iALUi, []>; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1860 | |
| 1861 | def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd), |
| 1862 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1863 | 4, IIC_iALUi, []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1864 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1865 | //===----------------------------------------------------------------------===// |
| 1866 | // Control Flow Instructions. |
| 1867 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1868 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1869 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1870 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1871 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1872 | "bx", "\tlr", [(ARMretflag)]>, |
| 1873 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1874 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1875 | } |
| 1876 | |
| 1877 | // ARMV4 only |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1878 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1879 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1880 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1881 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1882 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1883 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1884 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1885 | // Indirect branches |
| 1886 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1887 | // ARMV4T and above |
Jim Grosbach | 532c2f1 | 2010-11-30 00:24:05 +0000 | [diff] [blame] | 1888 | def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1889 | [(brind GPR:$dst)]>, |
| 1890 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1891 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1892 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 1893 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1894 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1895 | |
Jim Grosbach | d447ac6 | 2011-07-13 20:21:31 +0000 | [diff] [blame] | 1896 | def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, |
| 1897 | "bx", "\t$dst", [/* pattern left blank */]>, |
Johnny Chen | 75f4296 | 2011-05-22 17:51:04 +0000 | [diff] [blame] | 1898 | Requires<[IsARM, HasV4T]> { |
| 1899 | bits<4> dst; |
| 1900 | let Inst{27-4} = 0b000100101111111111110001; |
| 1901 | let Inst{3-0} = dst; |
| 1902 | } |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1903 | } |
| 1904 | |
Jakob Stoklund Olesen | c54f634 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 1905 | // SP is marked as a use to prevent stack-pointer assignments that appear |
| 1906 | // immediately before calls from potentially appearing dead. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1907 | let isCall = 1, |
Jim Grosbach | 34e98e9 | 2011-03-12 00:51:00 +0000 | [diff] [blame] | 1908 | // FIXME: Do we really need a non-predicated version? If so, it should |
| 1909 | // at least be a pseudo instruction expanding to the predicated version |
| 1910 | // at MC lowering time. |
Jakob Stoklund Olesen | c54f634 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 1911 | Defs = [LR], Uses = [SP] in { |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1912 | def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1913 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1914 | [(ARMcall tglobaladdr:$func)]>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1915 | Requires<[IsARM]> { |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1916 | let Inst{31-28} = 0b1110; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1917 | bits<24> func; |
| 1918 | let Inst{23-0} = func; |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 1919 | let DecoderMethod = "DecodeBranchImmInstruction"; |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1920 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1921 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1922 | def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1923 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1924 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1925 | Requires<[IsARM]> { |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1926 | bits<24> func; |
| 1927 | let Inst{23-0} = func; |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 1928 | let DecoderMethod = "DecodeBranchImmInstruction"; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1929 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1930 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1931 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1932 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1933 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1934 | [(ARMcall GPR:$func)]>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1935 | Requires<[IsARM, HasV5T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1936 | bits<4> func; |
Jim Grosbach | 817c1a6 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 1937 | let Inst{31-4} = 0b1110000100101111111111110011; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1938 | let Inst{3-0} = func; |
| 1939 | } |
| 1940 | |
| 1941 | def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
| 1942 | IIC_Br, "blx", "\t$func", |
| 1943 | [(ARMcall_pred GPR:$func)]>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1944 | Requires<[IsARM, HasV5T]> { |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1945 | bits<4> func; |
| 1946 | let Inst{27-4} = 0b000100101111111111110011; |
| 1947 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1948 | } |
| 1949 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1950 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1951 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1952 | def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1953 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1954 | Requires<[IsARM, HasV4T]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1955 | |
| 1956 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1957 | def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1958 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1959 | Requires<[IsARM, NoV4T]>; |
Evan Cheng | 4bfcd4a | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1960 | |
| 1961 | // mov lr, pc; b if callee is marked noreturn to avoid confusing the |
| 1962 | // return stack predictor. |
| 1963 | def BMOVPCB_CALL : ARMPseudoInst<(outs), |
| 1964 | (ins bl_target:$func, variable_ops), |
| 1965 | 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1966 | Requires<[IsARM]>; |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1967 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1968 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1969 | let isBranch = 1, isTerminator = 1 in { |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1970 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 1971 | // a two-value operand where a dag node expects two operands. :( |
| 1972 | def Bcc : ABI<0b1010, (outs), (ins br_target:$target), |
| 1973 | IIC_Br, "b", "\t$target", |
| 1974 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> { |
| 1975 | bits<24> target; |
| 1976 | let Inst{23-0} = target; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1977 | let DecoderMethod = "DecodeBranchImmInstruction"; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1978 | } |
| 1979 | |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1980 | let isBarrier = 1 in { |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1981 | // B is "predicable" since it's just a Bcc with an 'always' condition. |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1982 | let isPredicable = 1 in |
Jim Grosbach | cea5afc | 2011-03-11 23:25:21 +0000 | [diff] [blame] | 1983 | // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly |
| 1984 | // should be sufficient. |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1985 | // FIXME: Is B really a Barrier? That doesn't seem right. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1986 | def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1987 | [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1988 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1989 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
| 1990 | def BR_JTr : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1991 | (ins GPR:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1992 | 0, IIC_Br, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1993 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>; |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1994 | // FIXME: This shouldn't use the generic "addrmode2," but rather be split |
| 1995 | // into i12 and rs suffixed versions. |
| 1996 | def BR_JTm : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1997 | (ins addrmode2:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1998 | 0, IIC_Br, |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1999 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 2000 | imm:$id)]>; |
Jim Grosbach | 0eb49c5 | 2010-11-21 01:26:01 +0000 | [diff] [blame] | 2001 | def BR_JTadd : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 2002 | (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2003 | 0, IIC_Br, |
Jim Grosbach | f8dabac | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 2004 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 2005 | imm:$id)]>; |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 2006 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 2007 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 2008 | |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 2009 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 2010 | |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 2011 | // BLX (immediate) |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 2012 | def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary, |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 2013 | "blx\t$target", []>, |
Johnny Chen | 8901e6f | 2011-03-31 17:53:50 +0000 | [diff] [blame] | 2014 | Requires<[IsARM, HasV5T]> { |
| 2015 | let Inst{31-25} = 0b1111101; |
| 2016 | bits<25> target; |
| 2017 | let Inst{23-0} = target{24-1}; |
| 2018 | let Inst{24} = target{0}; |
| 2019 | } |
| 2020 | |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 2021 | // Branch and Exchange Jazelle |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 2022 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 2023 | [/* pattern left blank */]> { |
| 2024 | bits<4> func; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 2025 | let Inst{23-20} = 0b0010; |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 2026 | let Inst{19-8} = 0xfff; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 2027 | let Inst{7-4} = 0b0010; |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 2028 | let Inst{3-0} = func; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 2029 | } |
| 2030 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2031 | // Tail calls. |
| 2032 | |
Jakob Stoklund Olesen | aa395e8 | 2012-04-06 21:17:42 +0000 | [diff] [blame] | 2033 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in { |
| 2034 | def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 2035 | IIC_Br, []>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2036 | |
Jakob Stoklund Olesen | aa395e8 | 2012-04-06 21:17:42 +0000 | [diff] [blame] | 2037 | def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 2038 | IIC_Br, []>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2039 | |
Jakob Stoklund Olesen | aa395e8 | 2012-04-06 21:17:42 +0000 | [diff] [blame] | 2040 | def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops), |
| 2041 | 4, IIC_Br, [], |
| 2042 | (Bcc br_target:$dst, (ops 14, zero_reg))>, |
| 2043 | Requires<[IsARM]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2044 | |
Jakob Stoklund Olesen | aa395e8 | 2012-04-06 21:17:42 +0000 | [diff] [blame] | 2045 | def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
| 2046 | 4, IIC_Br, [], |
| 2047 | (BX GPR:$dst)>, |
| 2048 | Requires<[IsARM]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2049 | } |
| 2050 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 2051 | // Secure Monitor Call is a system instruction. |
Jim Grosbach | 7c9fbc0 | 2011-07-22 18:13:31 +0000 | [diff] [blame] | 2052 | def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", |
| 2053 | []> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 2054 | bits<4> opt; |
| 2055 | let Inst{23-4} = 0b01100000000000000111; |
| 2056 | let Inst{3-0} = opt; |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 2057 | } |
| 2058 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 2059 | // Supervisor Call (Software Interrupt) |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 2060 | let isCall = 1, Uses = [SP] in { |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 2061 | def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 2062 | bits<24> svc; |
| 2063 | let Inst{23-0} = svc; |
| 2064 | } |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 2065 | } |
| 2066 | |
Jim Grosbach | 5a28748 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 2067 | // Store Return State |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2068 | class SRSI<bit wb, string asm> |
| 2069 | : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm, |
| 2070 | NoItinerary, asm, "", []> { |
| 2071 | bits<5> mode; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2072 | let Inst{31-28} = 0b1111; |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2073 | let Inst{27-25} = 0b100; |
| 2074 | let Inst{22} = 1; |
| 2075 | let Inst{21} = wb; |
| 2076 | let Inst{20} = 0; |
| 2077 | let Inst{19-16} = 0b1101; // SP |
| 2078 | let Inst{15-5} = 0b00000101000; |
| 2079 | let Inst{4-0} = mode; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2080 | } |
| 2081 | |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2082 | def SRSDA : SRSI<0, "srsda\tsp, $mode"> { |
| 2083 | let Inst{24-23} = 0; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2084 | } |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2085 | def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> { |
| 2086 | let Inst{24-23} = 0; |
| 2087 | } |
| 2088 | def SRSDB : SRSI<0, "srsdb\tsp, $mode"> { |
| 2089 | let Inst{24-23} = 0b10; |
| 2090 | } |
| 2091 | def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> { |
| 2092 | let Inst{24-23} = 0b10; |
| 2093 | } |
| 2094 | def SRSIA : SRSI<0, "srsia\tsp, $mode"> { |
| 2095 | let Inst{24-23} = 0b01; |
| 2096 | } |
| 2097 | def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> { |
| 2098 | let Inst{24-23} = 0b01; |
| 2099 | } |
| 2100 | def SRSIB : SRSI<0, "srsib\tsp, $mode"> { |
| 2101 | let Inst{24-23} = 0b11; |
| 2102 | } |
| 2103 | def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> { |
| 2104 | let Inst{24-23} = 0b11; |
| 2105 | } |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2106 | |
Jim Grosbach | 5a28748 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 2107 | // Return From Exception |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2108 | class RFEI<bit wb, string asm> |
| 2109 | : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm, |
| 2110 | NoItinerary, asm, "", []> { |
| 2111 | bits<4> Rn; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 2112 | let Inst{31-28} = 0b1111; |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2113 | let Inst{27-25} = 0b100; |
| 2114 | let Inst{22} = 0; |
| 2115 | let Inst{21} = wb; |
| 2116 | let Inst{20} = 1; |
| 2117 | let Inst{19-16} = Rn; |
| 2118 | let Inst{15-0} = 0xa00; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 2119 | } |
| 2120 | |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2121 | def RFEDA : RFEI<0, "rfeda\t$Rn"> { |
| 2122 | let Inst{24-23} = 0; |
| 2123 | } |
| 2124 | def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> { |
| 2125 | let Inst{24-23} = 0; |
| 2126 | } |
| 2127 | def RFEDB : RFEI<0, "rfedb\t$Rn"> { |
| 2128 | let Inst{24-23} = 0b10; |
| 2129 | } |
| 2130 | def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> { |
| 2131 | let Inst{24-23} = 0b10; |
| 2132 | } |
| 2133 | def RFEIA : RFEI<0, "rfeia\t$Rn"> { |
| 2134 | let Inst{24-23} = 0b01; |
| 2135 | } |
| 2136 | def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> { |
| 2137 | let Inst{24-23} = 0b01; |
| 2138 | } |
| 2139 | def RFEIB : RFEI<0, "rfeib\t$Rn"> { |
| 2140 | let Inst{24-23} = 0b11; |
| 2141 | } |
| 2142 | def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> { |
| 2143 | let Inst{24-23} = 0b11; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 2144 | } |
| 2145 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2146 | //===----------------------------------------------------------------------===// |
Joe Abbey | 895ede8 | 2011-10-18 04:44:36 +0000 | [diff] [blame] | 2147 | // Load / Store Instructions. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2148 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 2149 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2150 | // Load |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2151 | |
| 2152 | |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 2153 | defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 2154 | UnOpFrag<(load node:$Src)>>; |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2155 | defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 2156 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 2157 | defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2158 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2159 | defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2160 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 2161 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 2162 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 2163 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2164 | isReMaterializable = 1, isCodeGenOnly = 1 in |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 2165 | def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 2166 | AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", |
| 2167 | []> { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2168 | bits<4> Rt; |
| 2169 | bits<17> addr; |
| 2170 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 2171 | let Inst{19-16} = 0b1111; |
| 2172 | let Inst{15-12} = Rt; |
| 2173 | let Inst{11-0} = addr{11-0}; // imm12 |
| 2174 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 2175 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2176 | // Loads with zero extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2177 | def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 2178 | IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr", |
| 2179 | [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 2180 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2181 | // Loads with sign extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2182 | def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 2183 | IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr", |
| 2184 | [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2185 | |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2186 | def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 2187 | IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr", |
| 2188 | [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 2189 | |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2190 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2191 | // Load doubleword |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2192 | def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2), |
| 2193 | (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 2194 | IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 2195 | []>, Requires<[IsARM, HasV5TE]>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2196 | } |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 2197 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2198 | // Indexed loads |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2199 | multiclass AI2_ldridx<bit isByte, string opc, |
| 2200 | InstrItinClass iii, InstrItinClass iir> { |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2201 | def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2202 | (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii, |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2203 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2204 | bits<17> addr; |
| 2205 | let Inst{25} = 0; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2206 | let Inst{23} = addr{12}; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2207 | let Inst{19-16} = addr{16-13}; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2208 | let Inst{11-0} = addr{11-0}; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2209 | let DecoderMethod = "DecodeLDRPreImm"; |
| 2210 | let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12"; |
| 2211 | } |
| 2212 | |
| 2213 | def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2214 | (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir, |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2215 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2216 | bits<17> addr; |
| 2217 | let Inst{25} = 1; |
| 2218 | let Inst{23} = addr{12}; |
| 2219 | let Inst{19-16} = addr{16-13}; |
| 2220 | let Inst{11-0} = addr{11-0}; |
| 2221 | let Inst{4} = 0; |
| 2222 | let DecoderMethod = "DecodeLDRPreReg"; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2223 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2224 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2225 | |
| 2226 | def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2227 | (ins addr_offset_none:$addr, am2offset_reg:$offset), |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2228 | IndexModePost, LdFrm, iir, |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2229 | opc, "\t$Rt, $addr, $offset", |
| 2230 | "$addr.base = $Rn_wb", []> { |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2231 | // {12} isAdd |
| 2232 | // {11-0} imm12/Rm |
| 2233 | bits<14> offset; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2234 | bits<4> addr; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2235 | let Inst{25} = 1; |
| 2236 | let Inst{23} = offset{12}; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2237 | let Inst{19-16} = addr; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2238 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2239 | |
| 2240 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2241 | } |
| 2242 | |
| 2243 | def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2244 | (ins addr_offset_none:$addr, am2offset_imm:$offset), |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2245 | IndexModePost, LdFrm, iii, |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2246 | opc, "\t$Rt, $addr, $offset", |
| 2247 | "$addr.base = $Rn_wb", []> { |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2248 | // {12} isAdd |
| 2249 | // {11-0} imm12/Rm |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 2250 | bits<14> offset; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2251 | bits<4> addr; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2252 | let Inst{25} = 0; |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 2253 | let Inst{23} = offset{12}; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2254 | let Inst{19-16} = addr; |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 2255 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2256 | |
| 2257 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2258 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2259 | |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 2260 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 2261 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2262 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2263 | // FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or |
| 2264 | // IIC_iLoad_siu depending on whether it the offset register is shifted. |
| 2265 | defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>; |
| 2266 | defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2267 | } |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 2268 | |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2269 | multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> { |
| 2270 | def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2271 | (ins addrmode3:$addr), IndexModePre, |
| 2272 | LdMiscFrm, itin, |
| 2273 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2274 | bits<14> addr; |
| 2275 | let Inst{23} = addr{8}; // U bit |
| 2276 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2277 | let Inst{19-16} = addr{12-9}; // Rn |
| 2278 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2279 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2280 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3"; |
Owen Anderson | 0d09499 | 2011-08-12 20:36:11 +0000 | [diff] [blame] | 2281 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2282 | } |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2283 | def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2284 | (ins addr_offset_none:$addr, am3offset:$offset), |
| 2285 | IndexModePost, LdMiscFrm, itin, |
| 2286 | opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb", |
| 2287 | []> { |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2288 | bits<10> offset; |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2289 | bits<4> addr; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2290 | let Inst{23} = offset{8}; // U bit |
| 2291 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2292 | let Inst{19-16} = addr; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2293 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2294 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 0d09499 | 2011-08-12 20:36:11 +0000 | [diff] [blame] | 2295 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2296 | } |
| 2297 | } |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 2298 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2299 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2300 | defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>; |
| 2301 | defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>; |
| 2302 | defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2303 | let hasExtraDefRegAllocReq = 1 in { |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2304 | def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2305 | (ins addrmode3:$addr), IndexModePre, |
| 2306 | LdMiscFrm, IIC_iLoad_d_ru, |
| 2307 | "ldrd", "\t$Rt, $Rt2, $addr!", |
| 2308 | "$addr.base = $Rn_wb", []> { |
| 2309 | bits<14> addr; |
| 2310 | let Inst{23} = addr{8}; // U bit |
| 2311 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2312 | let Inst{19-16} = addr{12-9}; // Rn |
| 2313 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2314 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2315 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2316 | let AsmMatchConverter = "cvtLdrdPre"; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2317 | } |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2318 | def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2319 | (ins addr_offset_none:$addr, am3offset:$offset), |
| 2320 | IndexModePost, LdMiscFrm, IIC_iLoad_d_ru, |
| 2321 | "ldrd", "\t$Rt, $Rt2, $addr, $offset", |
| 2322 | "$addr.base = $Rn_wb", []> { |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2323 | bits<10> offset; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2324 | bits<4> addr; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2325 | let Inst{23} = offset{8}; // U bit |
| 2326 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2327 | let Inst{19-16} = addr; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2328 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2329 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2330 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2331 | } |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2332 | } // hasExtraDefRegAllocReq = 1 |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2333 | } // mayLoad = 1, neverHasSideEffects = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2334 | |
Jim Grosbach | 89958d5 | 2011-08-11 21:41:59 +0000 | [diff] [blame] | 2335 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT. |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2336 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2337 | def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2338 | (ins addr_offset_none:$addr, am2offset_reg:$offset), |
| 2339 | IndexModePost, LdFrm, IIC_iLoad_ru, |
| 2340 | "ldrt", "\t$Rt, $addr, $offset", |
| 2341 | "$addr.base = $Rn_wb", []> { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2342 | // {12} isAdd |
| 2343 | // {11-0} imm12/Rm |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2344 | bits<14> offset; |
| 2345 | bits<4> addr; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2346 | let Inst{25} = 1; |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2347 | let Inst{23} = offset{12}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2348 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2349 | let Inst{19-16} = addr; |
| 2350 | let Inst{11-5} = offset{11-5}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2351 | let Inst{4} = 0; |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2352 | let Inst{3-0} = offset{3-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2353 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 2354 | } |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2355 | |
| 2356 | def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2357 | (ins addr_offset_none:$addr, am2offset_imm:$offset), |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 2358 | IndexModePost, LdFrm, IIC_iLoad_ru, |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2359 | "ldrt", "\t$Rt, $addr, $offset", |
| 2360 | "$addr.base = $Rn_wb", []> { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2361 | // {12} isAdd |
| 2362 | // {11-0} imm12/Rm |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2363 | bits<14> offset; |
| 2364 | bits<4> addr; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2365 | let Inst{25} = 0; |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2366 | let Inst{23} = offset{12}; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2367 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2368 | let Inst{19-16} = addr; |
| 2369 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2370 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2371 | } |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2372 | |
| 2373 | def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2374 | (ins addr_offset_none:$addr, am2offset_reg:$offset), |
| 2375 | IndexModePost, LdFrm, IIC_iLoad_bh_ru, |
| 2376 | "ldrbt", "\t$Rt, $addr, $offset", |
| 2377 | "$addr.base = $Rn_wb", []> { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2378 | // {12} isAdd |
| 2379 | // {11-0} imm12/Rm |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2380 | bits<14> offset; |
| 2381 | bits<4> addr; |
| 2382 | let Inst{25} = 1; |
| 2383 | let Inst{23} = offset{12}; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2384 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2385 | let Inst{19-16} = addr; |
Owen Anderson | 6368119 | 2011-08-12 19:41:29 +0000 | [diff] [blame] | 2386 | let Inst{11-5} = offset{11-5}; |
| 2387 | let Inst{4} = 0; |
| 2388 | let Inst{3-0} = offset{3-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2389 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2390 | } |
| 2391 | |
| 2392 | def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2393 | (ins addr_offset_none:$addr, am2offset_imm:$offset), |
| 2394 | IndexModePost, LdFrm, IIC_iLoad_bh_ru, |
| 2395 | "ldrbt", "\t$Rt, $addr, $offset", |
| 2396 | "$addr.base = $Rn_wb", []> { |
| 2397 | // {12} isAdd |
| 2398 | // {11-0} imm12/Rm |
| 2399 | bits<14> offset; |
| 2400 | bits<4> addr; |
| 2401 | let Inst{25} = 0; |
| 2402 | let Inst{23} = offset{12}; |
| 2403 | let Inst{21} = 1; // overwrite |
| 2404 | let Inst{19-16} = addr; |
| 2405 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2406 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2407 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2408 | |
| 2409 | multiclass AI3ldrT<bits<4> op, string opc> { |
| 2410 | def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb), |
| 2411 | (ins addr_offset_none:$addr, postidx_imm8:$offset), |
| 2412 | IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc, |
| 2413 | "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> { |
| 2414 | bits<9> offset; |
| 2415 | let Inst{23} = offset{8}; |
| 2416 | let Inst{22} = 1; |
| 2417 | let Inst{11-8} = offset{7-4}; |
| 2418 | let Inst{3-0} = offset{3-0}; |
| 2419 | let AsmMatchConverter = "cvtLdExtTWriteBackImm"; |
| 2420 | } |
Silviu Baranga | b7c2ed6 | 2012-03-22 13:24:43 +0000 | [diff] [blame] | 2421 | def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb), |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2422 | (ins addr_offset_none:$addr, postidx_reg:$Rm), |
| 2423 | IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc, |
| 2424 | "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> { |
| 2425 | bits<5> Rm; |
| 2426 | let Inst{23} = Rm{4}; |
| 2427 | let Inst{22} = 0; |
| 2428 | let Inst{11-8} = 0; |
Silviu Baranga | b7c2ed6 | 2012-03-22 13:24:43 +0000 | [diff] [blame] | 2429 | let Unpredictable{11-8} = 0b1111; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2430 | let Inst{3-0} = Rm{3-0}; |
| 2431 | let AsmMatchConverter = "cvtLdExtTWriteBackReg"; |
Silviu Baranga | b7c2ed6 | 2012-03-22 13:24:43 +0000 | [diff] [blame] | 2432 | let DecoderMethod = "DecodeLDR"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2433 | } |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2434 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2435 | |
| 2436 | defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">; |
| 2437 | defm LDRHT : AI3ldrT<0b1011, "ldrht">; |
| 2438 | defm LDRSHT : AI3ldrT<0b1111, "ldrsht">; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2439 | } |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2440 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2441 | // Store |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2442 | |
| 2443 | // Stores with truncate |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 2444 | def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm, |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 2445 | IIC_iStore_bh_r, "strh", "\t$Rt, $addr", |
| 2446 | [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2447 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2448 | // Store doubleword |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 2449 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
| 2450 | def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2451 | StMiscFrm, IIC_iStore_d_r, |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2452 | "strd", "\t$Rt, $src2, $addr", []>, |
| 2453 | Requires<[IsARM, HasV5TE]> { |
| 2454 | let Inst{21} = 0; |
| 2455 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2456 | |
| 2457 | // Indexed stores |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2458 | multiclass AI2_stridx<bit isByte, string opc, |
| 2459 | InstrItinClass iii, InstrItinClass iir> { |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2460 | def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb), |
| 2461 | (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre, |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2462 | StFrm, iii, |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2463 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2464 | bits<17> addr; |
| 2465 | let Inst{25} = 0; |
| 2466 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 2467 | let Inst{19-16} = addr{16-13}; // Rn |
| 2468 | let Inst{11-0} = addr{11-0}; // imm12 |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2469 | let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12"; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2470 | let DecoderMethod = "DecodeSTRPreImm"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2471 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2472 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2473 | def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb), |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2474 | (ins GPR:$Rt, ldst_so_reg:$addr), |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2475 | IndexModePre, StFrm, iir, |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2476 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2477 | bits<17> addr; |
| 2478 | let Inst{25} = 1; |
| 2479 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 2480 | let Inst{19-16} = addr{16-13}; // Rn |
| 2481 | let Inst{11-0} = addr{11-0}; |
| 2482 | let Inst{4} = 0; // Inst{4} = 0 |
| 2483 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2484 | let DecoderMethod = "DecodeSTRPreReg"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2485 | } |
| 2486 | def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb), |
| 2487 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset), |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2488 | IndexModePost, StFrm, iir, |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2489 | opc, "\t$Rt, $addr, $offset", |
| 2490 | "$addr.base = $Rn_wb", []> { |
| 2491 | // {12} isAdd |
| 2492 | // {11-0} imm12/Rm |
| 2493 | bits<14> offset; |
| 2494 | bits<4> addr; |
| 2495 | let Inst{25} = 1; |
| 2496 | let Inst{23} = offset{12}; |
| 2497 | let Inst{19-16} = addr; |
| 2498 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2499 | |
| 2500 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2501 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2502 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2503 | def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb), |
| 2504 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset), |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2505 | IndexModePost, StFrm, iii, |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2506 | opc, "\t$Rt, $addr, $offset", |
| 2507 | "$addr.base = $Rn_wb", []> { |
| 2508 | // {12} isAdd |
| 2509 | // {11-0} imm12/Rm |
| 2510 | bits<14> offset; |
| 2511 | bits<4> addr; |
| 2512 | let Inst{25} = 0; |
| 2513 | let Inst{23} = offset{12}; |
| 2514 | let Inst{19-16} = addr; |
| 2515 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2516 | |
| 2517 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2518 | } |
| 2519 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2520 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2521 | let mayStore = 1, neverHasSideEffects = 1 in { |
Evan Cheng | c39916b | 2011-11-04 01:48:58 +0000 | [diff] [blame] | 2522 | // FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or |
| 2523 | // IIC_iStore_siu depending on whether it the offset register is shifted. |
| 2524 | defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>; |
| 2525 | defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2526 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2527 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2528 | def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr, |
| 2529 | am2offset_reg:$offset), |
| 2530 | (STR_POST_REG GPR:$Rt, addr_offset_none:$addr, |
| 2531 | am2offset_reg:$offset)>; |
| 2532 | def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr, |
| 2533 | am2offset_imm:$offset), |
| 2534 | (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr, |
| 2535 | am2offset_imm:$offset)>; |
| 2536 | def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr, |
| 2537 | am2offset_reg:$offset), |
| 2538 | (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr, |
| 2539 | am2offset_reg:$offset)>; |
| 2540 | def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr, |
| 2541 | am2offset_imm:$offset), |
| 2542 | (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr, |
| 2543 | am2offset_imm:$offset)>; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2544 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2545 | // Pseudo-instructions for pattern matching the pre-indexed stores. We can't |
| 2546 | // put the patterns on the instruction definitions directly as ISel wants |
| 2547 | // the address base and offset to be separate operands, not a single |
| 2548 | // complex operand like we represent the instructions themselves. The |
| 2549 | // pseudos map between the two. |
| 2550 | let usesCustomInserter = 1, |
| 2551 | Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in { |
| 2552 | def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2553 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p), |
| 2554 | 4, IIC_iStore_ru, |
| 2555 | [(set GPR:$Rn_wb, |
| 2556 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
| 2557 | def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2558 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p), |
| 2559 | 4, IIC_iStore_ru, |
| 2560 | [(set GPR:$Rn_wb, |
| 2561 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
| 2562 | def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2563 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p), |
| 2564 | 4, IIC_iStore_ru, |
| 2565 | [(set GPR:$Rn_wb, |
| 2566 | (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
| 2567 | def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2568 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p), |
| 2569 | 4, IIC_iStore_ru, |
| 2570 | [(set GPR:$Rn_wb, |
| 2571 | (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2572 | def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2573 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p), |
| 2574 | 4, IIC_iStore_ru, |
| 2575 | [(set GPR:$Rn_wb, |
| 2576 | (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2577 | } |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2578 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2579 | |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2580 | |
| 2581 | def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb), |
| 2582 | (ins GPR:$Rt, addrmode3:$addr), IndexModePre, |
| 2583 | StMiscFrm, IIC_iStore_bh_ru, |
| 2584 | "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2585 | bits<14> addr; |
| 2586 | let Inst{23} = addr{8}; // U bit |
| 2587 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2588 | let Inst{19-16} = addr{12-9}; // Rn |
| 2589 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2590 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 2591 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode3"; |
Owen Anderson | 79628e9 | 2011-08-12 20:02:50 +0000 | [diff] [blame] | 2592 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2593 | } |
| 2594 | |
| 2595 | def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb), |
| 2596 | (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset), |
| 2597 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, |
| 2598 | "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb", |
| 2599 | [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt, |
| 2600 | addr_offset_none:$addr, |
| 2601 | am3offset:$offset))]> { |
| 2602 | bits<10> offset; |
| 2603 | bits<4> addr; |
| 2604 | let Inst{23} = offset{8}; // U bit |
| 2605 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 2606 | let Inst{19-16} = addr; |
| 2607 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2608 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 79628e9 | 2011-08-12 20:02:50 +0000 | [diff] [blame] | 2609 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2610 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2611 | |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2612 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2613 | def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb), |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2614 | (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr), |
| 2615 | IndexModePre, StMiscFrm, IIC_iStore_d_ru, |
| 2616 | "strd", "\t$Rt, $Rt2, $addr!", |
| 2617 | "$addr.base = $Rn_wb", []> { |
| 2618 | bits<14> addr; |
| 2619 | let Inst{23} = addr{8}; // U bit |
| 2620 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2621 | let Inst{19-16} = addr{12-9}; // Rn |
| 2622 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2623 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2624 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2625 | let AsmMatchConverter = "cvtStrdPre"; |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2626 | } |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2627 | |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2628 | def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb), |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2629 | (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr, |
| 2630 | am3offset:$offset), |
| 2631 | IndexModePost, StMiscFrm, IIC_iStore_d_ru, |
| 2632 | "strd", "\t$Rt, $Rt2, $addr, $offset", |
| 2633 | "$addr.base = $Rn_wb", []> { |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2634 | bits<10> offset; |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2635 | bits<4> addr; |
| 2636 | let Inst{23} = offset{8}; // U bit |
| 2637 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 2638 | let Inst{19-16} = addr; |
| 2639 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2640 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2641 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
| 2642 | } |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2643 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2644 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2645 | // STRT, STRBT, and STRHT |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2646 | |
Jim Grosbach | 10348e7 | 2011-08-11 20:04:56 +0000 | [diff] [blame] | 2647 | def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb), |
| 2648 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset), |
| 2649 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2650 | "strbt", "\t$Rt, $addr, $offset", |
| 2651 | "$addr.base = $Rn_wb", []> { |
| 2652 | // {12} isAdd |
| 2653 | // {11-0} imm12/Rm |
| 2654 | bits<14> offset; |
| 2655 | bits<4> addr; |
| 2656 | let Inst{25} = 1; |
| 2657 | let Inst{23} = offset{12}; |
| 2658 | let Inst{21} = 1; // overwrite |
| 2659 | let Inst{19-16} = addr; |
| 2660 | let Inst{11-5} = offset{11-5}; |
| 2661 | let Inst{4} = 0; |
| 2662 | let Inst{3-0} = offset{3-0}; |
| 2663 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 2664 | } |
| 2665 | |
| 2666 | def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb), |
| 2667 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset), |
| 2668 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2669 | "strbt", "\t$Rt, $addr, $offset", |
| 2670 | "$addr.base = $Rn_wb", []> { |
| 2671 | // {12} isAdd |
| 2672 | // {11-0} imm12/Rm |
| 2673 | bits<14> offset; |
| 2674 | bits<4> addr; |
| 2675 | let Inst{25} = 0; |
| 2676 | let Inst{23} = offset{12}; |
| 2677 | let Inst{21} = 1; // overwrite |
| 2678 | let Inst{19-16} = addr; |
| 2679 | let Inst{11-0} = offset{11-0}; |
| 2680 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 2681 | } |
| 2682 | |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2683 | let mayStore = 1, neverHasSideEffects = 1 in { |
| 2684 | def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb), |
| 2685 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset), |
| 2686 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2687 | "strt", "\t$Rt, $addr, $offset", |
| 2688 | "$addr.base = $Rn_wb", []> { |
| 2689 | // {12} isAdd |
| 2690 | // {11-0} imm12/Rm |
| 2691 | bits<14> offset; |
| 2692 | bits<4> addr; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2693 | let Inst{25} = 1; |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2694 | let Inst{23} = offset{12}; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2695 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2696 | let Inst{19-16} = addr; |
| 2697 | let Inst{11-5} = offset{11-5}; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2698 | let Inst{4} = 0; |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2699 | let Inst{3-0} = offset{3-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2700 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2701 | } |
| 2702 | |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2703 | def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb), |
| 2704 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset), |
| 2705 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2706 | "strt", "\t$Rt, $addr, $offset", |
| 2707 | "$addr.base = $Rn_wb", []> { |
| 2708 | // {12} isAdd |
| 2709 | // {11-0} imm12/Rm |
| 2710 | bits<14> offset; |
| 2711 | bits<4> addr; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2712 | let Inst{25} = 0; |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2713 | let Inst{23} = offset{12}; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2714 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2715 | let Inst{19-16} = addr; |
| 2716 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2717 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2718 | } |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2719 | } |
| 2720 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2721 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2722 | multiclass AI3strT<bits<4> op, string opc> { |
| 2723 | def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb), |
| 2724 | (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset), |
| 2725 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc, |
| 2726 | "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> { |
| 2727 | bits<9> offset; |
| 2728 | let Inst{23} = offset{8}; |
| 2729 | let Inst{22} = 1; |
| 2730 | let Inst{11-8} = offset{7-4}; |
| 2731 | let Inst{3-0} = offset{3-0}; |
| 2732 | let AsmMatchConverter = "cvtStExtTWriteBackImm"; |
| 2733 | } |
| 2734 | def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb), |
| 2735 | (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm), |
| 2736 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc, |
| 2737 | "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> { |
| 2738 | bits<5> Rm; |
| 2739 | let Inst{23} = Rm{4}; |
| 2740 | let Inst{22} = 0; |
| 2741 | let Inst{11-8} = 0; |
| 2742 | let Inst{3-0} = Rm{3-0}; |
| 2743 | let AsmMatchConverter = "cvtStExtTWriteBackReg"; |
| 2744 | } |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 2745 | } |
| 2746 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2747 | |
| 2748 | defm STRHT : AI3strT<0b1011, "strht">; |
| 2749 | |
| 2750 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2751 | //===----------------------------------------------------------------------===// |
| 2752 | // Load / store multiple Instructions. |
| 2753 | // |
| 2754 | |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2755 | multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f, |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2756 | InstrItinClass itin, InstrItinClass itin_upd> { |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2757 | // IA is the default, so no need for an explicit suffix on the |
| 2758 | // mnemonic here. Without it is the cannonical spelling. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2759 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2760 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2761 | IndexModeNone, f, itin, |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2762 | !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2763 | let Inst{24-23} = 0b01; // Increment After |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2764 | let Inst{22} = P_bit; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2765 | let Inst{21} = 0; // No writeback |
| 2766 | let Inst{20} = L_bit; |
| 2767 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2768 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2769 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2770 | IndexModeUpd, f, itin_upd, |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2771 | !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2772 | let Inst{24-23} = 0b01; // Increment After |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2773 | let Inst{22} = P_bit; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2774 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2775 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2776 | |
| 2777 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2778 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2779 | def DA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2780 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2781 | IndexModeNone, f, itin, |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2782 | !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2783 | let Inst{24-23} = 0b00; // Decrement After |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2784 | let Inst{22} = P_bit; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2785 | let Inst{21} = 0; // No writeback |
| 2786 | let Inst{20} = L_bit; |
| 2787 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2788 | def DA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2789 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2790 | IndexModeUpd, f, itin_upd, |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2791 | !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2792 | let Inst{24-23} = 0b00; // Decrement After |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2793 | let Inst{22} = P_bit; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2794 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2795 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2796 | |
| 2797 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2798 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2799 | def DB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2800 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2801 | IndexModeNone, f, itin, |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2802 | !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2803 | let Inst{24-23} = 0b10; // Decrement Before |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2804 | let Inst{22} = P_bit; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2805 | let Inst{21} = 0; // No writeback |
| 2806 | let Inst{20} = L_bit; |
| 2807 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2808 | def DB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2809 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2810 | IndexModeUpd, f, itin_upd, |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2811 | !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2812 | let Inst{24-23} = 0b10; // Decrement Before |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2813 | let Inst{22} = P_bit; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2814 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2815 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2816 | |
| 2817 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2818 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2819 | def IB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2820 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2821 | IndexModeNone, f, itin, |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2822 | !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2823 | let Inst{24-23} = 0b11; // Increment Before |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2824 | let Inst{22} = P_bit; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2825 | let Inst{21} = 0; // No writeback |
| 2826 | let Inst{20} = L_bit; |
| 2827 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2828 | def IB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2829 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2830 | IndexModeUpd, f, itin_upd, |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2831 | !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2832 | let Inst{24-23} = 0b11; // Increment Before |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2833 | let Inst{22} = P_bit; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2834 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2835 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2836 | |
| 2837 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2838 | } |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2839 | } |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2840 | |
Bill Wendling | c93989a | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 2841 | let neverHasSideEffects = 1 in { |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 2842 | |
| 2843 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2844 | defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m, |
| 2845 | IIC_iLoad_mu>; |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 2846 | |
| 2847 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2848 | defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m, |
| 2849 | IIC_iStore_mu>; |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 2850 | |
| 2851 | } // neverHasSideEffects |
| 2852 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2853 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 2854 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
| 2855 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 2856 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2857 | def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, |
| 2858 | reglist:$regs, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2859 | 4, IIC_iLoad_mBr, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2860 | (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>, |
Jim Grosbach | dd11988 | 2011-03-11 22:51:41 +0000 | [diff] [blame] | 2861 | RegConstraint<"$Rn = $wb">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2862 | |
Jim Grosbach | 27debd6 | 2011-12-13 21:48:29 +0000 | [diff] [blame] | 2863 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 2864 | defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m, |
| 2865 | IIC_iLoad_mu>; |
| 2866 | |
| 2867 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 2868 | defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m, |
| 2869 | IIC_iStore_mu>; |
| 2870 | |
| 2871 | |
| 2872 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2873 | //===----------------------------------------------------------------------===// |
| 2874 | // Move Instructions. |
| 2875 | // |
| 2876 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2877 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2878 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 2879 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2880 | bits<4> Rd; |
| 2881 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2882 | |
Johnny Chen | 103bf95 | 2011-04-01 23:30:25 +0000 | [diff] [blame] | 2883 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2884 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2885 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2886 | let Inst{3-0} = Rm; |
| 2887 | let Inst{15-12} = Rd; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2888 | } |
| 2889 | |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 2890 | def : ARMInstAlias<"movs${p} $Rd, $Rm", |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2891 | (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>; |
| 2892 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2893 | // A version for the smaller set of tail call registers. |
| 2894 | let neverHasSideEffects = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 2895 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2896 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2897 | bits<4> Rd; |
| 2898 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2899 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2900 | let Inst{11-4} = 0b00000000; |
| 2901 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2902 | let Inst{3-0} = Rm; |
| 2903 | let Inst{15-12} = Rd; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2904 | } |
| 2905 | |
Owen Anderson | de317f4 | 2011-08-09 23:33:27 +0000 | [diff] [blame] | 2906 | def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2907 | DPSoRegRegFrm, IIC_iMOVsr, |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 2908 | "mov", "\t$Rd, $src", |
| 2909 | [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP { |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2910 | bits<4> Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2911 | bits<12> src; |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2912 | let Inst{15-12} = Rd; |
Johnny Chen | 6da3fe6 | 2011-04-01 23:15:50 +0000 | [diff] [blame] | 2913 | let Inst{19-16} = 0b0000; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2914 | let Inst{11-8} = src{11-8}; |
| 2915 | let Inst{7} = 0; |
| 2916 | let Inst{6-5} = src{6-5}; |
| 2917 | let Inst{4} = 1; |
| 2918 | let Inst{3-0} = src{3-0}; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2919 | let Inst{25} = 0; |
| 2920 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 2921 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2922 | def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src), |
| 2923 | DPSoRegImmFrm, IIC_iMOVsr, |
| 2924 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>, |
| 2925 | UnaryDP { |
| 2926 | bits<4> Rd; |
| 2927 | bits<12> src; |
| 2928 | let Inst{15-12} = Rd; |
| 2929 | let Inst{19-16} = 0b0000; |
| 2930 | let Inst{11-5} = src{11-5}; |
| 2931 | let Inst{4} = 0; |
| 2932 | let Inst{3-0} = src{3-0}; |
| 2933 | let Inst{25} = 0; |
| 2934 | } |
| 2935 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2936 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2937 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 2938 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2939 | bits<4> Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2940 | bits<12> imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2941 | let Inst{25} = 1; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2942 | let Inst{15-12} = Rd; |
| 2943 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2944 | let Inst{11-0} = imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2945 | } |
| 2946 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2947 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2948 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2949 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2950 | "movw", "\t$Rd, $imm", |
| 2951 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 2952 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2953 | bits<4> Rd; |
| 2954 | bits<16> imm; |
| 2955 | let Inst{15-12} = Rd; |
| 2956 | let Inst{11-0} = imm{11-0}; |
| 2957 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2958 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2959 | let Inst{25} = 1; |
Kevin Enderby | 9e5887b | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 2960 | let DecoderMethod = "DecodeArmMOVTWInstruction"; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2961 | } |
| 2962 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2963 | def : InstAlias<"mov${p} $Rd, $imm", |
| 2964 | (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>, |
| 2965 | Requires<[IsARM]>; |
| 2966 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2967 | def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2968 | (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2969 | |
| 2970 | let Constraints = "$src = $Rd" in { |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 2971 | def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd), |
| 2972 | (ins GPR:$src, imm0_65535_expr:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2973 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2974 | "movt", "\t$Rd, $imm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 2975 | [(set GPRnopc:$Rd, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2976 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2977 | lo16AllZero:$imm))]>, UnaryDP, |
| 2978 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2979 | bits<4> Rd; |
| 2980 | bits<16> imm; |
| 2981 | let Inst{15-12} = Rd; |
| 2982 | let Inst{11-0} = imm{11-0}; |
| 2983 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2984 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2985 | let Inst{25} = 1; |
Kevin Enderby | 9e5887b | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 2986 | let DecoderMethod = "DecodeArmMOVTWInstruction"; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2987 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2988 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2989 | def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2990 | (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2991 | |
| 2992 | } // Constraints |
| 2993 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2994 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 2995 | Requires<[IsARM, HasV6T2]>; |
| 2996 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2997 | let Uses = [CPSR] in |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2998 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2999 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 3000 | Requires<[IsARM]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3001 | |
| 3002 | // These aren't really mov instructions, but we have to define them this way |
| 3003 | // due to flag operands. |
| 3004 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 3005 | let Defs = [CPSR] in { |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3006 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 3007 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 3008 | Requires<[IsARM]>; |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3009 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 3010 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 3011 | Requires<[IsARM]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 3012 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3013 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3014 | //===----------------------------------------------------------------------===// |
| 3015 | // Extend Instructions. |
| 3016 | // |
| 3017 | |
| 3018 | // Sign extenders |
| 3019 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3020 | def SXTB : AI_ext_rrot<0b01101010, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 3021 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3022 | def SXTH : AI_ext_rrot<0b01101011, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 3023 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3024 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3025 | def SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 3026 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3027 | def SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 3028 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3029 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3030 | def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3031 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3032 | def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3033 | |
| 3034 | // Zero extenders |
| 3035 | |
| 3036 | let AddedComplexity = 16 in { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3037 | def UXTB : AI_ext_rrot<0b01101110, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 3038 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3039 | def UXTH : AI_ext_rrot<0b01101111, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 3040 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3041 | def UXTB16 : AI_ext_rrot<0b01101100, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 3042 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3043 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 3044 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 3045 | // The transformation should probably be done as a combiner action |
| 3046 | // instead so we can include a check for masking back in the upper |
| 3047 | // eight bits of the source into the lower eight bits of the result. |
| 3048 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 3049 | // (UXTB16r_rot GPR:$Src, 3)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3050 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3051 | (UXTB16 GPR:$Src, 1)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3052 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3053 | def UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3054 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3055 | def UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3056 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 3057 | } |
| 3058 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3059 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3060 | def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 3061 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3062 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3063 | def SBFX : I<(outs GPRnopc:$Rd), |
| 3064 | (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3065 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3066 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3067 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3068 | bits<4> Rd; |
| 3069 | bits<4> Rn; |
| 3070 | bits<5> lsb; |
| 3071 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3072 | let Inst{27-21} = 0b0111101; |
| 3073 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3074 | let Inst{20-16} = width; |
| 3075 | let Inst{15-12} = Rd; |
| 3076 | let Inst{11-7} = lsb; |
| 3077 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3078 | } |
| 3079 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3080 | def UBFX : I<(outs GPR:$Rd), |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 3081 | (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3082 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3083 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3084 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3085 | bits<4> Rd; |
| 3086 | bits<4> Rn; |
| 3087 | bits<5> lsb; |
| 3088 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3089 | let Inst{27-21} = 0b0111111; |
| 3090 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3091 | let Inst{20-16} = width; |
| 3092 | let Inst{15-12} = Rd; |
| 3093 | let Inst{11-7} = lsb; |
| 3094 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3095 | } |
| 3096 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3097 | //===----------------------------------------------------------------------===// |
| 3098 | // Arithmetic Instructions. |
| 3099 | // |
| 3100 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3101 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3102 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3103 | BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3104 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3105 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3106 | BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3107 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3108 | // ADD and SUB with 's' bit set. |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 3109 | // |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 3110 | // Currently, ADDS/SUBS are pseudo opcodes that exist only in the |
| 3111 | // selection DAG. They are "lowered" to real ADD/SUB opcodes by |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 3112 | // AdjustInstrPostInstrSelection where we determine whether or not to |
| 3113 | // set the "s" bit based on CPSR liveness. |
| 3114 | // |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 3115 | // FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 3116 | // support for an optional CPSR definition that corresponds to the DAG |
| 3117 | // node's second value. We can then eliminate the implicit def of CPSR. |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 3118 | defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
| 3119 | BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>; |
| 3120 | defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
| 3121 | BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3122 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 3123 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3124 | BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 3125 | "ADC", 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 3126 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3127 | BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 3128 | "SBC">; |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 3129 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3130 | defm RSB : AsI1_rbin_irs <0b0011, "rsb", |
| 3131 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
| 3132 | BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">; |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 3133 | |
| 3134 | // FIXME: Eliminate them if we can write def : Pat patterns which defines |
| 3135 | // CPSR and the implicit def of CPSR is not needed. |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 3136 | defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
| 3137 | BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3138 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3139 | defm RSC : AI1_rsc_irs<0b0111, "rsc", |
| 3140 | BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>, |
| 3141 | "RSC">; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3142 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3143 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 3144 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 3145 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 3146 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 3147 | // details. |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3148 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 3149 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
| 3150 | def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm), |
| 3151 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 3152 | |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 3153 | // The with-carry-in form matches bitwise not instead of the negation. |
| 3154 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 3155 | // for part of the negation. |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3156 | def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR), |
| 3157 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3158 | |
| 3159 | // Note: These are implemented in C++ code, because they have to generate |
| 3160 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 3161 | // cannot produce. |
| 3162 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 3163 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 3164 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3165 | // ARM Arithmetic Instruction |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 3166 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3167 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3168 | list<dag> pattern = [], |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3169 | dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm), |
| 3170 | string asm = "\t$Rd, $Rn, $Rm"> |
| 3171 | : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> { |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3172 | bits<4> Rn; |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 3173 | bits<4> Rd; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3174 | bits<4> Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 3175 | let Inst{27-20} = op27_20; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3176 | let Inst{11-4} = op11_4; |
| 3177 | let Inst{19-16} = Rn; |
| 3178 | let Inst{15-12} = Rd; |
| 3179 | let Inst{3-0} = Rm; |
Silviu Baranga | 82e1bba | 2012-04-05 16:13:15 +0000 | [diff] [blame] | 3180 | |
| 3181 | let Unpredictable{11-8} = 0b1111; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 3182 | } |
| 3183 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3184 | // Saturating add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3185 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3186 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3187 | [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))], |
| 3188 | (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3189 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3190 | [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))], |
| 3191 | (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">; |
| 3192 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], |
| 3193 | (ins GPRnopc:$Rm, GPRnopc:$Rn), |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 3194 | "\t$Rd, $Rm, $Rn">; |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3195 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], |
| 3196 | (ins GPRnopc:$Rm, GPRnopc:$Rn), |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 3197 | "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3198 | |
| 3199 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 3200 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 3201 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 3202 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 3203 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 3204 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 3205 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 3206 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 3207 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 3208 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 3209 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 3210 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3211 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3212 | // Signed/Unsigned add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3213 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3214 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 3215 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 3216 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 3217 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 3218 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 3219 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 3220 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 3221 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 3222 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 3223 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 3224 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 3225 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3226 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3227 | // Signed/Unsigned halving add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3228 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3229 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 3230 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 3231 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 3232 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 3233 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 3234 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 3235 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 3236 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 3237 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 3238 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 3239 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 3240 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3241 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3242 | // Unsigned Sum of Absolute Differences [and Accumulate]. |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3243 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3244 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3245 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3246 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3247 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3248 | bits<4> Rd; |
| 3249 | bits<4> Rn; |
| 3250 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3251 | let Inst{27-20} = 0b01111000; |
| 3252 | let Inst{15-12} = 0b1111; |
| 3253 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3254 | let Inst{19-16} = Rd; |
| 3255 | let Inst{11-8} = Rm; |
| 3256 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3257 | } |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3258 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3259 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3260 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3261 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3262 | bits<4> Rd; |
| 3263 | bits<4> Rn; |
| 3264 | bits<4> Rm; |
| 3265 | bits<4> Ra; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3266 | let Inst{27-20} = 0b01111000; |
| 3267 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3268 | let Inst{19-16} = Rd; |
| 3269 | let Inst{15-12} = Ra; |
| 3270 | let Inst{11-8} = Rm; |
| 3271 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3272 | } |
| 3273 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3274 | // Signed/Unsigned saturate |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3275 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3276 | def SSAT : AI<(outs GPRnopc:$Rd), |
| 3277 | (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh), |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3278 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3279 | bits<4> Rd; |
| 3280 | bits<5> sat_imm; |
| 3281 | bits<4> Rn; |
| 3282 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3283 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 3284 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3285 | let Inst{20-16} = sat_imm; |
| 3286 | let Inst{15-12} = Rd; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3287 | let Inst{11-7} = sh{4-0}; |
| 3288 | let Inst{6} = sh{5}; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3289 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3290 | } |
| 3291 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3292 | def SSAT16 : AI<(outs GPRnopc:$Rd), |
| 3293 | (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm, |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 3294 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3295 | bits<4> Rd; |
| 3296 | bits<4> sat_imm; |
| 3297 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3298 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3299 | let Inst{11-4} = 0b11110011; |
| 3300 | let Inst{15-12} = Rd; |
| 3301 | let Inst{19-16} = sat_imm; |
| 3302 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3303 | } |
| 3304 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3305 | def USAT : AI<(outs GPRnopc:$Rd), |
| 3306 | (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh), |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3307 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3308 | bits<4> Rd; |
| 3309 | bits<5> sat_imm; |
| 3310 | bits<4> Rn; |
| 3311 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3312 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 3313 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3314 | let Inst{15-12} = Rd; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3315 | let Inst{11-7} = sh{4-0}; |
| 3316 | let Inst{6} = sh{5}; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3317 | let Inst{20-16} = sat_imm; |
| 3318 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3319 | } |
| 3320 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3321 | def USAT16 : AI<(outs GPRnopc:$Rd), |
Owen Anderson | 41ff834 | 2011-08-11 22:10:11 +0000 | [diff] [blame] | 3322 | (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm, |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3323 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3324 | bits<4> Rd; |
| 3325 | bits<4> sat_imm; |
| 3326 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3327 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3328 | let Inst{11-4} = 0b11110011; |
| 3329 | let Inst{15-12} = Rd; |
| 3330 | let Inst{19-16} = sat_imm; |
| 3331 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3332 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3333 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3334 | def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos), |
| 3335 | (SSAT imm:$pos, GPRnopc:$a, 0)>; |
| 3336 | def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos), |
| 3337 | (USAT imm:$pos, GPRnopc:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 3338 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3339 | //===----------------------------------------------------------------------===// |
| 3340 | // Bitwise Instructions. |
| 3341 | // |
| 3342 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3343 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3344 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3345 | BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3346 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3347 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3348 | BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3349 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3350 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3351 | BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3352 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3353 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3354 | BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3355 | |
Jim Grosbach | c29769b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 3356 | // FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just |
| 3357 | // like in the actual instruction encoding. The complexity of mapping the mask |
| 3358 | // to the lsb/msb pair should be handled by ISel, not encapsulated in the |
| 3359 | // instruction description. |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3360 | def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3361 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3362 | "bfc", "\t$Rd, $imm", "$src = $Rd", |
| 3363 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3364 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3365 | bits<4> Rd; |
| 3366 | bits<10> imm; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3367 | let Inst{27-21} = 0b0111110; |
| 3368 | let Inst{6-0} = 0b0011111; |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3369 | let Inst{15-12} = Rd; |
| 3370 | let Inst{11-7} = imm{4-0}; // lsb |
Jim Grosbach | c29769b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 3371 | let Inst{20-16} = imm{9-5}; // msb |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3372 | } |
| 3373 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3374 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 3375 | def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm), |
| 3376 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
| 3377 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", |
| 3378 | [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn, |
| 3379 | bf_inv_mask_imm:$imm))]>, |
| 3380 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3381 | bits<4> Rd; |
| 3382 | bits<4> Rn; |
| 3383 | bits<10> imm; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3384 | let Inst{27-21} = 0b0111110; |
| 3385 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3386 | let Inst{15-12} = Rd; |
| 3387 | let Inst{11-7} = imm{4-0}; // lsb |
| 3388 | let Inst{20-16} = imm{9-5}; // width |
| 3389 | let Inst{3-0} = Rn; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3390 | } |
| 3391 | |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3392 | def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, |
| 3393 | "mvn", "\t$Rd, $Rm", |
| 3394 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { |
| 3395 | bits<4> Rd; |
| 3396 | bits<4> Rm; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3397 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3398 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 3399 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3400 | let Inst{15-12} = Rd; |
| 3401 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 3402 | } |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3403 | def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), |
| 3404 | DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3405 | [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP { |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3406 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3407 | bits<12> shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3408 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3409 | let Inst{19-16} = 0b0000; |
| 3410 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3411 | let Inst{11-5} = shift{11-5}; |
| 3412 | let Inst{4} = 0; |
| 3413 | let Inst{3-0} = shift{3-0}; |
| 3414 | } |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3415 | def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), |
| 3416 | DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3417 | [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP { |
| 3418 | bits<4> Rd; |
| 3419 | bits<12> shift; |
| 3420 | let Inst{25} = 0; |
| 3421 | let Inst{19-16} = 0b0000; |
| 3422 | let Inst{15-12} = Rd; |
| 3423 | let Inst{11-8} = shift{11-8}; |
| 3424 | let Inst{7} = 0; |
| 3425 | let Inst{6-5} = shift{6-5}; |
| 3426 | let Inst{4} = 1; |
| 3427 | let Inst{3-0} = shift{3-0}; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3428 | } |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3429 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3430 | def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, |
| 3431 | IIC_iMVNi, "mvn", "\t$Rd, $imm", |
| 3432 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { |
| 3433 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3434 | bits<12> imm; |
| 3435 | let Inst{25} = 1; |
| 3436 | let Inst{19-16} = 0b0000; |
| 3437 | let Inst{15-12} = Rd; |
| 3438 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 3439 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3440 | |
| 3441 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 3442 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 3443 | |
| 3444 | //===----------------------------------------------------------------------===// |
| 3445 | // Multiply Instructions. |
| 3446 | // |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3447 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 3448 | string opc, string asm, list<dag> pattern> |
| 3449 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 3450 | bits<4> Rd; |
| 3451 | bits<4> Rm; |
| 3452 | bits<4> Rn; |
| 3453 | let Inst{19-16} = Rd; |
| 3454 | let Inst{11-8} = Rm; |
| 3455 | let Inst{3-0} = Rn; |
| 3456 | } |
| 3457 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 3458 | string opc, string asm, list<dag> pattern> |
| 3459 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 3460 | bits<4> RdLo; |
| 3461 | bits<4> RdHi; |
| 3462 | bits<4> Rm; |
| 3463 | bits<4> Rn; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3464 | let Inst{19-16} = RdHi; |
| 3465 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3466 | let Inst{11-8} = Rm; |
| 3467 | let Inst{3-0} = Rn; |
| 3468 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3469 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3470 | // FIXME: The v5 pseudos are only necessary for the additional Constraint |
| 3471 | // property. Remove them when it's possible to add those properties |
| 3472 | // on an individual MachineInstr, not just an instuction description. |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3473 | let isCommutable = 1 in { |
Silviu Baranga | a0c48eb | 2012-03-22 13:14:39 +0000 | [diff] [blame] | 3474 | def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3475 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", |
Silviu Baranga | a0c48eb | 2012-03-22 13:14:39 +0000 | [diff] [blame] | 3476 | [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>, |
Johnny Chen | 597028c | 2011-04-04 23:57:05 +0000 | [diff] [blame] | 3477 | Requires<[IsARM, HasV6]> { |
| 3478 | let Inst{15-12} = 0b0000; |
Silviu Baranga | a0c48eb | 2012-03-22 13:14:39 +0000 | [diff] [blame] | 3479 | let Unpredictable{15-12} = 0b1111; |
Johnny Chen | 597028c | 2011-04-04 23:57:05 +0000 | [diff] [blame] | 3480 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3481 | |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3482 | let Constraints = "@earlyclobber $Rd" in |
Silviu Baranga | a0c48eb | 2012-03-22 13:14:39 +0000 | [diff] [blame] | 3483 | def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3484 | pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3485 | 4, IIC_iMUL32, |
Silviu Baranga | a0c48eb | 2012-03-22 13:14:39 +0000 | [diff] [blame] | 3486 | [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))], |
| 3487 | (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>, |
Jim Grosbach | d378b32 | 2011-07-06 20:57:35 +0000 | [diff] [blame] | 3488 | Requires<[IsARM, NoV6]>; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3489 | } |
| 3490 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3491 | def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3492 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3493 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 3494 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3495 | bits<4> Ra; |
| 3496 | let Inst{15-12} = Ra; |
| 3497 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3498 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3499 | let Constraints = "@earlyclobber $Rd" in |
| 3500 | def MLAv5: ARMPseudoExpand<(outs GPR:$Rd), |
| 3501 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3502 | 4, IIC_iMAC32, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3503 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))], |
| 3504 | (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>, |
| 3505 | Requires<[IsARM, NoV6]>; |
| 3506 | |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3507 | def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3508 | IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra", |
| 3509 | [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>, |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3510 | Requires<[IsARM, HasV6T2]> { |
| 3511 | bits<4> Rd; |
| 3512 | bits<4> Rm; |
| 3513 | bits<4> Rn; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3514 | bits<4> Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3515 | let Inst{19-16} = Rd; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3516 | let Inst{15-12} = Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3517 | let Inst{11-8} = Rm; |
| 3518 | let Inst{3-0} = Rn; |
| 3519 | } |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 3520 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3521 | // Extra precision multiplies with low / high results |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3522 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3523 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3524 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3525 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3526 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3527 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3528 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3529 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3530 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3531 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3532 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3533 | |
| 3534 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3535 | def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3536 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3537 | 4, IIC_iMUL64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3538 | (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3539 | Requires<[IsARM, NoV6]>; |
| 3540 | |
| 3541 | def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3542 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3543 | 4, IIC_iMUL64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3544 | (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3545 | Requires<[IsARM, NoV6]>; |
| 3546 | } |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3547 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3548 | |
| 3549 | // Multiply + accumulate |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3550 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), |
| 3551 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3552 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3553 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3554 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), |
| 3555 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3556 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3557 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3558 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3559 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), |
| 3560 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 3561 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3562 | Requires<[IsARM, HasV6]> { |
| 3563 | bits<4> RdLo; |
| 3564 | bits<4> RdHi; |
| 3565 | bits<4> Rm; |
| 3566 | bits<4> Rn; |
Owen Anderson | 5df7ef6 | 2011-08-15 20:08:25 +0000 | [diff] [blame] | 3567 | let Inst{19-16} = RdHi; |
| 3568 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3569 | let Inst{11-8} = Rm; |
| 3570 | let Inst{3-0} = Rn; |
| 3571 | } |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3572 | |
| 3573 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3574 | def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3575 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3576 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3577 | (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3578 | Requires<[IsARM, NoV6]>; |
| 3579 | def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3580 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3581 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3582 | (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3583 | Requires<[IsARM, NoV6]>; |
| 3584 | def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3585 | (ins GPR:$Rn, GPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3586 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3587 | (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>, |
| 3588 | Requires<[IsARM, NoV6]>; |
| 3589 | } |
| 3590 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3591 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3592 | |
| 3593 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3594 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3595 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", |
| 3596 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3597 | Requires<[IsARM, HasV6]> { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3598 | let Inst{15-12} = 0b1111; |
| 3599 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 3600 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3601 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3602 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3603 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3604 | let Inst{15-12} = 0b1111; |
| 3605 | } |
| 3606 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3607 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), |
| 3608 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3609 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 3610 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 3611 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3612 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3613 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), |
| 3614 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3615 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3616 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3617 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3618 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), |
| 3619 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3620 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 3621 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, |
| 3622 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3623 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3624 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), |
| 3625 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3626 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3627 | Requires<[IsARM, HasV6]>; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3628 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3629 | multiclass AI_smul<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3630 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3631 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 3632 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3633 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3634 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3635 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3636 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3637 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 3638 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3639 | (sra GPR:$Rm, (i32 16))))]>, |
| 3640 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3641 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3642 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3643 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 3644 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3645 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3646 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3647 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3648 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3649 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 3650 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3651 | (sra GPR:$Rm, (i32 16))))]>, |
| 3652 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3653 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3654 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3655 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 3656 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3657 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, |
| 3658 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3659 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3660 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3661 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 3662 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3663 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, |
| 3664 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 3665 | } |
| 3666 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3667 | |
| 3668 | multiclass AI_smla<string opc, PatFrag opnode> { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 3669 | let DecoderMethod = "DecodeSMLAInstruction" in { |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3670 | def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd), |
| 3671 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3672 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3673 | [(set GPRnopc:$Rd, (add GPR:$Ra, |
| 3674 | (opnode (sext_inreg GPRnopc:$Rn, i16), |
| 3675 | (sext_inreg GPRnopc:$Rm, i16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3676 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3677 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3678 | def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd), |
| 3679 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3680 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3681 | [(set GPRnopc:$Rd, |
| 3682 | (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16), |
| 3683 | (sra GPRnopc:$Rm, (i32 16)))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3684 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3685 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3686 | def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd), |
| 3687 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3688 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3689 | [(set GPRnopc:$Rd, |
| 3690 | (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)), |
| 3691 | (sext_inreg GPRnopc:$Rm, i16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3692 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3693 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3694 | def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd), |
| 3695 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3696 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3697 | [(set GPRnopc:$Rd, |
| 3698 | (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)), |
| 3699 | (sra GPRnopc:$Rm, (i32 16)))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3700 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3701 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3702 | def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd), |
| 3703 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3704 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3705 | [(set GPRnopc:$Rd, |
| 3706 | (add GPR:$Ra, (sra (opnode GPRnopc:$Rn, |
| 3707 | (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3708 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3709 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3710 | def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd), |
| 3711 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3712 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3713 | [(set GPRnopc:$Rd, |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 3714 | (add GPR:$Ra, (sra (opnode GPRnopc:$Rn, |
| 3715 | (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3716 | Requires<[IsARM, HasV5TE]>; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 3717 | } |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 3718 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 3719 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3720 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 3721 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3722 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3723 | // Halfword multiply accumulate long: SMLAL<x><y>. |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3724 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3725 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3726 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3727 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3728 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3729 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3730 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3731 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3732 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3733 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3734 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3735 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3736 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3737 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3738 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3739 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3740 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3741 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3742 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3743 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3744 | // Helper class for AI_smld. |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3745 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3746 | InstrItinClass itin, string opc, string asm> |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3747 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3748 | bits<4> Rn; |
| 3749 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3750 | let Inst{27-23} = 0b01110; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3751 | let Inst{22} = long; |
| 3752 | let Inst{21-20} = 0b00; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3753 | let Inst{11-8} = Rm; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3754 | let Inst{7} = 0; |
| 3755 | let Inst{6} = sub; |
| 3756 | let Inst{5} = swap; |
| 3757 | let Inst{4} = 1; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3758 | let Inst{3-0} = Rn; |
| 3759 | } |
| 3760 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3761 | InstrItinClass itin, string opc, string asm> |
| 3762 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3763 | bits<4> Rd; |
| 3764 | let Inst{15-12} = 0b1111; |
| 3765 | let Inst{19-16} = Rd; |
| 3766 | } |
| 3767 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3768 | InstrItinClass itin, string opc, string asm> |
| 3769 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3770 | bits<4> Ra; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3771 | bits<4> Rd; |
| 3772 | let Inst{19-16} = Rd; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3773 | let Inst{15-12} = Ra; |
| 3774 | } |
| 3775 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3776 | InstrItinClass itin, string opc, string asm> |
| 3777 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3778 | bits<4> RdLo; |
| 3779 | bits<4> RdHi; |
| 3780 | let Inst{19-16} = RdHi; |
| 3781 | let Inst{15-12} = RdLo; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3782 | } |
| 3783 | |
| 3784 | multiclass AI_smld<bit sub, string opc> { |
| 3785 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3786 | def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd), |
| 3787 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3788 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3789 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3790 | def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd), |
| 3791 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3792 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3793 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3794 | def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3795 | (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary, |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3796 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3797 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3798 | def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3799 | (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary, |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3800 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3801 | |
| 3802 | } |
| 3803 | |
| 3804 | defm SMLA : AI_smld<0, "smla">; |
| 3805 | defm SMLS : AI_smld<1, "smls">; |
| 3806 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3807 | multiclass AI_sdml<bit sub, string opc> { |
| 3808 | |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 3809 | def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm), |
| 3810 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; |
| 3811 | def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm), |
| 3812 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3813 | } |
| 3814 | |
| 3815 | defm SMUA : AI_sdml<0, "smua">; |
| 3816 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 3817 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3818 | //===----------------------------------------------------------------------===// |
| 3819 | // Misc. Arithmetic Instructions. |
| 3820 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 3821 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3822 | def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3823 | IIC_iUNAr, "clz", "\t$Rd, $Rm", |
| 3824 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3825 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3826 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3827 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", |
| 3828 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, |
| 3829 | Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 3830 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3831 | def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3832 | IIC_iUNAr, "rev", "\t$Rd, $Rm", |
| 3833 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3834 | |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3835 | let AddedComplexity = 5 in |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3836 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3837 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3838 | [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3839 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3840 | |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3841 | let AddedComplexity = 5 in |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3842 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3843 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3844 | [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3845 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3846 | |
Evan Cheng | f60ceac | 2011-06-15 17:17:48 +0000 | [diff] [blame] | 3847 | def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)), |
| 3848 | (and (srl GPR:$Rm, (i32 8)), 0xFF)), |
| 3849 | (REVSH GPR:$Rm)>; |
| 3850 | |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3851 | def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd), |
| 3852 | (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh), |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3853 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3854 | [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF), |
| 3855 | (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh), |
| 3856 | 0xFFFF0000)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3857 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3858 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3859 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3860 | def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)), |
| 3861 | (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>; |
| 3862 | def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)), |
| 3863 | (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>; |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3864 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3865 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 3866 | // will match the pattern below. |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3867 | def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd), |
| 3868 | (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh), |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3869 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3870 | [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000), |
| 3871 | (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh), |
| 3872 | 0xFFFF)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3873 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 3874 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3875 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 3876 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3877 | def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000), |
| 3878 | (srl GPRnopc:$src2, imm16_31:$sh)), |
| 3879 | (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>; |
| 3880 | def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000), |
| 3881 | (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)), |
| 3882 | (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3883 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3884 | //===----------------------------------------------------------------------===// |
| 3885 | // Comparison Instructions... |
| 3886 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3887 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3888 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3889 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 3890 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3891 | |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3892 | // ARMcmpZ can re-use the above instruction definitions. |
| 3893 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm), |
| 3894 | (CMPri GPR:$src, so_imm:$imm)>; |
| 3895 | def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs), |
| 3896 | (CMPrr GPR:$src, GPR:$rhs)>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3897 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs), |
| 3898 | (CMPrsi GPR:$src, so_reg_imm:$rhs)>; |
| 3899 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs), |
| 3900 | (CMPrsr GPR:$src, so_reg_reg:$rhs)>; |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3901 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3902 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 3903 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3904 | // results: |
| 3905 | // |
| 3906 | // rsbs r1, r1, 0 |
| 3907 | // cmp r0, r1 |
| 3908 | // mov r0, #0 |
| 3909 | // it ls |
| 3910 | // mov r0, #1 |
| 3911 | // |
| 3912 | // and: |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 3913 | // |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3914 | // cmn r0, r1 |
| 3915 | // mov r0, #0 |
| 3916 | // it ls |
| 3917 | // mov r0, #1 |
| 3918 | // |
| 3919 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 3920 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 3921 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 3922 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 3923 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 3924 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 3925 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 3926 | // parameter to AddWithCarry is defined as 0). |
| 3927 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3928 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3929 | // |
| 3930 | // x = 0 |
| 3931 | // ~x = 0xFFFF FFFF |
| 3932 | // ~x + 1 = 0x1 0000 0000 |
| 3933 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 3934 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3935 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 3936 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 3937 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3938 | // |
| 3939 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 3940 | // |
| 3941 | // This is related to <rdar://problem/7569620>. |
| 3942 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3943 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 3944 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3945 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3946 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3947 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3948 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3949 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3950 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3951 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3952 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3953 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3954 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3955 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3956 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3957 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3958 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 3959 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3960 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3961 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3962 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3963 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3964 | // Pseudo i64 compares for some floating point compares. |
| 3965 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 3966 | Defs = [CPSR] in { |
| 3967 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 3968 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3969 | IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3970 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 3971 | |
| 3972 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3973 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3974 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 3975 | } // usesCustomInserter |
| 3976 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3977 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3978 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3979 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 3980 | // a two-value operand where a dag node expects two operands. :( |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3981 | let neverHasSideEffects = 1 in { |
Jakob Stoklund Olesen | c5041ca | 2012-04-04 18:23:42 +0000 | [diff] [blame] | 3982 | |
| 3983 | let isCommutable = 1 in |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3984 | def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3985 | 4, IIC_iCMOVr, |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3986 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 3987 | RegConstraint<"$false = $Rd">; |
Jakob Stoklund Olesen | c5041ca | 2012-04-04 18:23:42 +0000 | [diff] [blame] | 3988 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3989 | def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd), |
| 3990 | (ins GPR:$false, so_reg_imm:$shift, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3991 | 4, IIC_iCMOVsr, |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3992 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, |
| 3993 | imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3994 | RegConstraint<"$false = $Rd">; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3995 | def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd), |
| 3996 | (ins GPR:$false, so_reg_reg:$shift, pred:$p), |
| 3997 | 4, IIC_iCMOVsr, |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3998 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, |
| 3999 | imm:$cc, CCR:$ccr))*/]>, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 4000 | RegConstraint<"$false = $Rd">; |
| 4001 | |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 4002 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 4003 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 4004 | def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd), |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 4005 | (ins GPR:$false, imm0_65535_expr:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4006 | 4, IIC_iMOVi, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 4007 | []>, |
| 4008 | RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 4009 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 4010 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 4011 | def MOVCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 4012 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4013 | 4, IIC_iCMOVi, |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 4014 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 4015 | RegConstraint<"$false = $Rd">; |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 4016 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 4017 | // Two instruction predicate mov immediate. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 4018 | let isMoveImm = 1 in |
Jim Grosbach | eb582d7 | 2011-03-11 18:00:42 +0000 | [diff] [blame] | 4019 | def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd), |
| 4020 | (ins GPR:$false, i32imm:$src, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4021 | 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 4022 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 4023 | let isMoveImm = 1 in |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 4024 | def MVNCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 4025 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4026 | 4, IIC_iCMOVi, |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 4027 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 4028 | RegConstraint<"$false = $Rd">; |
Evan Cheng | c892aeb | 2012-02-23 01:19:06 +0000 | [diff] [blame] | 4029 | |
Evan Cheng | c892aeb | 2012-02-23 01:19:06 +0000 | [diff] [blame] | 4030 | // Conditional instructions |
Evan Cheng | 03a1852 | 2012-03-20 21:28:05 +0000 | [diff] [blame] | 4031 | multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi, |
| 4032 | Instruction irsr, |
| 4033 | InstrItinClass iii, InstrItinClass iir, |
| 4034 | InstrItinClass iis> { |
| 4035 | def ri : ARMPseudoExpand<(outs GPR:$Rd), |
| 4036 | (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s), |
| 4037 | 4, iii, [], |
| 4038 | (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>, |
| 4039 | RegConstraint<"$Rn = $Rd">; |
| 4040 | def rr : ARMPseudoExpand<(outs GPR:$Rd), |
| 4041 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
| 4042 | 4, iir, [], |
| 4043 | (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 4044 | RegConstraint<"$Rn = $Rd">; |
| 4045 | def rsi : ARMPseudoExpand<(outs GPR:$Rd), |
| 4046 | (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s), |
| 4047 | 4, iis, [], |
| 4048 | (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>, |
| 4049 | RegConstraint<"$Rn = $Rd">; |
| 4050 | def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd), |
| 4051 | (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s), |
| 4052 | 4, iis, [], |
| 4053 | (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>, |
| 4054 | RegConstraint<"$Rn = $Rd">; |
| 4055 | } |
Evan Cheng | c892aeb | 2012-02-23 01:19:06 +0000 | [diff] [blame] | 4056 | |
Evan Cheng | 03a1852 | 2012-03-20 21:28:05 +0000 | [diff] [blame] | 4057 | defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr, |
| 4058 | IIC_iBITi, IIC_iBITr, IIC_iBITsr>; |
| 4059 | defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr, |
| 4060 | IIC_iBITi, IIC_iBITr, IIC_iBITsr>; |
| 4061 | defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr, |
| 4062 | IIC_iBITi, IIC_iBITr, IIC_iBITsr>; |
Evan Cheng | c892aeb | 2012-02-23 01:19:06 +0000 | [diff] [blame] | 4063 | |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 4064 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 4065 | |
Evan Cheng | 03a1852 | 2012-03-20 21:28:05 +0000 | [diff] [blame] | 4066 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 4067 | //===----------------------------------------------------------------------===// |
| 4068 | // Atomic operations intrinsics |
| 4069 | // |
| 4070 | |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 4071 | def MemBarrierOptOperand : AsmOperandClass { |
| 4072 | let Name = "MemBarrierOpt"; |
| 4073 | let ParserMethod = "parseMemBarrierOptOperand"; |
| 4074 | } |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4075 | def memb_opt : Operand<i32> { |
| 4076 | let PrintMethod = "printMemBOption"; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 4077 | let ParserMatchClass = MemBarrierOptOperand; |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 4078 | let DecoderMethod = "DecodeMemBarrierOption"; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 4079 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 4080 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4081 | // memory barriers protect the atomic sequences |
| 4082 | let hasSideEffects = 1 in { |
| 4083 | def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 4084 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 4085 | Requires<[IsARM, HasDB]> { |
| 4086 | bits<4> opt; |
| 4087 | let Inst{31-4} = 0xf57ff05; |
| 4088 | let Inst{3-0} = opt; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 4089 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 4090 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 4091 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4092 | def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
Jim Grosbach | 20fcaff | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 4093 | "dsb", "\t$opt", []>, |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4094 | Requires<[IsARM, HasDB]> { |
| 4095 | bits<4> opt; |
| 4096 | let Inst{31-4} = 0xf57ff04; |
| 4097 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 4098 | } |
| 4099 | |
Jim Grosbach | 20fcaff | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 4100 | // ISB has only full system option |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 4101 | def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 4102 | "isb", "\t$opt", []>, |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4103 | Requires<[IsARM, HasDB]> { |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 4104 | bits<4> opt; |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 4105 | let Inst{31-4} = 0xf57ff06; |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 4106 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 4107 | } |
| 4108 | |
Chad Rosier | 3f5966b | 2012-04-17 21:48:36 +0000 | [diff] [blame^] | 4109 | // Pseudo instruction that combines movs + predicated rsbmi |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 4110 | // to implement integer ABS |
| 4111 | let usesCustomInserter = 1, Defs = [CPSR] in { |
| 4112 | def ABS : ARMPseudoInst< |
| 4113 | (outs GPR:$dst), (ins GPR:$src), |
| 4114 | 8, NoItinerary, []>; |
| 4115 | } |
| 4116 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 4117 | let usesCustomInserter = 1 in { |
Jakob Stoklund Olesen | 9b0e1e7 | 2011-09-06 17:40:35 +0000 | [diff] [blame] | 4118 | let Defs = [CPSR] in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4119 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4120 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4121 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 4122 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4123 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4124 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 4125 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4126 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4127 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 4128 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4129 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4130 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 4131 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4132 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4133 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 4134 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4135 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4136 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4137 | def ATOMIC_LOAD_MIN_I8 : PseudoInst< |
| 4138 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4139 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 4140 | def ATOMIC_LOAD_MAX_I8 : PseudoInst< |
| 4141 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4142 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
| 4143 | def ATOMIC_LOAD_UMIN_I8 : PseudoInst< |
| 4144 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
Chad Rosier | 8d0447c | 2011-12-21 18:56:22 +0000 | [diff] [blame] | 4145 | [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4146 | def ATOMIC_LOAD_UMAX_I8 : PseudoInst< |
| 4147 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
Chad Rosier | 8d0447c | 2011-12-21 18:56:22 +0000 | [diff] [blame] | 4148 | [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4149 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4150 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4151 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 4152 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4153 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4154 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 4155 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4156 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4157 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 4158 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4159 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4160 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 4161 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4162 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4163 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 4164 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4165 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4166 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4167 | def ATOMIC_LOAD_MIN_I16 : PseudoInst< |
| 4168 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4169 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 4170 | def ATOMIC_LOAD_MAX_I16 : PseudoInst< |
| 4171 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4172 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
| 4173 | def ATOMIC_LOAD_UMIN_I16 : PseudoInst< |
| 4174 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
Chad Rosier | 8d0447c | 2011-12-21 18:56:22 +0000 | [diff] [blame] | 4175 | [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4176 | def ATOMIC_LOAD_UMAX_I16 : PseudoInst< |
| 4177 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
Chad Rosier | 8d0447c | 2011-12-21 18:56:22 +0000 | [diff] [blame] | 4178 | [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4179 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4180 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4181 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 4182 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4183 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4184 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 4185 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4186 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4187 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 4188 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4189 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4190 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 4191 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4192 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4193 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 4194 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4195 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4196 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4197 | def ATOMIC_LOAD_MIN_I32 : PseudoInst< |
| 4198 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4199 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 4200 | def ATOMIC_LOAD_MAX_I32 : PseudoInst< |
| 4201 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4202 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
| 4203 | def ATOMIC_LOAD_UMIN_I32 : PseudoInst< |
| 4204 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
Evan Cheng | 1e33e8b | 2011-12-21 03:04:10 +0000 | [diff] [blame] | 4205 | [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4206 | def ATOMIC_LOAD_UMAX_I32 : PseudoInst< |
| 4207 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
Evan Cheng | 1e33e8b | 2011-12-21 03:04:10 +0000 | [diff] [blame] | 4208 | [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4209 | |
| 4210 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4211 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4212 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 4213 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4214 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4215 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 4216 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4217 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4218 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 4219 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4220 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4221 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4222 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 4223 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4224 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4225 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 4226 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4227 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4228 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 4229 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4230 | } |
| 4231 | |
| 4232 | let mayLoad = 1 in { |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4233 | def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 4234 | NoItinerary, |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4235 | "ldrexb", "\t$Rt, $addr", []>; |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 4236 | def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 4237 | NoItinerary, "ldrexh", "\t$Rt, $addr", []>; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4238 | def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 4239 | NoItinerary, "ldrex", "\t$Rt, $addr", []>; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 4240 | let hasExtraDefRegAllocReq = 1 in |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4241 | def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr), |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4242 | NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> { |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 4243 | let DecoderMethod = "DecodeDoubleRegLoad"; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4244 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4245 | } |
| 4246 | |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 4247 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4248 | def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4249 | NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>; |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4250 | def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4251 | NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>; |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4252 | def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4253 | NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>; |
Anton Korobeynikov | 2c6d0f2 | 2012-01-23 22:57:52 +0000 | [diff] [blame] | 4254 | let hasExtraSrcRegAllocReq = 1 in |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 4255 | def STREXD : AIstrex<0b01, (outs GPR:$Rd), |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4256 | (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr), |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4257 | NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> { |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 4258 | let DecoderMethod = "DecodeDoubleRegStore"; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4259 | } |
Anton Korobeynikov | 2c6d0f2 | 2012-01-23 22:57:52 +0000 | [diff] [blame] | 4260 | } |
| 4261 | |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4262 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4263 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>, |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 4264 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 4265 | let Inst{31-0} = 0b11110101011111111111000000011111; |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 4266 | } |
| 4267 | |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 4268 | // SWP/SWPB are deprecated in V6/V7. |
Jim Grosbach | 1ef9141 | 2011-07-26 17:11:05 +0000 | [diff] [blame] | 4269 | let mayLoad = 1, mayStore = 1 in { |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4270 | def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr), |
| 4271 | "swp", []>; |
| 4272 | def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr), |
| 4273 | "swpb", []>; |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 4274 | } |
| 4275 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 4276 | //===----------------------------------------------------------------------===// |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4277 | // Coprocessor Instructions. |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4278 | // |
| 4279 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 4280 | def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 4281 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4282 | NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4283 | [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 4284 | imm:$CRm, imm:$opc2)]> { |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4285 | bits<4> opc1; |
| 4286 | bits<4> CRn; |
| 4287 | bits<4> CRd; |
| 4288 | bits<4> cop; |
| 4289 | bits<3> opc2; |
| 4290 | bits<4> CRm; |
| 4291 | |
| 4292 | let Inst{3-0} = CRm; |
| 4293 | let Inst{4} = 0; |
| 4294 | let Inst{7-5} = opc2; |
| 4295 | let Inst{11-8} = cop; |
| 4296 | let Inst{15-12} = CRd; |
| 4297 | let Inst{19-16} = CRn; |
| 4298 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4299 | } |
| 4300 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 4301 | def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 4302 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4303 | NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4304 | [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 4305 | imm:$CRm, imm:$opc2)]> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4306 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4307 | bits<4> opc1; |
| 4308 | bits<4> CRn; |
| 4309 | bits<4> CRd; |
| 4310 | bits<4> cop; |
| 4311 | bits<3> opc2; |
| 4312 | bits<4> CRm; |
| 4313 | |
| 4314 | let Inst{3-0} = CRm; |
| 4315 | let Inst{4} = 0; |
| 4316 | let Inst{7-5} = opc2; |
| 4317 | let Inst{11-8} = cop; |
| 4318 | let Inst{15-12} = CRd; |
| 4319 | let Inst{19-16} = CRn; |
| 4320 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4321 | } |
| 4322 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 4323 | class ACI<dag oops, dag iops, string opc, string asm, |
| 4324 | IndexMode im = IndexModeNone> |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4325 | : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary, |
| 4326 | opc, asm, "", []> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4327 | let Inst{27-25} = 0b110; |
| 4328 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4329 | class ACInoP<dag oops, dag iops, string opc, string asm, |
| 4330 | IndexMode im = IndexModeNone> |
| 4331 | : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary, |
| 4332 | opc, asm, "", []> { |
| 4333 | let Inst{31-28} = 0b1111; |
| 4334 | let Inst{27-25} = 0b110; |
| 4335 | } |
| 4336 | multiclass LdStCop<bit load, bit Dbit, string asm> { |
| 4337 | def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), |
| 4338 | asm, "\t$cop, $CRd, $addr"> { |
| 4339 | bits<13> addr; |
| 4340 | bits<4> cop; |
| 4341 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4342 | let Inst{24} = 1; // P = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4343 | let Inst{23} = addr{8}; |
| 4344 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4345 | let Inst{21} = 0; // W = 0 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4346 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4347 | let Inst{19-16} = addr{12-9}; |
| 4348 | let Inst{15-12} = CRd; |
| 4349 | let Inst{11-8} = cop; |
| 4350 | let Inst{7-0} = addr{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4351 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4352 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4353 | def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), |
| 4354 | asm, "\t$cop, $CRd, $addr!", IndexModePre> { |
| 4355 | bits<13> addr; |
| 4356 | bits<4> cop; |
| 4357 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4358 | let Inst{24} = 1; // P = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4359 | let Inst{23} = addr{8}; |
| 4360 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4361 | let Inst{21} = 1; // W = 1 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4362 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4363 | let Inst{19-16} = addr{12-9}; |
| 4364 | let Inst{15-12} = CRd; |
| 4365 | let Inst{11-8} = cop; |
| 4366 | let Inst{7-0} = addr{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4367 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4368 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4369 | def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, |
| 4370 | postidx_imm8s4:$offset), |
| 4371 | asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> { |
| 4372 | bits<9> offset; |
| 4373 | bits<4> addr; |
| 4374 | bits<4> cop; |
| 4375 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4376 | let Inst{24} = 0; // P = 0 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4377 | let Inst{23} = offset{8}; |
| 4378 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4379 | let Inst{21} = 1; // W = 1 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4380 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4381 | let Inst{19-16} = addr; |
| 4382 | let Inst{15-12} = CRd; |
| 4383 | let Inst{11-8} = cop; |
| 4384 | let Inst{7-0} = offset{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4385 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4386 | } |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4387 | def _OPTION : ACI<(outs), |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4388 | (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, |
Jim Grosbach | 9b8f2a0 | 2011-10-12 17:34:41 +0000 | [diff] [blame] | 4389 | coproc_option_imm:$option), |
| 4390 | asm, "\t$cop, $CRd, $addr, $option"> { |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4391 | bits<8> option; |
| 4392 | bits<4> addr; |
| 4393 | bits<4> cop; |
| 4394 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4395 | let Inst{24} = 0; // P = 0 |
| 4396 | let Inst{23} = 1; // U = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4397 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4398 | let Inst{21} = 0; // W = 0 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4399 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4400 | let Inst{19-16} = addr; |
| 4401 | let Inst{15-12} = CRd; |
| 4402 | let Inst{11-8} = cop; |
| 4403 | let Inst{7-0} = option; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4404 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4405 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4406 | } |
| 4407 | multiclass LdSt2Cop<bit load, bit Dbit, string asm> { |
| 4408 | def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), |
| 4409 | asm, "\t$cop, $CRd, $addr"> { |
| 4410 | bits<13> addr; |
| 4411 | bits<4> cop; |
| 4412 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4413 | let Inst{24} = 1; // P = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4414 | let Inst{23} = addr{8}; |
| 4415 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4416 | let Inst{21} = 0; // W = 0 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4417 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4418 | let Inst{19-16} = addr{12-9}; |
| 4419 | let Inst{15-12} = CRd; |
| 4420 | let Inst{11-8} = cop; |
| 4421 | let Inst{7-0} = addr{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4422 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4423 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4424 | def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), |
| 4425 | asm, "\t$cop, $CRd, $addr!", IndexModePre> { |
| 4426 | bits<13> addr; |
| 4427 | bits<4> cop; |
| 4428 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4429 | let Inst{24} = 1; // P = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4430 | let Inst{23} = addr{8}; |
| 4431 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4432 | let Inst{21} = 1; // W = 1 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4433 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4434 | let Inst{19-16} = addr{12-9}; |
| 4435 | let Inst{15-12} = CRd; |
| 4436 | let Inst{11-8} = cop; |
| 4437 | let Inst{7-0} = addr{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4438 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4439 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4440 | def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, |
| 4441 | postidx_imm8s4:$offset), |
| 4442 | asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> { |
| 4443 | bits<9> offset; |
| 4444 | bits<4> addr; |
| 4445 | bits<4> cop; |
| 4446 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4447 | let Inst{24} = 0; // P = 0 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4448 | let Inst{23} = offset{8}; |
| 4449 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4450 | let Inst{21} = 1; // W = 1 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4451 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4452 | let Inst{19-16} = addr; |
| 4453 | let Inst{15-12} = CRd; |
| 4454 | let Inst{11-8} = cop; |
| 4455 | let Inst{7-0} = offset{7-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4456 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4457 | } |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4458 | def _OPTION : ACInoP<(outs), |
| 4459 | (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, |
Jim Grosbach | 9b8f2a0 | 2011-10-12 17:34:41 +0000 | [diff] [blame] | 4460 | coproc_option_imm:$option), |
| 4461 | asm, "\t$cop, $CRd, $addr, $option"> { |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4462 | bits<8> option; |
| 4463 | bits<4> addr; |
| 4464 | bits<4> cop; |
| 4465 | bits<4> CRd; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4466 | let Inst{24} = 0; // P = 0 |
| 4467 | let Inst{23} = 1; // U = 1 |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4468 | let Inst{22} = Dbit; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4469 | let Inst{21} = 0; // W = 0 |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4470 | let Inst{20} = load; |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4471 | let Inst{19-16} = addr; |
| 4472 | let Inst{15-12} = CRd; |
| 4473 | let Inst{11-8} = cop; |
| 4474 | let Inst{7-0} = option; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4475 | let DecoderMethod = "DecodeCopMemInstruction"; |
| 4476 | } |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4477 | } |
| 4478 | |
Jim Grosbach | 2bd0118 | 2011-10-11 21:55:36 +0000 | [diff] [blame] | 4479 | defm LDC : LdStCop <1, 0, "ldc">; |
| 4480 | defm LDCL : LdStCop <1, 1, "ldcl">; |
| 4481 | defm STC : LdStCop <0, 0, "stc">; |
| 4482 | defm STCL : LdStCop <0, 1, "stcl">; |
| 4483 | defm LDC2 : LdSt2Cop<1, 0, "ldc2">; |
| 4484 | defm LDC2L : LdSt2Cop<1, 1, "ldc2l">; |
| 4485 | defm STC2 : LdSt2Cop<0, 0, "stc2">; |
| 4486 | defm STC2L : LdSt2Cop<0, 1, "stc2l">; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4487 | |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4488 | //===----------------------------------------------------------------------===// |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4489 | // Move between coprocessor and ARM core register. |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4490 | // |
| 4491 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4492 | class MovRCopro<string opc, bit direction, dag oops, dag iops, |
| 4493 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4494 | : ABI<0b1110, oops, iops, NoItinerary, opc, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4495 | "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4496 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4497 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4498 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4499 | bits<4> Rt; |
| 4500 | bits<4> cop; |
| 4501 | bits<3> opc1; |
| 4502 | bits<3> opc2; |
| 4503 | bits<4> CRm; |
| 4504 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4505 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4506 | let Inst{15-12} = Rt; |
| 4507 | let Inst{11-8} = cop; |
| 4508 | let Inst{23-21} = opc1; |
| 4509 | let Inst{7-5} = opc2; |
| 4510 | let Inst{3-0} = CRm; |
| 4511 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4512 | } |
| 4513 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4514 | def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4515 | (outs), |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 4516 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 4517 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4518 | [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 4519 | imm:$CRm, imm:$opc2)]>; |
Jim Grosbach | 213d2e7 | 2012-03-16 00:45:58 +0000 | [diff] [blame] | 4520 | def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm", |
| 4521 | (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 4522 | c_imm:$CRm, 0, pred:$p)>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4523 | def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4524 | (outs GPR:$Rt), |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 4525 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 4526 | imm0_7:$opc2), []>; |
Jim Grosbach | 213d2e7 | 2012-03-16 00:45:58 +0000 | [diff] [blame] | 4527 | def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm", |
| 4528 | (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, |
| 4529 | c_imm:$CRm, 0, pred:$p)>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4530 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 4531 | def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2), |
| 4532 | (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 4533 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4534 | class MovRCopro2<string opc, bit direction, dag oops, dag iops, |
| 4535 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4536 | : ABXI<0b1110, oops, iops, NoItinerary, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4537 | !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4538 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4539 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4540 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4541 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4542 | bits<4> Rt; |
| 4543 | bits<4> cop; |
| 4544 | bits<3> opc1; |
| 4545 | bits<3> opc2; |
| 4546 | bits<4> CRm; |
| 4547 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4548 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4549 | let Inst{15-12} = Rt; |
| 4550 | let Inst{11-8} = cop; |
| 4551 | let Inst{23-21} = opc1; |
| 4552 | let Inst{7-5} = opc2; |
| 4553 | let Inst{3-0} = CRm; |
| 4554 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4555 | } |
| 4556 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4557 | def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4558 | (outs), |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 4559 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 4560 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4561 | [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 4562 | imm:$CRm, imm:$opc2)]>; |
Jim Grosbach | 213d2e7 | 2012-03-16 00:45:58 +0000 | [diff] [blame] | 4563 | def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm", |
| 4564 | (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 4565 | c_imm:$CRm, 0)>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4566 | def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4567 | (outs GPR:$Rt), |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 4568 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 4569 | imm0_7:$opc2), []>; |
Jim Grosbach | 213d2e7 | 2012-03-16 00:45:58 +0000 | [diff] [blame] | 4570 | def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm", |
| 4571 | (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, |
| 4572 | c_imm:$CRm, 0)>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4573 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 4574 | def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, |
| 4575 | imm:$CRm, imm:$opc2), |
| 4576 | (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 4577 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4578 | class MovRRCopro<string opc, bit direction, list<dag> pattern = []> |
Jim Grosbach | c8ae39e | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4579 | : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4580 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4581 | NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4582 | let Inst{23-21} = 0b010; |
| 4583 | let Inst{20} = direction; |
| 4584 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4585 | bits<4> Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4586 | bits<4> Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4587 | bits<4> cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4588 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4589 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4590 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4591 | let Inst{15-12} = Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4592 | let Inst{19-16} = Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4593 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4594 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4595 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4596 | } |
| 4597 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4598 | def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */, |
| 4599 | [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 4600 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4601 | def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>; |
| 4602 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4603 | class MovRRCopro2<string opc, bit direction, list<dag> pattern = []> |
Jim Grosbach | c8ae39e | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4604 | : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4605 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary, |
| 4606 | !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4607 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4608 | let Inst{23-21} = 0b010; |
| 4609 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4610 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4611 | bits<4> Rt; |
| 4612 | bits<4> Rt2; |
| 4613 | bits<4> cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4614 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4615 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4616 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4617 | let Inst{15-12} = Rt; |
| 4618 | let Inst{19-16} = Rt2; |
| 4619 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4620 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4621 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4622 | } |
| 4623 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4624 | def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */, |
| 4625 | [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 4626 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4627 | def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4628 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4629 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4630 | // Move between special register and ARM core register |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4631 | // |
| 4632 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4633 | // Move to ARM core register from Special Register |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4634 | def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 4635 | "mrs", "\t$Rd, apsr", []> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4636 | bits<4> Rd; |
| 4637 | let Inst{23-16} = 0b00001111; |
| 4638 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4639 | let Inst{7-4} = 0b0000; |
| 4640 | } |
| 4641 | |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4642 | def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>; |
| 4643 | |
| 4644 | def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 4645 | "mrs", "\t$Rd, spsr", []> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4646 | bits<4> Rd; |
| 4647 | let Inst{23-16} = 0b01001111; |
| 4648 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4649 | let Inst{7-4} = 0b0000; |
| 4650 | } |
| 4651 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4652 | // Move from ARM core register to Special Register |
| 4653 | // |
| 4654 | // No need to have both system and application versions, the encodings are the |
| 4655 | // same and the assembly parser has no way to distinguish between them. The mask |
| 4656 | // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains |
| 4657 | // the mask with the fields to be accessed in the special register. |
Owen Anderson | cd20c58 | 2011-10-20 22:23:58 +0000 | [diff] [blame] | 4658 | def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary, |
| 4659 | "msr", "\t$mask, $Rn", []> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4660 | bits<5> mask; |
| 4661 | bits<4> Rn; |
| 4662 | |
| 4663 | let Inst{23} = 0; |
| 4664 | let Inst{22} = mask{4}; // R bit |
| 4665 | let Inst{21-20} = 0b10; |
| 4666 | let Inst{19-16} = mask{3-0}; |
| 4667 | let Inst{15-12} = 0b1111; |
| 4668 | let Inst{11-4} = 0b00000000; |
| 4669 | let Inst{3-0} = Rn; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4670 | } |
| 4671 | |
Owen Anderson | cd20c58 | 2011-10-20 22:23:58 +0000 | [diff] [blame] | 4672 | def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary, |
| 4673 | "msr", "\t$mask, $a", []> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4674 | bits<5> mask; |
| 4675 | bits<12> a; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4676 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4677 | let Inst{23} = 0; |
| 4678 | let Inst{22} = mask{4}; // R bit |
| 4679 | let Inst{21-20} = 0b10; |
| 4680 | let Inst{19-16} = mask{3-0}; |
| 4681 | let Inst{15-12} = 0b1111; |
| 4682 | let Inst{11-0} = a; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4683 | } |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4684 | |
| 4685 | //===----------------------------------------------------------------------===// |
| 4686 | // TLS Instructions |
| 4687 | // |
| 4688 | |
| 4689 | // __aeabi_read_tp preserves the registers r1-r3. |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 4690 | // This is a pseudo inst so that we can get the encoding right, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4691 | // complete with fixup for the aeabi_read_tp function. |
| 4692 | let isCall = 1, |
| 4693 | Defs = [R0, R12, LR, CPSR], Uses = [SP] in { |
| 4694 | def TPsoft : PseudoInst<(outs), (ins), IIC_Br, |
| 4695 | [(set R0, ARMthread_pointer)]>; |
| 4696 | } |
| 4697 | |
| 4698 | //===----------------------------------------------------------------------===// |
| 4699 | // SJLJ Exception handling intrinsics |
| 4700 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
| 4701 | // address and save #0 in R0 for the non-longjmp case. |
| 4702 | // Since by its nature we may be coming from some other function to get |
| 4703 | // here, and we're using the stack frame for the containing function to |
| 4704 | // save/restore registers, we can't keep anything live in regs across |
| 4705 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 4706 | // when we get here from a longjmp(). We force everything out of registers |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4707 | // except for our own input by listing the relevant registers in Defs. By |
| 4708 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 4709 | // all of the callee-saved resgisters, which is exactly what we want. |
| 4710 | // A constant value is passed in $val, and we use the location as a scratch. |
| 4711 | // |
| 4712 | // These are pseudo-instructions and are lowered to individual MC-insts, so |
| 4713 | // no encoding information is necessary. |
| 4714 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4715 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR, |
Jakob Stoklund Olesen | ece8b73 | 2012-01-13 22:55:42 +0000 | [diff] [blame] | 4716 | Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ], |
| 4717 | hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in { |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4718 | def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4719 | NoItinerary, |
| 4720 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4721 | Requires<[IsARM, HasVFP2]>; |
| 4722 | } |
| 4723 | |
| 4724 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4725 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ], |
Bob Wilson | d2355e7 | 2011-12-22 22:12:44 +0000 | [diff] [blame] | 4726 | hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in { |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4727 | def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4728 | NoItinerary, |
| 4729 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4730 | Requires<[IsARM, NoVFP]>; |
| 4731 | } |
| 4732 | |
Evan Cheng | afff941 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 4733 | // FIXME: Non-IOS version(s) |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4734 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 4735 | Defs = [ R7, LR, SP ] in { |
| 4736 | def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch), |
| 4737 | NoItinerary, |
| 4738 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
Evan Cheng | afff941 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 4739 | Requires<[IsARM, IsIOS]>; |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4740 | } |
| 4741 | |
Bob Wilson | f4aea8f | 2011-12-22 23:39:48 +0000 | [diff] [blame] | 4742 | // eh.sjlj.dispatchsetup pseudo-instructions. |
| 4743 | // These pseudos are used for both ARM and Thumb2. Any differences are |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4744 | // handled when the pseudo is expanded (which happens before any passes |
| 4745 | // that need the instruction size). |
Bob Wilson | c0b0e57 | 2011-12-20 01:29:27 +0000 | [diff] [blame] | 4746 | let Defs = |
| 4747 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR, |
Jakob Stoklund Olesen | ece8b73 | 2012-01-13 22:55:42 +0000 | [diff] [blame] | 4748 | Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ], |
| 4749 | isBarrier = 1 in |
Bob Wilson | f4aea8f | 2011-12-22 23:39:48 +0000 | [diff] [blame] | 4750 | def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>; |
| 4751 | |
| 4752 | let Defs = |
| 4753 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ], |
| 4754 | isBarrier = 1 in |
| 4755 | def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>; |
| 4756 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4757 | |
| 4758 | //===----------------------------------------------------------------------===// |
| 4759 | // Non-Instruction Patterns |
| 4760 | // |
| 4761 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4762 | // ARMv4 indirect branch using (MOVr PC, dst) |
| 4763 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in |
| 4764 | def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4765 | 4, IIC_Br, [(brind GPR:$dst)], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4766 | (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>, |
| 4767 | Requires<[IsARM, NoV4T]>; |
| 4768 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4769 | // Large immediate handling. |
| 4770 | |
| 4771 | // 32-bit immediate using two piece so_imms or movw + movt. |
| 4772 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 4773 | // as a single unit instead of having to handle reg inputs. |
| 4774 | // FIXME: Remove this when we can do generalized remat. |
| 4775 | let isReMaterializable = 1, isMoveImm = 1 in |
| 4776 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, |
| 4777 | [(set GPR:$dst, (arm_i32imm:$src))]>, |
| 4778 | Requires<[IsARM]>; |
| 4779 | |
| 4780 | // Pseudo instruction that combines movw + movt + add pc (if PIC). |
| 4781 | // It also makes it possible to rematerialize the instructions. |
| 4782 | // FIXME: Remove this when we can do generalized remat and when machine licm |
| 4783 | // can properly the instructions. |
| 4784 | let isReMaterializable = 1 in { |
| 4785 | def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4786 | IIC_iMOVix2addpc, |
| 4787 | [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, |
| 4788 | Requires<[IsARM, UseMovt]>; |
| 4789 | |
| 4790 | def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4791 | IIC_iMOVix2, |
| 4792 | [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>, |
| 4793 | Requires<[IsARM, UseMovt]>; |
| 4794 | |
| 4795 | let AddedComplexity = 10 in |
| 4796 | def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4797 | IIC_iMOVix2ld, |
| 4798 | [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>, |
| 4799 | Requires<[IsARM, UseMovt]>; |
| 4800 | } // isReMaterializable |
| 4801 | |
| 4802 | // ConstantPool, GlobalAddress, and JumpTable |
| 4803 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 4804 | Requires<[IsARM, DontUseMovt]>; |
| 4805 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 4806 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 4807 | Requires<[IsARM, UseMovt]>; |
| 4808 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 4809 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 4810 | |
| 4811 | // TODO: add,sub,and, 3-instr forms? |
| 4812 | |
Jakob Stoklund Olesen | aa395e8 | 2012-04-06 21:17:42 +0000 | [diff] [blame] | 4813 | // Tail calls. These patterns also apply to Thumb mode. |
| 4814 | def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>; |
| 4815 | def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>; |
| 4816 | def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>; |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4817 | |
| 4818 | // Direct calls |
Jakob Stoklund Olesen | 967cbbd | 2012-04-06 21:21:59 +0000 | [diff] [blame] | 4819 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>; |
Evan Cheng | 4bfcd4a | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 4820 | def : ARMPat<(ARMcall_nolink texternalsym:$func), |
Jakob Stoklund Olesen | 967cbbd | 2012-04-06 21:21:59 +0000 | [diff] [blame] | 4821 | (BMOVPCB_CALL texternalsym:$func)>; |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4822 | |
| 4823 | // zextload i1 -> zextload i8 |
| 4824 | def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4825 | def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4826 | |
| 4827 | // extload -> zextload |
| 4828 | def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4829 | def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4830 | def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4831 | def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4832 | |
| 4833 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
| 4834 | |
| 4835 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 4836 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 4837 | |
| 4838 | // smul* and smla* |
| 4839 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4840 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4841 | (SMULBB GPR:$a, GPR:$b)>; |
| 4842 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 4843 | (SMULBB GPR:$a, GPR:$b)>; |
| 4844 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4845 | (sra GPR:$b, (i32 16))), |
| 4846 | (SMULBT GPR:$a, GPR:$b)>; |
| 4847 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
| 4848 | (SMULBT GPR:$a, GPR:$b)>; |
| 4849 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 4850 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4851 | (SMULTB GPR:$a, GPR:$b)>; |
| 4852 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
| 4853 | (SMULTB GPR:$a, GPR:$b)>; |
| 4854 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4855 | (i32 16)), |
| 4856 | (SMULWB GPR:$a, GPR:$b)>; |
| 4857 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
| 4858 | (SMULWB GPR:$a, GPR:$b)>; |
| 4859 | |
| 4860 | def : ARMV5TEPat<(add GPR:$acc, |
| 4861 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4862 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4863 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4864 | def : ARMV5TEPat<(add GPR:$acc, |
| 4865 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 4866 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4867 | def : ARMV5TEPat<(add GPR:$acc, |
| 4868 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4869 | (sra GPR:$b, (i32 16)))), |
| 4870 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4871 | def : ARMV5TEPat<(add GPR:$acc, |
| 4872 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
| 4873 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4874 | def : ARMV5TEPat<(add GPR:$acc, |
| 4875 | (mul (sra GPR:$a, (i32 16)), |
| 4876 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4877 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4878 | def : ARMV5TEPat<(add GPR:$acc, |
| 4879 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
| 4880 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4881 | def : ARMV5TEPat<(add GPR:$acc, |
| 4882 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4883 | (i32 16))), |
| 4884 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4885 | def : ARMV5TEPat<(add GPR:$acc, |
| 4886 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
| 4887 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4888 | |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4889 | |
| 4890 | // Pre-v7 uses MCR for synchronization barriers. |
| 4891 | def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>, |
| 4892 | Requires<[IsARM, HasV6]>; |
| 4893 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4894 | // SXT/UXT with no rotate |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4895 | let AddedComplexity = 16 in { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4896 | def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>; |
| 4897 | def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4898 | def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4899 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)), |
| 4900 | (UXTAB GPR:$Rn, GPR:$Rm, 0)>; |
| 4901 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)), |
| 4902 | (UXTAH GPR:$Rn, GPR:$Rm, 0)>; |
| 4903 | } |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4904 | |
| 4905 | def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>; |
| 4906 | def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>; |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4907 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4908 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)), |
| 4909 | (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>; |
| 4910 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)), |
| 4911 | (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4912 | |
Eli Friedman | 069e2ed | 2011-08-26 02:59:24 +0000 | [diff] [blame] | 4913 | // Atomic load/store patterns |
| 4914 | def : ARMPat<(atomic_load_8 ldst_so_reg:$src), |
| 4915 | (LDRBrs ldst_so_reg:$src)>; |
| 4916 | def : ARMPat<(atomic_load_8 addrmode_imm12:$src), |
| 4917 | (LDRBi12 addrmode_imm12:$src)>; |
| 4918 | def : ARMPat<(atomic_load_16 addrmode3:$src), |
| 4919 | (LDRH addrmode3:$src)>; |
| 4920 | def : ARMPat<(atomic_load_32 ldst_so_reg:$src), |
| 4921 | (LDRrs ldst_so_reg:$src)>; |
| 4922 | def : ARMPat<(atomic_load_32 addrmode_imm12:$src), |
| 4923 | (LDRi12 addrmode_imm12:$src)>; |
| 4924 | def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val), |
| 4925 | (STRBrs GPR:$val, ldst_so_reg:$ptr)>; |
| 4926 | def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val), |
| 4927 | (STRBi12 GPR:$val, addrmode_imm12:$ptr)>; |
| 4928 | def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val), |
| 4929 | (STRH GPR:$val, addrmode3:$ptr)>; |
| 4930 | def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val), |
| 4931 | (STRrs GPR:$val, ldst_so_reg:$ptr)>; |
| 4932 | def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val), |
| 4933 | (STRi12 GPR:$val, addrmode_imm12:$ptr)>; |
| 4934 | |
| 4935 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4936 | //===----------------------------------------------------------------------===// |
| 4937 | // Thumb Support |
| 4938 | // |
| 4939 | |
| 4940 | include "ARMInstrThumb.td" |
| 4941 | |
| 4942 | //===----------------------------------------------------------------------===// |
| 4943 | // Thumb2 Support |
| 4944 | // |
| 4945 | |
| 4946 | include "ARMInstrThumb2.td" |
| 4947 | |
| 4948 | //===----------------------------------------------------------------------===// |
| 4949 | // Floating Point Support |
| 4950 | // |
| 4951 | |
| 4952 | include "ARMInstrVFP.td" |
| 4953 | |
| 4954 | //===----------------------------------------------------------------------===// |
| 4955 | // Advanced SIMD (NEON) Support |
| 4956 | // |
| 4957 | |
| 4958 | include "ARMInstrNEON.td" |
| 4959 | |
Jim Grosbach | c83d504 | 2011-07-14 19:47:47 +0000 | [diff] [blame] | 4960 | //===----------------------------------------------------------------------===// |
| 4961 | // Assembler aliases |
| 4962 | // |
| 4963 | |
| 4964 | // Memory barriers |
| 4965 | def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4966 | def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4967 | def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4968 | |
| 4969 | // System instructions |
| 4970 | def : MnemonicAlias<"swi", "svc">; |
| 4971 | |
| 4972 | // Load / Store Multiple |
| 4973 | def : MnemonicAlias<"ldmfd", "ldm">; |
| 4974 | def : MnemonicAlias<"ldmia", "ldm">; |
Jim Grosbach | 94f914e | 2011-09-07 19:57:53 +0000 | [diff] [blame] | 4975 | def : MnemonicAlias<"ldmea", "ldmdb">; |
Jim Grosbach | c83d504 | 2011-07-14 19:47:47 +0000 | [diff] [blame] | 4976 | def : MnemonicAlias<"stmfd", "stmdb">; |
| 4977 | def : MnemonicAlias<"stmia", "stm">; |
| 4978 | def : MnemonicAlias<"stmea", "stm">; |
| 4979 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 4980 | // PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the |
| 4981 | // shift amount is zero (i.e., unspecified). |
| 4982 | def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 4983 | (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>, |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4984 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 4985 | def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 4986 | (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>, |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4987 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | 10c7d70 | 2011-07-21 19:57:11 +0000 | [diff] [blame] | 4988 | |
| 4989 | // PUSH/POP aliases for STM/LDM |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4990 | def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>; |
| 4991 | def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>; |
Jim Grosbach | 86fdff0 | 2011-07-21 22:37:43 +0000 | [diff] [blame] | 4992 | |
Jim Grosbach | addec77 | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 4993 | // SSAT/USAT optional shift operand. |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4994 | def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4995 | (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4996 | def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4997 | (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>; |
Jim Grosbach | 766c63e | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4998 | |
| 4999 | |
| 5000 | // Extend instruction optional rotate operand. |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5001 | def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5002 | (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5003 | def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5004 | (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5005 | def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5006 | (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5007 | def : ARMInstAlias<"sxtb${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5008 | (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5009 | def : ARMInstAlias<"sxtb16${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5010 | (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5011 | def : ARMInstAlias<"sxth${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5012 | (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | 766c63e | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 5013 | |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5014 | def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5015 | (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5016 | def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5017 | (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5018 | def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5019 | (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5020 | def : ARMInstAlias<"uxtb${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5021 | (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5022 | def : ARMInstAlias<"uxtb16${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5023 | (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 5024 | def : ARMInstAlias<"uxth${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 5025 | (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 5026 | |
| 5027 | |
| 5028 | // RFE aliases |
| 5029 | def : MnemonicAlias<"rfefa", "rfeda">; |
| 5030 | def : MnemonicAlias<"rfeea", "rfedb">; |
| 5031 | def : MnemonicAlias<"rfefd", "rfeia">; |
| 5032 | def : MnemonicAlias<"rfeed", "rfeib">; |
| 5033 | def : MnemonicAlias<"rfe", "rfeia">; |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 5034 | |
| 5035 | // SRS aliases |
| 5036 | def : MnemonicAlias<"srsfa", "srsda">; |
| 5037 | def : MnemonicAlias<"srsea", "srsdb">; |
| 5038 | def : MnemonicAlias<"srsfd", "srsia">; |
| 5039 | def : MnemonicAlias<"srsed", "srsib">; |
| 5040 | def : MnemonicAlias<"srs", "srsia">; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 5041 | |
Jim Grosbach | b6e9a83 | 2011-09-15 16:16:50 +0000 | [diff] [blame] | 5042 | // QSAX == QSUBADDX |
| 5043 | def : MnemonicAlias<"qsubaddx", "qsax">; |
Jim Grosbach | e4e4a93 | 2011-09-15 21:01:23 +0000 | [diff] [blame] | 5044 | // SASX == SADDSUBX |
| 5045 | def : MnemonicAlias<"saddsubx", "sasx">; |
Jim Grosbach | c075d45 | 2011-09-15 22:34:29 +0000 | [diff] [blame] | 5046 | // SHASX == SHADDSUBX |
| 5047 | def : MnemonicAlias<"shaddsubx", "shasx">; |
| 5048 | // SHSAX == SHSUBADDX |
| 5049 | def : MnemonicAlias<"shsubaddx", "shsax">; |
Jim Grosbach | 50bd470 | 2011-09-16 18:37:10 +0000 | [diff] [blame] | 5050 | // SSAX == SSUBADDX |
| 5051 | def : MnemonicAlias<"ssubaddx", "ssax">; |
Jim Grosbach | 4032eaf | 2011-09-19 23:05:22 +0000 | [diff] [blame] | 5052 | // UASX == UADDSUBX |
| 5053 | def : MnemonicAlias<"uaddsubx", "uasx">; |
Jim Grosbach | 6729c48 | 2011-09-19 23:13:25 +0000 | [diff] [blame] | 5054 | // UHASX == UHADDSUBX |
| 5055 | def : MnemonicAlias<"uhaddsubx", "uhasx">; |
| 5056 | // UHSAX == UHSUBADDX |
| 5057 | def : MnemonicAlias<"uhsubaddx", "uhsax">; |
Jim Grosbach | ab3bf97 | 2011-09-20 00:18:52 +0000 | [diff] [blame] | 5058 | // UQASX == UQADDSUBX |
| 5059 | def : MnemonicAlias<"uqaddsubx", "uqasx">; |
| 5060 | // UQSAX == UQSUBADDX |
| 5061 | def : MnemonicAlias<"uqsubaddx", "uqsax">; |
Jim Grosbach | 6053cd9 | 2011-09-20 00:30:45 +0000 | [diff] [blame] | 5062 | // USAX == USUBADDX |
| 5063 | def : MnemonicAlias<"usubaddx", "usax">; |
Jim Grosbach | b6e9a83 | 2011-09-15 16:16:50 +0000 | [diff] [blame] | 5064 | |
Jim Grosbach | e70ec84 | 2011-10-28 22:50:54 +0000 | [diff] [blame] | 5065 | // "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like |
| 5066 | // for isel. |
| 5067 | def : ARMInstAlias<"mov${s}${p} $Rd, $imm", |
| 5068 | (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>; |
Jim Grosbach | 4677708 | 2011-12-14 17:56:51 +0000 | [diff] [blame] | 5069 | def : ARMInstAlias<"mvn${s}${p} $Rd, $imm", |
| 5070 | (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>; |
Jim Grosbach | 840bf7e | 2011-12-09 22:02:17 +0000 | [diff] [blame] | 5071 | // Same for AND <--> BIC |
| 5072 | def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm", |
| 5073 | (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm, |
| 5074 | pred:$p, cc_out:$s)>; |
| 5075 | def : ARMInstAlias<"bic${s}${p} $Rdn, $imm", |
| 5076 | (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm, |
| 5077 | pred:$p, cc_out:$s)>; |
| 5078 | def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm", |
| 5079 | (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm, |
| 5080 | pred:$p, cc_out:$s)>; |
| 5081 | def : ARMInstAlias<"and${s}${p} $Rdn, $imm", |
| 5082 | (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm, |
| 5083 | pred:$p, cc_out:$s)>; |
| 5084 | |
Jim Grosbach | 3bc8a3d | 2011-12-08 00:31:07 +0000 | [diff] [blame] | 5085 | // Likewise, "add Rd, so_imm_neg" -> sub |
| 5086 | def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm", |
| 5087 | (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>; |
| 5088 | def : ARMInstAlias<"add${s}${p} $Rd, $imm", |
| 5089 | (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>; |
Jim Grosbach | 5dca1c9 | 2011-12-14 18:12:37 +0000 | [diff] [blame] | 5090 | // Same for CMP <--> CMN via so_imm_neg |
Jim Grosbach | 8d11c63 | 2011-12-14 17:30:24 +0000 | [diff] [blame] | 5091 | def : ARMInstAlias<"cmp${p} $Rd, $imm", |
Jim Grosbach | 5dca1c9 | 2011-12-14 18:12:37 +0000 | [diff] [blame] | 5092 | (CMNzri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>; |
Jim Grosbach | 8d11c63 | 2011-12-14 17:30:24 +0000 | [diff] [blame] | 5093 | def : ARMInstAlias<"cmn${p} $Rd, $imm", |
Jim Grosbach | 5dca1c9 | 2011-12-14 18:12:37 +0000 | [diff] [blame] | 5094 | (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>; |
Jim Grosbach | 71810ab | 2011-11-10 16:44:55 +0000 | [diff] [blame] | 5095 | |
| 5096 | // The shifter forms of the MOV instruction are aliased to the ASR, LSL, |
| 5097 | // LSR, ROR, and RRX instructions. |
| 5098 | // FIXME: We need C++ parser hooks to map the alias to the MOV |
| 5099 | // encoding. It seems we should be able to do that sort of thing |
| 5100 | // in tblgen, but it could get ugly. |
| 5101 | def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm", |
Jim Grosbach | ee10ff8 | 2011-11-10 19:18:01 +0000 | [diff] [blame] | 5102 | (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p, |
| 5103 | cc_out:$s)>; |
| 5104 | def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm", |
| 5105 | (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p, |
| 5106 | cc_out:$s)>; |
| 5107 | def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm", |
| 5108 | (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p, |
| 5109 | cc_out:$s)>; |
| 5110 | def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm", |
| 5111 | (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p, |
Jim Grosbach | 71810ab | 2011-11-10 16:44:55 +0000 | [diff] [blame] | 5112 | cc_out:$s)>; |
Jim Grosbach | 48b368b | 2011-11-16 19:05:59 +0000 | [diff] [blame] | 5113 | def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm", |
| 5114 | (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>; |
Jim Grosbach | 23f2207 | 2011-11-16 18:31:45 +0000 | [diff] [blame] | 5115 | def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm", |
| 5116 | (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, |
| 5117 | cc_out:$s)>; |
| 5118 | def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm", |
| 5119 | (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, |
| 5120 | cc_out:$s)>; |
| 5121 | def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm", |
| 5122 | (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, |
| 5123 | cc_out:$s)>; |
| 5124 | def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm", |
| 5125 | (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, |
| 5126 | cc_out:$s)>; |
Jim Grosbach | 9f302c4 | 2011-11-15 22:27:54 +0000 | [diff] [blame] | 5127 | // shifter instructions also support a two-operand form. |
| 5128 | def : ARMInstAlias<"asr${s}${p} $Rm, $imm", |
| 5129 | (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>; |
| 5130 | def : ARMInstAlias<"lsr${s}${p} $Rm, $imm", |
| 5131 | (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>; |
| 5132 | def : ARMInstAlias<"lsl${s}${p} $Rm, $imm", |
| 5133 | (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>; |
| 5134 | def : ARMInstAlias<"ror${s}${p} $Rm, $imm", |
| 5135 | (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>; |
Jim Grosbach | b598b04 | 2011-11-16 19:12:24 +0000 | [diff] [blame] | 5136 | def : ARMInstAlias<"asr${s}${p} $Rn, $Rm", |
| 5137 | (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, |
| 5138 | cc_out:$s)>; |
| 5139 | def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm", |
| 5140 | (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, |
| 5141 | cc_out:$s)>; |
| 5142 | def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm", |
| 5143 | (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, |
| 5144 | cc_out:$s)>; |
| 5145 | def : ARMInstAlias<"ror${s}${p} $Rn, $Rm", |
| 5146 | (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, |
| 5147 | cc_out:$s)>; |
Jim Grosbach | 9f302c4 | 2011-11-15 22:27:54 +0000 | [diff] [blame] | 5148 | |
Jim Grosbach | d2586da | 2011-11-15 20:02:06 +0000 | [diff] [blame] | 5149 | |
| 5150 | // 'mul' instruction can be specified with only two operands. |
| 5151 | def : ARMInstAlias<"mul${s}${p} $Rn, $Rm", |
Jim Grosbach | 23261af | 2011-12-06 05:28:00 +0000 | [diff] [blame] | 5152 | (MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p, cc_out:$s)>; |
Jim Grosbach | e91e7bc | 2011-12-13 20:23:22 +0000 | [diff] [blame] | 5153 | |
| 5154 | // "neg" is and alias for "rsb rd, rn, #0" |
| 5155 | def : ARMInstAlias<"neg${s}${p} $Rd, $Rm", |
| 5156 | (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>; |
Jim Grosbach | 74423e3 | 2012-01-25 19:52:01 +0000 | [diff] [blame] | 5157 | |
Jim Grosbach | 0104dd3 | 2012-03-07 00:52:41 +0000 | [diff] [blame] | 5158 | // Pre-v6, 'mov r0, r0' was used as a NOP encoding. |
| 5159 | def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>, |
| 5160 | Requires<[IsARM, NoV6]>; |
| 5161 | |
Jim Grosbach | 05d88f4 | 2012-03-07 01:09:17 +0000 | [diff] [blame] | 5162 | // UMULL/SMULL are available on all arches, but the instruction definitions |
| 5163 | // need difference constraints pre-v6. Use these aliases for the assembly |
| 5164 | // parsing on pre-v6. |
| 5165 | def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm", |
| 5166 | (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 5167 | Requires<[IsARM, NoV6]>; |
| 5168 | def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm", |
| 5169 | (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 5170 | Requires<[IsARM, NoV6]>; |
| 5171 | |
Jim Grosbach | 74423e3 | 2012-01-25 19:52:01 +0000 | [diff] [blame] | 5172 | // 'it' blocks in ARM mode just validate the predicates. The IT itself |
| 5173 | // is discarded. |
| 5174 | def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>; |