blob: 9d005eeb81846d8c25460b3b32393656008c6d39 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000182def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
183 AssemblerPredicate<"FeatureVFP4">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000184def HasNEON : Predicate<"Subtarget->hasNEON()">,
185 AssemblerPredicate<"FeatureNEON">;
186def HasFP16 : Predicate<"Subtarget->hasFP16()">,
187 AssemblerPredicate<"FeatureFP16">;
188def HasDivide : Predicate<"Subtarget->hasDivide()">,
189 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000190def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000191 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000192def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000193 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000194def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000196def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000197 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000198def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000199def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000200def IsThumb : Predicate<"Subtarget->isThumb()">,
201 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000202def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
204 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000205def IsMClass : Predicate<"Subtarget->isMClass()">,
206 AssemblerPredicate<"FeatureMClass">;
207def IsARClass : Predicate<"!Subtarget->isMClass()">,
208 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000209def IsARM : Predicate<"!Subtarget->isThumb()">,
210 AssemblerPredicate<"!ModeThumb">;
Evan Chengafff9412011-12-20 18:26:50 +0000211def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
212def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000213def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000215// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def UseMovt : Predicate<"Subtarget->useMovt()">;
217def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000218def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000219
Evan Chengbee78fe2012-04-11 05:33:07 +0000220// Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available.
221// But only select them if more precision in FP computation is allowed.
Evan Cheng7ece9532012-04-13 18:59:28 +0000222// Do not use them for Darwin platforms.
223def UseFusedMAC : Predicate<"!TM.Options.NoExcessFPPrecision && "
224 "!Subtarget->isTargetDarwin()">;
225def DontUseFusedMAC : Predicate<"!Subtarget->hasVFP4() || "
226 "Subtarget->isTargetDarwin()">;
Evan Cheng82509e52012-04-11 00:13:00 +0000227
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000228//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000229// ARM Flag Definitions.
230
231class RegConstraint<string C> {
232 string Constraints = C;
233}
234
235//===----------------------------------------------------------------------===//
236// ARM specific transformation functions and pattern fragments.
237//
238
Evan Chenga8e29892007-01-19 07:51:42 +0000239// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
240// so_imm_neg def below.
241def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000243}]>;
244
245// so_imm_not_XFORM - Return a so_imm value packed into the format described for
246// so_imm_not def below.
247def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
Evan Chenga8e29892007-01-19 07:51:42 +0000251/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000252def imm16_31 : ImmLeaf<i32, [{
253 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000254}]>;
255
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000256def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
257def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000258 int64_t Value = -(int)N->getZExtValue();
259 return Value && ARM_AM::getSOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000260 }], so_imm_neg_XFORM> {
261 let ParserMatchClass = so_imm_neg_asmoperand;
262}
Evan Chenga8e29892007-01-19 07:51:42 +0000263
Jim Grosbache70ec842011-10-28 22:50:54 +0000264// Note: this pattern doesn't require an encoder method and such, as it's
265// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000266// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000267def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000268def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000269 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000270 }], so_imm_not_XFORM> {
271 let ParserMatchClass = so_imm_not_asmoperand;
272}
Evan Chenga8e29892007-01-19 07:51:42 +0000273
274// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
275def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000276 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000277}]>;
278
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000279/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000280def hi16 : SDNodeXForm<imm, [{
281 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
282}]>;
283
284def lo16AllZero : PatLeaf<(i32 imm), [{
285 // Returns true if all low 16-bits are 0.
286 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000287}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000288
Evan Cheng342e3162011-08-30 01:34:54 +0000289class BinOpWithFlagFrag<dag res> :
290 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000291class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
292class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Evan Chengc4af4632010-11-17 20:13:28 +0000294// An 'and' node with a single use.
295def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
296 return N->hasOneUse();
297}]>;
298
299// An 'xor' node with a single use.
300def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
301 return N->hasOneUse();
302}]>;
303
Evan Cheng48575f62010-12-05 22:04:16 +0000304// An 'fmul' node with a single use.
305def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
306 return N->hasOneUse();
307}]>;
308
309// An 'fadd' node which checks for single non-hazardous use.
310def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
311 return hasNoVMLxHazardUse(N);
312}]>;
313
314// An 'fsub' node which checks for single non-hazardous use.
315def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
316 return hasNoVMLxHazardUse(N);
317}]>;
318
Evan Chenga8e29892007-01-19 07:51:42 +0000319//===----------------------------------------------------------------------===//
320// Operand Definitions.
321//
322
Jim Grosbach9588c102011-11-12 00:58:43 +0000323// Immediate operands with a shared generic asm render method.
324class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
325
Evan Chenga8e29892007-01-19 07:51:42 +0000326// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000327// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000328def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000329 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000331 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000332}
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000335def uncondbrtarget : Operand<OtherVT> {
336 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Branch target for ARM. Handles conditional/unconditional
341def br_target : Operand<OtherVT> {
342 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000343 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000344}
345
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000347// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000348def bltarget : Operand<i32> {
349 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000350 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000351 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000352}
353
Jason W Kim685c3502011-02-04 19:47:15 +0000354// Call target for ARM. Handles conditional/unconditional
355// FIXME: rename bl_target to t2_bltarget?
356def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000357 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000358 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000359}
360
Owen Andersonf1eab592011-08-26 23:32:08 +0000361def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000362 let EncoderMethod = "getARMBLXTargetOpValue";
363 let OperandType = "OPERAND_PCREL";
364}
Jason W Kim685c3502011-02-04 19:47:15 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000367def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000368def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000369 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000370 let ParserMatchClass = RegListAsmOperand;
371 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000373}
374
Jim Grosbach1610a702011-07-25 20:06:30 +0000375def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000376def dpr_reglist : Operand<i32> {
377 let EncoderMethod = "getRegisterListOpValue";
378 let ParserMatchClass = DPRRegListAsmOperand;
379 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000380 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000381}
382
Jim Grosbach1610a702011-07-25 20:06:30 +0000383def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000384def spr_reglist : Operand<i32> {
385 let EncoderMethod = "getRegisterListOpValue";
386 let ParserMatchClass = SPRRegListAsmOperand;
387 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
392def cpinst_operand : Operand<i32> {
393 let PrintMethod = "printCPInstOperand";
394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// Local PC labels.
397def pclabel : Operand<i32> {
398 let PrintMethod = "printPCLabel";
399}
400
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000401// ADR instruction labels.
402def adrlabel : Operand<i32> {
403 let EncoderMethod = "getAdrLabelOpValue";
404}
405
Owen Anderson498ec202010-10-27 22:49:00 +0000406def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000407 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000409}
410
Jim Grosbachb35ad412010-10-13 19:56:10 +0000411// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000412def rot_imm_XFORM: SDNodeXForm<imm, [{
413 switch (N->getZExtValue()){
414 default: assert(0);
415 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
416 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
417 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
418 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
419 }
420}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000421def RotImmAsmOperand : AsmOperandClass {
422 let Name = "RotImm";
423 let ParserMethod = "parseRotImm";
424}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000425def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
426 int32_t v = N->getZExtValue();
427 return v == 8 || v == 16 || v == 24; }],
428 rot_imm_XFORM> {
429 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000430 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000431}
432
Bob Wilson22f5dc72010-08-16 18:27:34 +0000433// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000434// (asr or lsl). The 6-bit immediate encodes as:
435// {5} 0 ==> lsl
436// 1 asr
437// {4-0} imm5 shift amount.
438// asr #32 encoded as imm5 == 0.
439def ShifterImmAsmOperand : AsmOperandClass {
440 let Name = "ShifterImm";
441 let ParserMethod = "parseShifterImm";
442}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000443def shift_imm : Operand<i32> {
444 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000445 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000446}
447
Owen Anderson92a20222011-07-21 18:54:16 +0000448// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000449def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000450def so_reg_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectRegShifterOperand",
452 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 let EncoderMethod = "getSORegRegOpValue";
454 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000456 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000457 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
Owen Anderson92a20222011-07-21 18:54:16 +0000459
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000460def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000461def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000462 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000463 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000464 let EncoderMethod = "getSORegImmOpValue";
465 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000467 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000468 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000469}
470
471// FIXME: Does this need to be distinct from so_reg?
472def shift_so_reg_reg : Operand<i32>, // reg reg imm
473 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
474 [shl,srl,sra,rotr]> {
475 let EncoderMethod = "getSORegRegOpValue";
476 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000478 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000479 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000480}
481
Jim Grosbache8606dc2011-07-13 17:50:29 +0000482// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000483def shift_so_reg_imm : Operand<i32>, // reg reg imm
484 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000485 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000486 let EncoderMethod = "getSORegImmOpValue";
487 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000488 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000489 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000490 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000491}
Evan Chenga8e29892007-01-19 07:51:42 +0000492
Owen Anderson152d4a42011-07-21 23:38:37 +0000493
Evan Chenga8e29892007-01-19 07:51:42 +0000494// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000495// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000496def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000497def so_imm : Operand<i32>, ImmLeaf<i32, [{
498 return ARM_AM::getSOImmVal(Imm) != -1;
499 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000500 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000501 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000502 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000503}
504
Evan Chengc70d1842007-03-20 08:11:30 +0000505// Break so_imm's up into two pieces. This handles immediates with up to 16
506// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
507// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000508def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000509 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000510}]>;
511
512/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
513///
514def arm_i32imm : PatLeaf<(imm), [{
515 if (Subtarget->hasV6T2Ops())
516 return true;
517 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
518}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000519
Jim Grosbach587f5062011-12-02 23:34:39 +0000520/// imm0_1 predicate - Immediate in the range [0,1].
521def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
522def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
523
524/// imm0_3 predicate - Immediate in the range [0,3].
525def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
526def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
527
Jim Grosbachb2756af2011-08-01 21:55:12 +0000528/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000529def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000530def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
531 return Imm >= 0 && Imm < 8;
532}]> {
533 let ParserMatchClass = Imm0_7AsmOperand;
534}
535
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000536/// imm8 predicate - Immediate is exactly 8.
537def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
538def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
539 let ParserMatchClass = Imm8AsmOperand;
540}
541
542/// imm16 predicate - Immediate is exactly 16.
543def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
544def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
545 let ParserMatchClass = Imm16AsmOperand;
546}
547
548/// imm32 predicate - Immediate is exactly 32.
549def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
550def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
551 let ParserMatchClass = Imm32AsmOperand;
552}
553
554/// imm1_7 predicate - Immediate in the range [1,7].
555def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
556def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
557 let ParserMatchClass = Imm1_7AsmOperand;
558}
559
560/// imm1_15 predicate - Immediate in the range [1,15].
561def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
562def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
563 let ParserMatchClass = Imm1_15AsmOperand;
564}
565
566/// imm1_31 predicate - Immediate in the range [1,31].
567def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
568def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
569 let ParserMatchClass = Imm1_31AsmOperand;
570}
571
Jim Grosbachb2756af2011-08-01 21:55:12 +0000572/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000573def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000574def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
575 return Imm >= 0 && Imm < 16;
576}]> {
577 let ParserMatchClass = Imm0_15AsmOperand;
578}
579
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000580/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000581def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000582def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
583 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000584}]> {
585 let ParserMatchClass = Imm0_31AsmOperand;
586}
Evan Chenga8e29892007-01-19 07:51:42 +0000587
Jim Grosbachee10ff82011-11-10 19:18:01 +0000588/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000589def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000590def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
591 return Imm >= 0 && Imm < 32;
592}]> {
593 let ParserMatchClass = Imm0_32AsmOperand;
594}
595
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000596/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
597def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
598def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
599 return Imm >= 0 && Imm < 64;
600}]> {
601 let ParserMatchClass = Imm0_63AsmOperand;
602}
603
Jim Grosbach02c84602011-08-01 22:02:20 +0000604/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000605def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000606def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
607 let ParserMatchClass = Imm0_255AsmOperand;
608}
609
Jim Grosbach9588c102011-11-12 00:58:43 +0000610/// imm0_65535 - An immediate is in the range [0.65535].
611def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
612def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
613 return Imm >= 0 && Imm < 65536;
614}]> {
615 let ParserMatchClass = Imm0_65535AsmOperand;
616}
617
Jim Grosbachffa32252011-07-19 19:13:28 +0000618// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
619// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000620//
Jim Grosbachffa32252011-07-19 19:13:28 +0000621// FIXME: This really needs a Thumb version separate from the ARM version.
622// While the range is the same, and can thus use the same match class,
623// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000624def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000625def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000626 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000627 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000628}
629
Jim Grosbached838482011-07-26 16:24:27 +0000630/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000631def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000632def imm24b : Operand<i32>, ImmLeaf<i32, [{
633 return Imm >= 0 && Imm <= 0xffffff;
634}]> {
635 let ParserMatchClass = Imm24bitAsmOperand;
636}
637
638
Evan Chenga9688c42010-12-11 04:11:38 +0000639/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
640/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000641def BitfieldAsmOperand : AsmOperandClass {
642 let Name = "Bitfield";
643 let ParserMethod = "parseBitfield";
644}
Richard Bartondb9ca592012-03-20 10:50:35 +0000645
Evan Chenga9688c42010-12-11 04:11:38 +0000646def bf_inv_mask_imm : Operand<i32>,
647 PatLeaf<(imm), [{
648 return ARM::isBitFieldInvertedMask(N->getZExtValue());
649}] > {
650 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
651 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000652 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000653 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000654}
655
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000656def imm1_32_XFORM: SDNodeXForm<imm, [{
657 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
658}]>;
659def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000660def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
661 uint64_t Imm = N->getZExtValue();
662 return Imm > 0 && Imm <= 32;
663 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000664 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000665 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000666 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000667}
668
Jim Grosbachf4943352011-07-25 23:09:14 +0000669def imm1_16_XFORM: SDNodeXForm<imm, [{
670 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
671}]>;
672def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
673def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
674 imm1_16_XFORM> {
675 let PrintMethod = "printImmPlusOneOperand";
676 let ParserMatchClass = Imm1_16AsmOperand;
677}
678
Evan Chenga8e29892007-01-19 07:51:42 +0000679// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000680// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000681//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000682def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000683def addrmode_imm12 : Operand<i32>,
684 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000685 // 12-bit immediate operand. Note that instructions using this encode
686 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
687 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000688
Chris Lattner2ac19022010-11-15 05:19:05 +0000689 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000690 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000691 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000693 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000694}
Jim Grosbach3e556122010-10-26 22:37:02 +0000695// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000696//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000697def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000698def ldst_so_reg : Operand<i32>,
699 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000700 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000701 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000702 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000703 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000704 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000705 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000706}
707
Jim Grosbach7ce05792011-08-03 23:50:40 +0000708// postidx_imm8 := +/- [0,255]
709//
710// 9 bit value:
711// {8} 1 is imm8 is non-negative. 0 otherwise.
712// {7-0} [0,255] imm8 value.
713def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
714def postidx_imm8 : Operand<i32> {
715 let PrintMethod = "printPostIdxImm8Operand";
716 let ParserMatchClass = PostIdxImm8AsmOperand;
717 let MIOperandInfo = (ops i32imm);
718}
719
Owen Anderson154c41d2011-08-04 18:24:14 +0000720// postidx_imm8s4 := +/- [0,1020]
721//
722// 9 bit value:
723// {8} 1 is imm8 is non-negative. 0 otherwise.
724// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000725def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000726def postidx_imm8s4 : Operand<i32> {
727 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000728 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000729 let MIOperandInfo = (ops i32imm);
730}
731
732
Jim Grosbach7ce05792011-08-03 23:50:40 +0000733// postidx_reg := +/- reg
734//
735def PostIdxRegAsmOperand : AsmOperandClass {
736 let Name = "PostIdxReg";
737 let ParserMethod = "parsePostIdxReg";
738}
739def postidx_reg : Operand<i32> {
740 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000741 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000742 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000743 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000744 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000745}
746
747
Jim Grosbach3e556122010-10-26 22:37:02 +0000748// addrmode2 := reg +/- imm12
749// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000750//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000751// FIXME: addrmode2 should be refactored the rest of the way to always
752// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
753def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000754def addrmode2 : Operand<i32>,
755 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000756 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000757 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000758 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000759 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
760}
761
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000762def PostIdxRegShiftedAsmOperand : AsmOperandClass {
763 let Name = "PostIdxRegShifted";
764 let ParserMethod = "parsePostIdxReg";
765}
Owen Anderson793e7962011-07-26 20:54:26 +0000766def am2offset_reg : Operand<i32>,
767 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000768 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000769 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000770 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000771 // When using this for assembly, it's always as a post-index offset.
772 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000773 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000774}
775
Jim Grosbach039c2e12011-08-04 23:01:30 +0000776// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
777// the GPR is purely vestigal at this point.
778def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000779def am2offset_imm : Operand<i32>,
780 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
781 [], [SDNPWantRoot]> {
782 let EncoderMethod = "getAddrMode2OffsetOpValue";
783 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000784 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000785 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000786}
787
788
Evan Chenga8e29892007-01-19 07:51:42 +0000789// addrmode3 := reg +/- reg
790// addrmode3 := reg +/- imm8
791//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000792// FIXME: split into imm vs. reg versions.
793def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000794def addrmode3 : Operand<i32>,
795 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000796 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000797 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000798 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000799 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
800}
801
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000802// FIXME: split into imm vs. reg versions.
803// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000804def AM3OffsetAsmOperand : AsmOperandClass {
805 let Name = "AM3Offset";
806 let ParserMethod = "parseAM3Offset";
807}
Evan Chenga8e29892007-01-19 07:51:42 +0000808def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000809 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
810 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000811 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000812 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000813 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000814 let MIOperandInfo = (ops GPR, i32imm);
815}
816
Jim Grosbache6913602010-11-03 01:01:43 +0000817// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000818//
Jim Grosbache6913602010-11-03 01:01:43 +0000819def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000820 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000821 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000822}
823
824// addrmode5 := reg +/- imm8*4
825//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000826def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000827def addrmode5 : Operand<i32>,
828 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
829 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000830 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000832 let ParserMatchClass = AddrMode5AsmOperand;
833 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000834}
835
Bob Wilsond3a07652011-02-07 17:43:09 +0000836// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000837//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000838def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000839def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000840 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000841 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000842 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000843 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000844 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000845 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000846}
847
Bob Wilsonda525062011-02-25 06:42:42 +0000848def am6offset : Operand<i32>,
849 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
850 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000851 let PrintMethod = "printAddrMode6OffsetOperand";
852 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000853 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000854 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000855}
856
Mon P Wang183c6272011-05-09 17:47:27 +0000857// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
858// (single element from one lane) for size 32.
859def addrmode6oneL32 : Operand<i32>,
860 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
861 let PrintMethod = "printAddrMode6Operand";
862 let MIOperandInfo = (ops GPR:$addr, i32imm);
863 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
864}
865
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000866// Special version of addrmode6 to handle alignment encoding for VLD-dup
867// instructions, specifically VLD4-dup.
868def addrmode6dup : Operand<i32>,
869 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
870 let PrintMethod = "printAddrMode6Operand";
871 let MIOperandInfo = (ops GPR:$addr, i32imm);
872 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000873 // FIXME: This is close, but not quite right. The alignment specifier is
874 // different.
875 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000876}
877
Evan Chenga8e29892007-01-19 07:51:42 +0000878// addrmodepc := pc + reg
879//
880def addrmodepc : Operand<i32>,
881 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
882 let PrintMethod = "printAddrModePCOperand";
883 let MIOperandInfo = (ops GPR, i32imm);
884}
885
Jim Grosbache39389a2011-08-02 18:07:32 +0000886// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000887//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000888def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000889def addr_offset_none : Operand<i32>,
890 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000891 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000892 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000893 let ParserMatchClass = MemNoOffsetAsmOperand;
894 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000895}
896
Bob Wilson4f38b382009-08-21 21:58:55 +0000897def nohash_imm : Operand<i32> {
898 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000899}
900
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000901def CoprocNumAsmOperand : AsmOperandClass {
902 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000903 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000904}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000905def p_imm : Operand<i32> {
906 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000907 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000908 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000909}
910
Jim Grosbach1610a702011-07-25 20:06:30 +0000911def CoprocRegAsmOperand : AsmOperandClass {
912 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000913 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000914}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000915def c_imm : Operand<i32> {
916 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000917 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000918}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000919def CoprocOptionAsmOperand : AsmOperandClass {
920 let Name = "CoprocOption";
921 let ParserMethod = "parseCoprocOptionOperand";
922}
923def coproc_option_imm : Operand<i32> {
924 let PrintMethod = "printCoprocOptionImm";
925 let ParserMatchClass = CoprocOptionAsmOperand;
926}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000927
Evan Chenga8e29892007-01-19 07:51:42 +0000928//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000929
Evan Cheng37f25d92008-08-28 23:39:26 +0000930include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000931
932//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000933// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000934//
935
Evan Cheng3924f782008-08-29 07:36:24 +0000936/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000937/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000938multiclass AsI1_bin_irs<bits<4> opcod, string opc,
939 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000940 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000941 // The register-immediate version is re-materializable. This is useful
942 // in particular for taking the address of a local.
943 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000944 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
945 iii, opc, "\t$Rd, $Rn, $imm",
946 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
947 bits<4> Rd;
948 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000949 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000950 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000951 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000952 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000953 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000954 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000955 }
Jim Grosbach62547262010-10-11 18:51:51 +0000956 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
957 iir, opc, "\t$Rd, $Rn, $Rm",
958 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000959 bits<4> Rd;
960 bits<4> Rn;
961 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000962 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000963 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000964 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000965 let Inst{15-12} = Rd;
966 let Inst{11-4} = 0b00000000;
967 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000968 }
Owen Anderson92a20222011-07-21 18:54:16 +0000969
970 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000971 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000972 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000973 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000974 bits<4> Rd;
975 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000976 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000977 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000978 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000979 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000980 let Inst{11-5} = shift{11-5};
981 let Inst{4} = 0;
982 let Inst{3-0} = shift{3-0};
983 }
984
985 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000986 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000987 iis, opc, "\t$Rd, $Rn, $shift",
988 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
989 bits<4> Rd;
990 bits<4> Rn;
991 bits<12> shift;
992 let Inst{25} = 0;
993 let Inst{19-16} = Rn;
994 let Inst{15-12} = Rd;
995 let Inst{11-8} = shift{11-8};
996 let Inst{7} = 0;
997 let Inst{6-5} = shift{6-5};
998 let Inst{4} = 1;
999 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001000 }
Jim Grosbach0ff92202011-06-27 19:09:15 +00001001
1002 // Assembly aliases for optional destination operand when it's the same
1003 // as the source operand.
1004 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1005 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1006 so_imm:$imm, pred:$p,
1007 cc_out:$s)>,
1008 Requires<[IsARM]>;
1009 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1010 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1011 GPR:$Rm, pred:$p,
1012 cc_out:$s)>,
1013 Requires<[IsARM]>;
1014 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001015 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1016 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +00001017 cc_out:$s)>,
1018 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001019 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1020 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1021 so_reg_reg:$shift, pred:$p,
1022 cc_out:$s)>,
1023 Requires<[IsARM]>;
1024
Evan Chenga8e29892007-01-19 07:51:42 +00001025}
1026
Evan Cheng342e3162011-08-30 01:34:54 +00001027/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1028/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1029/// it is equivalent to the AsI1_bin_irs counterpart.
1030multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1031 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1032 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1033 // The register-immediate version is re-materializable. This is useful
1034 // in particular for taking the address of a local.
1035 let isReMaterializable = 1 in {
1036 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1037 iii, opc, "\t$Rd, $Rn, $imm",
1038 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1039 bits<4> Rd;
1040 bits<4> Rn;
1041 bits<12> imm;
1042 let Inst{25} = 1;
1043 let Inst{19-16} = Rn;
1044 let Inst{15-12} = Rd;
1045 let Inst{11-0} = imm;
1046 }
1047 }
1048 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1049 iir, opc, "\t$Rd, $Rn, $Rm",
1050 [/* pattern left blank */]> {
1051 bits<4> Rd;
1052 bits<4> Rn;
1053 bits<4> Rm;
1054 let Inst{11-4} = 0b00000000;
1055 let Inst{25} = 0;
1056 let Inst{3-0} = Rm;
1057 let Inst{15-12} = Rd;
1058 let Inst{19-16} = Rn;
1059 }
1060
1061 def rsi : AsI1<opcod, (outs GPR:$Rd),
1062 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1063 iis, opc, "\t$Rd, $Rn, $shift",
1064 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1065 bits<4> Rd;
1066 bits<4> Rn;
1067 bits<12> shift;
1068 let Inst{25} = 0;
1069 let Inst{19-16} = Rn;
1070 let Inst{15-12} = Rd;
1071 let Inst{11-5} = shift{11-5};
1072 let Inst{4} = 0;
1073 let Inst{3-0} = shift{3-0};
1074 }
1075
1076 def rsr : AsI1<opcod, (outs GPR:$Rd),
1077 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1078 iis, opc, "\t$Rd, $Rn, $shift",
1079 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1080 bits<4> Rd;
1081 bits<4> Rn;
1082 bits<12> shift;
1083 let Inst{25} = 0;
1084 let Inst{19-16} = Rn;
1085 let Inst{15-12} = Rd;
1086 let Inst{11-8} = shift{11-8};
1087 let Inst{7} = 0;
1088 let Inst{6-5} = shift{6-5};
1089 let Inst{4} = 1;
1090 let Inst{3-0} = shift{3-0};
1091 }
1092
1093 // Assembly aliases for optional destination operand when it's the same
1094 // as the source operand.
1095 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1096 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1097 so_imm:$imm, pred:$p,
1098 cc_out:$s)>,
1099 Requires<[IsARM]>;
1100 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1101 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1102 GPR:$Rm, pred:$p,
1103 cc_out:$s)>,
1104 Requires<[IsARM]>;
1105 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1106 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1107 so_reg_imm:$shift, pred:$p,
1108 cc_out:$s)>,
1109 Requires<[IsARM]>;
1110 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1111 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1112 so_reg_reg:$shift, pred:$p,
1113 cc_out:$s)>,
1114 Requires<[IsARM]>;
1115
1116}
1117
Evan Cheng4a517082011-09-06 18:52:20 +00001118/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001119///
1120/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001121/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1122let hasPostISelHook = 1, Defs = [CPSR] in {
1123multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1124 InstrItinClass iis, PatFrag opnode,
1125 bit Commutable = 0> {
1126 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1127 4, iii,
1128 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001129
Andrew Trick90b7b122011-10-18 19:18:52 +00001130 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1131 4, iir,
1132 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1133 let isCommutable = Commutable;
1134 }
1135 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1136 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1137 4, iis,
1138 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1139 so_reg_imm:$shift))]>;
1140
1141 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1142 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1143 4, iis,
1144 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1145 so_reg_reg:$shift))]>;
1146}
1147}
1148
1149/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1150/// operands are reversed.
1151let hasPostISelHook = 1, Defs = [CPSR] in {
1152multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1153 InstrItinClass iis, PatFrag opnode,
1154 bit Commutable = 0> {
1155 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1156 4, iii,
1157 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1158
1159 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1160 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1161 4, iis,
1162 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1163 GPR:$Rn))]>;
1164
1165 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1166 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1167 4, iis,
1168 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1169 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001170}
Evan Chengc85e8322007-07-05 07:13:32 +00001171}
1172
1173/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001174/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001175/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001176let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001177multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1178 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1179 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001180 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1181 opc, "\t$Rn, $imm",
1182 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001183 bits<4> Rn;
1184 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001185 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001186 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001187 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001188 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001189 let Inst{11-0} = imm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001190
1191 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001192 }
1193 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1194 opc, "\t$Rn, $Rm",
1195 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001196 bits<4> Rn;
1197 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001198 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001199 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001200 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001201 let Inst{19-16} = Rn;
1202 let Inst{15-12} = 0b0000;
1203 let Inst{11-4} = 0b00000000;
1204 let Inst{3-0} = Rm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001205
1206 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001207 }
Owen Anderson92a20222011-07-21 18:54:16 +00001208 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001209 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001210 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001211 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001212 bits<4> Rn;
1213 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001214 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001215 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001216 let Inst{19-16} = Rn;
1217 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001218 let Inst{11-5} = shift{11-5};
1219 let Inst{4} = 0;
1220 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001221
1222 let Unpredictable{15-12} = 0b1111;
Evan Chengbc8a9452009-07-07 23:40:25 +00001223 }
Owen Anderson92a20222011-07-21 18:54:16 +00001224 def rsr : AI1<opcod, (outs),
Silviu Baranga9e712312012-04-18 12:48:43 +00001225 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001226 opc, "\t$Rn, $shift",
Silviu Baranga9e712312012-04-18 12:48:43 +00001227 [(opnode GPRnopc:$Rn, so_reg_reg:$shift)]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001228 bits<4> Rn;
1229 bits<12> shift;
1230 let Inst{25} = 0;
1231 let Inst{20} = 1;
1232 let Inst{19-16} = Rn;
1233 let Inst{15-12} = 0b0000;
1234 let Inst{11-8} = shift{11-8};
1235 let Inst{7} = 0;
1236 let Inst{6-5} = shift{6-5};
1237 let Inst{4} = 1;
1238 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001239
1240 let Unpredictable{15-12} = 0b1111;
Owen Anderson92a20222011-07-21 18:54:16 +00001241 }
1242
Evan Cheng071a2792007-09-11 19:55:27 +00001243}
Evan Chenga8e29892007-01-19 07:51:42 +00001244}
1245
Evan Cheng576a3962010-09-25 00:49:35 +00001246/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001247/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001248/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001249class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001250 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001251 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001252 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001253 Requires<[IsARM, HasV6]> {
1254 bits<4> Rd;
1255 bits<4> Rm;
1256 bits<2> rot;
1257 let Inst{19-16} = 0b1111;
1258 let Inst{15-12} = Rd;
1259 let Inst{11-10} = rot;
1260 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001261}
1262
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001263class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001264 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001265 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1266 Requires<[IsARM, HasV6]> {
1267 bits<2> rot;
1268 let Inst{19-16} = 0b1111;
1269 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001270}
1271
Evan Cheng576a3962010-09-25 00:49:35 +00001272/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001273/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001274class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001275 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001276 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001277 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1278 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001279 Requires<[IsARM, HasV6]> {
1280 bits<4> Rd;
1281 bits<4> Rm;
1282 bits<4> Rn;
1283 bits<2> rot;
1284 let Inst{19-16} = Rn;
1285 let Inst{15-12} = Rd;
1286 let Inst{11-10} = rot;
1287 let Inst{9-4} = 0b000111;
1288 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001289}
1290
Jim Grosbach70327412011-07-27 17:48:13 +00001291class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001292 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001293 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1294 Requires<[IsARM, HasV6]> {
1295 bits<4> Rn;
1296 bits<2> rot;
1297 let Inst{19-16} = Rn;
1298 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001299}
1300
Evan Cheng62674222009-06-25 23:34:10 +00001301/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001302multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001303 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001304 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001305 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1306 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001307 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001308 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001309 bits<4> Rd;
1310 bits<4> Rn;
1311 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001312 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001313 let Inst{15-12} = Rd;
1314 let Inst{19-16} = Rn;
1315 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001316 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001317 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1318 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001319 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001320 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001321 bits<4> Rd;
1322 bits<4> Rn;
1323 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001324 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001325 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001326 let isCommutable = Commutable;
1327 let Inst{3-0} = Rm;
1328 let Inst{15-12} = Rd;
1329 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001330 }
Owen Anderson92a20222011-07-21 18:54:16 +00001331 def rsi : AsI1<opcod, (outs GPR:$Rd),
1332 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001333 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001334 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001335 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001336 bits<4> Rd;
1337 bits<4> Rn;
1338 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001339 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001340 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001341 let Inst{15-12} = Rd;
1342 let Inst{11-5} = shift{11-5};
1343 let Inst{4} = 0;
1344 let Inst{3-0} = shift{3-0};
1345 }
Silviu Baranga1c012492012-04-05 16:19:29 +00001346 def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1347 (ins GPRnopc:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001348 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Silviu Baranga1c012492012-04-05 16:19:29 +00001349 [(set GPRnopc:$Rd, CPSR, (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001350 Requires<[IsARM]> {
1351 bits<4> Rd;
1352 bits<4> Rn;
1353 bits<12> shift;
1354 let Inst{25} = 0;
1355 let Inst{19-16} = Rn;
1356 let Inst{15-12} = Rd;
1357 let Inst{11-8} = shift{11-8};
1358 let Inst{7} = 0;
1359 let Inst{6-5} = shift{6-5};
1360 let Inst{4} = 1;
1361 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001362 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001363 }
Evan Cheng342e3162011-08-30 01:34:54 +00001364
Jim Grosbach37ee4642011-07-13 17:57:17 +00001365 // Assembly aliases for optional destination operand when it's the same
1366 // as the source operand.
1367 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1368 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1369 so_imm:$imm, pred:$p,
1370 cc_out:$s)>,
1371 Requires<[IsARM]>;
1372 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1373 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1374 GPR:$Rm, pred:$p,
1375 cc_out:$s)>,
1376 Requires<[IsARM]>;
1377 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001378 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1379 so_reg_imm:$shift, pred:$p,
1380 cc_out:$s)>,
1381 Requires<[IsARM]>;
1382 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Silviu Baranga1c012492012-04-05 16:19:29 +00001383 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPRnopc:$Rdn, GPRnopc:$Rdn,
Owen Anderson92a20222011-07-21 18:54:16 +00001384 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001385 cc_out:$s)>,
1386 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001387}
1388
Evan Cheng342e3162011-08-30 01:34:54 +00001389/// AI1_rsc_irs - Define instructions and patterns for rsc
1390multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1391 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001392 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001393 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1394 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1395 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1396 Requires<[IsARM]> {
1397 bits<4> Rd;
1398 bits<4> Rn;
1399 bits<12> imm;
1400 let Inst{25} = 1;
1401 let Inst{15-12} = Rd;
1402 let Inst{19-16} = Rn;
1403 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001404 }
Evan Cheng342e3162011-08-30 01:34:54 +00001405 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1406 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1407 [/* pattern left blank */]> {
1408 bits<4> Rd;
1409 bits<4> Rn;
1410 bits<4> Rm;
1411 let Inst{11-4} = 0b00000000;
1412 let Inst{25} = 0;
1413 let Inst{3-0} = Rm;
1414 let Inst{15-12} = Rd;
1415 let Inst{19-16} = Rn;
1416 }
1417 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1418 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1419 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1420 Requires<[IsARM]> {
1421 bits<4> Rd;
1422 bits<4> Rn;
1423 bits<12> shift;
1424 let Inst{25} = 0;
1425 let Inst{19-16} = Rn;
1426 let Inst{15-12} = Rd;
1427 let Inst{11-5} = shift{11-5};
1428 let Inst{4} = 0;
1429 let Inst{3-0} = shift{3-0};
1430 }
1431 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1432 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1433 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1434 Requires<[IsARM]> {
1435 bits<4> Rd;
1436 bits<4> Rn;
1437 bits<12> shift;
1438 let Inst{25} = 0;
1439 let Inst{19-16} = Rn;
1440 let Inst{15-12} = Rd;
1441 let Inst{11-8} = shift{11-8};
1442 let Inst{7} = 0;
1443 let Inst{6-5} = shift{6-5};
1444 let Inst{4} = 1;
1445 let Inst{3-0} = shift{3-0};
1446 }
1447 }
1448
1449 // Assembly aliases for optional destination operand when it's the same
1450 // as the source operand.
1451 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1452 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1453 so_imm:$imm, pred:$p,
1454 cc_out:$s)>,
1455 Requires<[IsARM]>;
1456 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1457 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1458 GPR:$Rm, pred:$p,
1459 cc_out:$s)>,
1460 Requires<[IsARM]>;
1461 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1462 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1463 so_reg_imm:$shift, pred:$p,
1464 cc_out:$s)>,
1465 Requires<[IsARM]>;
1466 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1467 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1468 so_reg_reg:$shift, pred:$p,
1469 cc_out:$s)>,
1470 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001471}
1472
Jim Grosbach3e556122010-10-26 22:37:02 +00001473let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001474multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001475 InstrItinClass iir, PatFrag opnode> {
1476 // Note: We use the complex addrmode_imm12 rather than just an input
1477 // GPR and a constrained immediate so that we can use this to match
1478 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001479 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001480 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1481 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001482 bits<4> Rt;
1483 bits<17> addr;
1484 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1485 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001486 let Inst{15-12} = Rt;
1487 let Inst{11-0} = addr{11-0}; // imm12
1488 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001489 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001490 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1491 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001492 bits<4> Rt;
1493 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001494 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001495 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1496 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001497 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001498 let Inst{11-0} = shift{11-0};
1499 }
1500}
1501}
1502
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001503let canFoldAsLoad = 1, isReMaterializable = 1 in {
1504multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1505 InstrItinClass iir, PatFrag opnode> {
1506 // Note: We use the complex addrmode_imm12 rather than just an input
1507 // GPR and a constrained immediate so that we can use this to match
1508 // frame index references and avoid matching constant pool references.
1509 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1510 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1511 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1512 bits<4> Rt;
1513 bits<17> addr;
1514 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1515 let Inst{19-16} = addr{16-13}; // Rn
1516 let Inst{15-12} = Rt;
1517 let Inst{11-0} = addr{11-0}; // imm12
1518 }
1519 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1520 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1521 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1522 bits<4> Rt;
1523 bits<17> shift;
1524 let shift{4} = 0; // Inst{4} = 0
1525 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1526 let Inst{19-16} = shift{16-13}; // Rn
1527 let Inst{15-12} = Rt;
1528 let Inst{11-0} = shift{11-0};
1529 }
1530}
1531}
1532
1533
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001534multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001535 InstrItinClass iir, PatFrag opnode> {
1536 // Note: We use the complex addrmode_imm12 rather than just an input
1537 // GPR and a constrained immediate so that we can use this to match
1538 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001539 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001540 (ins GPR:$Rt, addrmode_imm12:$addr),
1541 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1542 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1543 bits<4> Rt;
1544 bits<17> addr;
1545 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1546 let Inst{19-16} = addr{16-13}; // Rn
1547 let Inst{15-12} = Rt;
1548 let Inst{11-0} = addr{11-0}; // imm12
1549 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001550 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001551 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1552 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1553 bits<4> Rt;
1554 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001555 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001556 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1557 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001558 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001559 let Inst{11-0} = shift{11-0};
1560 }
1561}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001562
1563multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1564 InstrItinClass iir, PatFrag opnode> {
1565 // Note: We use the complex addrmode_imm12 rather than just an input
1566 // GPR and a constrained immediate so that we can use this to match
1567 // frame index references and avoid matching constant pool references.
1568 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1569 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1570 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1571 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1572 bits<4> Rt;
1573 bits<17> addr;
1574 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1575 let Inst{19-16} = addr{16-13}; // Rn
1576 let Inst{15-12} = Rt;
1577 let Inst{11-0} = addr{11-0}; // imm12
1578 }
1579 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1580 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1581 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1582 bits<4> Rt;
1583 bits<17> shift;
1584 let shift{4} = 0; // Inst{4} = 0
1585 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1586 let Inst{19-16} = shift{16-13}; // Rn
1587 let Inst{15-12} = Rt;
1588 let Inst{11-0} = shift{11-0};
1589 }
1590}
1591
1592
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001593//===----------------------------------------------------------------------===//
1594// Instructions
1595//===----------------------------------------------------------------------===//
1596
Evan Chenga8e29892007-01-19 07:51:42 +00001597//===----------------------------------------------------------------------===//
1598// Miscellaneous Instructions.
1599//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001600
Evan Chenga8e29892007-01-19 07:51:42 +00001601/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1602/// the function. The first operand is the ID# for this instruction, the second
1603/// is the index into the MachineConstantPool that this is, the third is the
1604/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001605let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001606def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001607PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001608 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001609
Jim Grosbach4642ad32010-02-22 23:10:38 +00001610// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1611// from removing one half of the matched pairs. That breaks PEI, which assumes
1612// these will always be in pairs, and asserts if it finds otherwise. Better way?
1613let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001614def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001615PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001616 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001617
Jim Grosbach64171712010-02-16 21:07:46 +00001618def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001619PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001620 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001621}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001622
Eli Friedman2bdffe42011-08-31 00:31:29 +00001623// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001624// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001625let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001626def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1627 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1628 NoItinerary, []>;
1629def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1630 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1631 NoItinerary, []>;
1632def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1633 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1634 NoItinerary, []>;
1635def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1636 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1637 NoItinerary, []>;
1638def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1639 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1640 NoItinerary, []>;
1641def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1642 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1643 NoItinerary, []>;
1644def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1645 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1646 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001647def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1648 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1649 GPR:$set1, GPR:$set2),
1650 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001651}
1652
Jim Grosbachd30970f2011-08-11 22:30:30 +00001653def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001654 Requires<[IsARM, HasV6T2]> {
1655 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001656 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001657 let Inst{7-0} = 0b00000000;
1658}
1659
Jim Grosbachd30970f2011-08-11 22:30:30 +00001660def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001661 Requires<[IsARM, HasV6T2]> {
1662 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001663 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001664 let Inst{7-0} = 0b00000001;
1665}
1666
Jim Grosbachd30970f2011-08-11 22:30:30 +00001667def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001668 Requires<[IsARM, HasV6T2]> {
1669 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001670 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001671 let Inst{7-0} = 0b00000010;
1672}
1673
Jim Grosbachd30970f2011-08-11 22:30:30 +00001674def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001675 Requires<[IsARM, HasV6T2]> {
1676 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001677 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001678 let Inst{7-0} = 0b00000011;
1679}
1680
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001681def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1682 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001683 bits<4> Rd;
1684 bits<4> Rn;
1685 bits<4> Rm;
1686 let Inst{3-0} = Rm;
1687 let Inst{15-12} = Rd;
1688 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001689 let Inst{27-20} = 0b01101000;
1690 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001691 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001692}
1693
Johnny Chenf4d81052010-02-12 22:53:19 +00001694def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001695 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001696 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001697 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001698 let Inst{7-0} = 0b00000100;
1699}
1700
Johnny Chenc6f7b272010-02-11 18:12:29 +00001701// The i32imm operand $val can be used by a debugger to store more information
1702// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001703def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1704 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001705 bits<16> val;
1706 let Inst{3-0} = val{3-0};
1707 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001708 let Inst{27-20} = 0b00010010;
1709 let Inst{7-4} = 0b0111;
1710}
1711
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001712// Change Processor State
1713// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001714class CPS<dag iops, string asm_ops>
1715 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001716 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001717 bits<2> imod;
1718 bits<3> iflags;
1719 bits<5> mode;
1720 bit M;
1721
Johnny Chenb98e1602010-02-12 18:55:33 +00001722 let Inst{31-28} = 0b1111;
1723 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001724 let Inst{19-18} = imod;
1725 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001726 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001727 let Inst{8-6} = iflags;
1728 let Inst{5} = 0;
1729 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001730}
1731
Owen Anderson35008c22011-08-09 23:05:39 +00001732let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001733let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001734 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001735 "$imod\t$iflags, $mode">;
1736let mode = 0, M = 0 in
1737 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1738
1739let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001740 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001741}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001742
Johnny Chenb92a23f2010-02-21 04:42:01 +00001743// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001744multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001745
Evan Chengdfed19f2010-11-03 06:34:55 +00001746 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001747 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001748 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001749 bits<4> Rt;
1750 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001751 let Inst{31-26} = 0b111101;
1752 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001753 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001754 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001755 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001756 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001757 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001758 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001759 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001760 }
1761
Evan Chengdfed19f2010-11-03 06:34:55 +00001762 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001763 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001764 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001765 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001766 let Inst{31-26} = 0b111101;
1767 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001768 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001769 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001770 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001771 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001772 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001773 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001774 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001775 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001776 }
1777}
1778
Evan Cheng416941d2010-11-04 05:19:35 +00001779defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1780defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1781defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001782
Jim Grosbach53a89d62011-07-22 17:46:13 +00001783def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001784 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001785 bits<1> end;
1786 let Inst{31-10} = 0b1111000100000001000000;
1787 let Inst{9} = end;
1788 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001789}
1790
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001791def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1792 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001793 bits<4> opt;
1794 let Inst{27-4} = 0b001100100000111100001111;
1795 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001796}
1797
Johnny Chenba6e0332010-02-11 17:14:31 +00001798// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001799let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001800def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001801 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001802 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001803 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001804}
1805
Evan Cheng12c3a532008-11-06 17:48:05 +00001806// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001807let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001808def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001809 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001810 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001811
Evan Cheng325474e2008-01-07 23:56:57 +00001812let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001813def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001814 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001815 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001816
Jim Grosbach53694262010-11-18 01:15:56 +00001817def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001818 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001819 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001820
Jim Grosbach53694262010-11-18 01:15:56 +00001821def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001822 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001823 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001824
Jim Grosbach53694262010-11-18 01:15:56 +00001825def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001826 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001827 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001828
Jim Grosbach53694262010-11-18 01:15:56 +00001829def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001830 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001831 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001832}
Chris Lattner13c63102008-01-06 05:55:01 +00001833let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001834def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001835 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001836
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001837def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001838 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001839 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001840
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001841def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001842 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001843}
Evan Cheng12c3a532008-11-06 17:48:05 +00001844} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001845
Evan Chenge07715c2009-06-23 05:25:29 +00001846
1847// LEApcrel - Load a pc-relative address into a register without offending the
1848// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001849let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001850// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001851// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1852// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001853def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001854 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001855 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001856 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001857 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001858 let Inst{24} = 0;
1859 let Inst{23-22} = label{13-12};
1860 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001861 let Inst{20} = 0;
1862 let Inst{19-16} = 0b1111;
1863 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001864 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001865}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001866def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001867 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001868
1869def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1870 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001871 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001872
Evan Chenga8e29892007-01-19 07:51:42 +00001873//===----------------------------------------------------------------------===//
1874// Control Flow Instructions.
1875//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001876
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001877let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1878 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001879 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001880 "bx", "\tlr", [(ARMretflag)]>,
1881 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001882 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001883 }
1884
1885 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001886 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001887 "mov", "\tpc, lr", [(ARMretflag)]>,
1888 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001889 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001890 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001891}
Rafael Espindola27185192006-09-29 21:20:16 +00001892
Bob Wilson04ea6e52009-10-28 00:37:03 +00001893// Indirect branches
1894let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001895 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001896 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001897 [(brind GPR:$dst)]>,
1898 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001899 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001900 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001901 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001902 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001903
Jim Grosbachd447ac62011-07-13 20:21:31 +00001904 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1905 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001906 Requires<[IsARM, HasV4T]> {
1907 bits<4> dst;
1908 let Inst{27-4} = 0b000100101111111111110001;
1909 let Inst{3-0} = dst;
1910 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001911}
1912
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001913// SP is marked as a use to prevent stack-pointer assignments that appear
1914// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001915let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001916 // FIXME: Do we really need a non-predicated version? If so, it should
1917 // at least be a pseudo instruction expanding to the predicated version
1918 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001919 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001920 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001921 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001922 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001923 Requires<[IsARM]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001924 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001925 bits<24> func;
1926 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001927 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001928 }
Evan Cheng277f0742007-06-19 21:05:09 +00001929
Jason W Kim685c3502011-02-04 19:47:15 +00001930 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001931 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001932 [(ARMcall_pred tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001933 Requires<[IsARM]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001934 bits<24> func;
1935 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001936 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001937 }
Evan Cheng277f0742007-06-19 21:05:09 +00001938
Evan Chenga8e29892007-01-19 07:51:42 +00001939 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001940 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001941 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001942 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001943 Requires<[IsARM, HasV5T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001944 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001945 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001946 let Inst{3-0} = func;
1947 }
1948
1949 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1950 IIC_Br, "blx", "\t$func",
1951 [(ARMcall_pred GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001952 Requires<[IsARM, HasV5T]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001953 bits<4> func;
1954 let Inst{27-4} = 0b000100101111111111110011;
1955 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001956 }
1957
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001958 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001959 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001960 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001961 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001962 Requires<[IsARM, HasV4T]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001963
1964 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001965 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001966 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001967 Requires<[IsARM, NoV4T]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001968
1969 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1970 // return stack predictor.
1971 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1972 (ins bl_target:$func, variable_ops),
1973 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001974 Requires<[IsARM]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001975}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001976
David Goodwin1a8f36e2009-08-12 18:31:53 +00001977let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001978 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1979 // a two-value operand where a dag node expects two operands. :(
1980 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1981 IIC_Br, "b", "\t$target",
1982 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1983 bits<24> target;
1984 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001985 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001986 }
1987
Evan Chengaeafca02007-05-16 07:45:54 +00001988 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001989 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001990 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001991 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1992 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001993 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001994 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001995 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001996
Jim Grosbach2dc77682010-11-29 18:37:44 +00001997 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1998 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001999 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002000 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002001 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002002 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2003 // into i12 and rs suffixed versions.
2004 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002005 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002006 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002007 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002008 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002009 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002010 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002011 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002012 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002013 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002014 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002015 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002016
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002017}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002018
Jim Grosbachcf121c32011-07-28 21:57:55 +00002019// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002020def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002021 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002022 Requires<[IsARM, HasV5T]> {
2023 let Inst{31-25} = 0b1111101;
2024 bits<25> target;
2025 let Inst{23-0} = target{24-1};
2026 let Inst{24} = target{0};
2027}
2028
Jim Grosbach898e7e22011-07-13 20:25:01 +00002029// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002030def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002031 [/* pattern left blank */]> {
2032 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002033 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002034 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002035 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002036 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002037}
2038
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002039// Tail calls.
2040
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002041let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
2042 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2043 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002044
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002045 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2046 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002047
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002048 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
2049 4, IIC_Br, [],
2050 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2051 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002052
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002053 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
2054 4, IIC_Br, [],
2055 (BX GPR:$dst)>,
2056 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002057}
2058
Jim Grosbachd30970f2011-08-11 22:30:30 +00002059// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002060def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2061 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002062 bits<4> opt;
2063 let Inst{23-4} = 0b01100000000000000111;
2064 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002065}
2066
Jim Grosbached838482011-07-26 16:24:27 +00002067// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002068let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002069def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002070 bits<24> svc;
2071 let Inst{23-0} = svc;
2072}
Johnny Chen85d5a892010-02-10 18:02:25 +00002073}
2074
Jim Grosbach5a287482011-07-29 17:51:39 +00002075// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002076class SRSI<bit wb, string asm>
2077 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2078 NoItinerary, asm, "", []> {
2079 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002080 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002081 let Inst{27-25} = 0b100;
2082 let Inst{22} = 1;
2083 let Inst{21} = wb;
2084 let Inst{20} = 0;
2085 let Inst{19-16} = 0b1101; // SP
2086 let Inst{15-5} = 0b00000101000;
2087 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002088}
2089
Jim Grosbache1cf5902011-07-29 20:26:09 +00002090def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2091 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002092}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002093def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2094 let Inst{24-23} = 0;
2095}
2096def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2097 let Inst{24-23} = 0b10;
2098}
2099def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2100 let Inst{24-23} = 0b10;
2101}
2102def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2103 let Inst{24-23} = 0b01;
2104}
2105def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2106 let Inst{24-23} = 0b01;
2107}
2108def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2109 let Inst{24-23} = 0b11;
2110}
2111def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2112 let Inst{24-23} = 0b11;
2113}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002114
Jim Grosbach5a287482011-07-29 17:51:39 +00002115// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002116class RFEI<bit wb, string asm>
2117 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2118 NoItinerary, asm, "", []> {
2119 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002120 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002121 let Inst{27-25} = 0b100;
2122 let Inst{22} = 0;
2123 let Inst{21} = wb;
2124 let Inst{20} = 1;
2125 let Inst{19-16} = Rn;
2126 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002127}
2128
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002129def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2130 let Inst{24-23} = 0;
2131}
2132def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2133 let Inst{24-23} = 0;
2134}
2135def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2136 let Inst{24-23} = 0b10;
2137}
2138def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2139 let Inst{24-23} = 0b10;
2140}
2141def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2142 let Inst{24-23} = 0b01;
2143}
2144def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2145 let Inst{24-23} = 0b01;
2146}
2147def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2148 let Inst{24-23} = 0b11;
2149}
2150def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2151 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002152}
2153
Evan Chenga8e29892007-01-19 07:51:42 +00002154//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002155// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002156//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002157
Evan Chenga8e29892007-01-19 07:51:42 +00002158// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002159
2160
Evan Cheng7e2fe912010-10-28 06:47:08 +00002161defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002162 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002163defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002164 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002165defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002166 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002167defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002168 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002169
Evan Chengfa775d02007-03-19 07:20:03 +00002170// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002171let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002172 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002173def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002174 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2175 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002176 bits<4> Rt;
2177 bits<17> addr;
2178 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2179 let Inst{19-16} = 0b1111;
2180 let Inst{15-12} = Rt;
2181 let Inst{11-0} = addr{11-0}; // imm12
2182}
Evan Chengfa775d02007-03-19 07:20:03 +00002183
Evan Chenga8e29892007-01-19 07:51:42 +00002184// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002185def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002186 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2187 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002188
Evan Chenga8e29892007-01-19 07:51:42 +00002189// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002190def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002191 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2192 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002193
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002194def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002195 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2196 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002197
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002198let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002199// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002200def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2201 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002202 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002203 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002204}
Rafael Espindolac391d162006-10-23 20:34:27 +00002205
Evan Chenga8e29892007-01-19 07:51:42 +00002206// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002207multiclass AI2_ldridx<bit isByte, string opc,
2208 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002209 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002210 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002211 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002212 bits<17> addr;
2213 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002214 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002215 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002216 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002217 let DecoderMethod = "DecodeLDRPreImm";
2218 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2219 }
2220
2221 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002222 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002223 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2224 bits<17> addr;
2225 let Inst{25} = 1;
2226 let Inst{23} = addr{12};
2227 let Inst{19-16} = addr{16-13};
2228 let Inst{11-0} = addr{11-0};
2229 let Inst{4} = 0;
2230 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002231 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002232 }
Owen Anderson793e7962011-07-26 20:54:26 +00002233
2234 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002235 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002236 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002237 opc, "\t$Rt, $addr, $offset",
2238 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002239 // {12} isAdd
2240 // {11-0} imm12/Rm
2241 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002242 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002243 let Inst{25} = 1;
2244 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002245 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002246 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002247
2248 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002249 }
2250
2251 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002252 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002253 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002254 opc, "\t$Rt, $addr, $offset",
2255 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002256 // {12} isAdd
2257 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002258 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002259 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002260 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002261 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002262 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002263 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002264
2265 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002266 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002267
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002268}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002269
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002270let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002271// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2272// IIC_iLoad_siu depending on whether it the offset register is shifted.
2273defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2274defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002275}
Rafael Espindola450856d2006-12-12 00:37:38 +00002276
Jim Grosbach45251b32011-08-11 20:41:13 +00002277multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2278 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002279 (ins addrmode3:$addr), IndexModePre,
2280 LdMiscFrm, itin,
2281 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2282 bits<14> addr;
2283 let Inst{23} = addr{8}; // U bit
2284 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2285 let Inst{19-16} = addr{12-9}; // Rn
2286 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2287 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002288 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002289 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002290 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002291 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002292 (ins addr_offset_none:$addr, am3offset:$offset),
2293 IndexModePost, LdMiscFrm, itin,
2294 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2295 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002296 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002297 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002298 let Inst{23} = offset{8}; // U bit
2299 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002300 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002301 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2302 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002303 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002304 }
2305}
Rafael Espindola4e307642006-09-08 16:59:47 +00002306
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002307let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002308defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2309defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2310defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002311let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002312def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002313 (ins addrmode3:$addr), IndexModePre,
2314 LdMiscFrm, IIC_iLoad_d_ru,
2315 "ldrd", "\t$Rt, $Rt2, $addr!",
2316 "$addr.base = $Rn_wb", []> {
2317 bits<14> addr;
2318 let Inst{23} = addr{8}; // U bit
2319 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2320 let Inst{19-16} = addr{12-9}; // Rn
2321 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2322 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002323 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002324 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002325}
Jim Grosbach45251b32011-08-11 20:41:13 +00002326def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002327 (ins addr_offset_none:$addr, am3offset:$offset),
2328 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2329 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2330 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002331 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002332 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002333 let Inst{23} = offset{8}; // U bit
2334 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002335 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002336 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2337 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002338 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002339}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002340} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002341} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002342
Jim Grosbach89958d52011-08-11 21:41:59 +00002343// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002344let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002345def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2346 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2347 IndexModePost, LdFrm, IIC_iLoad_ru,
2348 "ldrt", "\t$Rt, $addr, $offset",
2349 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002350 // {12} isAdd
2351 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002352 bits<14> offset;
2353 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002354 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002355 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002356 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002357 let Inst{19-16} = addr;
2358 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002359 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002360 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002361 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2362}
Jim Grosbach59999262011-08-10 23:43:54 +00002363
2364def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2365 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002366 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002367 "ldrt", "\t$Rt, $addr, $offset",
2368 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002369 // {12} isAdd
2370 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002371 bits<14> offset;
2372 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002373 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002374 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002375 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002376 let Inst{19-16} = addr;
2377 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002378 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002379}
Jim Grosbach3148a652011-08-08 23:28:47 +00002380
2381def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2382 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2383 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2384 "ldrbt", "\t$Rt, $addr, $offset",
2385 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002386 // {12} isAdd
2387 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002388 bits<14> offset;
2389 bits<4> addr;
2390 let Inst{25} = 1;
2391 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002392 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002393 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002394 let Inst{11-5} = offset{11-5};
2395 let Inst{4} = 0;
2396 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002397 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002398}
2399
2400def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2401 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2402 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2403 "ldrbt", "\t$Rt, $addr, $offset",
2404 "$addr.base = $Rn_wb", []> {
2405 // {12} isAdd
2406 // {11-0} imm12/Rm
2407 bits<14> offset;
2408 bits<4> addr;
2409 let Inst{25} = 0;
2410 let Inst{23} = offset{12};
2411 let Inst{21} = 1; // overwrite
2412 let Inst{19-16} = addr;
2413 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002414 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002415}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002416
2417multiclass AI3ldrT<bits<4> op, string opc> {
2418 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2419 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2420 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2421 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2422 bits<9> offset;
2423 let Inst{23} = offset{8};
2424 let Inst{22} = 1;
2425 let Inst{11-8} = offset{7-4};
2426 let Inst{3-0} = offset{3-0};
2427 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2428 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002429 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002430 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2431 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2432 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2433 bits<5> Rm;
2434 let Inst{23} = Rm{4};
2435 let Inst{22} = 0;
2436 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002437 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002438 let Inst{3-0} = Rm{3-0};
2439 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002440 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002441 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002442}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002443
2444defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2445defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2446defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002447}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002448
Evan Chenga8e29892007-01-19 07:51:42 +00002449// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002450
2451// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002452def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002453 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2454 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002455
Evan Chenga8e29892007-01-19 07:51:42 +00002456// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002457let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2458def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002459 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002460 "strd", "\t$Rt, $src2, $addr", []>,
2461 Requires<[IsARM, HasV5TE]> {
2462 let Inst{21} = 0;
2463}
Evan Chenga8e29892007-01-19 07:51:42 +00002464
2465// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002466multiclass AI2_stridx<bit isByte, string opc,
2467 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002468 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2469 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002470 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002471 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2472 bits<17> addr;
2473 let Inst{25} = 0;
2474 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2475 let Inst{19-16} = addr{16-13}; // Rn
2476 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002477 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002478 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002479 }
Evan Chenga8e29892007-01-19 07:51:42 +00002480
Jim Grosbach19dec202011-08-05 20:35:44 +00002481 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002482 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002483 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002484 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2485 bits<17> addr;
2486 let Inst{25} = 1;
2487 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2488 let Inst{19-16} = addr{16-13}; // Rn
2489 let Inst{11-0} = addr{11-0};
2490 let Inst{4} = 0; // Inst{4} = 0
2491 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002492 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002493 }
2494 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2495 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002496 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002497 opc, "\t$Rt, $addr, $offset",
2498 "$addr.base = $Rn_wb", []> {
2499 // {12} isAdd
2500 // {11-0} imm12/Rm
2501 bits<14> offset;
2502 bits<4> addr;
2503 let Inst{25} = 1;
2504 let Inst{23} = offset{12};
2505 let Inst{19-16} = addr;
2506 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002507
2508 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002509 }
Owen Anderson793e7962011-07-26 20:54:26 +00002510
Jim Grosbach19dec202011-08-05 20:35:44 +00002511 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2512 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002513 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002514 opc, "\t$Rt, $addr, $offset",
2515 "$addr.base = $Rn_wb", []> {
2516 // {12} isAdd
2517 // {11-0} imm12/Rm
2518 bits<14> offset;
2519 bits<4> addr;
2520 let Inst{25} = 0;
2521 let Inst{23} = offset{12};
2522 let Inst{19-16} = addr;
2523 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002524
2525 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002526 }
2527}
Owen Anderson793e7962011-07-26 20:54:26 +00002528
Jim Grosbach19dec202011-08-05 20:35:44 +00002529let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002530// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2531// IIC_iStore_siu depending on whether it the offset register is shifted.
2532defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2533defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002534}
Evan Chenga8e29892007-01-19 07:51:42 +00002535
Jim Grosbach19dec202011-08-05 20:35:44 +00002536def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2537 am2offset_reg:$offset),
2538 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2539 am2offset_reg:$offset)>;
2540def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2541 am2offset_imm:$offset),
2542 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2543 am2offset_imm:$offset)>;
2544def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2545 am2offset_reg:$offset),
2546 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2547 am2offset_reg:$offset)>;
2548def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2549 am2offset_imm:$offset),
2550 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2551 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002552
Jim Grosbach19dec202011-08-05 20:35:44 +00002553// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2554// put the patterns on the instruction definitions directly as ISel wants
2555// the address base and offset to be separate operands, not a single
2556// complex operand like we represent the instructions themselves. The
2557// pseudos map between the two.
2558let usesCustomInserter = 1,
2559 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2560def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2561 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2562 4, IIC_iStore_ru,
2563 [(set GPR:$Rn_wb,
2564 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2565def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2566 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2567 4, IIC_iStore_ru,
2568 [(set GPR:$Rn_wb,
2569 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2570def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2571 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2572 4, IIC_iStore_ru,
2573 [(set GPR:$Rn_wb,
2574 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2575def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2576 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2577 4, IIC_iStore_ru,
2578 [(set GPR:$Rn_wb,
2579 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002580def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2581 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2582 4, IIC_iStore_ru,
2583 [(set GPR:$Rn_wb,
2584 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002585}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002586
Evan Chenga8e29892007-01-19 07:51:42 +00002587
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002588
2589def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2590 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2591 StMiscFrm, IIC_iStore_bh_ru,
2592 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2593 bits<14> addr;
2594 let Inst{23} = addr{8}; // U bit
2595 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2596 let Inst{19-16} = addr{12-9}; // Rn
2597 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2598 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2599 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002600 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002601}
2602
2603def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2604 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2605 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2606 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2607 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2608 addr_offset_none:$addr,
2609 am3offset:$offset))]> {
2610 bits<10> offset;
2611 bits<4> addr;
2612 let Inst{23} = offset{8}; // U bit
2613 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2614 let Inst{19-16} = addr;
2615 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2616 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002617 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002618}
Evan Chenga8e29892007-01-19 07:51:42 +00002619
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002620let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002621def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002622 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2623 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2624 "strd", "\t$Rt, $Rt2, $addr!",
2625 "$addr.base = $Rn_wb", []> {
2626 bits<14> addr;
2627 let Inst{23} = addr{8}; // U bit
2628 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2629 let Inst{19-16} = addr{12-9}; // Rn
2630 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2631 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002632 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002633 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002634}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002635
Jim Grosbach45251b32011-08-11 20:41:13 +00002636def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002637 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2638 am3offset:$offset),
2639 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2640 "strd", "\t$Rt, $Rt2, $addr, $offset",
2641 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002642 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002643 bits<4> addr;
2644 let Inst{23} = offset{8}; // U bit
2645 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2646 let Inst{19-16} = addr;
2647 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2648 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002649 let DecoderMethod = "DecodeAddrMode3Instruction";
2650}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002651} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002652
Jim Grosbach7ce05792011-08-03 23:50:40 +00002653// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002654
Jim Grosbach10348e72011-08-11 20:04:56 +00002655def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2656 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2657 IndexModePost, StFrm, IIC_iStore_bh_ru,
2658 "strbt", "\t$Rt, $addr, $offset",
2659 "$addr.base = $Rn_wb", []> {
2660 // {12} isAdd
2661 // {11-0} imm12/Rm
2662 bits<14> offset;
2663 bits<4> addr;
2664 let Inst{25} = 1;
2665 let Inst{23} = offset{12};
2666 let Inst{21} = 1; // overwrite
2667 let Inst{19-16} = addr;
2668 let Inst{11-5} = offset{11-5};
2669 let Inst{4} = 0;
2670 let Inst{3-0} = offset{3-0};
2671 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2672}
2673
2674def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2675 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2676 IndexModePost, StFrm, IIC_iStore_bh_ru,
2677 "strbt", "\t$Rt, $addr, $offset",
2678 "$addr.base = $Rn_wb", []> {
2679 // {12} isAdd
2680 // {11-0} imm12/Rm
2681 bits<14> offset;
2682 bits<4> addr;
2683 let Inst{25} = 0;
2684 let Inst{23} = offset{12};
2685 let Inst{21} = 1; // overwrite
2686 let Inst{19-16} = addr;
2687 let Inst{11-0} = offset{11-0};
2688 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2689}
2690
Jim Grosbach342ebd52011-08-11 22:18:00 +00002691let mayStore = 1, neverHasSideEffects = 1 in {
2692def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2693 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2694 IndexModePost, StFrm, IIC_iStore_ru,
2695 "strt", "\t$Rt, $addr, $offset",
2696 "$addr.base = $Rn_wb", []> {
2697 // {12} isAdd
2698 // {11-0} imm12/Rm
2699 bits<14> offset;
2700 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002701 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002702 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002703 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002704 let Inst{19-16} = addr;
2705 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002706 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002707 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002708 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002709}
2710
Jim Grosbach342ebd52011-08-11 22:18:00 +00002711def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2712 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2713 IndexModePost, StFrm, IIC_iStore_ru,
2714 "strt", "\t$Rt, $addr, $offset",
2715 "$addr.base = $Rn_wb", []> {
2716 // {12} isAdd
2717 // {11-0} imm12/Rm
2718 bits<14> offset;
2719 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002720 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002721 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002722 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002723 let Inst{19-16} = addr;
2724 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002725 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002726}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002727}
2728
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002729
Jim Grosbach7ce05792011-08-03 23:50:40 +00002730multiclass AI3strT<bits<4> op, string opc> {
2731 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2732 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2733 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2734 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2735 bits<9> offset;
2736 let Inst{23} = offset{8};
2737 let Inst{22} = 1;
2738 let Inst{11-8} = offset{7-4};
2739 let Inst{3-0} = offset{3-0};
2740 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2741 }
2742 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2743 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2744 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2745 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2746 bits<5> Rm;
2747 let Inst{23} = Rm{4};
2748 let Inst{22} = 0;
2749 let Inst{11-8} = 0;
2750 let Inst{3-0} = Rm{3-0};
2751 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2752 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002753}
2754
Jim Grosbach7ce05792011-08-03 23:50:40 +00002755
2756defm STRHT : AI3strT<0b1011, "strht">;
2757
2758
Evan Chenga8e29892007-01-19 07:51:42 +00002759//===----------------------------------------------------------------------===//
2760// Load / store multiple Instructions.
2761//
2762
Jim Grosbach27debd62011-12-13 21:48:29 +00002763multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002764 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002765 // IA is the default, so no need for an explicit suffix on the
2766 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002767 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002768 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2769 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002770 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002771 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002772 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002773 let Inst{21} = 0; // No writeback
2774 let Inst{20} = L_bit;
2775 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002776 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002777 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2778 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002779 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002780 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002781 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002782 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002783 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002784
2785 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002786 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002787 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002788 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2789 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002790 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002791 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002792 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002793 let Inst{21} = 0; // No writeback
2794 let Inst{20} = L_bit;
2795 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002796 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002797 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2798 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002799 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002800 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002801 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002802 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002803 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002804
2805 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002806 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002807 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002808 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2809 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002810 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002811 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002812 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002813 let Inst{21} = 0; // No writeback
2814 let Inst{20} = L_bit;
2815 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002816 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002817 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2818 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002819 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002820 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002821 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002822 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002823 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002824
2825 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002826 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002827 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002828 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2829 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002830 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002831 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002832 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002833 let Inst{21} = 0; // No writeback
2834 let Inst{20} = L_bit;
2835 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002836 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002837 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2838 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002839 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002840 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002841 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002842 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002843 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002844
2845 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002846 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002847}
Bill Wendling6c470b82010-11-13 09:09:38 +00002848
Bill Wendlingc93989a2010-11-13 11:20:05 +00002849let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002850
2851let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002852defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2853 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002854
2855let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002856defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2857 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002858
2859} // neverHasSideEffects
2860
Bill Wendling73fe34a2010-11-16 01:16:36 +00002861// FIXME: remove when we have a way to marking a MI with these properties.
2862// FIXME: Should pc be an implicit operand like PICADD, etc?
2863let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2864 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002865def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2866 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002867 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002868 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002869 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002870
Jim Grosbach27debd62011-12-13 21:48:29 +00002871let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2872defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2873 IIC_iLoad_mu>;
2874
2875let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2876defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2877 IIC_iStore_mu>;
2878
2879
2880
Evan Chenga8e29892007-01-19 07:51:42 +00002881//===----------------------------------------------------------------------===//
2882// Move Instructions.
2883//
2884
Evan Chengcd799b92009-06-12 20:46:18 +00002885let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002886def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2887 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2888 bits<4> Rd;
2889 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002890
Johnny Chen103bf952011-04-01 23:30:25 +00002891 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002892 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002893 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002894 let Inst{3-0} = Rm;
2895 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002896}
2897
Andrew Trick90b7b122011-10-18 19:18:52 +00002898def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002899 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2900
Dale Johannesen38d5f042010-06-15 22:24:08 +00002901// A version for the smaller set of tail call registers.
2902let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002903def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002904 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2905 bits<4> Rd;
2906 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002907
Dale Johannesen38d5f042010-06-15 22:24:08 +00002908 let Inst{11-4} = 0b00000000;
2909 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002910 let Inst{3-0} = Rm;
2911 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002912}
2913
Owen Andersonde317f42011-08-09 23:33:27 +00002914def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002915 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002916 "mov", "\t$Rd, $src",
2917 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002918 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002919 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002920 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002921 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002922 let Inst{11-8} = src{11-8};
2923 let Inst{7} = 0;
2924 let Inst{6-5} = src{6-5};
2925 let Inst{4} = 1;
2926 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002927 let Inst{25} = 0;
2928}
Evan Chenga2515702007-03-19 07:09:02 +00002929
Owen Anderson152d4a42011-07-21 23:38:37 +00002930def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2931 DPSoRegImmFrm, IIC_iMOVsr,
2932 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2933 UnaryDP {
2934 bits<4> Rd;
2935 bits<12> src;
2936 let Inst{15-12} = Rd;
2937 let Inst{19-16} = 0b0000;
2938 let Inst{11-5} = src{11-5};
2939 let Inst{4} = 0;
2940 let Inst{3-0} = src{3-0};
2941 let Inst{25} = 0;
2942}
2943
Evan Chengc4af4632010-11-17 20:13:28 +00002944let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002945def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2946 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002947 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002948 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002949 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002950 let Inst{15-12} = Rd;
2951 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002952 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002953}
2954
Evan Chengc4af4632010-11-17 20:13:28 +00002955let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002956def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002957 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002958 "movw", "\t$Rd, $imm",
2959 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002960 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002961 bits<4> Rd;
2962 bits<16> imm;
2963 let Inst{15-12} = Rd;
2964 let Inst{11-0} = imm{11-0};
2965 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002966 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002967 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002968 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002969}
2970
Jim Grosbachffa32252011-07-19 19:13:28 +00002971def : InstAlias<"mov${p} $Rd, $imm",
2972 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2973 Requires<[IsARM]>;
2974
Evan Cheng53519f02011-01-21 18:55:51 +00002975def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2976 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002977
2978let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002979def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2980 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002981 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002982 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002983 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002984 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002985 lo16AllZero:$imm))]>, UnaryDP,
2986 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002987 bits<4> Rd;
2988 bits<16> imm;
2989 let Inst{15-12} = Rd;
2990 let Inst{11-0} = imm{11-0};
2991 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002992 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002993 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002994 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002995}
Evan Cheng13ab0202007-07-10 18:08:01 +00002996
Evan Cheng53519f02011-01-21 18:55:51 +00002997def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2998 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002999
3000} // Constraints
3001
Evan Cheng20956592009-10-21 08:15:52 +00003002def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3003 Requires<[IsARM, HasV6T2]>;
3004
David Goodwinca01a8d2009-09-01 18:32:09 +00003005let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003006def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003007 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3008 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003009
3010// These aren't really mov instructions, but we have to define them this way
3011// due to flag operands.
3012
Evan Cheng071a2792007-09-11 19:55:27 +00003013let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003014def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003015 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3016 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003017def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003018 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3019 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003020}
Evan Chenga8e29892007-01-19 07:51:42 +00003021
Evan Chenga8e29892007-01-19 07:51:42 +00003022//===----------------------------------------------------------------------===//
3023// Extend Instructions.
3024//
3025
3026// Sign extenders
3027
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003028def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003029 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003030def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003031 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003032
Jim Grosbach70327412011-07-27 17:48:13 +00003033def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003034 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003035def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003036 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003037
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003038def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003039
Jim Grosbach70327412011-07-27 17:48:13 +00003040def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003041
3042// Zero extenders
3043
3044let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003045def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003046 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003047def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003048 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003049def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003050 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003051
Jim Grosbach542f6422010-07-28 23:25:44 +00003052// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3053// The transformation should probably be done as a combiner action
3054// instead so we can include a check for masking back in the upper
3055// eight bits of the source into the lower eight bits of the result.
3056//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003057// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003058def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003059 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003060
Jim Grosbach70327412011-07-27 17:48:13 +00003061def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003062 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003063def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003064 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003065}
3066
Evan Chenga8e29892007-01-19 07:51:42 +00003067// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003068def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003069
Evan Chenga8e29892007-01-19 07:51:42 +00003070
Owen Anderson33e57512011-08-10 00:03:03 +00003071def SBFX : I<(outs GPRnopc:$Rd),
3072 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003073 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003074 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003075 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003076 bits<4> Rd;
3077 bits<4> Rn;
3078 bits<5> lsb;
3079 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003080 let Inst{27-21} = 0b0111101;
3081 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003082 let Inst{20-16} = width;
3083 let Inst{15-12} = Rd;
3084 let Inst{11-7} = lsb;
3085 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003086}
3087
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003088def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003089 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003090 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003091 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003092 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003093 bits<4> Rd;
3094 bits<4> Rn;
3095 bits<5> lsb;
3096 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003097 let Inst{27-21} = 0b0111111;
3098 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003099 let Inst{20-16} = width;
3100 let Inst{15-12} = Rd;
3101 let Inst{11-7} = lsb;
3102 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003103}
3104
Evan Chenga8e29892007-01-19 07:51:42 +00003105//===----------------------------------------------------------------------===//
3106// Arithmetic Instructions.
3107//
3108
Jim Grosbach26421962008-10-14 20:36:24 +00003109defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003110 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003111 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003112defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003113 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003114 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003115
Evan Chengc85e8322007-07-05 07:13:32 +00003116// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003117//
Andrew Trick90b7b122011-10-18 19:18:52 +00003118// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3119// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003120// AdjustInstrPostInstrSelection where we determine whether or not to
3121// set the "s" bit based on CPSR liveness.
3122//
Andrew Trick90b7b122011-10-18 19:18:52 +00003123// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003124// support for an optional CPSR definition that corresponds to the DAG
3125// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003126defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3127 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3128defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3129 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003130
Evan Cheng62674222009-06-25 23:34:10 +00003131defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003132 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003133 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003134defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003135 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003136 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003137
Evan Cheng342e3162011-08-30 01:34:54 +00003138defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3139 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3140 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003141
3142// FIXME: Eliminate them if we can write def : Pat patterns which defines
3143// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003144defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3145 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003146
Evan Cheng342e3162011-08-30 01:34:54 +00003147defm RSC : AI1_rsc_irs<0b0111, "rsc",
3148 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3149 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003150
Evan Chenga8e29892007-01-19 07:51:42 +00003151// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003152// The assume-no-carry-in form uses the negation of the input since add/sub
3153// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3154// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3155// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003156def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3157 (SUBri GPR:$src, so_imm_neg:$imm)>;
3158def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3159 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3160
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003161// The with-carry-in form matches bitwise not instead of the negation.
3162// Effectively, the inverse interpretation of the carry flag already accounts
3163// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003164def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3165 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003166
3167// Note: These are implemented in C++ code, because they have to generate
3168// ADD/SUBrs instructions, which use a complex pattern that a xform function
3169// cannot produce.
3170// (mul X, 2^n+1) -> (add (X << n), X)
3171// (mul X, 2^n-1) -> (rsb X, (X << n))
3172
Jim Grosbach7931df32011-07-22 18:06:01 +00003173// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003174// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003175class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003176 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003177 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3178 string asm = "\t$Rd, $Rn, $Rm">
3179 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003180 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003181 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003182 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003183 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003184 let Inst{11-4} = op11_4;
3185 let Inst{19-16} = Rn;
3186 let Inst{15-12} = Rd;
3187 let Inst{3-0} = Rm;
Silviu Baranga82e1bba2012-04-05 16:13:15 +00003188
3189 let Unpredictable{11-8} = 0b1111;
Johnny Chen08b85f32010-02-13 01:21:01 +00003190}
3191
Jim Grosbach7931df32011-07-22 18:06:01 +00003192// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003193
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003194def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003195 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3196 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003197def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003198 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3199 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3200def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3201 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003202 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003203def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3204 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003205 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003206
3207def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3208def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3209def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3210def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3211def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3212def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3213def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3214def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3215def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3216def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3217def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3218def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003219
Jim Grosbach7931df32011-07-22 18:06:01 +00003220// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003221
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003222def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3223def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3224def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3225def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3226def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3227def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3228def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3229def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3230def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3231def USAX : AAI<0b01100101, 0b11110101, "usax">;
3232def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3233def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003234
Jim Grosbach7931df32011-07-22 18:06:01 +00003235// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003236
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003237def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3238def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3239def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3240def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3241def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3242def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3243def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3244def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3245def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3246def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3247def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3248def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003249
Jim Grosbachd30970f2011-08-11 22:30:30 +00003250// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003251
Jim Grosbach70987fb2010-10-18 23:35:38 +00003252def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003253 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003254 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003255 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003256 bits<4> Rd;
3257 bits<4> Rn;
3258 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003259 let Inst{27-20} = 0b01111000;
3260 let Inst{15-12} = 0b1111;
3261 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003262 let Inst{19-16} = Rd;
3263 let Inst{11-8} = Rm;
3264 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003265}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003266def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003267 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003268 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003269 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003270 bits<4> Rd;
3271 bits<4> Rn;
3272 bits<4> Rm;
3273 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003274 let Inst{27-20} = 0b01111000;
3275 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003276 let Inst{19-16} = Rd;
3277 let Inst{15-12} = Ra;
3278 let Inst{11-8} = Rm;
3279 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003280}
3281
Jim Grosbachd30970f2011-08-11 22:30:30 +00003282// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003283
Owen Anderson33e57512011-08-10 00:03:03 +00003284def SSAT : AI<(outs GPRnopc:$Rd),
3285 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003286 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003287 bits<4> Rd;
3288 bits<5> sat_imm;
3289 bits<4> Rn;
3290 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003291 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003292 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003293 let Inst{20-16} = sat_imm;
3294 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003295 let Inst{11-7} = sh{4-0};
3296 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003297 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003298}
3299
Owen Anderson33e57512011-08-10 00:03:03 +00003300def SSAT16 : AI<(outs GPRnopc:$Rd),
3301 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003302 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003303 bits<4> Rd;
3304 bits<4> sat_imm;
3305 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003306 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003307 let Inst{11-4} = 0b11110011;
3308 let Inst{15-12} = Rd;
3309 let Inst{19-16} = sat_imm;
3310 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003311}
3312
Owen Anderson33e57512011-08-10 00:03:03 +00003313def USAT : AI<(outs GPRnopc:$Rd),
3314 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003315 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003316 bits<4> Rd;
3317 bits<5> sat_imm;
3318 bits<4> Rn;
3319 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003320 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003321 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003322 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003323 let Inst{11-7} = sh{4-0};
3324 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003325 let Inst{20-16} = sat_imm;
3326 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003327}
3328
Owen Anderson33e57512011-08-10 00:03:03 +00003329def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003330 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003331 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003332 bits<4> Rd;
3333 bits<4> sat_imm;
3334 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003335 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003336 let Inst{11-4} = 0b11110011;
3337 let Inst{15-12} = Rd;
3338 let Inst{19-16} = sat_imm;
3339 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003340}
Evan Chenga8e29892007-01-19 07:51:42 +00003341
Owen Anderson33e57512011-08-10 00:03:03 +00003342def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3343 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3344def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3345 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003346
Evan Chenga8e29892007-01-19 07:51:42 +00003347//===----------------------------------------------------------------------===//
3348// Bitwise Instructions.
3349//
3350
Jim Grosbach26421962008-10-14 20:36:24 +00003351defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003352 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003353 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003354defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003355 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003356 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003357defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003358 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003359 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003360defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003361 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003362 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003363
Jim Grosbachc29769b2011-07-28 19:46:12 +00003364// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3365// like in the actual instruction encoding. The complexity of mapping the mask
3366// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3367// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003368def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003369 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003370 "bfc", "\t$Rd, $imm", "$src = $Rd",
3371 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003372 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003373 bits<4> Rd;
3374 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003375 let Inst{27-21} = 0b0111110;
3376 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003377 let Inst{15-12} = Rd;
3378 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003379 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003380}
3381
Johnny Chenb2503c02010-02-17 06:31:48 +00003382// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003383def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3384 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3385 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3386 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3387 bf_inv_mask_imm:$imm))]>,
3388 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003389 bits<4> Rd;
3390 bits<4> Rn;
3391 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003392 let Inst{27-21} = 0b0111110;
3393 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003394 let Inst{15-12} = Rd;
3395 let Inst{11-7} = imm{4-0}; // lsb
3396 let Inst{20-16} = imm{9-5}; // width
3397 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003398}
3399
Jim Grosbach36860462010-10-21 22:19:32 +00003400def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3401 "mvn", "\t$Rd, $Rm",
3402 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3403 bits<4> Rd;
3404 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003405 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003406 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003407 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003408 let Inst{15-12} = Rd;
3409 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003410}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003411def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3412 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003413 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003414 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003415 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003416 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003417 let Inst{19-16} = 0b0000;
3418 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003419 let Inst{11-5} = shift{11-5};
3420 let Inst{4} = 0;
3421 let Inst{3-0} = shift{3-0};
3422}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003423def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3424 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003425 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3426 bits<4> Rd;
3427 bits<12> shift;
3428 let Inst{25} = 0;
3429 let Inst{19-16} = 0b0000;
3430 let Inst{15-12} = Rd;
3431 let Inst{11-8} = shift{11-8};
3432 let Inst{7} = 0;
3433 let Inst{6-5} = shift{6-5};
3434 let Inst{4} = 1;
3435 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003436}
Evan Chengc4af4632010-11-17 20:13:28 +00003437let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003438def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3439 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3440 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3441 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003442 bits<12> imm;
3443 let Inst{25} = 1;
3444 let Inst{19-16} = 0b0000;
3445 let Inst{15-12} = Rd;
3446 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003447}
Evan Chenga8e29892007-01-19 07:51:42 +00003448
3449def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3450 (BICri GPR:$src, so_imm_not:$imm)>;
3451
3452//===----------------------------------------------------------------------===//
3453// Multiply Instructions.
3454//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003455class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3456 string opc, string asm, list<dag> pattern>
3457 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3458 bits<4> Rd;
3459 bits<4> Rm;
3460 bits<4> Rn;
3461 let Inst{19-16} = Rd;
3462 let Inst{11-8} = Rm;
3463 let Inst{3-0} = Rn;
3464}
3465class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3466 string opc, string asm, list<dag> pattern>
3467 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3468 bits<4> RdLo;
3469 bits<4> RdHi;
3470 bits<4> Rm;
3471 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003472 let Inst{19-16} = RdHi;
3473 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003474 let Inst{11-8} = Rm;
3475 let Inst{3-0} = Rn;
3476}
Evan Chenga8e29892007-01-19 07:51:42 +00003477
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003478// FIXME: The v5 pseudos are only necessary for the additional Constraint
3479// property. Remove them when it's possible to add those properties
3480// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003481let isCommutable = 1 in {
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003482def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003483 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003484 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003485 Requires<[IsARM, HasV6]> {
3486 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003487 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003488}
Evan Chenga8e29892007-01-19 07:51:42 +00003489
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003490let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003491def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003492 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003493 4, IIC_iMUL32,
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003494 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3495 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003496 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003497}
3498
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003499def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3500 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003501 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3502 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003503 bits<4> Ra;
3504 let Inst{15-12} = Ra;
3505}
Evan Chenga8e29892007-01-19 07:51:42 +00003506
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003507let Constraints = "@earlyclobber $Rd" in
3508def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3509 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003510 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003511 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3512 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3513 Requires<[IsARM, NoV6]>;
3514
Jim Grosbach65711012010-11-19 22:22:37 +00003515def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3516 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3517 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003518 Requires<[IsARM, HasV6T2]> {
3519 bits<4> Rd;
3520 bits<4> Rm;
3521 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003522 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003523 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003524 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003525 let Inst{11-8} = Rm;
3526 let Inst{3-0} = Rn;
3527}
Evan Chengedcbada2009-07-06 22:05:45 +00003528
Evan Chenga8e29892007-01-19 07:51:42 +00003529// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003530let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003531let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003532def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003533 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003534 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3535 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003536
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003537def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003538 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003539 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3540 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003541
3542let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3543def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3544 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003545 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003546 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3547 Requires<[IsARM, NoV6]>;
3548
3549def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3550 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003551 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003552 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3553 Requires<[IsARM, NoV6]>;
3554}
Evan Cheng8de898a2009-06-26 00:19:44 +00003555}
Evan Chenga8e29892007-01-19 07:51:42 +00003556
3557// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003558def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3559 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003560 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3561 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003562def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3563 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003564 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3565 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003566
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003567def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3568 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3569 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3570 Requires<[IsARM, HasV6]> {
3571 bits<4> RdLo;
3572 bits<4> RdHi;
3573 bits<4> Rm;
3574 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003575 let Inst{19-16} = RdHi;
3576 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003577 let Inst{11-8} = Rm;
3578 let Inst{3-0} = Rn;
3579}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003580
3581let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3582def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3583 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003584 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003585 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3586 Requires<[IsARM, NoV6]>;
3587def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3588 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003589 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003590 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3591 Requires<[IsARM, NoV6]>;
3592def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3593 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003594 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003595 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3596 Requires<[IsARM, NoV6]>;
3597}
3598
Evan Chengcd799b92009-06-12 20:46:18 +00003599} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003600
3601// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003602def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3603 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3604 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003605 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003606 let Inst{15-12} = 0b1111;
3607}
Evan Cheng13ab0202007-07-10 18:08:01 +00003608
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003609def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003610 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003611 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003612 let Inst{15-12} = 0b1111;
3613}
3614
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003615def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3616 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3617 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3618 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3619 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003620
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003621def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3622 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003623 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003624 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003625
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003626def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3627 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3628 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3629 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3630 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003631
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003632def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3633 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003634 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003635 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003636
Raul Herbster37fb5b12007-08-30 23:25:47 +00003637multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003638 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3639 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3640 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3641 (sext_inreg GPR:$Rm, i16)))]>,
3642 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003643
Jim Grosbach3870b752010-10-22 18:35:16 +00003644 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3645 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3646 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3647 (sra GPR:$Rm, (i32 16))))]>,
3648 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003649
Jim Grosbach3870b752010-10-22 18:35:16 +00003650 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3651 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3652 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3653 (sext_inreg GPR:$Rm, i16)))]>,
3654 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003655
Jim Grosbach3870b752010-10-22 18:35:16 +00003656 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3657 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3658 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3659 (sra GPR:$Rm, (i32 16))))]>,
3660 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003661
Jim Grosbach3870b752010-10-22 18:35:16 +00003662 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3663 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3664 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3665 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3666 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003667
Jim Grosbach3870b752010-10-22 18:35:16 +00003668 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3669 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3670 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3671 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3672 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003673}
3674
Raul Herbster37fb5b12007-08-30 23:25:47 +00003675
3676multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003677 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003678 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3679 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003680 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003681 [(set GPRnopc:$Rd, (add GPR:$Ra,
3682 (opnode (sext_inreg GPRnopc:$Rn, i16),
3683 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003684 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003685
Owen Anderson33e57512011-08-10 00:03:03 +00003686 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3687 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003688 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003689 [(set GPRnopc:$Rd,
3690 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3691 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003692 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003693
Owen Anderson33e57512011-08-10 00:03:03 +00003694 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3695 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003696 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003697 [(set GPRnopc:$Rd,
3698 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3699 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003700 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003701
Owen Anderson33e57512011-08-10 00:03:03 +00003702 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3703 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003704 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003705 [(set GPRnopc:$Rd,
3706 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3707 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003708 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003709
Owen Anderson33e57512011-08-10 00:03:03 +00003710 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3711 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003712 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003713 [(set GPRnopc:$Rd,
3714 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3715 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003716 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003717
Owen Anderson33e57512011-08-10 00:03:03 +00003718 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3719 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003720 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003721 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003722 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3723 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003724 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003725 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003726}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003727
Raul Herbster37fb5b12007-08-30 23:25:47 +00003728defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3729defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003730
Jim Grosbachd30970f2011-08-11 22:30:30 +00003731// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003732def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3733 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003734 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003735 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003736
Owen Anderson33e57512011-08-10 00:03:03 +00003737def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3738 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003739 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003740 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003741
Owen Anderson33e57512011-08-10 00:03:03 +00003742def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3743 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003744 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003745 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003746
Owen Anderson33e57512011-08-10 00:03:03 +00003747def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3748 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003749 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003750 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003751
Jim Grosbachd30970f2011-08-11 22:30:30 +00003752// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003753class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3754 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003755 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003756 bits<4> Rn;
3757 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003758 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003759 let Inst{22} = long;
3760 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003761 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003762 let Inst{7} = 0;
3763 let Inst{6} = sub;
3764 let Inst{5} = swap;
3765 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003766 let Inst{3-0} = Rn;
3767}
3768class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3769 InstrItinClass itin, string opc, string asm>
3770 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3771 bits<4> Rd;
3772 let Inst{15-12} = 0b1111;
3773 let Inst{19-16} = Rd;
3774}
3775class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3776 InstrItinClass itin, string opc, string asm>
3777 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3778 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003779 bits<4> Rd;
3780 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003781 let Inst{15-12} = Ra;
3782}
3783class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3784 InstrItinClass itin, string opc, string asm>
3785 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3786 bits<4> RdLo;
3787 bits<4> RdHi;
3788 let Inst{19-16} = RdHi;
3789 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003790}
3791
3792multiclass AI_smld<bit sub, string opc> {
3793
Owen Anderson33e57512011-08-10 00:03:03 +00003794 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3795 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003796 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003797
Owen Anderson33e57512011-08-10 00:03:03 +00003798 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3799 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003800 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003801
Owen Anderson33e57512011-08-10 00:03:03 +00003802 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3803 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003804 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003805
Owen Anderson33e57512011-08-10 00:03:03 +00003806 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3807 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003808 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003809
3810}
3811
3812defm SMLA : AI_smld<0, "smla">;
3813defm SMLS : AI_smld<1, "smls">;
3814
Johnny Chen2ec5e492010-02-22 21:50:40 +00003815multiclass AI_sdml<bit sub, string opc> {
3816
Jim Grosbache15defc2011-08-10 23:23:47 +00003817 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3818 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3819 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3820 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003821}
3822
3823defm SMUA : AI_sdml<0, "smua">;
3824defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003825
Evan Chenga8e29892007-01-19 07:51:42 +00003826//===----------------------------------------------------------------------===//
3827// Misc. Arithmetic Instructions.
3828//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003829
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003830def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3831 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3832 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003833
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003834def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3835 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3836 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3837 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003838
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003839def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3840 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3841 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003842
Evan Cheng9568e5c2011-06-21 06:01:08 +00003843let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003844def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3845 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003846 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003847 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003848
Evan Cheng9568e5c2011-06-21 06:01:08 +00003849let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003850def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3851 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003852 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003853 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003854
Evan Chengf60ceac2011-06-15 17:17:48 +00003855def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3856 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3857 (REVSH GPR:$Rm)>;
3858
Jim Grosbache1d58a62011-09-14 22:52:14 +00003859def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3860 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003861 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003862 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3863 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3864 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003865 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003866
Evan Chenga8e29892007-01-19 07:51:42 +00003867// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003868def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3869 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3870def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3871 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003872
Bob Wilsondc66eda2010-08-16 22:26:55 +00003873// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3874// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003875def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3876 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003877 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003878 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3879 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3880 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003881 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003882
Evan Chenga8e29892007-01-19 07:51:42 +00003883// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3884// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003885def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3886 (srl GPRnopc:$src2, imm16_31:$sh)),
3887 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3888def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3889 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3890 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003891
Evan Chenga8e29892007-01-19 07:51:42 +00003892//===----------------------------------------------------------------------===//
3893// Comparison Instructions...
3894//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003895
Jim Grosbach26421962008-10-14 20:36:24 +00003896defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003897 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003898 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003899
Jim Grosbach97a884d2010-12-07 20:41:06 +00003900// ARMcmpZ can re-use the above instruction definitions.
3901def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3902 (CMPri GPR:$src, so_imm:$imm)>;
3903def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3904 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003905def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3906 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3907def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3908 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003909
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003910// FIXME: We have to be careful when using the CMN instruction and comparison
3911// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003912// results:
3913//
3914// rsbs r1, r1, 0
3915// cmp r0, r1
3916// mov r0, #0
3917// it ls
3918// mov r0, #1
3919//
3920// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003921//
Bill Wendling6165e872010-08-26 18:33:51 +00003922// cmn r0, r1
3923// mov r0, #0
3924// it ls
3925// mov r0, #1
3926//
3927// However, the CMN gives the *opposite* result when r1 is 0. This is because
3928// the carry flag is set in the CMP case but not in the CMN case. In short, the
3929// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3930// value of r0 and the carry bit (because the "carry bit" parameter to
3931// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3932// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3933// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3934// parameter to AddWithCarry is defined as 0).
3935//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003936// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003937//
3938// x = 0
3939// ~x = 0xFFFF FFFF
3940// ~x + 1 = 0x1 0000 0000
3941// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3942//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003943// Therefore, we should disable CMN when comparing against zero, until we can
3944// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3945// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003946//
3947// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3948//
3949// This is related to <rdar://problem/7569620>.
3950//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003951//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3952// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003953
Evan Chenga8e29892007-01-19 07:51:42 +00003954// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003955defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003956 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003957 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003958defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003959 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003960 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003961
David Goodwinc0309b42009-06-29 15:33:01 +00003962defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003963 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003964 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003965
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003966//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3967// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003968
David Goodwinc0309b42009-06-29 15:33:01 +00003969def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003970 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003971
Evan Cheng218977b2010-07-13 19:27:42 +00003972// Pseudo i64 compares for some floating point compares.
3973let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3974 Defs = [CPSR] in {
3975def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003976 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003977 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003978 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3979
3980def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003981 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003982 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3983} // usesCustomInserter
3984
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003985
Evan Chenga8e29892007-01-19 07:51:42 +00003986// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003987// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003988// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003989let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003990
3991let isCommutable = 1 in
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003992def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003993 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003994 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3995 RegConstraint<"$false = $Rd">;
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003996
Owen Anderson92a20222011-07-21 18:54:16 +00003997def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3998 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003999 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004000 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4001 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004002 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004003def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4004 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4005 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004006 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4007 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004008 RegConstraint<"$false = $Rd">;
4009
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004010
Evan Chengc4af4632010-11-17 20:13:28 +00004011let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004012def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004013 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004014 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004015 []>,
4016 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004017
Evan Chengc4af4632010-11-17 20:13:28 +00004018let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004019def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4020 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004021 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004022 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004023 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004024
Evan Cheng63f35442010-11-13 02:25:14 +00004025// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004026let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004027def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4028 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004029 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004030
Evan Chengc4af4632010-11-17 20:13:28 +00004031let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004032def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4033 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004034 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004035 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004036 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00004037
Evan Chengc892aeb2012-02-23 01:19:06 +00004038// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00004039multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
4040 Instruction irsr,
4041 InstrItinClass iii, InstrItinClass iir,
4042 InstrItinClass iis> {
4043 def ri : ARMPseudoExpand<(outs GPR:$Rd),
4044 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
4045 4, iii, [],
4046 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
4047 RegConstraint<"$Rn = $Rd">;
4048 def rr : ARMPseudoExpand<(outs GPR:$Rd),
4049 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
4050 4, iir, [],
4051 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
4052 RegConstraint<"$Rn = $Rd">;
4053 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
4054 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
4055 4, iis, [],
4056 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
4057 RegConstraint<"$Rn = $Rd">;
4058 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
4059 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
4060 4, iis, [],
4061 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
4062 RegConstraint<"$Rn = $Rd">;
4063}
Evan Chengc892aeb2012-02-23 01:19:06 +00004064
Evan Cheng03a18522012-03-20 21:28:05 +00004065defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
4066 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4067defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
4068 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4069defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
4070 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00004071
Owen Andersonf523e472010-09-23 23:45:25 +00004072} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004073
Evan Cheng03a18522012-03-20 21:28:05 +00004074
Jim Grosbach3728e962009-12-10 00:11:09 +00004075//===----------------------------------------------------------------------===//
4076// Atomic operations intrinsics
4077//
4078
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004079def MemBarrierOptOperand : AsmOperandClass {
4080 let Name = "MemBarrierOpt";
4081 let ParserMethod = "parseMemBarrierOptOperand";
4082}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004083def memb_opt : Operand<i32> {
4084 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004085 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004086 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004087}
Jim Grosbach3728e962009-12-10 00:11:09 +00004088
Bob Wilsonf74a4292010-10-30 00:54:37 +00004089// memory barriers protect the atomic sequences
4090let hasSideEffects = 1 in {
4091def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4092 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4093 Requires<[IsARM, HasDB]> {
4094 bits<4> opt;
4095 let Inst{31-4} = 0xf57ff05;
4096 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004097}
Jim Grosbach3728e962009-12-10 00:11:09 +00004098}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004099
Bob Wilsonf74a4292010-10-30 00:54:37 +00004100def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004101 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004102 Requires<[IsARM, HasDB]> {
4103 bits<4> opt;
4104 let Inst{31-4} = 0xf57ff04;
4105 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004106}
4107
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004108// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004109def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4110 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004111 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004112 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004113 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004114 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004115}
4116
Chad Rosier3f5966b2012-04-17 21:48:36 +00004117// Pseudo instruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004118// to implement integer ABS
4119let usesCustomInserter = 1, Defs = [CPSR] in {
4120def ABS : ARMPseudoInst<
4121 (outs GPR:$dst), (ins GPR:$src),
4122 8, NoItinerary, []>;
4123}
4124
Jim Grosbach66869102009-12-11 18:52:41 +00004125let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004126 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004127 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004129 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4130 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004132 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4133 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004135 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4136 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004138 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4139 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004141 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4142 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004144 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004145 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4147 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4148 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4150 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4151 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004153 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004154 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004156 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004157 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004159 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4160 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004162 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4163 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004165 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4166 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004168 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4169 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004171 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4172 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004174 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004175 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4176 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4177 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4178 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4179 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4180 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4181 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4182 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004183 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004184 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4185 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004186 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004187 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004188 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004189 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4190 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004191 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004192 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4193 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004194 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004195 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4196 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004197 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004198 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4199 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004200 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004201 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4202 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004203 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004204 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004205 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4206 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4207 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4208 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4209 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4210 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4211 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4212 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004213 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004214 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4215 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004216 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004217
4218 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004219 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004220 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4221 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004222 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004223 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4224 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004225 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004226 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4227
Jim Grosbache801dc42009-12-12 01:40:06 +00004228 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004229 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004230 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4231 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004232 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004233 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4234 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004235 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004236 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4237}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004238}
4239
4240let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004241def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4242 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004243 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004244def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4245 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004246def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4247 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004248let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004249def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004250 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004251 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004252}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004253}
4254
Jim Grosbach86875a22010-10-29 19:58:57 +00004255let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004256def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004257 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004258def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004259 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004260def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004261 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004262let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004263def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004264 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004265 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004266 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004267}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004268}
4269
Jim Grosbach5278eb82009-12-11 01:42:04 +00004270
Jim Grosbachd30970f2011-08-11 22:30:30 +00004271def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004272 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004273 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004274}
4275
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004276// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004277let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004278def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4279 "swp", []>;
4280def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4281 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004282}
4283
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004284//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004285// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004286//
4287
Jim Grosbach83ab0702011-07-13 22:01:08 +00004288def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4289 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004290 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004291 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4292 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004293 bits<4> opc1;
4294 bits<4> CRn;
4295 bits<4> CRd;
4296 bits<4> cop;
4297 bits<3> opc2;
4298 bits<4> CRm;
4299
4300 let Inst{3-0} = CRm;
4301 let Inst{4} = 0;
4302 let Inst{7-5} = opc2;
4303 let Inst{11-8} = cop;
4304 let Inst{15-12} = CRd;
4305 let Inst{19-16} = CRn;
4306 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004307}
4308
Jim Grosbach83ab0702011-07-13 22:01:08 +00004309def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4310 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004311 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004312 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4313 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004314 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004315 bits<4> opc1;
4316 bits<4> CRn;
4317 bits<4> CRd;
4318 bits<4> cop;
4319 bits<3> opc2;
4320 bits<4> CRm;
4321
4322 let Inst{3-0} = CRm;
4323 let Inst{4} = 0;
4324 let Inst{7-5} = opc2;
4325 let Inst{11-8} = cop;
4326 let Inst{15-12} = CRd;
4327 let Inst{19-16} = CRn;
4328 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004329}
4330
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004331class ACI<dag oops, dag iops, string opc, string asm,
4332 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004333 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4334 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004335 let Inst{27-25} = 0b110;
4336}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004337class ACInoP<dag oops, dag iops, string opc, string asm,
4338 IndexMode im = IndexModeNone>
4339 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4340 opc, asm, "", []> {
4341 let Inst{31-28} = 0b1111;
4342 let Inst{27-25} = 0b110;
4343}
4344multiclass LdStCop<bit load, bit Dbit, string asm> {
4345 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4346 asm, "\t$cop, $CRd, $addr"> {
4347 bits<13> addr;
4348 bits<4> cop;
4349 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004350 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004351 let Inst{23} = addr{8};
4352 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004353 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004354 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004355 let Inst{19-16} = addr{12-9};
4356 let Inst{15-12} = CRd;
4357 let Inst{11-8} = cop;
4358 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004359 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004360 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004361 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4362 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4363 bits<13> addr;
4364 bits<4> cop;
4365 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004366 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004367 let Inst{23} = addr{8};
4368 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004369 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004370 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004371 let Inst{19-16} = addr{12-9};
4372 let Inst{15-12} = CRd;
4373 let Inst{11-8} = cop;
4374 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004375 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004376 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004377 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4378 postidx_imm8s4:$offset),
4379 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4380 bits<9> offset;
4381 bits<4> addr;
4382 bits<4> cop;
4383 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004384 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004385 let Inst{23} = offset{8};
4386 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004387 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004388 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004389 let Inst{19-16} = addr;
4390 let Inst{15-12} = CRd;
4391 let Inst{11-8} = cop;
4392 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004393 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004394 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004395 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004396 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004397 coproc_option_imm:$option),
4398 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004399 bits<8> option;
4400 bits<4> addr;
4401 bits<4> cop;
4402 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004403 let Inst{24} = 0; // P = 0
4404 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004405 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004406 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004407 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004408 let Inst{19-16} = addr;
4409 let Inst{15-12} = CRd;
4410 let Inst{11-8} = cop;
4411 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004412 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004413 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004414}
4415multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4416 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4417 asm, "\t$cop, $CRd, $addr"> {
4418 bits<13> addr;
4419 bits<4> cop;
4420 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004421 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004422 let Inst{23} = addr{8};
4423 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004424 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004425 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004426 let Inst{19-16} = addr{12-9};
4427 let Inst{15-12} = CRd;
4428 let Inst{11-8} = cop;
4429 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004430 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004431 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004432 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4433 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4434 bits<13> addr;
4435 bits<4> cop;
4436 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004437 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004438 let Inst{23} = addr{8};
4439 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004440 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004441 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004442 let Inst{19-16} = addr{12-9};
4443 let Inst{15-12} = CRd;
4444 let Inst{11-8} = cop;
4445 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004446 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004447 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004448 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4449 postidx_imm8s4:$offset),
4450 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4451 bits<9> offset;
4452 bits<4> addr;
4453 bits<4> cop;
4454 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004455 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004456 let Inst{23} = offset{8};
4457 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004458 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004459 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004460 let Inst{19-16} = addr;
4461 let Inst{15-12} = CRd;
4462 let Inst{11-8} = cop;
4463 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004464 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004465 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004466 def _OPTION : ACInoP<(outs),
4467 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004468 coproc_option_imm:$option),
4469 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004470 bits<8> option;
4471 bits<4> addr;
4472 bits<4> cop;
4473 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004474 let Inst{24} = 0; // P = 0
4475 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004476 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004477 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004478 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004479 let Inst{19-16} = addr;
4480 let Inst{15-12} = CRd;
4481 let Inst{11-8} = cop;
4482 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004483 let DecoderMethod = "DecodeCopMemInstruction";
4484 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004485}
4486
Jim Grosbach2bd01182011-10-11 21:55:36 +00004487defm LDC : LdStCop <1, 0, "ldc">;
4488defm LDCL : LdStCop <1, 1, "ldcl">;
4489defm STC : LdStCop <0, 0, "stc">;
4490defm STCL : LdStCop <0, 1, "stcl">;
4491defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4492defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4493defm STC2 : LdSt2Cop<0, 0, "stc2">;
4494defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004495
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004496//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004497// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004498//
4499
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004500class MovRCopro<string opc, bit direction, dag oops, dag iops,
4501 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004502 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004503 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004504 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004505 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004506
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004507 bits<4> Rt;
4508 bits<4> cop;
4509 bits<3> opc1;
4510 bits<3> opc2;
4511 bits<4> CRm;
4512 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004513
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004514 let Inst{15-12} = Rt;
4515 let Inst{11-8} = cop;
4516 let Inst{23-21} = opc1;
4517 let Inst{7-5} = opc2;
4518 let Inst{3-0} = CRm;
4519 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004520}
4521
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004522def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004523 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004524 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4525 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004526 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4527 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004528def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4529 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4530 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004531def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004532 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004533 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4534 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004535def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4536 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4537 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004538
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004539def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4540 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4541
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004542class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4543 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004544 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004545 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004546 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004547 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004548 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004549
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004550 bits<4> Rt;
4551 bits<4> cop;
4552 bits<3> opc1;
4553 bits<3> opc2;
4554 bits<4> CRm;
4555 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004556
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004557 let Inst{15-12} = Rt;
4558 let Inst{11-8} = cop;
4559 let Inst{23-21} = opc1;
4560 let Inst{7-5} = opc2;
4561 let Inst{3-0} = CRm;
4562 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004563}
4564
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004565def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004566 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004567 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4568 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004569 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4570 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004571def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4572 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4573 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004574def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004575 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004576 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4577 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004578def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4579 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4580 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004581
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004582def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4583 imm:$CRm, imm:$opc2),
4584 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4585
Jim Grosbachd30970f2011-08-11 22:30:30 +00004586class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004587 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004588 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004589 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004590 let Inst{23-21} = 0b010;
4591 let Inst{20} = direction;
4592
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004593 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004594 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004595 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004596 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004597 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004598
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004599 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004600 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004601 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004602 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004603 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004604}
4605
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004606def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4607 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4608 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004609def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4610
Jim Grosbachd30970f2011-08-11 22:30:30 +00004611class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004612 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004613 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4614 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004615 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004616 let Inst{23-21} = 0b010;
4617 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004618
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004619 bits<4> Rt;
4620 bits<4> Rt2;
4621 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004622 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004623 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004624
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004625 let Inst{15-12} = Rt;
4626 let Inst{19-16} = Rt2;
4627 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004628 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004629 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004630}
4631
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004632def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4633 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4634 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004635def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004636
Johnny Chenb98e1602010-02-12 18:55:33 +00004637//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004638// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004639//
4640
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004641// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004642def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4643 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004644 bits<4> Rd;
4645 let Inst{23-16} = 0b00001111;
4646 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004647 let Inst{7-4} = 0b0000;
4648}
4649
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004650def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4651
4652def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4653 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004654 bits<4> Rd;
4655 let Inst{23-16} = 0b01001111;
4656 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004657 let Inst{7-4} = 0b0000;
4658}
4659
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004660// Move from ARM core register to Special Register
4661//
4662// No need to have both system and application versions, the encodings are the
4663// same and the assembly parser has no way to distinguish between them. The mask
4664// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4665// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004666def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4667 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004668 bits<5> mask;
4669 bits<4> Rn;
4670
4671 let Inst{23} = 0;
4672 let Inst{22} = mask{4}; // R bit
4673 let Inst{21-20} = 0b10;
4674 let Inst{19-16} = mask{3-0};
4675 let Inst{15-12} = 0b1111;
4676 let Inst{11-4} = 0b00000000;
4677 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004678}
4679
Owen Andersoncd20c582011-10-20 22:23:58 +00004680def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4681 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004682 bits<5> mask;
4683 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004684
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004685 let Inst{23} = 0;
4686 let Inst{22} = mask{4}; // R bit
4687 let Inst{21-20} = 0b10;
4688 let Inst{19-16} = mask{3-0};
4689 let Inst{15-12} = 0b1111;
4690 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004691}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004692
4693//===----------------------------------------------------------------------===//
4694// TLS Instructions
4695//
4696
4697// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004698// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004699// complete with fixup for the aeabi_read_tp function.
4700let isCall = 1,
4701 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4702 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4703 [(set R0, ARMthread_pointer)]>;
4704}
4705
4706//===----------------------------------------------------------------------===//
4707// SJLJ Exception handling intrinsics
4708// eh_sjlj_setjmp() is an instruction sequence to store the return
4709// address and save #0 in R0 for the non-longjmp case.
4710// Since by its nature we may be coming from some other function to get
4711// here, and we're using the stack frame for the containing function to
4712// save/restore registers, we can't keep anything live in regs across
4713// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004714// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004715// except for our own input by listing the relevant registers in Defs. By
4716// doing so, we also cause the prologue/epilogue code to actively preserve
4717// all of the callee-saved resgisters, which is exactly what we want.
4718// A constant value is passed in $val, and we use the location as a scratch.
4719//
4720// These are pseudo-instructions and are lowered to individual MC-insts, so
4721// no encoding information is necessary.
4722let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004723 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004724 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4725 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004726 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4727 NoItinerary,
4728 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4729 Requires<[IsARM, HasVFP2]>;
4730}
4731
4732let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004733 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004734 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004735 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4736 NoItinerary,
4737 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4738 Requires<[IsARM, NoVFP]>;
4739}
4740
Evan Chengafff9412011-12-20 18:26:50 +00004741// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004742let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4743 Defs = [ R7, LR, SP ] in {
4744def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4745 NoItinerary,
4746 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004747 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004748}
4749
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004750// eh.sjlj.dispatchsetup pseudo-instructions.
4751// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004752// handled when the pseudo is expanded (which happens before any passes
4753// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004754let Defs =
4755 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004756 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4757 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004758def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4759
4760let Defs =
4761 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4762 isBarrier = 1 in
4763def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4764
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004765
4766//===----------------------------------------------------------------------===//
4767// Non-Instruction Patterns
4768//
4769
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004770// ARMv4 indirect branch using (MOVr PC, dst)
4771let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4772 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004773 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004774 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4775 Requires<[IsARM, NoV4T]>;
4776
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004777// Large immediate handling.
4778
4779// 32-bit immediate using two piece so_imms or movw + movt.
4780// This is a single pseudo instruction, the benefit is that it can be remat'd
4781// as a single unit instead of having to handle reg inputs.
4782// FIXME: Remove this when we can do generalized remat.
4783let isReMaterializable = 1, isMoveImm = 1 in
4784def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4785 [(set GPR:$dst, (arm_i32imm:$src))]>,
4786 Requires<[IsARM]>;
4787
4788// Pseudo instruction that combines movw + movt + add pc (if PIC).
4789// It also makes it possible to rematerialize the instructions.
4790// FIXME: Remove this when we can do generalized remat and when machine licm
4791// can properly the instructions.
4792let isReMaterializable = 1 in {
4793def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4794 IIC_iMOVix2addpc,
4795 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4796 Requires<[IsARM, UseMovt]>;
4797
4798def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4799 IIC_iMOVix2,
4800 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4801 Requires<[IsARM, UseMovt]>;
4802
4803let AddedComplexity = 10 in
4804def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4805 IIC_iMOVix2ld,
4806 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4807 Requires<[IsARM, UseMovt]>;
4808} // isReMaterializable
4809
4810// ConstantPool, GlobalAddress, and JumpTable
4811def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4812 Requires<[IsARM, DontUseMovt]>;
4813def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4814def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4815 Requires<[IsARM, UseMovt]>;
4816def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4817 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4818
4819// TODO: add,sub,and, 3-instr forms?
4820
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00004821// Tail calls. These patterns also apply to Thumb mode.
4822def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
4823def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
4824def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004825
4826// Direct calls
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004827def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004828def : ARMPat<(ARMcall_nolink texternalsym:$func),
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004829 (BMOVPCB_CALL texternalsym:$func)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004830
4831// zextload i1 -> zextload i8
4832def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4833def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4834
4835// extload -> zextload
4836def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4837def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4838def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4839def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4840
4841def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4842
4843def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4844def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4845
4846// smul* and smla*
4847def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4848 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4849 (SMULBB GPR:$a, GPR:$b)>;
4850def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4851 (SMULBB GPR:$a, GPR:$b)>;
4852def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4853 (sra GPR:$b, (i32 16))),
4854 (SMULBT GPR:$a, GPR:$b)>;
4855def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4856 (SMULBT GPR:$a, GPR:$b)>;
4857def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4858 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4859 (SMULTB GPR:$a, GPR:$b)>;
4860def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4861 (SMULTB GPR:$a, GPR:$b)>;
4862def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4863 (i32 16)),
4864 (SMULWB GPR:$a, GPR:$b)>;
4865def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4866 (SMULWB GPR:$a, GPR:$b)>;
4867
4868def : ARMV5TEPat<(add GPR:$acc,
4869 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4870 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4871 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4872def : ARMV5TEPat<(add GPR:$acc,
4873 (mul sext_16_node:$a, sext_16_node:$b)),
4874 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4875def : ARMV5TEPat<(add GPR:$acc,
4876 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4877 (sra GPR:$b, (i32 16)))),
4878 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4879def : ARMV5TEPat<(add GPR:$acc,
4880 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4881 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4882def : ARMV5TEPat<(add GPR:$acc,
4883 (mul (sra GPR:$a, (i32 16)),
4884 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4885 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4886def : ARMV5TEPat<(add GPR:$acc,
4887 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4888 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4889def : ARMV5TEPat<(add GPR:$acc,
4890 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4891 (i32 16))),
4892 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4893def : ARMV5TEPat<(add GPR:$acc,
4894 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4895 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4896
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004897
4898// Pre-v7 uses MCR for synchronization barriers.
4899def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4900 Requires<[IsARM, HasV6]>;
4901
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004902// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004903let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004904def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4905def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004906def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004907def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4908 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4909def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4910 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4911}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004912
4913def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4914def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004915
Owen Anderson33e57512011-08-10 00:03:03 +00004916def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4917 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4918def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4919 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004920
Eli Friedman069e2ed2011-08-26 02:59:24 +00004921// Atomic load/store patterns
4922def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4923 (LDRBrs ldst_so_reg:$src)>;
4924def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4925 (LDRBi12 addrmode_imm12:$src)>;
4926def : ARMPat<(atomic_load_16 addrmode3:$src),
4927 (LDRH addrmode3:$src)>;
4928def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4929 (LDRrs ldst_so_reg:$src)>;
4930def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4931 (LDRi12 addrmode_imm12:$src)>;
4932def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4933 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4934def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4935 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4936def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4937 (STRH GPR:$val, addrmode3:$ptr)>;
4938def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4939 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4940def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4941 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4942
4943
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004944//===----------------------------------------------------------------------===//
4945// Thumb Support
4946//
4947
4948include "ARMInstrThumb.td"
4949
4950//===----------------------------------------------------------------------===//
4951// Thumb2 Support
4952//
4953
4954include "ARMInstrThumb2.td"
4955
4956//===----------------------------------------------------------------------===//
4957// Floating Point Support
4958//
4959
4960include "ARMInstrVFP.td"
4961
4962//===----------------------------------------------------------------------===//
4963// Advanced SIMD (NEON) Support
4964//
4965
4966include "ARMInstrNEON.td"
4967
Jim Grosbachc83d5042011-07-14 19:47:47 +00004968//===----------------------------------------------------------------------===//
4969// Assembler aliases
4970//
4971
4972// Memory barriers
4973def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4974def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4975def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4976
4977// System instructions
4978def : MnemonicAlias<"swi", "svc">;
4979
4980// Load / Store Multiple
4981def : MnemonicAlias<"ldmfd", "ldm">;
4982def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004983def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004984def : MnemonicAlias<"stmfd", "stmdb">;
4985def : MnemonicAlias<"stmia", "stm">;
4986def : MnemonicAlias<"stmea", "stm">;
4987
Jim Grosbachf6c05252011-07-21 17:23:04 +00004988// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4989// shift amount is zero (i.e., unspecified).
4990def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004991 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004992 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004993def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004994 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004995 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004996
4997// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004998def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4999def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00005000
Jim Grosbachaddec772011-07-27 22:34:17 +00005001// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005002def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00005003 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005004def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00005005 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005006
5007
5008// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005009def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005010 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005011def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005012 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005013def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005014 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005015def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005016 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005017def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005018 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005019def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005020 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005021
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005022def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005023 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005024def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005025 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005026def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005027 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005028def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005029 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005030def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005031 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005032def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005033 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00005034
5035
5036// RFE aliases
5037def : MnemonicAlias<"rfefa", "rfeda">;
5038def : MnemonicAlias<"rfeea", "rfedb">;
5039def : MnemonicAlias<"rfefd", "rfeia">;
5040def : MnemonicAlias<"rfeed", "rfeib">;
5041def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005042
5043// SRS aliases
5044def : MnemonicAlias<"srsfa", "srsda">;
5045def : MnemonicAlias<"srsea", "srsdb">;
5046def : MnemonicAlias<"srsfd", "srsia">;
5047def : MnemonicAlias<"srsed", "srsib">;
5048def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005049
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005050// QSAX == QSUBADDX
5051def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005052// SASX == SADDSUBX
5053def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005054// SHASX == SHADDSUBX
5055def : MnemonicAlias<"shaddsubx", "shasx">;
5056// SHSAX == SHSUBADDX
5057def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005058// SSAX == SSUBADDX
5059def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005060// UASX == UADDSUBX
5061def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005062// UHASX == UHADDSUBX
5063def : MnemonicAlias<"uhaddsubx", "uhasx">;
5064// UHSAX == UHSUBADDX
5065def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005066// UQASX == UQADDSUBX
5067def : MnemonicAlias<"uqaddsubx", "uqasx">;
5068// UQSAX == UQSUBADDX
5069def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005070// USAX == USUBADDX
5071def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005072
Jim Grosbache70ec842011-10-28 22:50:54 +00005073// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5074// for isel.
5075def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5076 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005077def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5078 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005079// Same for AND <--> BIC
5080def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5081 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5082 pred:$p, cc_out:$s)>;
5083def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5084 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5085 pred:$p, cc_out:$s)>;
5086def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5087 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5088 pred:$p, cc_out:$s)>;
5089def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5090 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5091 pred:$p, cc_out:$s)>;
5092
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005093// Likewise, "add Rd, so_imm_neg" -> sub
5094def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5095 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5096def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5097 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005098// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005099def : ARMInstAlias<"cmp${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005100 (CMNzri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005101def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005102 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005103
5104// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5105// LSR, ROR, and RRX instructions.
5106// FIXME: We need C++ parser hooks to map the alias to the MOV
5107// encoding. It seems we should be able to do that sort of thing
5108// in tblgen, but it could get ugly.
5109def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005110 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5111 cc_out:$s)>;
5112def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5113 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5114 cc_out:$s)>;
5115def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5116 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5117 cc_out:$s)>;
5118def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5119 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005120 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005121def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5122 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005123def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5124 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5125 cc_out:$s)>;
5126def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5127 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5128 cc_out:$s)>;
5129def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5130 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5131 cc_out:$s)>;
5132def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5133 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5134 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005135// shifter instructions also support a two-operand form.
5136def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5137 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5138def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5139 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5140def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5141 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5142def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5143 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005144def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5145 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5146 cc_out:$s)>;
5147def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5148 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5149 cc_out:$s)>;
5150def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5151 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5152 cc_out:$s)>;
5153def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5154 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5155 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005156
Jim Grosbachd2586da2011-11-15 20:02:06 +00005157
5158// 'mul' instruction can be specified with only two operands.
5159def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
Jim Grosbach23261af2011-12-06 05:28:00 +00005160 (MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p, cc_out:$s)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005161
5162// "neg" is and alias for "rsb rd, rn, #0"
5163def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5164 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005165
Jim Grosbach0104dd32012-03-07 00:52:41 +00005166// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5167def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5168 Requires<[IsARM, NoV6]>;
5169
Jim Grosbach05d88f42012-03-07 01:09:17 +00005170// UMULL/SMULL are available on all arches, but the instruction definitions
5171// need difference constraints pre-v6. Use these aliases for the assembly
5172// parsing on pre-v6.
5173def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5174 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5175 Requires<[IsARM, NoV6]>;
5176def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5177 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5178 Requires<[IsARM, NoV6]>;
5179
Jim Grosbach74423e32012-01-25 19:52:01 +00005180// 'it' blocks in ARM mode just validate the predicates. The IT itself
5181// is discarded.
5182def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;