blob: f700ec6eec791de09f66e9d148f30210c5323291 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Manman Ren763a75d2012-06-01 02:44:42 +000021def SDT_ARMStructByVal : SDTypeProfile<0, 3,
22 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
23 SDTCisVT<2, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000024
Evan Chenga8e29892007-01-19 07:51:42 +000025def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000026
Chris Lattnerd10a53d2010-03-08 18:51:21 +000027def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000028
Evan Chenga8e29892007-01-19 07:51:42 +000029def SDT_ARMCMov : SDTypeProfile<1, 3,
30 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
31 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000032
Evan Chenga8e29892007-01-19 07:51:42 +000033def SDT_ARMBrcond : SDTypeProfile<0, 2,
34 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
35
36def SDT_ARMBrJT : SDTypeProfile<0, 3,
37 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
38 SDTCisVT<2, i32>]>;
39
Evan Cheng5657c012009-07-29 02:18:14 +000040def SDT_ARMBr2JT : SDTypeProfile<0, 4,
41 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
42 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
43
Evan Cheng218977b2010-07-13 19:27:42 +000044def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
45 [SDTCisVT<0, i32>,
46 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
47 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
48 SDTCisVT<5, OtherVT>]>;
49
Bill Wendlingac3b9352010-08-29 03:02:28 +000050def SDT_ARMAnd : SDTypeProfile<1, 2,
51 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
52 SDTCisVT<2, i32>]>;
53
Evan Chenga8e29892007-01-19 07:51:42 +000054def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
55
56def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
57 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
58
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000059def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000060def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
61 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000062def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000063
Bob Wilsonf74a4292010-10-30 00:54:37 +000064def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000066def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
67 SDTCisInt<1>]>;
68
Dale Johannesen51e28e62010-06-03 21:09:53 +000069def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
70
Jim Grosbach469bbdb2010-07-16 23:05:05 +000071def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
72 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
73
Evan Cheng342e3162011-08-30 01:34:54 +000074def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
75 [SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>,
77 SDTCisInt<0>, SDTCisVT<1, i32>]>;
78
79// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
80def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
81 [SDTCisSameAs<0, 2>,
82 SDTCisSameAs<0, 3>,
83 SDTCisInt<0>,
84 SDTCisVT<1, i32>,
85 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086// Node definitions.
87def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000088def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000089def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000090def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Bill Wendlingc69107c2007-11-13 09:19:02 +000092def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000093 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000094def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Manman Ren763a75d2012-06-01 02:44:42 +000096def ARMcopystructbyval : SDNode<"ARMISD::COPY_STRUCT_BYVAL" ,
97 SDT_ARMStructByVal,
98 [SDNPHasChain, SDNPInGlue, SDNPOutGlue,
99 SDNPMayStore, SDNPMayLoad]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100
101def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000102 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000103 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000104def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000106 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000109 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
Chris Lattner48be23c2008-01-15 22:02:54 +0000111def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
114def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000116
117def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000118 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
120def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
121 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000122def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
123 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000124
Evan Cheng218977b2010-07-13 19:27:42 +0000125def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
126 [SDNPHasChain]>;
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000129 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000130
David Goodwinc0309b42009-06-29 15:33:01 +0000131def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000132 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000133
Evan Chenga8e29892007-01-19 07:51:42 +0000134def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
135
Chris Lattner036609b2010-12-23 18:28:41 +0000136def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
137def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
138def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000139
Evan Cheng342e3162011-08-30 01:34:54 +0000140def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
141 [SDNPCommutative]>;
142def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
143def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
144def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
145
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000146def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000147def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
148 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000149def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000150 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000151
Evan Cheng11db0682010-08-11 06:22:01 +0000152def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
153 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000154def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000155 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000156def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000157 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000158
Evan Chengf609bb82010-01-19 00:44:15 +0000159def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
160
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000161def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000162 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000163
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000164
165def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
166
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000167//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000168// ARM Instruction Predicate Definitions.
169//
Evan Chengebdeeab2011-07-08 01:53:10 +0000170def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000171 AssemblerPredicate<"HasV4TOps", "armv4t">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
173def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000174def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000175 AssemblerPredicate<"HasV5TEOps", "armv5te">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000176def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000177 AssemblerPredicate<"HasV6Ops", "armv6">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000178def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000179def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000180 AssemblerPredicate<"HasV6T2Ops", "armv6t2">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000181def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000182def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000183 AssemblerPredicate<"HasV7Ops", "armv7">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000184def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000186 AssemblerPredicate<"FeatureVFP2", "VFP2">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000187def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000188 AssemblerPredicate<"FeatureVFP3", "VFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000189def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000190 AssemblerPredicate<"FeatureVFP4", "VFP4">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000191def HasNEON : Predicate<"Subtarget->hasNEON()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000192 AssemblerPredicate<"FeatureNEON", "NEON">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000193def HasFP16 : Predicate<"Subtarget->hasFP16()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000194 AssemblerPredicate<"FeatureFP16","half-float">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000195def HasDivide : Predicate<"Subtarget->hasDivide()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000196 AssemblerPredicate<"FeatureHWDiv", "divide">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000198 AssemblerPredicate<"FeatureT2XtPk",
199 "pack/extract">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000200def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000201 AssemblerPredicate<"FeatureDSPThumb2",
202 "thumb2-dsp">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000203def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000204 AssemblerPredicate<"FeatureDB",
205 "data-barriers">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000206def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000207 AssemblerPredicate<"FeatureMP",
208 "mp-extensions">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000209def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000210def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000211def IsThumb : Predicate<"Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000212 AssemblerPredicate<"ModeThumb", "thumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000213def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000214def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000215 AssemblerPredicate<"ModeThumb,FeatureThumb2",
216 "thumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000217def IsMClass : Predicate<"Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000218 AssemblerPredicate<"FeatureMClass", "armv7m">;
James Molloyacad68d2011-09-28 14:21:38 +0000219def IsARClass : Predicate<"!Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000220 AssemblerPredicate<"!FeatureMClass",
221 "armv7a/r">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000222def IsARM : Predicate<"!Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000223 AssemblerPredicate<"!ModeThumb", "arm-mode">;
Evan Chengafff9412011-12-20 18:26:50 +0000224def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
225def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000226def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000228// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000229def UseMovt : Predicate<"Subtarget->useMovt()">;
230def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000231def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000232
Evan Chengbee78fe2012-04-11 05:33:07 +0000233// Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available.
234// But only select them if more precision in FP computation is allowed.
Evan Cheng7ece9532012-04-13 18:59:28 +0000235// Do not use them for Darwin platforms.
236def UseFusedMAC : Predicate<"!TM.Options.NoExcessFPPrecision && "
237 "!Subtarget->isTargetDarwin()">;
238def DontUseFusedMAC : Predicate<"!Subtarget->hasVFP4() || "
239 "Subtarget->isTargetDarwin()">;
Evan Cheng82509e52012-04-11 00:13:00 +0000240
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000241//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000242// ARM Flag Definitions.
243
244class RegConstraint<string C> {
245 string Constraints = C;
246}
247
248//===----------------------------------------------------------------------===//
249// ARM specific transformation functions and pattern fragments.
250//
251
Evan Chenga8e29892007-01-19 07:51:42 +0000252// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
253// so_imm_neg def below.
254def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000256}]>;
257
258// so_imm_not_XFORM - Return a so_imm value packed into the format described for
259// so_imm_not def below.
260def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000262}]>;
263
Evan Chenga8e29892007-01-19 07:51:42 +0000264/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000265def imm16_31 : ImmLeaf<i32, [{
266 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000267}]>;
268
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000269def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
270def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000271 int64_t Value = -(int)N->getZExtValue();
272 return Value && ARM_AM::getSOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000273 }], so_imm_neg_XFORM> {
274 let ParserMatchClass = so_imm_neg_asmoperand;
275}
Evan Chenga8e29892007-01-19 07:51:42 +0000276
Jim Grosbache70ec842011-10-28 22:50:54 +0000277// Note: this pattern doesn't require an encoder method and such, as it's
278// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000279// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000280def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000281def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000282 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000283 }], so_imm_not_XFORM> {
284 let ParserMatchClass = so_imm_not_asmoperand;
285}
Evan Chenga8e29892007-01-19 07:51:42 +0000286
287// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
288def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000289 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000290}]>;
291
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000292/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000293def hi16 : SDNodeXForm<imm, [{
294 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
295}]>;
296
297def lo16AllZero : PatLeaf<(i32 imm), [{
298 // Returns true if all low 16-bits are 0.
299 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000300}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000301
Evan Cheng342e3162011-08-30 01:34:54 +0000302class BinOpWithFlagFrag<dag res> :
303 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000304class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
305class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000306
Evan Chengc4af4632010-11-17 20:13:28 +0000307// An 'and' node with a single use.
308def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
309 return N->hasOneUse();
310}]>;
311
312// An 'xor' node with a single use.
313def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
314 return N->hasOneUse();
315}]>;
316
Evan Cheng48575f62010-12-05 22:04:16 +0000317// An 'fmul' node with a single use.
318def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
319 return N->hasOneUse();
320}]>;
321
322// An 'fadd' node which checks for single non-hazardous use.
323def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
324 return hasNoVMLxHazardUse(N);
325}]>;
326
327// An 'fsub' node which checks for single non-hazardous use.
328def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
329 return hasNoVMLxHazardUse(N);
330}]>;
331
Evan Chenga8e29892007-01-19 07:51:42 +0000332//===----------------------------------------------------------------------===//
333// Operand Definitions.
334//
335
Jim Grosbach9588c102011-11-12 00:58:43 +0000336// Immediate operands with a shared generic asm render method.
337class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
338
Evan Chenga8e29892007-01-19 07:51:42 +0000339// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000340// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000341def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000342 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000343 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000344 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000345}
Evan Chenga8e29892007-01-19 07:51:42 +0000346
Jason W Kim685c3502011-02-04 19:47:15 +0000347// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000348def uncondbrtarget : Operand<OtherVT> {
349 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000350 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000351}
352
Jason W Kim685c3502011-02-04 19:47:15 +0000353// Branch target for ARM. Handles conditional/unconditional
354def br_target : Operand<OtherVT> {
355 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000356 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000357}
358
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000359// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000360// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000361def bltarget : Operand<i32> {
362 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000363 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000364 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000365}
366
Jason W Kim685c3502011-02-04 19:47:15 +0000367// Call target for ARM. Handles conditional/unconditional
368// FIXME: rename bl_target to t2_bltarget?
369def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000370 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000371 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000372}
373
Owen Andersonf1eab592011-08-26 23:32:08 +0000374def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000375 let EncoderMethod = "getARMBLXTargetOpValue";
376 let OperandType = "OPERAND_PCREL";
377}
Jason W Kim685c3502011-02-04 19:47:15 +0000378
Evan Chenga8e29892007-01-19 07:51:42 +0000379// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000380def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000381def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000382 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000383 let ParserMatchClass = RegListAsmOperand;
384 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000385 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000386}
387
Jim Grosbach1610a702011-07-25 20:06:30 +0000388def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000389def dpr_reglist : Operand<i32> {
390 let EncoderMethod = "getRegisterListOpValue";
391 let ParserMatchClass = DPRRegListAsmOperand;
392 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000394}
395
Jim Grosbach1610a702011-07-25 20:06:30 +0000396def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000397def spr_reglist : Operand<i32> {
398 let EncoderMethod = "getRegisterListOpValue";
399 let ParserMatchClass = SPRRegListAsmOperand;
400 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000401 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000402}
403
Evan Chenga8e29892007-01-19 07:51:42 +0000404// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
405def cpinst_operand : Operand<i32> {
406 let PrintMethod = "printCPInstOperand";
407}
408
Evan Chenga8e29892007-01-19 07:51:42 +0000409// Local PC labels.
410def pclabel : Operand<i32> {
411 let PrintMethod = "printPCLabel";
412}
413
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000414// ADR instruction labels.
415def adrlabel : Operand<i32> {
416 let EncoderMethod = "getAdrLabelOpValue";
417}
418
Owen Anderson498ec202010-10-27 22:49:00 +0000419def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000420 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000421 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000422}
423
Jim Grosbachb35ad412010-10-13 19:56:10 +0000424// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000425def rot_imm_XFORM: SDNodeXForm<imm, [{
426 switch (N->getZExtValue()){
427 default: assert(0);
428 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
429 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
430 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
431 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
432 }
433}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000434def RotImmAsmOperand : AsmOperandClass {
435 let Name = "RotImm";
436 let ParserMethod = "parseRotImm";
437}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000438def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
439 int32_t v = N->getZExtValue();
440 return v == 8 || v == 16 || v == 24; }],
441 rot_imm_XFORM> {
442 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000443 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000444}
445
Bob Wilson22f5dc72010-08-16 18:27:34 +0000446// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000447// (asr or lsl). The 6-bit immediate encodes as:
448// {5} 0 ==> lsl
449// 1 asr
450// {4-0} imm5 shift amount.
451// asr #32 encoded as imm5 == 0.
452def ShifterImmAsmOperand : AsmOperandClass {
453 let Name = "ShifterImm";
454 let ParserMethod = "parseShifterImm";
455}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000456def shift_imm : Operand<i32> {
457 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000458 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000459}
460
Owen Anderson92a20222011-07-21 18:54:16 +0000461// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000462def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000463def so_reg_reg : Operand<i32>, // reg reg imm
464 ComplexPattern<i32, 3, "SelectRegShifterOperand",
465 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000466 let EncoderMethod = "getSORegRegOpValue";
467 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000468 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000469 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000470 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000471}
Owen Anderson92a20222011-07-21 18:54:16 +0000472
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000473def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000474def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000475 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000476 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000477 let EncoderMethod = "getSORegImmOpValue";
478 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000479 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000480 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000481 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000482}
483
484// FIXME: Does this need to be distinct from so_reg?
485def shift_so_reg_reg : Operand<i32>, // reg reg imm
486 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
487 [shl,srl,sra,rotr]> {
488 let EncoderMethod = "getSORegRegOpValue";
489 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000490 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000491 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000492 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000493}
494
Jim Grosbache8606dc2011-07-13 17:50:29 +0000495// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000496def shift_so_reg_imm : Operand<i32>, // reg reg imm
497 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000498 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000499 let EncoderMethod = "getSORegImmOpValue";
500 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000501 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000502 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000503 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000504}
Evan Chenga8e29892007-01-19 07:51:42 +0000505
Owen Anderson152d4a42011-07-21 23:38:37 +0000506
Evan Chenga8e29892007-01-19 07:51:42 +0000507// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000508// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000509def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000510def so_imm : Operand<i32>, ImmLeaf<i32, [{
511 return ARM_AM::getSOImmVal(Imm) != -1;
512 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000513 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000514 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000515 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000516}
517
Evan Chengc70d1842007-03-20 08:11:30 +0000518// Break so_imm's up into two pieces. This handles immediates with up to 16
519// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
520// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000521def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000522 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000523}]>;
524
525/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
526///
527def arm_i32imm : PatLeaf<(imm), [{
528 if (Subtarget->hasV6T2Ops())
529 return true;
530 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
531}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000532
Jim Grosbach587f5062011-12-02 23:34:39 +0000533/// imm0_1 predicate - Immediate in the range [0,1].
534def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
535def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
536
537/// imm0_3 predicate - Immediate in the range [0,3].
538def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
539def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
540
Jim Grosbachb2756af2011-08-01 21:55:12 +0000541/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000542def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000543def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
544 return Imm >= 0 && Imm < 8;
545}]> {
546 let ParserMatchClass = Imm0_7AsmOperand;
547}
548
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000549/// imm8 predicate - Immediate is exactly 8.
550def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
551def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
552 let ParserMatchClass = Imm8AsmOperand;
553}
554
555/// imm16 predicate - Immediate is exactly 16.
556def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
557def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
558 let ParserMatchClass = Imm16AsmOperand;
559}
560
561/// imm32 predicate - Immediate is exactly 32.
562def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
563def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
564 let ParserMatchClass = Imm32AsmOperand;
565}
566
567/// imm1_7 predicate - Immediate in the range [1,7].
568def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
569def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
570 let ParserMatchClass = Imm1_7AsmOperand;
571}
572
573/// imm1_15 predicate - Immediate in the range [1,15].
574def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
575def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
576 let ParserMatchClass = Imm1_15AsmOperand;
577}
578
579/// imm1_31 predicate - Immediate in the range [1,31].
580def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
581def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
582 let ParserMatchClass = Imm1_31AsmOperand;
583}
584
Jim Grosbachb2756af2011-08-01 21:55:12 +0000585/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000586def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000587def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
588 return Imm >= 0 && Imm < 16;
589}]> {
590 let ParserMatchClass = Imm0_15AsmOperand;
591}
592
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000593/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000594def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000595def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
596 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000597}]> {
598 let ParserMatchClass = Imm0_31AsmOperand;
599}
Evan Chenga8e29892007-01-19 07:51:42 +0000600
Jim Grosbachee10ff82011-11-10 19:18:01 +0000601/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000602def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000603def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
604 return Imm >= 0 && Imm < 32;
605}]> {
606 let ParserMatchClass = Imm0_32AsmOperand;
607}
608
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000609/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
610def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
611def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
612 return Imm >= 0 && Imm < 64;
613}]> {
614 let ParserMatchClass = Imm0_63AsmOperand;
615}
616
Jim Grosbach02c84602011-08-01 22:02:20 +0000617/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000618def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000619def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
620 let ParserMatchClass = Imm0_255AsmOperand;
621}
622
Jim Grosbach9588c102011-11-12 00:58:43 +0000623/// imm0_65535 - An immediate is in the range [0.65535].
624def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
625def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
626 return Imm >= 0 && Imm < 65536;
627}]> {
628 let ParserMatchClass = Imm0_65535AsmOperand;
629}
630
Jim Grosbachffa32252011-07-19 19:13:28 +0000631// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
632// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000633//
Jim Grosbachffa32252011-07-19 19:13:28 +0000634// FIXME: This really needs a Thumb version separate from the ARM version.
635// While the range is the same, and can thus use the same match class,
636// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000637def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000638def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000639 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000640 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000641}
642
Jim Grosbached838482011-07-26 16:24:27 +0000643/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000644def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000645def imm24b : Operand<i32>, ImmLeaf<i32, [{
646 return Imm >= 0 && Imm <= 0xffffff;
647}]> {
648 let ParserMatchClass = Imm24bitAsmOperand;
649}
650
651
Evan Chenga9688c42010-12-11 04:11:38 +0000652/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
653/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000654def BitfieldAsmOperand : AsmOperandClass {
655 let Name = "Bitfield";
656 let ParserMethod = "parseBitfield";
657}
Richard Bartondb9ca592012-03-20 10:50:35 +0000658
Evan Chenga9688c42010-12-11 04:11:38 +0000659def bf_inv_mask_imm : Operand<i32>,
660 PatLeaf<(imm), [{
661 return ARM::isBitFieldInvertedMask(N->getZExtValue());
662}] > {
663 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
664 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000665 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000666 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000667}
668
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000669def imm1_32_XFORM: SDNodeXForm<imm, [{
670 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
671}]>;
672def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000673def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
674 uint64_t Imm = N->getZExtValue();
675 return Imm > 0 && Imm <= 32;
676 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000677 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000678 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000679 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000680}
681
Jim Grosbachf4943352011-07-25 23:09:14 +0000682def imm1_16_XFORM: SDNodeXForm<imm, [{
683 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
684}]>;
685def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
686def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
687 imm1_16_XFORM> {
688 let PrintMethod = "printImmPlusOneOperand";
689 let ParserMatchClass = Imm1_16AsmOperand;
690}
691
Evan Chenga8e29892007-01-19 07:51:42 +0000692// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000693// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000694//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000695def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000696def addrmode_imm12 : Operand<i32>,
697 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000698 // 12-bit immediate operand. Note that instructions using this encode
699 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
700 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000701
Chris Lattner2ac19022010-11-15 05:19:05 +0000702 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000703 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000704 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000705 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000706 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000707}
Jim Grosbach3e556122010-10-26 22:37:02 +0000708// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000709//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000710def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000711def ldst_so_reg : Operand<i32>,
712 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000713 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000714 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000715 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000716 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000717 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000718 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000719}
720
Jim Grosbach7ce05792011-08-03 23:50:40 +0000721// postidx_imm8 := +/- [0,255]
722//
723// 9 bit value:
724// {8} 1 is imm8 is non-negative. 0 otherwise.
725// {7-0} [0,255] imm8 value.
726def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
727def postidx_imm8 : Operand<i32> {
728 let PrintMethod = "printPostIdxImm8Operand";
729 let ParserMatchClass = PostIdxImm8AsmOperand;
730 let MIOperandInfo = (ops i32imm);
731}
732
Owen Anderson154c41d2011-08-04 18:24:14 +0000733// postidx_imm8s4 := +/- [0,1020]
734//
735// 9 bit value:
736// {8} 1 is imm8 is non-negative. 0 otherwise.
737// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000738def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000739def postidx_imm8s4 : Operand<i32> {
740 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000741 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000742 let MIOperandInfo = (ops i32imm);
743}
744
745
Jim Grosbach7ce05792011-08-03 23:50:40 +0000746// postidx_reg := +/- reg
747//
748def PostIdxRegAsmOperand : AsmOperandClass {
749 let Name = "PostIdxReg";
750 let ParserMethod = "parsePostIdxReg";
751}
752def postidx_reg : Operand<i32> {
753 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000754 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000755 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000756 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000757 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000758}
759
760
Jim Grosbach3e556122010-10-26 22:37:02 +0000761// addrmode2 := reg +/- imm12
762// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000763//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000764// FIXME: addrmode2 should be refactored the rest of the way to always
765// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
766def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000767def addrmode2 : Operand<i32>,
768 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000769 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000770 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000771 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000772 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
773}
774
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000775def PostIdxRegShiftedAsmOperand : AsmOperandClass {
776 let Name = "PostIdxRegShifted";
777 let ParserMethod = "parsePostIdxReg";
778}
Owen Anderson793e7962011-07-26 20:54:26 +0000779def am2offset_reg : Operand<i32>,
780 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000781 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000782 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000783 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000784 // When using this for assembly, it's always as a post-index offset.
785 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000786 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000787}
788
Jim Grosbach039c2e12011-08-04 23:01:30 +0000789// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
790// the GPR is purely vestigal at this point.
791def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000792def am2offset_imm : Operand<i32>,
793 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
794 [], [SDNPWantRoot]> {
795 let EncoderMethod = "getAddrMode2OffsetOpValue";
796 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000797 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000798 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000799}
800
801
Evan Chenga8e29892007-01-19 07:51:42 +0000802// addrmode3 := reg +/- reg
803// addrmode3 := reg +/- imm8
804//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000805// FIXME: split into imm vs. reg versions.
806def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000807def addrmode3 : Operand<i32>,
808 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000809 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000810 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000811 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000812 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
813}
814
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000815// FIXME: split into imm vs. reg versions.
816// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000817def AM3OffsetAsmOperand : AsmOperandClass {
818 let Name = "AM3Offset";
819 let ParserMethod = "parseAM3Offset";
820}
Evan Chenga8e29892007-01-19 07:51:42 +0000821def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000822 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
823 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000824 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000825 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000826 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000827 let MIOperandInfo = (ops GPR, i32imm);
828}
829
Jim Grosbache6913602010-11-03 01:01:43 +0000830// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000831//
Jim Grosbache6913602010-11-03 01:01:43 +0000832def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000833 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000834 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000835}
836
837// addrmode5 := reg +/- imm8*4
838//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000839def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000840def addrmode5 : Operand<i32>,
841 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
842 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000843 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000844 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000845 let ParserMatchClass = AddrMode5AsmOperand;
846 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000847}
848
Bob Wilsond3a07652011-02-07 17:43:09 +0000849// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000850//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000851def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000852def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000853 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000854 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000855 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000856 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000857 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000858 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000859}
860
Bob Wilsonda525062011-02-25 06:42:42 +0000861def am6offset : Operand<i32>,
862 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
863 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000864 let PrintMethod = "printAddrMode6OffsetOperand";
865 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000866 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000867 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000868}
869
Mon P Wang183c6272011-05-09 17:47:27 +0000870// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
871// (single element from one lane) for size 32.
872def addrmode6oneL32 : Operand<i32>,
873 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
874 let PrintMethod = "printAddrMode6Operand";
875 let MIOperandInfo = (ops GPR:$addr, i32imm);
876 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
877}
878
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000879// Special version of addrmode6 to handle alignment encoding for VLD-dup
880// instructions, specifically VLD4-dup.
881def addrmode6dup : Operand<i32>,
882 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
883 let PrintMethod = "printAddrMode6Operand";
884 let MIOperandInfo = (ops GPR:$addr, i32imm);
885 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000886 // FIXME: This is close, but not quite right. The alignment specifier is
887 // different.
888 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000889}
890
Evan Chenga8e29892007-01-19 07:51:42 +0000891// addrmodepc := pc + reg
892//
893def addrmodepc : Operand<i32>,
894 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
895 let PrintMethod = "printAddrModePCOperand";
896 let MIOperandInfo = (ops GPR, i32imm);
897}
898
Jim Grosbache39389a2011-08-02 18:07:32 +0000899// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000900//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000901def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000902def addr_offset_none : Operand<i32>,
903 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000904 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000905 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000906 let ParserMatchClass = MemNoOffsetAsmOperand;
907 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000908}
909
Bob Wilson4f38b382009-08-21 21:58:55 +0000910def nohash_imm : Operand<i32> {
911 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000912}
913
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000914def CoprocNumAsmOperand : AsmOperandClass {
915 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000916 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000917}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000918def p_imm : Operand<i32> {
919 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000920 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000921 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000922}
923
Silviu Barangae546c4c2012-04-18 13:02:55 +0000924def pf_imm : Operand<i32> {
925 let PrintMethod = "printPImmediate";
926 let ParserMatchClass = CoprocNumAsmOperand;
927}
928
Jim Grosbach1610a702011-07-25 20:06:30 +0000929def CoprocRegAsmOperand : AsmOperandClass {
930 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000931 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000932}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000933def c_imm : Operand<i32> {
934 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000935 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000936}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000937def CoprocOptionAsmOperand : AsmOperandClass {
938 let Name = "CoprocOption";
939 let ParserMethod = "parseCoprocOptionOperand";
940}
941def coproc_option_imm : Operand<i32> {
942 let PrintMethod = "printCoprocOptionImm";
943 let ParserMatchClass = CoprocOptionAsmOperand;
944}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000945
Evan Chenga8e29892007-01-19 07:51:42 +0000946//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000947
Evan Cheng37f25d92008-08-28 23:39:26 +0000948include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000949
950//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000951// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000952//
953
Evan Cheng3924f782008-08-29 07:36:24 +0000954/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000955/// binop that produces a value.
Jim Grosbach2a22b692012-04-19 23:59:26 +0000956let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000957multiclass AsI1_bin_irs<bits<4> opcod, string opc,
958 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000959 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000960 // The register-immediate version is re-materializable. This is useful
961 // in particular for taking the address of a local.
962 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000963 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
964 iii, opc, "\t$Rd, $Rn, $imm",
965 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
966 bits<4> Rd;
967 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000968 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000969 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000970 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000971 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000972 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000973 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000974 }
Jim Grosbach62547262010-10-11 18:51:51 +0000975 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
976 iir, opc, "\t$Rd, $Rn, $Rm",
977 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000978 bits<4> Rd;
979 bits<4> Rn;
980 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000981 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000982 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000983 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000984 let Inst{15-12} = Rd;
985 let Inst{11-4} = 0b00000000;
986 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000987 }
Owen Anderson92a20222011-07-21 18:54:16 +0000988
989 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000990 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000991 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000992 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000993 bits<4> Rd;
994 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000995 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000996 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000997 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000998 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000999 let Inst{11-5} = shift{11-5};
1000 let Inst{4} = 0;
1001 let Inst{3-0} = shift{3-0};
1002 }
1003
1004 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001005 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001006 iis, opc, "\t$Rd, $Rn, $shift",
1007 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
1008 bits<4> Rd;
1009 bits<4> Rn;
1010 bits<12> shift;
1011 let Inst{25} = 0;
1012 let Inst{19-16} = Rn;
1013 let Inst{15-12} = Rd;
1014 let Inst{11-8} = shift{11-8};
1015 let Inst{7} = 0;
1016 let Inst{6-5} = shift{6-5};
1017 let Inst{4} = 1;
1018 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001019 }
Evan Chenga8e29892007-01-19 07:51:42 +00001020}
1021
Evan Cheng342e3162011-08-30 01:34:54 +00001022/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1023/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1024/// it is equivalent to the AsI1_bin_irs counterpart.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001025let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001026multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1027 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1028 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1029 // The register-immediate version is re-materializable. This is useful
1030 // in particular for taking the address of a local.
1031 let isReMaterializable = 1 in {
1032 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1033 iii, opc, "\t$Rd, $Rn, $imm",
1034 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1035 bits<4> Rd;
1036 bits<4> Rn;
1037 bits<12> imm;
1038 let Inst{25} = 1;
1039 let Inst{19-16} = Rn;
1040 let Inst{15-12} = Rd;
1041 let Inst{11-0} = imm;
1042 }
1043 }
1044 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1045 iir, opc, "\t$Rd, $Rn, $Rm",
1046 [/* pattern left blank */]> {
1047 bits<4> Rd;
1048 bits<4> Rn;
1049 bits<4> Rm;
1050 let Inst{11-4} = 0b00000000;
1051 let Inst{25} = 0;
1052 let Inst{3-0} = Rm;
1053 let Inst{15-12} = Rd;
1054 let Inst{19-16} = Rn;
1055 }
1056
1057 def rsi : AsI1<opcod, (outs GPR:$Rd),
1058 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1059 iis, opc, "\t$Rd, $Rn, $shift",
1060 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1061 bits<4> Rd;
1062 bits<4> Rn;
1063 bits<12> shift;
1064 let Inst{25} = 0;
1065 let Inst{19-16} = Rn;
1066 let Inst{15-12} = Rd;
1067 let Inst{11-5} = shift{11-5};
1068 let Inst{4} = 0;
1069 let Inst{3-0} = shift{3-0};
1070 }
1071
1072 def rsr : AsI1<opcod, (outs GPR:$Rd),
1073 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1074 iis, opc, "\t$Rd, $Rn, $shift",
1075 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1076 bits<4> Rd;
1077 bits<4> Rn;
1078 bits<12> shift;
1079 let Inst{25} = 0;
1080 let Inst{19-16} = Rn;
1081 let Inst{15-12} = Rd;
1082 let Inst{11-8} = shift{11-8};
1083 let Inst{7} = 0;
1084 let Inst{6-5} = shift{6-5};
1085 let Inst{4} = 1;
1086 let Inst{3-0} = shift{3-0};
1087 }
Evan Cheng342e3162011-08-30 01:34:54 +00001088}
1089
Evan Cheng4a517082011-09-06 18:52:20 +00001090/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001091///
1092/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001093/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1094let hasPostISelHook = 1, Defs = [CPSR] in {
1095multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1096 InstrItinClass iis, PatFrag opnode,
1097 bit Commutable = 0> {
1098 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1099 4, iii,
1100 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001101
Andrew Trick90b7b122011-10-18 19:18:52 +00001102 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1103 4, iir,
1104 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1105 let isCommutable = Commutable;
1106 }
1107 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1108 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1109 4, iis,
1110 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1111 so_reg_imm:$shift))]>;
1112
1113 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1114 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1115 4, iis,
1116 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1117 so_reg_reg:$shift))]>;
1118}
1119}
1120
1121/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1122/// operands are reversed.
1123let hasPostISelHook = 1, Defs = [CPSR] in {
1124multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1125 InstrItinClass iis, PatFrag opnode,
1126 bit Commutable = 0> {
1127 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1128 4, iii,
1129 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1130
1131 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1132 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1133 4, iis,
1134 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1135 GPR:$Rn))]>;
1136
1137 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1138 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1139 4, iis,
1140 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1141 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001142}
Evan Chengc85e8322007-07-05 07:13:32 +00001143}
1144
1145/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001146/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001147/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001148let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001149multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1150 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1151 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001152 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1153 opc, "\t$Rn, $imm",
1154 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001155 bits<4> Rn;
1156 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001157 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001158 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001159 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001160 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001161 let Inst{11-0} = imm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001162
1163 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001164 }
1165 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1166 opc, "\t$Rn, $Rm",
1167 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001168 bits<4> Rn;
1169 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001170 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001171 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001172 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001173 let Inst{19-16} = Rn;
1174 let Inst{15-12} = 0b0000;
1175 let Inst{11-4} = 0b00000000;
1176 let Inst{3-0} = Rm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001177
1178 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001179 }
Owen Anderson92a20222011-07-21 18:54:16 +00001180 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001181 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001182 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001183 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001184 bits<4> Rn;
1185 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001186 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001187 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001188 let Inst{19-16} = Rn;
1189 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001190 let Inst{11-5} = shift{11-5};
1191 let Inst{4} = 0;
1192 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001193
1194 let Unpredictable{15-12} = 0b1111;
Evan Chengbc8a9452009-07-07 23:40:25 +00001195 }
Owen Anderson92a20222011-07-21 18:54:16 +00001196 def rsr : AI1<opcod, (outs),
Silviu Baranga9e712312012-04-18 12:48:43 +00001197 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001198 opc, "\t$Rn, $shift",
Silviu Baranga9e712312012-04-18 12:48:43 +00001199 [(opnode GPRnopc:$Rn, so_reg_reg:$shift)]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001200 bits<4> Rn;
1201 bits<12> shift;
1202 let Inst{25} = 0;
1203 let Inst{20} = 1;
1204 let Inst{19-16} = Rn;
1205 let Inst{15-12} = 0b0000;
1206 let Inst{11-8} = shift{11-8};
1207 let Inst{7} = 0;
1208 let Inst{6-5} = shift{6-5};
1209 let Inst{4} = 1;
1210 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001211
1212 let Unpredictable{15-12} = 0b1111;
Owen Anderson92a20222011-07-21 18:54:16 +00001213 }
1214
Evan Cheng071a2792007-09-11 19:55:27 +00001215}
Evan Chenga8e29892007-01-19 07:51:42 +00001216}
1217
Evan Cheng576a3962010-09-25 00:49:35 +00001218/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001219/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001220/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001221class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001222 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001223 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001224 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001225 Requires<[IsARM, HasV6]> {
1226 bits<4> Rd;
1227 bits<4> Rm;
1228 bits<2> rot;
1229 let Inst{19-16} = 0b1111;
1230 let Inst{15-12} = Rd;
1231 let Inst{11-10} = rot;
1232 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001233}
1234
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001235class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001236 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001237 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1238 Requires<[IsARM, HasV6]> {
1239 bits<2> rot;
1240 let Inst{19-16} = 0b1111;
1241 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001242}
1243
Evan Cheng576a3962010-09-25 00:49:35 +00001244/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001245/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001246class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001247 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001248 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001249 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1250 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001251 Requires<[IsARM, HasV6]> {
1252 bits<4> Rd;
1253 bits<4> Rm;
1254 bits<4> Rn;
1255 bits<2> rot;
1256 let Inst{19-16} = Rn;
1257 let Inst{15-12} = Rd;
1258 let Inst{11-10} = rot;
1259 let Inst{9-4} = 0b000111;
1260 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001261}
1262
Jim Grosbach70327412011-07-27 17:48:13 +00001263class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001264 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001265 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1266 Requires<[IsARM, HasV6]> {
1267 bits<4> Rn;
1268 bits<2> rot;
1269 let Inst{19-16} = Rn;
1270 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001271}
1272
Evan Cheng62674222009-06-25 23:34:10 +00001273/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001274let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng8de898a2009-06-26 00:19:44 +00001275multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001276 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001277 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001278 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1279 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001280 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001281 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001282 bits<4> Rd;
1283 bits<4> Rn;
1284 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001285 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001286 let Inst{15-12} = Rd;
1287 let Inst{19-16} = Rn;
1288 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001289 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001290 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1291 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001292 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001293 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001294 bits<4> Rd;
1295 bits<4> Rn;
1296 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001297 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001298 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001299 let isCommutable = Commutable;
1300 let Inst{3-0} = Rm;
1301 let Inst{15-12} = Rd;
1302 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001303 }
Owen Anderson92a20222011-07-21 18:54:16 +00001304 def rsi : AsI1<opcod, (outs GPR:$Rd),
1305 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001306 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001307 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001308 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001309 bits<4> Rd;
1310 bits<4> Rn;
1311 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001312 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001313 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001314 let Inst{15-12} = Rd;
1315 let Inst{11-5} = shift{11-5};
1316 let Inst{4} = 0;
1317 let Inst{3-0} = shift{3-0};
1318 }
Silviu Baranga1c012492012-04-05 16:19:29 +00001319 def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1320 (ins GPRnopc:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001321 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001322 [(set GPRnopc:$Rd, CPSR,
1323 (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001324 Requires<[IsARM]> {
1325 bits<4> Rd;
1326 bits<4> Rn;
1327 bits<12> shift;
1328 let Inst{25} = 0;
1329 let Inst{19-16} = Rn;
1330 let Inst{15-12} = Rd;
1331 let Inst{11-8} = shift{11-8};
1332 let Inst{7} = 0;
1333 let Inst{6-5} = shift{6-5};
1334 let Inst{4} = 1;
1335 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001336 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001337 }
Owen Anderson78a54692011-04-11 20:12:19 +00001338}
1339
Evan Cheng342e3162011-08-30 01:34:54 +00001340/// AI1_rsc_irs - Define instructions and patterns for rsc
Jim Grosbach2a22b692012-04-19 23:59:26 +00001341let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001342multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1343 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001344 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001345 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1346 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1347 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1348 Requires<[IsARM]> {
1349 bits<4> Rd;
1350 bits<4> Rn;
1351 bits<12> imm;
1352 let Inst{25} = 1;
1353 let Inst{15-12} = Rd;
1354 let Inst{19-16} = Rn;
1355 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001356 }
Evan Cheng342e3162011-08-30 01:34:54 +00001357 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1358 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1359 [/* pattern left blank */]> {
1360 bits<4> Rd;
1361 bits<4> Rn;
1362 bits<4> Rm;
1363 let Inst{11-4} = 0b00000000;
1364 let Inst{25} = 0;
1365 let Inst{3-0} = Rm;
1366 let Inst{15-12} = Rd;
1367 let Inst{19-16} = Rn;
1368 }
1369 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1370 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1371 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1372 Requires<[IsARM]> {
1373 bits<4> Rd;
1374 bits<4> Rn;
1375 bits<12> shift;
1376 let Inst{25} = 0;
1377 let Inst{19-16} = Rn;
1378 let Inst{15-12} = Rd;
1379 let Inst{11-5} = shift{11-5};
1380 let Inst{4} = 0;
1381 let Inst{3-0} = shift{3-0};
1382 }
1383 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1384 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1385 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1386 Requires<[IsARM]> {
1387 bits<4> Rd;
1388 bits<4> Rn;
1389 bits<12> shift;
1390 let Inst{25} = 0;
1391 let Inst{19-16} = Rn;
1392 let Inst{15-12} = Rd;
1393 let Inst{11-8} = shift{11-8};
1394 let Inst{7} = 0;
1395 let Inst{6-5} = shift{6-5};
1396 let Inst{4} = 1;
1397 let Inst{3-0} = shift{3-0};
1398 }
1399 }
Evan Chengc85e8322007-07-05 07:13:32 +00001400}
1401
Jim Grosbach3e556122010-10-26 22:37:02 +00001402let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001403multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001404 InstrItinClass iir, PatFrag opnode> {
1405 // Note: We use the complex addrmode_imm12 rather than just an input
1406 // GPR and a constrained immediate so that we can use this to match
1407 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001408 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001409 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1410 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001411 bits<4> Rt;
1412 bits<17> addr;
1413 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1414 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001415 let Inst{15-12} = Rt;
1416 let Inst{11-0} = addr{11-0}; // imm12
1417 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001418 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001419 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1420 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001421 bits<4> Rt;
1422 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001423 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001424 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1425 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001426 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001427 let Inst{11-0} = shift{11-0};
1428 }
1429}
1430}
1431
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001432let canFoldAsLoad = 1, isReMaterializable = 1 in {
1433multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1434 InstrItinClass iir, PatFrag opnode> {
1435 // Note: We use the complex addrmode_imm12 rather than just an input
1436 // GPR and a constrained immediate so that we can use this to match
1437 // frame index references and avoid matching constant pool references.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001438 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt),
1439 (ins addrmode_imm12:$addr),
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001440 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001441 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001442 bits<4> Rt;
1443 bits<17> addr;
1444 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1445 let Inst{19-16} = addr{16-13}; // Rn
1446 let Inst{15-12} = Rt;
1447 let Inst{11-0} = addr{11-0}; // imm12
1448 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001449 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt),
1450 (ins ldst_so_reg:$shift),
1451 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1452 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001453 bits<4> Rt;
1454 bits<17> shift;
1455 let shift{4} = 0; // Inst{4} = 0
1456 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1457 let Inst{19-16} = shift{16-13}; // Rn
1458 let Inst{15-12} = Rt;
1459 let Inst{11-0} = shift{11-0};
1460 }
1461}
1462}
1463
1464
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001465multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001466 InstrItinClass iir, PatFrag opnode> {
1467 // Note: We use the complex addrmode_imm12 rather than just an input
1468 // GPR and a constrained immediate so that we can use this to match
1469 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001470 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001471 (ins GPR:$Rt, addrmode_imm12:$addr),
1472 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1473 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1474 bits<4> Rt;
1475 bits<17> addr;
1476 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1477 let Inst{19-16} = addr{16-13}; // Rn
1478 let Inst{15-12} = Rt;
1479 let Inst{11-0} = addr{11-0}; // imm12
1480 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001481 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001482 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1483 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1484 bits<4> Rt;
1485 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001486 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001487 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1488 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001489 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001490 let Inst{11-0} = shift{11-0};
1491 }
1492}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001493
1494multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1495 InstrItinClass iir, PatFrag opnode> {
1496 // Note: We use the complex addrmode_imm12 rather than just an input
1497 // GPR and a constrained immediate so that we can use this to match
1498 // frame index references and avoid matching constant pool references.
1499 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1500 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1501 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1502 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1503 bits<4> Rt;
1504 bits<17> addr;
1505 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1506 let Inst{19-16} = addr{16-13}; // Rn
1507 let Inst{15-12} = Rt;
1508 let Inst{11-0} = addr{11-0}; // imm12
1509 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001510 def rs : AI2ldst<0b011, 0, isByte, (outs),
1511 (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1512 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1513 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001514 bits<4> Rt;
1515 bits<17> shift;
1516 let shift{4} = 0; // Inst{4} = 0
1517 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1518 let Inst{19-16} = shift{16-13}; // Rn
1519 let Inst{15-12} = Rt;
1520 let Inst{11-0} = shift{11-0};
1521 }
1522}
1523
1524
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001525//===----------------------------------------------------------------------===//
1526// Instructions
1527//===----------------------------------------------------------------------===//
1528
Evan Chenga8e29892007-01-19 07:51:42 +00001529//===----------------------------------------------------------------------===//
1530// Miscellaneous Instructions.
1531//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001532
Evan Chenga8e29892007-01-19 07:51:42 +00001533/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1534/// the function. The first operand is the ID# for this instruction, the second
1535/// is the index into the MachineConstantPool that this is, the third is the
1536/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001537let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001538def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001539PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001540 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001541
Jim Grosbach4642ad32010-02-22 23:10:38 +00001542// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1543// from removing one half of the matched pairs. That breaks PEI, which assumes
1544// these will always be in pairs, and asserts if it finds otherwise. Better way?
1545let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001546def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001547PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001548 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001549
Jim Grosbach64171712010-02-16 21:07:46 +00001550def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001551PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001552 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001553}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001554
Eli Friedman2bdffe42011-08-31 00:31:29 +00001555// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001556// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001557let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001558def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1559 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1560 NoItinerary, []>;
1561def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1562 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1563 NoItinerary, []>;
1564def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1565 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1566 NoItinerary, []>;
1567def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1568 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1569 NoItinerary, []>;
1570def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1571 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1572 NoItinerary, []>;
1573def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1574 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1575 NoItinerary, []>;
1576def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1577 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1578 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001579def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1580 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1581 GPR:$set1, GPR:$set2),
1582 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001583}
1584
Jim Grosbachd30970f2011-08-11 22:30:30 +00001585def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001586 Requires<[IsARM, HasV6T2]> {
1587 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001588 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001589 let Inst{7-0} = 0b00000000;
1590}
1591
Jim Grosbachd30970f2011-08-11 22:30:30 +00001592def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001593 Requires<[IsARM, HasV6T2]> {
1594 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001595 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001596 let Inst{7-0} = 0b00000001;
1597}
1598
Jim Grosbachd30970f2011-08-11 22:30:30 +00001599def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001600 Requires<[IsARM, HasV6T2]> {
1601 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001602 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001603 let Inst{7-0} = 0b00000010;
1604}
1605
Jim Grosbachd30970f2011-08-11 22:30:30 +00001606def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001607 Requires<[IsARM, HasV6T2]> {
1608 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001609 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001610 let Inst{7-0} = 0b00000011;
1611}
1612
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001613def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1614 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001615 bits<4> Rd;
1616 bits<4> Rn;
1617 bits<4> Rm;
1618 let Inst{3-0} = Rm;
1619 let Inst{15-12} = Rd;
1620 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001621 let Inst{27-20} = 0b01101000;
1622 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001623 let Inst{11-8} = 0b1111;
Silviu Baranga169e9ba2012-05-11 09:28:27 +00001624
1625 let Unpredictable{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001626}
1627
Johnny Chenf4d81052010-02-12 22:53:19 +00001628def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001629 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001630 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001631 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001632 let Inst{7-0} = 0b00000100;
1633}
1634
Johnny Chenc6f7b272010-02-11 18:12:29 +00001635// The i32imm operand $val can be used by a debugger to store more information
1636// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001637def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1638 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001639 bits<16> val;
1640 let Inst{3-0} = val{3-0};
1641 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001642 let Inst{27-20} = 0b00010010;
1643 let Inst{7-4} = 0b0111;
1644}
1645
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001646// Change Processor State
1647// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001648class CPS<dag iops, string asm_ops>
1649 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001650 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001651 bits<2> imod;
1652 bits<3> iflags;
1653 bits<5> mode;
1654 bit M;
1655
Johnny Chenb98e1602010-02-12 18:55:33 +00001656 let Inst{31-28} = 0b1111;
1657 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001658 let Inst{19-18} = imod;
1659 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001660 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001661 let Inst{8-6} = iflags;
1662 let Inst{5} = 0;
1663 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001664}
1665
Owen Anderson35008c22011-08-09 23:05:39 +00001666let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001667let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001668 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001669 "$imod\t$iflags, $mode">;
1670let mode = 0, M = 0 in
1671 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1672
1673let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001674 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001675}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001676
Johnny Chenb92a23f2010-02-21 04:42:01 +00001677// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001678multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001679
Evan Chengdfed19f2010-11-03 06:34:55 +00001680 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001681 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001682 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001683 bits<4> Rt;
1684 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001685 let Inst{31-26} = 0b111101;
1686 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001687 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001688 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001689 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001690 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001691 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001692 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001693 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001694 }
1695
Evan Chengdfed19f2010-11-03 06:34:55 +00001696 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001697 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001698 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001699 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001700 let Inst{31-26} = 0b111101;
1701 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001702 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001703 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001704 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001705 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001706 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001707 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001708 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001709 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001710 }
1711}
1712
Evan Cheng416941d2010-11-04 05:19:35 +00001713defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1714defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1715defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001716
Jim Grosbach53a89d62011-07-22 17:46:13 +00001717def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001718 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001719 bits<1> end;
1720 let Inst{31-10} = 0b1111000100000001000000;
1721 let Inst{9} = end;
1722 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001723}
1724
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001725def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1726 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001727 bits<4> opt;
1728 let Inst{27-4} = 0b001100100000111100001111;
1729 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001730}
1731
Johnny Chenba6e0332010-02-11 17:14:31 +00001732// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001733let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001734def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001735 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001736 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001737 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001738}
1739
Evan Cheng12c3a532008-11-06 17:48:05 +00001740// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001741let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001742def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001743 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001744 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001745
Evan Cheng325474e2008-01-07 23:56:57 +00001746let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001747def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001748 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001749 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001750
Jim Grosbach53694262010-11-18 01:15:56 +00001751def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001752 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001753 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001754
Jim Grosbach53694262010-11-18 01:15:56 +00001755def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001756 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001757 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001758
Jim Grosbach53694262010-11-18 01:15:56 +00001759def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001760 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001761 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001762
Jim Grosbach53694262010-11-18 01:15:56 +00001763def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001764 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001765 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001766}
Chris Lattner13c63102008-01-06 05:55:01 +00001767let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001768def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001769 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001770
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001771def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001772 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001773 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001774
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001775def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001776 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001777}
Evan Cheng12c3a532008-11-06 17:48:05 +00001778} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001779
Evan Chenge07715c2009-06-23 05:25:29 +00001780
1781// LEApcrel - Load a pc-relative address into a register without offending the
1782// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001783let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001784// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001785// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1786// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001787def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001788 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001789 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001790 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001791 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001792 let Inst{24} = 0;
1793 let Inst{23-22} = label{13-12};
1794 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001795 let Inst{20} = 0;
1796 let Inst{19-16} = 0b1111;
1797 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001798 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001799}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001800def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001801 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001802
1803def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1804 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001805 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001806
Evan Chenga8e29892007-01-19 07:51:42 +00001807//===----------------------------------------------------------------------===//
1808// Control Flow Instructions.
1809//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001810
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001811let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1812 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001813 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001814 "bx", "\tlr", [(ARMretflag)]>,
1815 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001816 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001817 }
1818
1819 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001820 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001821 "mov", "\tpc, lr", [(ARMretflag)]>,
1822 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001823 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001824 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001825}
Rafael Espindola27185192006-09-29 21:20:16 +00001826
Bob Wilson04ea6e52009-10-28 00:37:03 +00001827// Indirect branches
1828let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001829 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001830 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001831 [(brind GPR:$dst)]>,
1832 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001833 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001834 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001835 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001836 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001837
Jim Grosbachd447ac62011-07-13 20:21:31 +00001838 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1839 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001840 Requires<[IsARM, HasV4T]> {
1841 bits<4> dst;
1842 let Inst{27-4} = 0b000100101111111111110001;
1843 let Inst{3-0} = dst;
1844 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001845}
1846
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001847// SP is marked as a use to prevent stack-pointer assignments that appear
1848// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001849let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001850 // FIXME: Do we really need a non-predicated version? If so, it should
1851 // at least be a pseudo instruction expanding to the predicated version
1852 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001853 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001854 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001855 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001856 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001857 Requires<[IsARM]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001858 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001859 bits<24> func;
1860 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001861 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001862 }
Evan Cheng277f0742007-06-19 21:05:09 +00001863
Jason W Kim685c3502011-02-04 19:47:15 +00001864 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001865 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001866 [(ARMcall_pred tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001867 Requires<[IsARM]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001868 bits<24> func;
1869 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001870 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001871 }
Evan Cheng277f0742007-06-19 21:05:09 +00001872
Evan Chenga8e29892007-01-19 07:51:42 +00001873 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001874 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001875 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001876 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001877 Requires<[IsARM, HasV5T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001878 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001879 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001880 let Inst{3-0} = func;
1881 }
1882
1883 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1884 IIC_Br, "blx", "\t$func",
1885 [(ARMcall_pred GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001886 Requires<[IsARM, HasV5T]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001887 bits<4> func;
1888 let Inst{27-4} = 0b000100101111111111110011;
1889 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001890 }
1891
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001892 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001893 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001894 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001895 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001896 Requires<[IsARM, HasV4T]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001897
1898 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001899 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001900 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001901 Requires<[IsARM, NoV4T]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001902
1903 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1904 // return stack predictor.
1905 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1906 (ins bl_target:$func, variable_ops),
1907 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001908 Requires<[IsARM]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001909}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001910
David Goodwin1a8f36e2009-08-12 18:31:53 +00001911let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001912 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1913 // a two-value operand where a dag node expects two operands. :(
1914 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1915 IIC_Br, "b", "\t$target",
1916 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1917 bits<24> target;
1918 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001919 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001920 }
1921
Evan Chengaeafca02007-05-16 07:45:54 +00001922 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001923 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001924 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001925 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1926 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001927 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001928 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001929 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001930
Jim Grosbach2dc77682010-11-29 18:37:44 +00001931 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1932 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001933 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001934 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001935 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001936 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1937 // into i12 and rs suffixed versions.
1938 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001939 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001940 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001941 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001942 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001943 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001944 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001945 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001946 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001947 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001948 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001949 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001950
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001951}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001952
Jim Grosbachcf121c32011-07-28 21:57:55 +00001953// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001954def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001955 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001956 Requires<[IsARM, HasV5T]> {
1957 let Inst{31-25} = 0b1111101;
1958 bits<25> target;
1959 let Inst{23-0} = target{24-1};
1960 let Inst{24} = target{0};
1961}
1962
Jim Grosbach898e7e22011-07-13 20:25:01 +00001963// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001964def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001965 [/* pattern left blank */]> {
1966 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001967 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001968 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001969 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001970 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001971}
1972
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001973// Tail calls.
1974
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001975let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
1976 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1977 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001978
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001979 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1980 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001981
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001982 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1983 4, IIC_Br, [],
1984 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1985 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001986
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001987 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1988 4, IIC_Br, [],
1989 (BX GPR:$dst)>,
1990 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001991}
1992
Jim Grosbachd30970f2011-08-11 22:30:30 +00001993// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001994def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1995 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001996 bits<4> opt;
1997 let Inst{23-4} = 0b01100000000000000111;
1998 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001999}
2000
Jim Grosbached838482011-07-26 16:24:27 +00002001// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002002let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002003def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002004 bits<24> svc;
2005 let Inst{23-0} = svc;
2006}
Johnny Chen85d5a892010-02-10 18:02:25 +00002007}
2008
Jim Grosbach5a287482011-07-29 17:51:39 +00002009// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002010class SRSI<bit wb, string asm>
2011 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2012 NoItinerary, asm, "", []> {
2013 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002014 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002015 let Inst{27-25} = 0b100;
2016 let Inst{22} = 1;
2017 let Inst{21} = wb;
2018 let Inst{20} = 0;
2019 let Inst{19-16} = 0b1101; // SP
2020 let Inst{15-5} = 0b00000101000;
2021 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002022}
2023
Jim Grosbache1cf5902011-07-29 20:26:09 +00002024def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2025 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002026}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002027def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2028 let Inst{24-23} = 0;
2029}
2030def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2031 let Inst{24-23} = 0b10;
2032}
2033def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2034 let Inst{24-23} = 0b10;
2035}
2036def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2037 let Inst{24-23} = 0b01;
2038}
2039def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2040 let Inst{24-23} = 0b01;
2041}
2042def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2043 let Inst{24-23} = 0b11;
2044}
2045def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2046 let Inst{24-23} = 0b11;
2047}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002048
Jim Grosbach5a287482011-07-29 17:51:39 +00002049// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002050class RFEI<bit wb, string asm>
2051 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2052 NoItinerary, asm, "", []> {
2053 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002054 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002055 let Inst{27-25} = 0b100;
2056 let Inst{22} = 0;
2057 let Inst{21} = wb;
2058 let Inst{20} = 1;
2059 let Inst{19-16} = Rn;
2060 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002061}
2062
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002063def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2064 let Inst{24-23} = 0;
2065}
2066def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2067 let Inst{24-23} = 0;
2068}
2069def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2070 let Inst{24-23} = 0b10;
2071}
2072def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2073 let Inst{24-23} = 0b10;
2074}
2075def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2076 let Inst{24-23} = 0b01;
2077}
2078def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2079 let Inst{24-23} = 0b01;
2080}
2081def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2082 let Inst{24-23} = 0b11;
2083}
2084def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2085 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002086}
2087
Evan Chenga8e29892007-01-19 07:51:42 +00002088//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002089// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002090//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002091
Evan Chenga8e29892007-01-19 07:51:42 +00002092// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002093
2094
Evan Cheng7e2fe912010-10-28 06:47:08 +00002095defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002096 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002097defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002098 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002099defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002100 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002101defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002102 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002103
Evan Chengfa775d02007-03-19 07:20:03 +00002104// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002105let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002106 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002107def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002108 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2109 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002110 bits<4> Rt;
2111 bits<17> addr;
2112 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2113 let Inst{19-16} = 0b1111;
2114 let Inst{15-12} = Rt;
2115 let Inst{11-0} = addr{11-0}; // imm12
2116}
Evan Chengfa775d02007-03-19 07:20:03 +00002117
Evan Chenga8e29892007-01-19 07:51:42 +00002118// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002119def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002120 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2121 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002122
Evan Chenga8e29892007-01-19 07:51:42 +00002123// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002124def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002125 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2126 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002127
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002128def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002129 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2130 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002131
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002132let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002133// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002134def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2135 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002136 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002137 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002138}
Rafael Espindolac391d162006-10-23 20:34:27 +00002139
Evan Chenga8e29892007-01-19 07:51:42 +00002140// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002141multiclass AI2_ldridx<bit isByte, string opc,
2142 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002143 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002144 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002145 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002146 bits<17> addr;
2147 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002148 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002149 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002150 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002151 let DecoderMethod = "DecodeLDRPreImm";
2152 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2153 }
2154
2155 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002156 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002157 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2158 bits<17> addr;
2159 let Inst{25} = 1;
2160 let Inst{23} = addr{12};
2161 let Inst{19-16} = addr{16-13};
2162 let Inst{11-0} = addr{11-0};
2163 let Inst{4} = 0;
2164 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002165 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002166 }
Owen Anderson793e7962011-07-26 20:54:26 +00002167
2168 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002169 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002170 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002171 opc, "\t$Rt, $addr, $offset",
2172 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002173 // {12} isAdd
2174 // {11-0} imm12/Rm
2175 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002176 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002177 let Inst{25} = 1;
2178 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002179 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002180 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002181
2182 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002183 }
2184
2185 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002186 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002187 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002188 opc, "\t$Rt, $addr, $offset",
2189 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002190 // {12} isAdd
2191 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002192 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002193 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002194 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002195 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002196 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002197 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002198
2199 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002200 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002201
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002202}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002203
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002204let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002205// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2206// IIC_iLoad_siu depending on whether it the offset register is shifted.
2207defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2208defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002209}
Rafael Espindola450856d2006-12-12 00:37:38 +00002210
Jim Grosbach45251b32011-08-11 20:41:13 +00002211multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2212 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002213 (ins addrmode3:$addr), IndexModePre,
2214 LdMiscFrm, itin,
2215 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2216 bits<14> addr;
2217 let Inst{23} = addr{8}; // U bit
2218 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2219 let Inst{19-16} = addr{12-9}; // Rn
2220 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2221 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002222 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002223 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002224 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002225 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002226 (ins addr_offset_none:$addr, am3offset:$offset),
2227 IndexModePost, LdMiscFrm, itin,
2228 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2229 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002230 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002231 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002232 let Inst{23} = offset{8}; // U bit
2233 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002234 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002235 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2236 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002237 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002238 }
2239}
Rafael Espindola4e307642006-09-08 16:59:47 +00002240
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002241let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002242defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2243defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2244defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002245let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002246def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002247 (ins addrmode3:$addr), IndexModePre,
2248 LdMiscFrm, IIC_iLoad_d_ru,
2249 "ldrd", "\t$Rt, $Rt2, $addr!",
2250 "$addr.base = $Rn_wb", []> {
2251 bits<14> addr;
2252 let Inst{23} = addr{8}; // U bit
2253 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2254 let Inst{19-16} = addr{12-9}; // Rn
2255 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2256 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002257 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002258 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002259}
Jim Grosbach45251b32011-08-11 20:41:13 +00002260def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002261 (ins addr_offset_none:$addr, am3offset:$offset),
2262 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2263 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2264 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002265 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002266 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002267 let Inst{23} = offset{8}; // U bit
2268 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002269 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002270 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2271 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002272 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002273}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002274} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002275} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002276
Jim Grosbach89958d52011-08-11 21:41:59 +00002277// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002278let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002279def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2280 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2281 IndexModePost, LdFrm, IIC_iLoad_ru,
2282 "ldrt", "\t$Rt, $addr, $offset",
2283 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002284 // {12} isAdd
2285 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002286 bits<14> offset;
2287 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002288 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002289 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002290 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002291 let Inst{19-16} = addr;
2292 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002293 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002294 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002295 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2296}
Jim Grosbach59999262011-08-10 23:43:54 +00002297
2298def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2299 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002300 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002301 "ldrt", "\t$Rt, $addr, $offset",
2302 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002303 // {12} isAdd
2304 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002305 bits<14> offset;
2306 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002307 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002308 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002309 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002310 let Inst{19-16} = addr;
2311 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002312 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002313}
Jim Grosbach3148a652011-08-08 23:28:47 +00002314
2315def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2316 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2317 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2318 "ldrbt", "\t$Rt, $addr, $offset",
2319 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002320 // {12} isAdd
2321 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002322 bits<14> offset;
2323 bits<4> addr;
2324 let Inst{25} = 1;
2325 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002326 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002327 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002328 let Inst{11-5} = offset{11-5};
2329 let Inst{4} = 0;
2330 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002331 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002332}
2333
2334def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2335 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2336 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2337 "ldrbt", "\t$Rt, $addr, $offset",
2338 "$addr.base = $Rn_wb", []> {
2339 // {12} isAdd
2340 // {11-0} imm12/Rm
2341 bits<14> offset;
2342 bits<4> addr;
2343 let Inst{25} = 0;
2344 let Inst{23} = offset{12};
2345 let Inst{21} = 1; // overwrite
2346 let Inst{19-16} = addr;
2347 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002348 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002349}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002350
2351multiclass AI3ldrT<bits<4> op, string opc> {
2352 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2353 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2354 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2355 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2356 bits<9> offset;
2357 let Inst{23} = offset{8};
2358 let Inst{22} = 1;
2359 let Inst{11-8} = offset{7-4};
2360 let Inst{3-0} = offset{3-0};
2361 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2362 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002363 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002364 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2365 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2366 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2367 bits<5> Rm;
2368 let Inst{23} = Rm{4};
2369 let Inst{22} = 0;
2370 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002371 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002372 let Inst{3-0} = Rm{3-0};
2373 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002374 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002375 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002376}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002377
2378defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2379defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2380defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002381}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002382
Evan Chenga8e29892007-01-19 07:51:42 +00002383// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002384
2385// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002386def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002387 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2388 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002389
Evan Chenga8e29892007-01-19 07:51:42 +00002390// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002391let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2392def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002393 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002394 "strd", "\t$Rt, $src2, $addr", []>,
2395 Requires<[IsARM, HasV5TE]> {
2396 let Inst{21} = 0;
2397}
Evan Chenga8e29892007-01-19 07:51:42 +00002398
2399// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002400multiclass AI2_stridx<bit isByte, string opc,
2401 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002402 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2403 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002404 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002405 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2406 bits<17> addr;
2407 let Inst{25} = 0;
2408 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2409 let Inst{19-16} = addr{16-13}; // Rn
2410 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002411 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002412 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002413 }
Evan Chenga8e29892007-01-19 07:51:42 +00002414
Jim Grosbach19dec202011-08-05 20:35:44 +00002415 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002416 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002417 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002418 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2419 bits<17> addr;
2420 let Inst{25} = 1;
2421 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2422 let Inst{19-16} = addr{16-13}; // Rn
2423 let Inst{11-0} = addr{11-0};
2424 let Inst{4} = 0; // Inst{4} = 0
2425 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002426 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002427 }
2428 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2429 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002430 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002431 opc, "\t$Rt, $addr, $offset",
2432 "$addr.base = $Rn_wb", []> {
2433 // {12} isAdd
2434 // {11-0} imm12/Rm
2435 bits<14> offset;
2436 bits<4> addr;
2437 let Inst{25} = 1;
2438 let Inst{23} = offset{12};
2439 let Inst{19-16} = addr;
2440 let Inst{11-0} = offset{11-0};
Silviu Baranga169e9ba2012-05-11 09:28:27 +00002441 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002442
2443 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002444 }
Owen Anderson793e7962011-07-26 20:54:26 +00002445
Jim Grosbach19dec202011-08-05 20:35:44 +00002446 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2447 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002448 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002449 opc, "\t$Rt, $addr, $offset",
2450 "$addr.base = $Rn_wb", []> {
2451 // {12} isAdd
2452 // {11-0} imm12/Rm
2453 bits<14> offset;
2454 bits<4> addr;
2455 let Inst{25} = 0;
2456 let Inst{23} = offset{12};
2457 let Inst{19-16} = addr;
2458 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002459
2460 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002461 }
2462}
Owen Anderson793e7962011-07-26 20:54:26 +00002463
Jim Grosbach19dec202011-08-05 20:35:44 +00002464let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002465// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2466// IIC_iStore_siu depending on whether it the offset register is shifted.
2467defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2468defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002469}
Evan Chenga8e29892007-01-19 07:51:42 +00002470
Jim Grosbach19dec202011-08-05 20:35:44 +00002471def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2472 am2offset_reg:$offset),
2473 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2474 am2offset_reg:$offset)>;
2475def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2476 am2offset_imm:$offset),
2477 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2478 am2offset_imm:$offset)>;
2479def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2480 am2offset_reg:$offset),
2481 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2482 am2offset_reg:$offset)>;
2483def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2484 am2offset_imm:$offset),
2485 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2486 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002487
Jim Grosbach19dec202011-08-05 20:35:44 +00002488// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2489// put the patterns on the instruction definitions directly as ISel wants
2490// the address base and offset to be separate operands, not a single
2491// complex operand like we represent the instructions themselves. The
2492// pseudos map between the two.
2493let usesCustomInserter = 1,
2494 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2495def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2496 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2497 4, IIC_iStore_ru,
2498 [(set GPR:$Rn_wb,
2499 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2500def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2501 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2502 4, IIC_iStore_ru,
2503 [(set GPR:$Rn_wb,
2504 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2505def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2506 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2507 4, IIC_iStore_ru,
2508 [(set GPR:$Rn_wb,
2509 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2510def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2511 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2512 4, IIC_iStore_ru,
2513 [(set GPR:$Rn_wb,
2514 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002515def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2516 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2517 4, IIC_iStore_ru,
2518 [(set GPR:$Rn_wb,
2519 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002520}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002521
Evan Chenga8e29892007-01-19 07:51:42 +00002522
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002523
2524def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2525 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2526 StMiscFrm, IIC_iStore_bh_ru,
2527 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2528 bits<14> addr;
2529 let Inst{23} = addr{8}; // U bit
2530 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2531 let Inst{19-16} = addr{12-9}; // Rn
2532 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2533 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2534 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002535 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002536}
2537
2538def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2539 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2540 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2541 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2542 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2543 addr_offset_none:$addr,
2544 am3offset:$offset))]> {
2545 bits<10> offset;
2546 bits<4> addr;
2547 let Inst{23} = offset{8}; // U bit
2548 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2549 let Inst{19-16} = addr;
2550 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2551 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002552 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002553}
Evan Chenga8e29892007-01-19 07:51:42 +00002554
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002555let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002556def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002557 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2558 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2559 "strd", "\t$Rt, $Rt2, $addr!",
2560 "$addr.base = $Rn_wb", []> {
2561 bits<14> addr;
2562 let Inst{23} = addr{8}; // U bit
2563 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2564 let Inst{19-16} = addr{12-9}; // Rn
2565 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2566 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002567 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002568 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002569}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002570
Jim Grosbach45251b32011-08-11 20:41:13 +00002571def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002572 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2573 am3offset:$offset),
2574 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2575 "strd", "\t$Rt, $Rt2, $addr, $offset",
2576 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002577 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002578 bits<4> addr;
2579 let Inst{23} = offset{8}; // U bit
2580 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2581 let Inst{19-16} = addr;
2582 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2583 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002584 let DecoderMethod = "DecodeAddrMode3Instruction";
2585}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002586} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002587
Jim Grosbach7ce05792011-08-03 23:50:40 +00002588// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002589
Jim Grosbach10348e72011-08-11 20:04:56 +00002590def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2591 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2592 IndexModePost, StFrm, IIC_iStore_bh_ru,
2593 "strbt", "\t$Rt, $addr, $offset",
2594 "$addr.base = $Rn_wb", []> {
2595 // {12} isAdd
2596 // {11-0} imm12/Rm
2597 bits<14> offset;
2598 bits<4> addr;
2599 let Inst{25} = 1;
2600 let Inst{23} = offset{12};
2601 let Inst{21} = 1; // overwrite
2602 let Inst{19-16} = addr;
2603 let Inst{11-5} = offset{11-5};
2604 let Inst{4} = 0;
2605 let Inst{3-0} = offset{3-0};
2606 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2607}
2608
2609def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2610 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2611 IndexModePost, StFrm, IIC_iStore_bh_ru,
2612 "strbt", "\t$Rt, $addr, $offset",
2613 "$addr.base = $Rn_wb", []> {
2614 // {12} isAdd
2615 // {11-0} imm12/Rm
2616 bits<14> offset;
2617 bits<4> addr;
2618 let Inst{25} = 0;
2619 let Inst{23} = offset{12};
2620 let Inst{21} = 1; // overwrite
2621 let Inst{19-16} = addr;
2622 let Inst{11-0} = offset{11-0};
2623 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2624}
2625
Jim Grosbach342ebd52011-08-11 22:18:00 +00002626let mayStore = 1, neverHasSideEffects = 1 in {
2627def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2628 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2629 IndexModePost, StFrm, IIC_iStore_ru,
2630 "strt", "\t$Rt, $addr, $offset",
2631 "$addr.base = $Rn_wb", []> {
2632 // {12} isAdd
2633 // {11-0} imm12/Rm
2634 bits<14> offset;
2635 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002636 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002637 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002638 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002639 let Inst{19-16} = addr;
2640 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002641 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002642 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002643 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002644}
2645
Jim Grosbach342ebd52011-08-11 22:18:00 +00002646def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2647 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2648 IndexModePost, StFrm, IIC_iStore_ru,
2649 "strt", "\t$Rt, $addr, $offset",
2650 "$addr.base = $Rn_wb", []> {
2651 // {12} isAdd
2652 // {11-0} imm12/Rm
2653 bits<14> offset;
2654 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002655 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002656 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002657 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002658 let Inst{19-16} = addr;
2659 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002660 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002661}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002662}
2663
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002664
Jim Grosbach7ce05792011-08-03 23:50:40 +00002665multiclass AI3strT<bits<4> op, string opc> {
2666 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2667 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2668 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2669 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2670 bits<9> offset;
2671 let Inst{23} = offset{8};
2672 let Inst{22} = 1;
2673 let Inst{11-8} = offset{7-4};
2674 let Inst{3-0} = offset{3-0};
2675 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2676 }
2677 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2678 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2679 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2680 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2681 bits<5> Rm;
2682 let Inst{23} = Rm{4};
2683 let Inst{22} = 0;
2684 let Inst{11-8} = 0;
2685 let Inst{3-0} = Rm{3-0};
2686 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2687 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002688}
2689
Jim Grosbach7ce05792011-08-03 23:50:40 +00002690
2691defm STRHT : AI3strT<0b1011, "strht">;
2692
2693
Evan Chenga8e29892007-01-19 07:51:42 +00002694//===----------------------------------------------------------------------===//
2695// Load / store multiple Instructions.
2696//
2697
Jim Grosbach27debd62011-12-13 21:48:29 +00002698multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002699 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002700 // IA is the default, so no need for an explicit suffix on the
2701 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002702 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002703 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2704 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002705 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002706 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002707 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002708 let Inst{21} = 0; // No writeback
2709 let Inst{20} = L_bit;
2710 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002711 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002712 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2713 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002714 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002715 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002716 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002717 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002718 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002719
2720 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002721 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002722 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002723 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2724 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002725 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002726 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002727 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002728 let Inst{21} = 0; // No writeback
2729 let Inst{20} = L_bit;
2730 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002731 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002732 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2733 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002734 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002735 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002736 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002737 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002738 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002739
2740 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002741 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002742 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002743 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2744 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002745 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002746 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002747 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002748 let Inst{21} = 0; // No writeback
2749 let Inst{20} = L_bit;
2750 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002751 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002752 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2753 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002754 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002755 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002756 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002757 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002758 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002759
2760 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002761 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002762 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002763 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2764 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002765 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002766 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002767 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002768 let Inst{21} = 0; // No writeback
2769 let Inst{20} = L_bit;
2770 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002771 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002772 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2773 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002774 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002775 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002776 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002777 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002778 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002779
2780 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002781 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002782}
Bill Wendling6c470b82010-11-13 09:09:38 +00002783
Bill Wendlingc93989a2010-11-13 11:20:05 +00002784let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002785
2786let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002787defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2788 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002789
2790let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002791defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2792 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002793
2794} // neverHasSideEffects
2795
Bill Wendling73fe34a2010-11-16 01:16:36 +00002796// FIXME: remove when we have a way to marking a MI with these properties.
2797// FIXME: Should pc be an implicit operand like PICADD, etc?
2798let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2799 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002800def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2801 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002802 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002803 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002804 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002805
Jim Grosbach27debd62011-12-13 21:48:29 +00002806let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2807defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2808 IIC_iLoad_mu>;
2809
2810let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2811defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2812 IIC_iStore_mu>;
2813
2814
2815
Evan Chenga8e29892007-01-19 07:51:42 +00002816//===----------------------------------------------------------------------===//
2817// Move Instructions.
2818//
2819
Evan Chengcd799b92009-06-12 20:46:18 +00002820let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002821def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2822 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2823 bits<4> Rd;
2824 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002825
Johnny Chen103bf952011-04-01 23:30:25 +00002826 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002827 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002828 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002829 let Inst{3-0} = Rm;
2830 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002831}
2832
Andrew Trick90b7b122011-10-18 19:18:52 +00002833def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002834 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2835
Dale Johannesen38d5f042010-06-15 22:24:08 +00002836// A version for the smaller set of tail call registers.
2837let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002838def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002839 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2840 bits<4> Rd;
2841 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002842
Dale Johannesen38d5f042010-06-15 22:24:08 +00002843 let Inst{11-4} = 0b00000000;
2844 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002845 let Inst{3-0} = Rm;
2846 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002847}
2848
Owen Andersonde317f42011-08-09 23:33:27 +00002849def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002850 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002851 "mov", "\t$Rd, $src",
2852 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002853 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002854 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002855 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002856 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002857 let Inst{11-8} = src{11-8};
2858 let Inst{7} = 0;
2859 let Inst{6-5} = src{6-5};
2860 let Inst{4} = 1;
2861 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002862 let Inst{25} = 0;
2863}
Evan Chenga2515702007-03-19 07:09:02 +00002864
Owen Anderson152d4a42011-07-21 23:38:37 +00002865def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2866 DPSoRegImmFrm, IIC_iMOVsr,
2867 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2868 UnaryDP {
2869 bits<4> Rd;
2870 bits<12> src;
2871 let Inst{15-12} = Rd;
2872 let Inst{19-16} = 0b0000;
2873 let Inst{11-5} = src{11-5};
2874 let Inst{4} = 0;
2875 let Inst{3-0} = src{3-0};
2876 let Inst{25} = 0;
2877}
2878
Evan Chengc4af4632010-11-17 20:13:28 +00002879let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002880def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2881 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002882 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002883 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002884 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002885 let Inst{15-12} = Rd;
2886 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002887 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002888}
2889
Evan Chengc4af4632010-11-17 20:13:28 +00002890let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002891def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002892 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002893 "movw", "\t$Rd, $imm",
2894 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002895 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002896 bits<4> Rd;
2897 bits<16> imm;
2898 let Inst{15-12} = Rd;
2899 let Inst{11-0} = imm{11-0};
2900 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002901 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002902 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002903 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002904}
2905
Jim Grosbachffa32252011-07-19 19:13:28 +00002906def : InstAlias<"mov${p} $Rd, $imm",
2907 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2908 Requires<[IsARM]>;
2909
Evan Cheng53519f02011-01-21 18:55:51 +00002910def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2911 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002912
2913let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002914def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2915 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002916 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002917 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002918 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002919 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002920 lo16AllZero:$imm))]>, UnaryDP,
2921 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002922 bits<4> Rd;
2923 bits<16> imm;
2924 let Inst{15-12} = Rd;
2925 let Inst{11-0} = imm{11-0};
2926 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002927 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002928 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002929 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002930}
Evan Cheng13ab0202007-07-10 18:08:01 +00002931
Evan Cheng53519f02011-01-21 18:55:51 +00002932def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2933 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002934
2935} // Constraints
2936
Evan Cheng20956592009-10-21 08:15:52 +00002937def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2938 Requires<[IsARM, HasV6T2]>;
2939
David Goodwinca01a8d2009-09-01 18:32:09 +00002940let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002941def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002942 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2943 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002944
2945// These aren't really mov instructions, but we have to define them this way
2946// due to flag operands.
2947
Evan Cheng071a2792007-09-11 19:55:27 +00002948let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002949def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002950 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2951 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002952def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002953 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2954 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002955}
Evan Chenga8e29892007-01-19 07:51:42 +00002956
Evan Chenga8e29892007-01-19 07:51:42 +00002957//===----------------------------------------------------------------------===//
2958// Extend Instructions.
2959//
2960
2961// Sign extenders
2962
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002963def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002964 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002965def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002966 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002967
Jim Grosbach70327412011-07-27 17:48:13 +00002968def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002969 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002970def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002971 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002972
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002973def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002974
Jim Grosbach70327412011-07-27 17:48:13 +00002975def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002976
2977// Zero extenders
2978
2979let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002980def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002981 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002982def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002983 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002984def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002985 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002986
Jim Grosbach542f6422010-07-28 23:25:44 +00002987// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2988// The transformation should probably be done as a combiner action
2989// instead so we can include a check for masking back in the upper
2990// eight bits of the source into the lower eight bits of the result.
2991//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002992// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002993def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002994 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002995
Jim Grosbach70327412011-07-27 17:48:13 +00002996def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002997 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002998def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002999 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003000}
3001
Evan Chenga8e29892007-01-19 07:51:42 +00003002// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003003def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003004
Evan Chenga8e29892007-01-19 07:51:42 +00003005
Owen Anderson33e57512011-08-10 00:03:03 +00003006def SBFX : I<(outs GPRnopc:$Rd),
3007 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003008 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003009 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003010 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003011 bits<4> Rd;
3012 bits<4> Rn;
3013 bits<5> lsb;
3014 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003015 let Inst{27-21} = 0b0111101;
3016 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003017 let Inst{20-16} = width;
3018 let Inst{15-12} = Rd;
3019 let Inst{11-7} = lsb;
3020 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003021}
3022
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003023def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003024 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003025 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003026 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003027 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003028 bits<4> Rd;
3029 bits<4> Rn;
3030 bits<5> lsb;
3031 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003032 let Inst{27-21} = 0b0111111;
3033 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003034 let Inst{20-16} = width;
3035 let Inst{15-12} = Rd;
3036 let Inst{11-7} = lsb;
3037 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003038}
3039
Evan Chenga8e29892007-01-19 07:51:42 +00003040//===----------------------------------------------------------------------===//
3041// Arithmetic Instructions.
3042//
3043
Jim Grosbach26421962008-10-14 20:36:24 +00003044defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003045 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003046 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003047defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003048 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003049 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003050
Evan Chengc85e8322007-07-05 07:13:32 +00003051// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003052//
Andrew Trick90b7b122011-10-18 19:18:52 +00003053// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3054// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003055// AdjustInstrPostInstrSelection where we determine whether or not to
3056// set the "s" bit based on CPSR liveness.
3057//
Andrew Trick90b7b122011-10-18 19:18:52 +00003058// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003059// support for an optional CPSR definition that corresponds to the DAG
3060// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003061defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3062 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3063defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3064 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003065
Evan Cheng62674222009-06-25 23:34:10 +00003066defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003067 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003068 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003069defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003070 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003071 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003072
Evan Cheng342e3162011-08-30 01:34:54 +00003073defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3074 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3075 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003076
3077// FIXME: Eliminate them if we can write def : Pat patterns which defines
3078// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003079defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3080 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003081
Evan Cheng342e3162011-08-30 01:34:54 +00003082defm RSC : AI1_rsc_irs<0b0111, "rsc",
3083 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3084 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003085
Evan Chenga8e29892007-01-19 07:51:42 +00003086// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003087// The assume-no-carry-in form uses the negation of the input since add/sub
3088// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3089// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3090// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003091def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3092 (SUBri GPR:$src, so_imm_neg:$imm)>;
3093def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3094 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3095
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003096// The with-carry-in form matches bitwise not instead of the negation.
3097// Effectively, the inverse interpretation of the carry flag already accounts
3098// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003099def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3100 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003101
3102// Note: These are implemented in C++ code, because they have to generate
3103// ADD/SUBrs instructions, which use a complex pattern that a xform function
3104// cannot produce.
3105// (mul X, 2^n+1) -> (add (X << n), X)
3106// (mul X, 2^n-1) -> (rsb X, (X << n))
3107
Jim Grosbach7931df32011-07-22 18:06:01 +00003108// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003109// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003110class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003111 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003112 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3113 string asm = "\t$Rd, $Rn, $Rm">
3114 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003115 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003116 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003117 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003118 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003119 let Inst{11-4} = op11_4;
3120 let Inst{19-16} = Rn;
3121 let Inst{15-12} = Rd;
3122 let Inst{3-0} = Rm;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003123
Silviu Baranga82e1bba2012-04-05 16:13:15 +00003124 let Unpredictable{11-8} = 0b1111;
Johnny Chen08b85f32010-02-13 01:21:01 +00003125}
3126
Jim Grosbach7931df32011-07-22 18:06:01 +00003127// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003128
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003129def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003130 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3131 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003132def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003133 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3134 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3135def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3136 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003137 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003138def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3139 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003140 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003141
3142def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3143def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3144def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3145def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3146def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3147def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3148def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3149def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3150def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3151def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3152def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3153def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003154
Jim Grosbach7931df32011-07-22 18:06:01 +00003155// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003156
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003157def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3158def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3159def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3160def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3161def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3162def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3163def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3164def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3165def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3166def USAX : AAI<0b01100101, 0b11110101, "usax">;
3167def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3168def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003169
Jim Grosbach7931df32011-07-22 18:06:01 +00003170// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003171
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003172def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3173def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3174def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3175def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3176def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3177def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3178def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3179def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3180def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3181def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3182def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3183def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003184
Jim Grosbachd30970f2011-08-11 22:30:30 +00003185// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003186
Jim Grosbach70987fb2010-10-18 23:35:38 +00003187def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003188 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003189 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003190 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003191 bits<4> Rd;
3192 bits<4> Rn;
3193 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003194 let Inst{27-20} = 0b01111000;
3195 let Inst{15-12} = 0b1111;
3196 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003197 let Inst{19-16} = Rd;
3198 let Inst{11-8} = Rm;
3199 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003200}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003201def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003202 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003203 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003204 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003205 bits<4> Rd;
3206 bits<4> Rn;
3207 bits<4> Rm;
3208 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003209 let Inst{27-20} = 0b01111000;
3210 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003211 let Inst{19-16} = Rd;
3212 let Inst{15-12} = Ra;
3213 let Inst{11-8} = Rm;
3214 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003215}
3216
Jim Grosbachd30970f2011-08-11 22:30:30 +00003217// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003218
Owen Anderson33e57512011-08-10 00:03:03 +00003219def SSAT : AI<(outs GPRnopc:$Rd),
3220 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003221 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003222 bits<4> Rd;
3223 bits<5> sat_imm;
3224 bits<4> Rn;
3225 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003226 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003227 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003228 let Inst{20-16} = sat_imm;
3229 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003230 let Inst{11-7} = sh{4-0};
3231 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003232 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003233}
3234
Owen Anderson33e57512011-08-10 00:03:03 +00003235def SSAT16 : AI<(outs GPRnopc:$Rd),
3236 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003237 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003238 bits<4> Rd;
3239 bits<4> sat_imm;
3240 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003241 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003242 let Inst{11-4} = 0b11110011;
3243 let Inst{15-12} = Rd;
3244 let Inst{19-16} = sat_imm;
3245 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003246}
3247
Owen Anderson33e57512011-08-10 00:03:03 +00003248def USAT : AI<(outs GPRnopc:$Rd),
3249 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003250 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003251 bits<4> Rd;
3252 bits<5> sat_imm;
3253 bits<4> Rn;
3254 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003255 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003256 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003257 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003258 let Inst{11-7} = sh{4-0};
3259 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003260 let Inst{20-16} = sat_imm;
3261 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003262}
3263
Owen Anderson33e57512011-08-10 00:03:03 +00003264def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003265 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003266 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003267 bits<4> Rd;
3268 bits<4> sat_imm;
3269 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003270 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003271 let Inst{11-4} = 0b11110011;
3272 let Inst{15-12} = Rd;
3273 let Inst{19-16} = sat_imm;
3274 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003275}
Evan Chenga8e29892007-01-19 07:51:42 +00003276
Owen Anderson33e57512011-08-10 00:03:03 +00003277def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3278 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3279def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3280 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003281
Evan Chenga8e29892007-01-19 07:51:42 +00003282//===----------------------------------------------------------------------===//
3283// Bitwise Instructions.
3284//
3285
Jim Grosbach26421962008-10-14 20:36:24 +00003286defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003287 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003288 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003289defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003290 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003291 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003292defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003293 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003294 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003295defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003296 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003297 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003298
Jim Grosbachc29769b2011-07-28 19:46:12 +00003299// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3300// like in the actual instruction encoding. The complexity of mapping the mask
3301// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3302// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003303def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003304 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003305 "bfc", "\t$Rd, $imm", "$src = $Rd",
3306 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003307 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003308 bits<4> Rd;
3309 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003310 let Inst{27-21} = 0b0111110;
3311 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003312 let Inst{15-12} = Rd;
3313 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003314 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003315}
3316
Johnny Chenb2503c02010-02-17 06:31:48 +00003317// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003318def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3319 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3320 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3321 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3322 bf_inv_mask_imm:$imm))]>,
3323 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003324 bits<4> Rd;
3325 bits<4> Rn;
3326 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003327 let Inst{27-21} = 0b0111110;
3328 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003329 let Inst{15-12} = Rd;
3330 let Inst{11-7} = imm{4-0}; // lsb
3331 let Inst{20-16} = imm{9-5}; // width
3332 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003333}
3334
Jim Grosbach36860462010-10-21 22:19:32 +00003335def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3336 "mvn", "\t$Rd, $Rm",
3337 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3338 bits<4> Rd;
3339 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003340 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003341 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003342 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003343 let Inst{15-12} = Rd;
3344 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003345}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003346def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3347 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003348 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003349 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003350 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003351 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003352 let Inst{19-16} = 0b0000;
3353 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003354 let Inst{11-5} = shift{11-5};
3355 let Inst{4} = 0;
3356 let Inst{3-0} = shift{3-0};
3357}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003358def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3359 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003360 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3361 bits<4> Rd;
3362 bits<12> shift;
3363 let Inst{25} = 0;
3364 let Inst{19-16} = 0b0000;
3365 let Inst{15-12} = Rd;
3366 let Inst{11-8} = shift{11-8};
3367 let Inst{7} = 0;
3368 let Inst{6-5} = shift{6-5};
3369 let Inst{4} = 1;
3370 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003371}
Evan Chengc4af4632010-11-17 20:13:28 +00003372let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003373def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3374 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3375 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3376 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003377 bits<12> imm;
3378 let Inst{25} = 1;
3379 let Inst{19-16} = 0b0000;
3380 let Inst{15-12} = Rd;
3381 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003382}
Evan Chenga8e29892007-01-19 07:51:42 +00003383
3384def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3385 (BICri GPR:$src, so_imm_not:$imm)>;
3386
3387//===----------------------------------------------------------------------===//
3388// Multiply Instructions.
3389//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003390class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3391 string opc, string asm, list<dag> pattern>
3392 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3393 bits<4> Rd;
3394 bits<4> Rm;
3395 bits<4> Rn;
3396 let Inst{19-16} = Rd;
3397 let Inst{11-8} = Rm;
3398 let Inst{3-0} = Rn;
3399}
3400class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3401 string opc, string asm, list<dag> pattern>
3402 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3403 bits<4> RdLo;
3404 bits<4> RdHi;
3405 bits<4> Rm;
3406 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003407 let Inst{19-16} = RdHi;
3408 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003409 let Inst{11-8} = Rm;
3410 let Inst{3-0} = Rn;
3411}
Evan Chenga8e29892007-01-19 07:51:42 +00003412
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003413// FIXME: The v5 pseudos are only necessary for the additional Constraint
3414// property. Remove them when it's possible to add those properties
3415// on an individual MachineInstr, not just an instuction description.
Jim Grosbach2a22b692012-04-19 23:59:26 +00003416let isCommutable = 1, TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003417def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd),
3418 (ins GPRnopc:$Rn, GPRnopc:$Rm),
3419 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
3420 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
3421 Requires<[IsARM, HasV6]> {
Johnny Chen597028c2011-04-04 23:57:05 +00003422 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003423 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003424}
Evan Chenga8e29892007-01-19 07:51:42 +00003425
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003426let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003427def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003428 pred:$p, cc_out:$s),
3429 4, IIC_iMUL32,
3430 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3431 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
3432 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003433}
3434
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003435def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003436 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003437 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3438 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003439 bits<4> Ra;
3440 let Inst{15-12} = Ra;
3441}
Evan Chenga8e29892007-01-19 07:51:42 +00003442
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003443let Constraints = "@earlyclobber $Rd" in
3444def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003445 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
3446 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003447 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3448 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3449 Requires<[IsARM, NoV6]>;
3450
Jim Grosbach65711012010-11-19 22:22:37 +00003451def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3452 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3453 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003454 Requires<[IsARM, HasV6T2]> {
3455 bits<4> Rd;
3456 bits<4> Rm;
3457 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003458 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003459 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003460 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003461 let Inst{11-8} = Rm;
3462 let Inst{3-0} = Rn;
3463}
Evan Chengedcbada2009-07-06 22:05:45 +00003464
Evan Chenga8e29892007-01-19 07:51:42 +00003465// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003466let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003467let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003468def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003469 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003470 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3471 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003472
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003473def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003474 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003475 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3476 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003477
3478let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3479def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3480 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003481 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003482 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3483 Requires<[IsARM, NoV6]>;
3484
3485def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3486 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003487 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003488 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3489 Requires<[IsARM, NoV6]>;
3490}
Evan Cheng8de898a2009-06-26 00:19:44 +00003491}
Evan Chenga8e29892007-01-19 07:51:42 +00003492
3493// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003494def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3495 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003496 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3497 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003498def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3499 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003500 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3501 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003502
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003503def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3504 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3505 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3506 Requires<[IsARM, HasV6]> {
3507 bits<4> RdLo;
3508 bits<4> RdHi;
3509 bits<4> Rm;
3510 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003511 let Inst{19-16} = RdHi;
3512 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003513 let Inst{11-8} = Rm;
3514 let Inst{3-0} = Rn;
3515}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003516
3517let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3518def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3519 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003520 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003521 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3522 Requires<[IsARM, NoV6]>;
3523def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3524 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003525 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003526 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3527 Requires<[IsARM, NoV6]>;
3528def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3529 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003530 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003531 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3532 Requires<[IsARM, NoV6]>;
3533}
3534
Evan Chengcd799b92009-06-12 20:46:18 +00003535} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003536
3537// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003538def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3539 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3540 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003541 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003542 let Inst{15-12} = 0b1111;
3543}
Evan Cheng13ab0202007-07-10 18:08:01 +00003544
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003545def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003546 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003547 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003548 let Inst{15-12} = 0b1111;
3549}
3550
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003551def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3552 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3553 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3554 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3555 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003556
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003557def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3558 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003559 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003560 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003561
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003562def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3563 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Tim Northover44600d72012-05-17 13:12:13 +00003564 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003565 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003566
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003567def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3568 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003569 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003570 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003571
Raul Herbster37fb5b12007-08-30 23:25:47 +00003572multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003573 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3574 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3575 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3576 (sext_inreg GPR:$Rm, i16)))]>,
3577 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003578
Jim Grosbach3870b752010-10-22 18:35:16 +00003579 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3580 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3581 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3582 (sra GPR:$Rm, (i32 16))))]>,
3583 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003584
Jim Grosbach3870b752010-10-22 18:35:16 +00003585 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3586 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3587 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3588 (sext_inreg GPR:$Rm, i16)))]>,
3589 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003590
Jim Grosbach3870b752010-10-22 18:35:16 +00003591 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3592 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3593 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3594 (sra GPR:$Rm, (i32 16))))]>,
3595 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003596
Jim Grosbach3870b752010-10-22 18:35:16 +00003597 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3598 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3599 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3600 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3601 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003602
Jim Grosbach3870b752010-10-22 18:35:16 +00003603 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3604 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3605 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3606 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3607 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003608}
3609
Raul Herbster37fb5b12007-08-30 23:25:47 +00003610
3611multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003612 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003613 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3614 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003615 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003616 [(set GPRnopc:$Rd, (add GPR:$Ra,
3617 (opnode (sext_inreg GPRnopc:$Rn, i16),
3618 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003619 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003620
Owen Anderson33e57512011-08-10 00:03:03 +00003621 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3622 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003623 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003624 [(set GPRnopc:$Rd,
3625 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3626 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003627 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003628
Owen Anderson33e57512011-08-10 00:03:03 +00003629 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3630 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003631 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003632 [(set GPRnopc:$Rd,
3633 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3634 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003635 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003636
Owen Anderson33e57512011-08-10 00:03:03 +00003637 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3638 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003639 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003640 [(set GPRnopc:$Rd,
3641 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3642 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003643 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003644
Owen Anderson33e57512011-08-10 00:03:03 +00003645 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3646 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003647 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003648 [(set GPRnopc:$Rd,
3649 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3650 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003651 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003652
Owen Anderson33e57512011-08-10 00:03:03 +00003653 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3654 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003655 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003656 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003657 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3658 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003659 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003660 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003661}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003662
Raul Herbster37fb5b12007-08-30 23:25:47 +00003663defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3664defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003665
Jim Grosbachd30970f2011-08-11 22:30:30 +00003666// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003667def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3668 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003669 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003670 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003671
Owen Anderson33e57512011-08-10 00:03:03 +00003672def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3673 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003674 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003675 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003676
Owen Anderson33e57512011-08-10 00:03:03 +00003677def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3678 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003679 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003680 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003681
Owen Anderson33e57512011-08-10 00:03:03 +00003682def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3683 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003684 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003685 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003686
Jim Grosbachd30970f2011-08-11 22:30:30 +00003687// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003688class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3689 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003690 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003691 bits<4> Rn;
3692 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003693 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003694 let Inst{22} = long;
3695 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003696 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003697 let Inst{7} = 0;
3698 let Inst{6} = sub;
3699 let Inst{5} = swap;
3700 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003701 let Inst{3-0} = Rn;
3702}
3703class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3704 InstrItinClass itin, string opc, string asm>
3705 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3706 bits<4> Rd;
3707 let Inst{15-12} = 0b1111;
3708 let Inst{19-16} = Rd;
3709}
3710class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3711 InstrItinClass itin, string opc, string asm>
3712 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3713 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003714 bits<4> Rd;
3715 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003716 let Inst{15-12} = Ra;
3717}
3718class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3719 InstrItinClass itin, string opc, string asm>
3720 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3721 bits<4> RdLo;
3722 bits<4> RdHi;
3723 let Inst{19-16} = RdHi;
3724 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003725}
3726
3727multiclass AI_smld<bit sub, string opc> {
3728
Owen Anderson33e57512011-08-10 00:03:03 +00003729 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3730 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003731 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003732
Owen Anderson33e57512011-08-10 00:03:03 +00003733 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3734 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003735 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003736
Owen Anderson33e57512011-08-10 00:03:03 +00003737 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3738 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003739 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003740
Owen Anderson33e57512011-08-10 00:03:03 +00003741 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3742 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003743 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003744
3745}
3746
3747defm SMLA : AI_smld<0, "smla">;
3748defm SMLS : AI_smld<1, "smls">;
3749
Johnny Chen2ec5e492010-02-22 21:50:40 +00003750multiclass AI_sdml<bit sub, string opc> {
3751
Jim Grosbache15defc2011-08-10 23:23:47 +00003752 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3753 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3754 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3755 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003756}
3757
3758defm SMUA : AI_sdml<0, "smua">;
3759defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003760
Evan Chenga8e29892007-01-19 07:51:42 +00003761//===----------------------------------------------------------------------===//
3762// Misc. Arithmetic Instructions.
3763//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003764
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003765def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3766 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3767 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003768
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003769def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3770 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3771 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3772 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003773
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003774def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3775 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3776 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003777
Evan Cheng9568e5c2011-06-21 06:01:08 +00003778let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003779def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3780 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003781 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003782 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003783
Evan Cheng9568e5c2011-06-21 06:01:08 +00003784let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003785def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3786 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003787 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003788 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003789
Evan Chengf60ceac2011-06-15 17:17:48 +00003790def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3791 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3792 (REVSH GPR:$Rm)>;
3793
Jim Grosbache1d58a62011-09-14 22:52:14 +00003794def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3795 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003796 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003797 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3798 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3799 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003800 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003801
Evan Chenga8e29892007-01-19 07:51:42 +00003802// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003803def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3804 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3805def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3806 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003807
Bob Wilsondc66eda2010-08-16 22:26:55 +00003808// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3809// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003810def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3811 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003812 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003813 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3814 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3815 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003816 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003817
Evan Chenga8e29892007-01-19 07:51:42 +00003818// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3819// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003820def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3821 (srl GPRnopc:$src2, imm16_31:$sh)),
3822 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3823def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3824 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3825 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003826
Evan Chenga8e29892007-01-19 07:51:42 +00003827//===----------------------------------------------------------------------===//
3828// Comparison Instructions...
3829//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003830
Jim Grosbach26421962008-10-14 20:36:24 +00003831defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003832 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003833 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003834
Jim Grosbach97a884d2010-12-07 20:41:06 +00003835// ARMcmpZ can re-use the above instruction definitions.
3836def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3837 (CMPri GPR:$src, so_imm:$imm)>;
3838def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3839 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003840def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3841 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3842def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3843 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003844
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003845// FIXME: We have to be careful when using the CMN instruction and comparison
3846// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003847// results:
3848//
3849// rsbs r1, r1, 0
3850// cmp r0, r1
3851// mov r0, #0
3852// it ls
3853// mov r0, #1
3854//
3855// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003856//
Bill Wendling6165e872010-08-26 18:33:51 +00003857// cmn r0, r1
3858// mov r0, #0
3859// it ls
3860// mov r0, #1
3861//
3862// However, the CMN gives the *opposite* result when r1 is 0. This is because
3863// the carry flag is set in the CMP case but not in the CMN case. In short, the
3864// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3865// value of r0 and the carry bit (because the "carry bit" parameter to
3866// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3867// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3868// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3869// parameter to AddWithCarry is defined as 0).
3870//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003871// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003872//
3873// x = 0
3874// ~x = 0xFFFF FFFF
3875// ~x + 1 = 0x1 0000 0000
3876// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3877//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003878// Therefore, we should disable CMN when comparing against zero, until we can
3879// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3880// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003881//
3882// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3883//
3884// This is related to <rdar://problem/7569620>.
3885//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003886//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3887// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003888
Evan Chenga8e29892007-01-19 07:51:42 +00003889// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003890defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003891 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003892 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003893defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003894 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003895 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003896
David Goodwinc0309b42009-06-29 15:33:01 +00003897defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003898 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003899 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003900
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003901//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3902// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003903
David Goodwinc0309b42009-06-29 15:33:01 +00003904def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003905 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003906
Evan Cheng218977b2010-07-13 19:27:42 +00003907// Pseudo i64 compares for some floating point compares.
3908let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3909 Defs = [CPSR] in {
3910def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003911 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003912 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003913 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3914
3915def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003916 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003917 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3918} // usesCustomInserter
3919
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003920
Evan Chenga8e29892007-01-19 07:51:42 +00003921// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003922// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003923// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003924let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003925
3926let isCommutable = 1 in
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003927def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003928 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003929 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3930 RegConstraint<"$false = $Rd">;
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003931
Owen Anderson92a20222011-07-21 18:54:16 +00003932def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3933 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003934 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003935 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3936 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003937 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003938def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3939 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3940 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003941 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3942 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003943 RegConstraint<"$false = $Rd">;
3944
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003945
Evan Chengc4af4632010-11-17 20:13:28 +00003946let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003947def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003948 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003949 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003950 []>,
3951 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003952
Evan Chengc4af4632010-11-17 20:13:28 +00003953let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003954def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3955 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003956 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003957 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003958 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003959
Evan Cheng63f35442010-11-13 02:25:14 +00003960// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003961let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003962def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3963 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003964 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003965
Evan Chengc4af4632010-11-17 20:13:28 +00003966let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003967def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3968 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003969 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003970 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003971 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00003972
Evan Chengc892aeb2012-02-23 01:19:06 +00003973// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00003974multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
3975 Instruction irsr,
3976 InstrItinClass iii, InstrItinClass iir,
3977 InstrItinClass iis> {
3978 def ri : ARMPseudoExpand<(outs GPR:$Rd),
3979 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
3980 4, iii, [],
3981 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
3982 RegConstraint<"$Rn = $Rd">;
3983 def rr : ARMPseudoExpand<(outs GPR:$Rd),
3984 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
3985 4, iir, [],
3986 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3987 RegConstraint<"$Rn = $Rd">;
3988 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
3989 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
3990 4, iis, [],
3991 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
3992 RegConstraint<"$Rn = $Rd">;
3993 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
3994 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
3995 4, iis, [],
3996 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
3997 RegConstraint<"$Rn = $Rd">;
3998}
Evan Chengc892aeb2012-02-23 01:19:06 +00003999
Evan Cheng03a18522012-03-20 21:28:05 +00004000defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
4001 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4002defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
4003 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4004defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
4005 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00004006
Owen Andersonf523e472010-09-23 23:45:25 +00004007} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004008
Evan Cheng03a18522012-03-20 21:28:05 +00004009
Jim Grosbach3728e962009-12-10 00:11:09 +00004010//===----------------------------------------------------------------------===//
4011// Atomic operations intrinsics
4012//
4013
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004014def MemBarrierOptOperand : AsmOperandClass {
4015 let Name = "MemBarrierOpt";
4016 let ParserMethod = "parseMemBarrierOptOperand";
4017}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004018def memb_opt : Operand<i32> {
4019 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004020 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004021 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004022}
Jim Grosbach3728e962009-12-10 00:11:09 +00004023
Bob Wilsonf74a4292010-10-30 00:54:37 +00004024// memory barriers protect the atomic sequences
4025let hasSideEffects = 1 in {
4026def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4027 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4028 Requires<[IsARM, HasDB]> {
4029 bits<4> opt;
4030 let Inst{31-4} = 0xf57ff05;
4031 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004032}
Jim Grosbach3728e962009-12-10 00:11:09 +00004033}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004034
Bob Wilsonf74a4292010-10-30 00:54:37 +00004035def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004036 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004037 Requires<[IsARM, HasDB]> {
4038 bits<4> opt;
4039 let Inst{31-4} = 0xf57ff04;
4040 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004041}
4042
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004043// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004044def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4045 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004046 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004047 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004048 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004049 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004050}
4051
Chad Rosier3f5966b2012-04-17 21:48:36 +00004052// Pseudo instruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004053// to implement integer ABS
4054let usesCustomInserter = 1, Defs = [CPSR] in {
4055def ABS : ARMPseudoInst<
4056 (outs GPR:$dst), (ins GPR:$src),
4057 8, NoItinerary, []>;
4058}
4059
Jim Grosbach66869102009-12-11 18:52:41 +00004060let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004061 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004062 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004063 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004064 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4065 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004066 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004067 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4068 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004069 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004070 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4071 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004072 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004073 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4074 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004076 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4077 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004078 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004079 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004080 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4081 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4082 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4083 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4084 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4085 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4086 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4087 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004088 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004089 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4090 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004091 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004092 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004093 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004094 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4095 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004096 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004097 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4098 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004099 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004100 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4101 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004102 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004103 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4104 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004105 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004106 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4107 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004108 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004109 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004110 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4111 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4112 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4113 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4114 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4115 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4116 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4117 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004118 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004119 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004121 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004122 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004124 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4125 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004127 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4128 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004130 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4131 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004133 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4134 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004136 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4137 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004139 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004140 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4141 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4142 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4143 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4144 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4145 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4146 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4147 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004148 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004149 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4150 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004151 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004152
4153 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004155 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4156 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004158 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4159 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004161 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4162
Jim Grosbache801dc42009-12-12 01:40:06 +00004163 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004165 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4166 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004168 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4169 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004171 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4172}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004173}
4174
Manman Ren763a75d2012-06-01 02:44:42 +00004175let usesCustomInserter = 1 in {
4176 def COPY_STRUCT_BYVAL_I32 : PseudoInst<
4177 (outs), (ins GPR:$dst, GPR:$src, i32imm:$size),
4178 NoItinerary,
4179 [(ARMcopystructbyval GPR:$dst, GPR:$src, imm:$size)]>;
4180}
4181
Jim Grosbach5278eb82009-12-11 01:42:04 +00004182let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004183def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4184 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004185 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004186def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4187 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004188def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4189 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004190let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004191def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004192 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004193 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004194}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004195}
4196
Jim Grosbach86875a22010-10-29 19:58:57 +00004197let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004198def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004199 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004200def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004201 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004202def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004203 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004204let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004205def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004206 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004207 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004208 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004209}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004210}
4211
Jim Grosbach5278eb82009-12-11 01:42:04 +00004212
Jim Grosbachd30970f2011-08-11 22:30:30 +00004213def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004214 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004215 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004216}
4217
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004218// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004219let mayLoad = 1, mayStore = 1 in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004220def SWP : AIswp<0, (outs GPRnopc:$Rt),
4221 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swp", []>;
4222def SWPB: AIswp<1, (outs GPRnopc:$Rt),
4223 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004224}
4225
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004226//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004227// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004228//
4229
Jim Grosbach83ab0702011-07-13 22:01:08 +00004230def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4231 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004232 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004233 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4234 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004235 bits<4> opc1;
4236 bits<4> CRn;
4237 bits<4> CRd;
4238 bits<4> cop;
4239 bits<3> opc2;
4240 bits<4> CRm;
4241
4242 let Inst{3-0} = CRm;
4243 let Inst{4} = 0;
4244 let Inst{7-5} = opc2;
4245 let Inst{11-8} = cop;
4246 let Inst{15-12} = CRd;
4247 let Inst{19-16} = CRn;
4248 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004249}
4250
Silviu Barangae546c4c2012-04-18 13:02:55 +00004251def CDP2 : ABXI<0b1110, (outs), (ins pf_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00004252 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004253 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004254 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4255 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004256 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004257 bits<4> opc1;
4258 bits<4> CRn;
4259 bits<4> CRd;
4260 bits<4> cop;
4261 bits<3> opc2;
4262 bits<4> CRm;
4263
4264 let Inst{3-0} = CRm;
4265 let Inst{4} = 0;
4266 let Inst{7-5} = opc2;
4267 let Inst{11-8} = cop;
4268 let Inst{15-12} = CRd;
4269 let Inst{19-16} = CRn;
4270 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004271}
4272
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004273class ACI<dag oops, dag iops, string opc, string asm,
4274 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004275 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4276 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004277 let Inst{27-25} = 0b110;
4278}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004279class ACInoP<dag oops, dag iops, string opc, string asm,
4280 IndexMode im = IndexModeNone>
4281 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4282 opc, asm, "", []> {
4283 let Inst{31-28} = 0b1111;
4284 let Inst{27-25} = 0b110;
4285}
4286multiclass LdStCop<bit load, bit Dbit, string asm> {
4287 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4288 asm, "\t$cop, $CRd, $addr"> {
4289 bits<13> addr;
4290 bits<4> cop;
4291 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004292 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004293 let Inst{23} = addr{8};
4294 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004295 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004296 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004297 let Inst{19-16} = addr{12-9};
4298 let Inst{15-12} = CRd;
4299 let Inst{11-8} = cop;
4300 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004301 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004302 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004303 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4304 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4305 bits<13> addr;
4306 bits<4> cop;
4307 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004308 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004309 let Inst{23} = addr{8};
4310 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004311 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004312 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004313 let Inst{19-16} = addr{12-9};
4314 let Inst{15-12} = CRd;
4315 let Inst{11-8} = cop;
4316 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004317 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004318 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004319 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4320 postidx_imm8s4:$offset),
4321 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4322 bits<9> offset;
4323 bits<4> addr;
4324 bits<4> cop;
4325 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004326 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004327 let Inst{23} = offset{8};
4328 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004329 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004330 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004331 let Inst{19-16} = addr;
4332 let Inst{15-12} = CRd;
4333 let Inst{11-8} = cop;
4334 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004335 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004336 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004337 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004338 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004339 coproc_option_imm:$option),
4340 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004341 bits<8> option;
4342 bits<4> addr;
4343 bits<4> cop;
4344 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004345 let Inst{24} = 0; // P = 0
4346 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004347 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004348 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004349 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004350 let Inst{19-16} = addr;
4351 let Inst{15-12} = CRd;
4352 let Inst{11-8} = cop;
4353 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004354 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004355 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004356}
4357multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4358 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4359 asm, "\t$cop, $CRd, $addr"> {
4360 bits<13> addr;
4361 bits<4> cop;
4362 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004363 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004364 let Inst{23} = addr{8};
4365 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004366 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004367 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004368 let Inst{19-16} = addr{12-9};
4369 let Inst{15-12} = CRd;
4370 let Inst{11-8} = cop;
4371 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004372 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004373 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004374 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4375 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4376 bits<13> addr;
4377 bits<4> cop;
4378 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004379 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004380 let Inst{23} = addr{8};
4381 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004382 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004383 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004384 let Inst{19-16} = addr{12-9};
4385 let Inst{15-12} = CRd;
4386 let Inst{11-8} = cop;
4387 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004388 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004389 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004390 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4391 postidx_imm8s4:$offset),
4392 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4393 bits<9> offset;
4394 bits<4> addr;
4395 bits<4> cop;
4396 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004397 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004398 let Inst{23} = offset{8};
4399 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004400 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004401 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004402 let Inst{19-16} = addr;
4403 let Inst{15-12} = CRd;
4404 let Inst{11-8} = cop;
4405 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004406 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004407 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004408 def _OPTION : ACInoP<(outs),
4409 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004410 coproc_option_imm:$option),
4411 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004412 bits<8> option;
4413 bits<4> addr;
4414 bits<4> cop;
4415 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004416 let Inst{24} = 0; // P = 0
4417 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004418 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004419 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004420 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004421 let Inst{19-16} = addr;
4422 let Inst{15-12} = CRd;
4423 let Inst{11-8} = cop;
4424 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004425 let DecoderMethod = "DecodeCopMemInstruction";
4426 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004427}
4428
Jim Grosbach2bd01182011-10-11 21:55:36 +00004429defm LDC : LdStCop <1, 0, "ldc">;
4430defm LDCL : LdStCop <1, 1, "ldcl">;
4431defm STC : LdStCop <0, 0, "stc">;
4432defm STCL : LdStCop <0, 1, "stcl">;
4433defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4434defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4435defm STC2 : LdSt2Cop<0, 0, "stc2">;
4436defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004437
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004438//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004439// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004440//
4441
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004442class MovRCopro<string opc, bit direction, dag oops, dag iops,
4443 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004444 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004445 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004446 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004447 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004448
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004449 bits<4> Rt;
4450 bits<4> cop;
4451 bits<3> opc1;
4452 bits<3> opc2;
4453 bits<4> CRm;
4454 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004455
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004456 let Inst{15-12} = Rt;
4457 let Inst{11-8} = cop;
4458 let Inst{23-21} = opc1;
4459 let Inst{7-5} = opc2;
4460 let Inst{3-0} = CRm;
4461 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004462}
4463
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004464def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004465 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004466 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4467 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004468 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4469 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004470def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4471 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4472 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004473def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004474 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004475 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4476 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004477def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4478 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4479 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004480
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004481def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4482 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4483
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004484class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4485 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004486 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004487 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004488 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004489 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004490 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004491
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004492 bits<4> Rt;
4493 bits<4> cop;
4494 bits<3> opc1;
4495 bits<3> opc2;
4496 bits<4> CRm;
4497 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004498
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004499 let Inst{15-12} = Rt;
4500 let Inst{11-8} = cop;
4501 let Inst{23-21} = opc1;
4502 let Inst{7-5} = opc2;
4503 let Inst{3-0} = CRm;
4504 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004505}
4506
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004507def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004508 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004509 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4510 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004511 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4512 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004513def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4514 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4515 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004516def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004517 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004518 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4519 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004520def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4521 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4522 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004523
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004524def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4525 imm:$CRm, imm:$opc2),
4526 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4527
Jim Grosbachd30970f2011-08-11 22:30:30 +00004528class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004529 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004530 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004531 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004532 let Inst{23-21} = 0b010;
4533 let Inst{20} = direction;
4534
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004535 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004536 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004537 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004538 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004539 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004540
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004541 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004542 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004543 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004544 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004545 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004546}
4547
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004548def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004549 [(int_arm_mcrr imm:$cop, imm:$opc1, GPRnopc:$Rt,
4550 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004551def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4552
Jim Grosbachd30970f2011-08-11 22:30:30 +00004553class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004554 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004555 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm), NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004556 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004557 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004558 let Inst{23-21} = 0b010;
4559 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004560
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004561 bits<4> Rt;
4562 bits<4> Rt2;
4563 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004564 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004565 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004566
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004567 let Inst{15-12} = Rt;
4568 let Inst{19-16} = Rt2;
4569 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004570 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004571 let Inst{3-0} = CRm;
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004572
4573 let DecoderMethod = "DecodeMRRC2";
Johnny Chen906d57f2010-02-12 01:44:23 +00004574}
4575
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004576def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004577 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPRnopc:$Rt,
4578 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004579def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004580
Johnny Chenb98e1602010-02-12 18:55:33 +00004581//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004582// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004583//
4584
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004585// Move to ARM core register from Special Register
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004586def MRS : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004587 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004588 bits<4> Rd;
4589 let Inst{23-16} = 0b00001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004590 let Unpredictable{19-17} = 0b111;
4591
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004592 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004593
4594 let Inst{11-0} = 0b000000000000;
4595 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004596}
4597
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004598def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPRnopc:$Rd, pred:$p)>,
4599 Requires<[IsARM]>;
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004600
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004601// The MRSsys instruction is the MRS instruction from the ARM ARM,
4602// section B9.3.9, with the R bit set to 1.
4603def MRSsys : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004604 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004605 bits<4> Rd;
4606 let Inst{23-16} = 0b01001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004607 let Unpredictable{19-16} = 0b1111;
4608
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004609 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004610
4611 let Inst{11-0} = 0b000000000000;
4612 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004613}
4614
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004615// Move from ARM core register to Special Register
4616//
4617// No need to have both system and application versions, the encodings are the
4618// same and the assembly parser has no way to distinguish between them. The mask
4619// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4620// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004621def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4622 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004623 bits<5> mask;
4624 bits<4> Rn;
4625
4626 let Inst{23} = 0;
4627 let Inst{22} = mask{4}; // R bit
4628 let Inst{21-20} = 0b10;
4629 let Inst{19-16} = mask{3-0};
4630 let Inst{15-12} = 0b1111;
4631 let Inst{11-4} = 0b00000000;
4632 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004633}
4634
Owen Andersoncd20c582011-10-20 22:23:58 +00004635def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4636 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004637 bits<5> mask;
4638 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004639
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004640 let Inst{23} = 0;
4641 let Inst{22} = mask{4}; // R bit
4642 let Inst{21-20} = 0b10;
4643 let Inst{19-16} = mask{3-0};
4644 let Inst{15-12} = 0b1111;
4645 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004646}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004647
4648//===----------------------------------------------------------------------===//
4649// TLS Instructions
4650//
4651
4652// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004653// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004654// complete with fixup for the aeabi_read_tp function.
4655let isCall = 1,
4656 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4657 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4658 [(set R0, ARMthread_pointer)]>;
4659}
4660
4661//===----------------------------------------------------------------------===//
4662// SJLJ Exception handling intrinsics
4663// eh_sjlj_setjmp() is an instruction sequence to store the return
4664// address and save #0 in R0 for the non-longjmp case.
4665// Since by its nature we may be coming from some other function to get
4666// here, and we're using the stack frame for the containing function to
4667// save/restore registers, we can't keep anything live in regs across
4668// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004669// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004670// except for our own input by listing the relevant registers in Defs. By
4671// doing so, we also cause the prologue/epilogue code to actively preserve
4672// all of the callee-saved resgisters, which is exactly what we want.
4673// A constant value is passed in $val, and we use the location as a scratch.
4674//
4675// These are pseudo-instructions and are lowered to individual MC-insts, so
4676// no encoding information is necessary.
4677let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004678 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004679 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4680 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004681 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4682 NoItinerary,
4683 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4684 Requires<[IsARM, HasVFP2]>;
4685}
4686
4687let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004688 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004689 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004690 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4691 NoItinerary,
4692 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4693 Requires<[IsARM, NoVFP]>;
4694}
4695
Evan Chengafff9412011-12-20 18:26:50 +00004696// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004697let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4698 Defs = [ R7, LR, SP ] in {
4699def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4700 NoItinerary,
4701 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004702 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004703}
4704
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004705// eh.sjlj.dispatchsetup pseudo-instructions.
4706// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004707// handled when the pseudo is expanded (which happens before any passes
4708// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004709let Defs =
4710 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004711 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4712 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004713def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4714
4715let Defs =
4716 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4717 isBarrier = 1 in
4718def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4719
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004720
4721//===----------------------------------------------------------------------===//
4722// Non-Instruction Patterns
4723//
4724
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004725// ARMv4 indirect branch using (MOVr PC, dst)
4726let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4727 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004728 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004729 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4730 Requires<[IsARM, NoV4T]>;
4731
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004732// Large immediate handling.
4733
4734// 32-bit immediate using two piece so_imms or movw + movt.
4735// This is a single pseudo instruction, the benefit is that it can be remat'd
4736// as a single unit instead of having to handle reg inputs.
4737// FIXME: Remove this when we can do generalized remat.
4738let isReMaterializable = 1, isMoveImm = 1 in
4739def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4740 [(set GPR:$dst, (arm_i32imm:$src))]>,
4741 Requires<[IsARM]>;
4742
4743// Pseudo instruction that combines movw + movt + add pc (if PIC).
4744// It also makes it possible to rematerialize the instructions.
4745// FIXME: Remove this when we can do generalized remat and when machine licm
4746// can properly the instructions.
4747let isReMaterializable = 1 in {
4748def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4749 IIC_iMOVix2addpc,
4750 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4751 Requires<[IsARM, UseMovt]>;
4752
4753def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4754 IIC_iMOVix2,
4755 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4756 Requires<[IsARM, UseMovt]>;
4757
4758let AddedComplexity = 10 in
4759def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4760 IIC_iMOVix2ld,
4761 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4762 Requires<[IsARM, UseMovt]>;
4763} // isReMaterializable
4764
4765// ConstantPool, GlobalAddress, and JumpTable
4766def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4767 Requires<[IsARM, DontUseMovt]>;
4768def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4769def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4770 Requires<[IsARM, UseMovt]>;
4771def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4772 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4773
4774// TODO: add,sub,and, 3-instr forms?
4775
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00004776// Tail calls. These patterns also apply to Thumb mode.
4777def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
4778def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
4779def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004780
4781// Direct calls
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004782def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004783def : ARMPat<(ARMcall_nolink texternalsym:$func),
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004784 (BMOVPCB_CALL texternalsym:$func)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004785
4786// zextload i1 -> zextload i8
4787def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4788def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4789
4790// extload -> zextload
4791def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4792def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4793def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4794def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4795
4796def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4797
4798def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4799def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4800
4801// smul* and smla*
4802def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4803 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4804 (SMULBB GPR:$a, GPR:$b)>;
4805def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4806 (SMULBB GPR:$a, GPR:$b)>;
4807def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4808 (sra GPR:$b, (i32 16))),
4809 (SMULBT GPR:$a, GPR:$b)>;
4810def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4811 (SMULBT GPR:$a, GPR:$b)>;
4812def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4813 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4814 (SMULTB GPR:$a, GPR:$b)>;
4815def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4816 (SMULTB GPR:$a, GPR:$b)>;
4817def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4818 (i32 16)),
4819 (SMULWB GPR:$a, GPR:$b)>;
4820def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4821 (SMULWB GPR:$a, GPR:$b)>;
4822
4823def : ARMV5TEPat<(add GPR:$acc,
4824 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4825 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4826 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4827def : ARMV5TEPat<(add GPR:$acc,
4828 (mul sext_16_node:$a, sext_16_node:$b)),
4829 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4830def : ARMV5TEPat<(add GPR:$acc,
4831 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4832 (sra GPR:$b, (i32 16)))),
4833 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4834def : ARMV5TEPat<(add GPR:$acc,
4835 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4836 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4837def : ARMV5TEPat<(add GPR:$acc,
4838 (mul (sra GPR:$a, (i32 16)),
4839 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4840 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4841def : ARMV5TEPat<(add GPR:$acc,
4842 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4843 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4844def : ARMV5TEPat<(add GPR:$acc,
4845 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4846 (i32 16))),
4847 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4848def : ARMV5TEPat<(add GPR:$acc,
4849 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4850 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4851
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004852
4853// Pre-v7 uses MCR for synchronization barriers.
4854def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4855 Requires<[IsARM, HasV6]>;
4856
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004857// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004858let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004859def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4860def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004861def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004862def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4863 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4864def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4865 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4866}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004867
4868def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4869def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004870
Owen Anderson33e57512011-08-10 00:03:03 +00004871def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4872 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4873def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4874 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004875
Eli Friedman069e2ed2011-08-26 02:59:24 +00004876// Atomic load/store patterns
4877def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4878 (LDRBrs ldst_so_reg:$src)>;
4879def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4880 (LDRBi12 addrmode_imm12:$src)>;
4881def : ARMPat<(atomic_load_16 addrmode3:$src),
4882 (LDRH addrmode3:$src)>;
4883def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4884 (LDRrs ldst_so_reg:$src)>;
4885def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4886 (LDRi12 addrmode_imm12:$src)>;
4887def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4888 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4889def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4890 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4891def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4892 (STRH GPR:$val, addrmode3:$ptr)>;
4893def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4894 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4895def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4896 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4897
4898
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004899//===----------------------------------------------------------------------===//
4900// Thumb Support
4901//
4902
4903include "ARMInstrThumb.td"
4904
4905//===----------------------------------------------------------------------===//
4906// Thumb2 Support
4907//
4908
4909include "ARMInstrThumb2.td"
4910
4911//===----------------------------------------------------------------------===//
4912// Floating Point Support
4913//
4914
4915include "ARMInstrVFP.td"
4916
4917//===----------------------------------------------------------------------===//
4918// Advanced SIMD (NEON) Support
4919//
4920
4921include "ARMInstrNEON.td"
4922
Jim Grosbachc83d5042011-07-14 19:47:47 +00004923//===----------------------------------------------------------------------===//
4924// Assembler aliases
4925//
4926
4927// Memory barriers
4928def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4929def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4930def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4931
4932// System instructions
4933def : MnemonicAlias<"swi", "svc">;
4934
4935// Load / Store Multiple
4936def : MnemonicAlias<"ldmfd", "ldm">;
4937def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004938def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004939def : MnemonicAlias<"stmfd", "stmdb">;
4940def : MnemonicAlias<"stmia", "stm">;
4941def : MnemonicAlias<"stmea", "stm">;
4942
Jim Grosbachf6c05252011-07-21 17:23:04 +00004943// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4944// shift amount is zero (i.e., unspecified).
4945def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004946 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004947 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004948def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004949 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004950 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004951
4952// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004953def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4954def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004955
Jim Grosbachaddec772011-07-27 22:34:17 +00004956// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004957def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004958 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004959def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004960 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004961
4962
4963// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004964def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004965 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004966def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004967 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004968def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004969 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004970def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004971 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004972def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004973 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004974def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004975 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004976
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004977def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004978 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004979def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004980 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004981def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004982 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004983def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004984 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004985def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004986 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004987def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004988 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004989
4990
4991// RFE aliases
4992def : MnemonicAlias<"rfefa", "rfeda">;
4993def : MnemonicAlias<"rfeea", "rfedb">;
4994def : MnemonicAlias<"rfefd", "rfeia">;
4995def : MnemonicAlias<"rfeed", "rfeib">;
4996def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004997
4998// SRS aliases
4999def : MnemonicAlias<"srsfa", "srsda">;
5000def : MnemonicAlias<"srsea", "srsdb">;
5001def : MnemonicAlias<"srsfd", "srsia">;
5002def : MnemonicAlias<"srsed", "srsib">;
5003def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005004
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005005// QSAX == QSUBADDX
5006def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005007// SASX == SADDSUBX
5008def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005009// SHASX == SHADDSUBX
5010def : MnemonicAlias<"shaddsubx", "shasx">;
5011// SHSAX == SHSUBADDX
5012def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005013// SSAX == SSUBADDX
5014def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005015// UASX == UADDSUBX
5016def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005017// UHASX == UHADDSUBX
5018def : MnemonicAlias<"uhaddsubx", "uhasx">;
5019// UHSAX == UHSUBADDX
5020def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005021// UQASX == UQADDSUBX
5022def : MnemonicAlias<"uqaddsubx", "uqasx">;
5023// UQSAX == UQSUBADDX
5024def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005025// USAX == USUBADDX
5026def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005027
Jim Grosbache70ec842011-10-28 22:50:54 +00005028// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5029// for isel.
5030def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5031 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005032def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5033 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005034// Same for AND <--> BIC
5035def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5036 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5037 pred:$p, cc_out:$s)>;
5038def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5039 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5040 pred:$p, cc_out:$s)>;
5041def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5042 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5043 pred:$p, cc_out:$s)>;
5044def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5045 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5046 pred:$p, cc_out:$s)>;
5047
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005048// Likewise, "add Rd, so_imm_neg" -> sub
5049def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5050 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5051def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5052 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005053// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005054def : ARMInstAlias<"cmp${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005055 (CMNzri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005056def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005057 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005058
5059// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5060// LSR, ROR, and RRX instructions.
5061// FIXME: We need C++ parser hooks to map the alias to the MOV
5062// encoding. It seems we should be able to do that sort of thing
5063// in tblgen, but it could get ugly.
Jim Grosbach2a22b692012-04-19 23:59:26 +00005064let TwoOperandAliasConstraint = "$Rm = $Rd" in {
Jim Grosbach71810ab2011-11-10 16:44:55 +00005065def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005066 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5067 cc_out:$s)>;
5068def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5069 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5070 cc_out:$s)>;
5071def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5072 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5073 cc_out:$s)>;
5074def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5075 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005076 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005077}
Jim Grosbach48b368b2011-11-16 19:05:59 +00005078def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5079 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005080let TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbach23f22072011-11-16 18:31:45 +00005081def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5082 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5083 cc_out:$s)>;
5084def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5085 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5086 cc_out:$s)>;
5087def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5088 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5089 cc_out:$s)>;
5090def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5091 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5092 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005093}
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005094
5095// "neg" is and alias for "rsb rd, rn, #0"
5096def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5097 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005098
Jim Grosbach0104dd32012-03-07 00:52:41 +00005099// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5100def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5101 Requires<[IsARM, NoV6]>;
5102
Jim Grosbach05d88f42012-03-07 01:09:17 +00005103// UMULL/SMULL are available on all arches, but the instruction definitions
5104// need difference constraints pre-v6. Use these aliases for the assembly
5105// parsing on pre-v6.
5106def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5107 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5108 Requires<[IsARM, NoV6]>;
5109def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5110 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5111 Requires<[IsARM, NoV6]>;
5112
Jim Grosbach74423e32012-01-25 19:52:01 +00005113// 'it' blocks in ARM mode just validate the predicates. The IT itself
5114// is discarded.
5115def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;