blob: 5131152d1e83062cc66f3f002c148270a888c00b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Manman Ren68f25572012-06-01 19:33:18 +000021def SDT_ARMStructByVal : SDTypeProfile<0, 4,
Manman Ren763a75d2012-06-01 02:44:42 +000022 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
Manman Ren68f25572012-06-01 19:33:18 +000023 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000024
Evan Chenga8e29892007-01-19 07:51:42 +000025def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000026
Chris Lattnerd10a53d2010-03-08 18:51:21 +000027def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000028
Evan Chenga8e29892007-01-19 07:51:42 +000029def SDT_ARMCMov : SDTypeProfile<1, 3,
30 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
31 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000032
Evan Chenga8e29892007-01-19 07:51:42 +000033def SDT_ARMBrcond : SDTypeProfile<0, 2,
34 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
35
36def SDT_ARMBrJT : SDTypeProfile<0, 3,
37 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
38 SDTCisVT<2, i32>]>;
39
Evan Cheng5657c012009-07-29 02:18:14 +000040def SDT_ARMBr2JT : SDTypeProfile<0, 4,
41 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
42 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
43
Evan Cheng218977b2010-07-13 19:27:42 +000044def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
45 [SDTCisVT<0, i32>,
46 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
47 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
48 SDTCisVT<5, OtherVT>]>;
49
Bill Wendlingac3b9352010-08-29 03:02:28 +000050def SDT_ARMAnd : SDTypeProfile<1, 2,
51 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
52 SDTCisVT<2, i32>]>;
53
Evan Chenga8e29892007-01-19 07:51:42 +000054def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
55
56def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
57 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
58
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000059def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000060def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
61 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000062def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000063
Bob Wilsonf74a4292010-10-30 00:54:37 +000064def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000066def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
67 SDTCisInt<1>]>;
68
Dale Johannesen51e28e62010-06-03 21:09:53 +000069def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
70
Jim Grosbach469bbdb2010-07-16 23:05:05 +000071def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
72 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
73
Evan Cheng342e3162011-08-30 01:34:54 +000074def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
75 [SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>,
77 SDTCisInt<0>, SDTCisVT<1, i32>]>;
78
79// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
80def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
81 [SDTCisSameAs<0, 2>,
82 SDTCisSameAs<0, 3>,
83 SDTCisInt<0>,
84 SDTCisVT<1, i32>,
85 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086// Node definitions.
87def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000088def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000089def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000090def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Bill Wendlingc69107c2007-11-13 09:19:02 +000092def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000093 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000094def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Manman Ren763a75d2012-06-01 02:44:42 +000096def ARMcopystructbyval : SDNode<"ARMISD::COPY_STRUCT_BYVAL" ,
97 SDT_ARMStructByVal,
98 [SDNPHasChain, SDNPInGlue, SDNPOutGlue,
99 SDNPMayStore, SDNPMayLoad]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100
101def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000102 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000103 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000104def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000106 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000109 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
Chris Lattner48be23c2008-01-15 22:02:54 +0000111def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
114def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000116
117def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000118 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
120def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
121 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000122def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
123 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000124
Evan Cheng218977b2010-07-13 19:27:42 +0000125def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
126 [SDNPHasChain]>;
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000129 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000130
Bill Wendlingad5c8802012-06-11 08:07:26 +0000131def ARMcmn : SDNode<"ARMISD::CMN", SDT_ARMCmp,
132 [SDNPOutGlue]>;
133
David Goodwinc0309b42009-06-29 15:33:01 +0000134def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000135 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000136
Evan Chenga8e29892007-01-19 07:51:42 +0000137def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
138
Chris Lattner036609b2010-12-23 18:28:41 +0000139def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
140def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
141def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000142
Evan Cheng342e3162011-08-30 01:34:54 +0000143def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
144 [SDNPCommutative]>;
145def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
146def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
147def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000150def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
151 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000152def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000153 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000154
Evan Cheng11db0682010-08-11 06:22:01 +0000155def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
156 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000157def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000158 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000159def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000160 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000161
Evan Chengf609bb82010-01-19 00:44:15 +0000162def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
163
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000164def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000165 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000166
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000167
168def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
169
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000170//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000171// ARM Instruction Predicate Definitions.
172//
Evan Chengebdeeab2011-07-08 01:53:10 +0000173def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000174 AssemblerPredicate<"HasV4TOps", "armv4t">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
176def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000178 AssemblerPredicate<"HasV5TEOps", "armv5te">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000179def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000180 AssemblerPredicate<"HasV6Ops", "armv6">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000181def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000182def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000183 AssemblerPredicate<"HasV6T2Ops", "armv6t2">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000184def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000186 AssemblerPredicate<"HasV7Ops", "armv7">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000189 AssemblerPredicate<"FeatureVFP2", "VFP2">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000190def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000191 AssemblerPredicate<"FeatureVFP3", "VFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000192def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000193 AssemblerPredicate<"FeatureVFP4", "VFP4">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000194def HasNEON : Predicate<"Subtarget->hasNEON()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000195 AssemblerPredicate<"FeatureNEON", "NEON">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000196def HasFP16 : Predicate<"Subtarget->hasFP16()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000197 AssemblerPredicate<"FeatureFP16","half-float">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000198def HasDivide : Predicate<"Subtarget->hasDivide()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000199 AssemblerPredicate<"FeatureHWDiv", "divide">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000200def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000201 AssemblerPredicate<"FeatureT2XtPk",
202 "pack/extract">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000203def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000204 AssemblerPredicate<"FeatureDSPThumb2",
205 "thumb2-dsp">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000206def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000207 AssemblerPredicate<"FeatureDB",
208 "data-barriers">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000209def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000210 AssemblerPredicate<"FeatureMP",
211 "mp-extensions">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000212def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000213def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000214def IsThumb : Predicate<"Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000215 AssemblerPredicate<"ModeThumb", "thumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000217def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000218 AssemblerPredicate<"ModeThumb,FeatureThumb2",
219 "thumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000220def IsMClass : Predicate<"Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000221 AssemblerPredicate<"FeatureMClass", "armv7m">;
James Molloyacad68d2011-09-28 14:21:38 +0000222def IsARClass : Predicate<"!Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000223 AssemblerPredicate<"!FeatureMClass",
224 "armv7a/r">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000225def IsARM : Predicate<"!Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000226 AssemblerPredicate<"!ModeThumb", "arm-mode">;
Evan Chengafff9412011-12-20 18:26:50 +0000227def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
228def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000229def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000231// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000232def UseMovt : Predicate<"Subtarget->useMovt()">;
233def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000234def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000235
Evan Chengbee78fe2012-04-11 05:33:07 +0000236// Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available.
237// But only select them if more precision in FP computation is allowed.
Evan Cheng7ece9532012-04-13 18:59:28 +0000238// Do not use them for Darwin platforms.
239def UseFusedMAC : Predicate<"!TM.Options.NoExcessFPPrecision && "
240 "!Subtarget->isTargetDarwin()">;
241def DontUseFusedMAC : Predicate<"!Subtarget->hasVFP4() || "
242 "Subtarget->isTargetDarwin()">;
Evan Cheng82509e52012-04-11 00:13:00 +0000243
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000244//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000245// ARM Flag Definitions.
246
247class RegConstraint<string C> {
248 string Constraints = C;
249}
250
251//===----------------------------------------------------------------------===//
252// ARM specific transformation functions and pattern fragments.
253//
254
Evan Chenga8e29892007-01-19 07:51:42 +0000255// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
256// so_imm_neg def below.
257def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000259}]>;
260
261// so_imm_not_XFORM - Return a so_imm value packed into the format described for
262// so_imm_not def below.
263def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000265}]>;
266
Evan Chenga8e29892007-01-19 07:51:42 +0000267/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000268def imm16_31 : ImmLeaf<i32, [{
269 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000270}]>;
271
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000272def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
273def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000274 int64_t Value = -(int)N->getZExtValue();
275 return Value && ARM_AM::getSOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000276 }], so_imm_neg_XFORM> {
277 let ParserMatchClass = so_imm_neg_asmoperand;
278}
Evan Chenga8e29892007-01-19 07:51:42 +0000279
Jim Grosbache70ec842011-10-28 22:50:54 +0000280// Note: this pattern doesn't require an encoder method and such, as it's
281// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000282// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000283def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000284def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000285 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000286 }], so_imm_not_XFORM> {
287 let ParserMatchClass = so_imm_not_asmoperand;
288}
Evan Chenga8e29892007-01-19 07:51:42 +0000289
290// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
291def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000292 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000293}]>;
294
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000295/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000296def hi16 : SDNodeXForm<imm, [{
297 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
298}]>;
299
300def lo16AllZero : PatLeaf<(i32 imm), [{
301 // Returns true if all low 16-bits are 0.
302 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000303}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000304
Evan Cheng342e3162011-08-30 01:34:54 +0000305class BinOpWithFlagFrag<dag res> :
306 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000307class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
308class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000309
Evan Chengc4af4632010-11-17 20:13:28 +0000310// An 'and' node with a single use.
311def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
312 return N->hasOneUse();
313}]>;
314
315// An 'xor' node with a single use.
316def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
317 return N->hasOneUse();
318}]>;
319
Evan Cheng48575f62010-12-05 22:04:16 +0000320// An 'fmul' node with a single use.
321def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
322 return N->hasOneUse();
323}]>;
324
325// An 'fadd' node which checks for single non-hazardous use.
326def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
327 return hasNoVMLxHazardUse(N);
328}]>;
329
330// An 'fsub' node which checks for single non-hazardous use.
331def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
332 return hasNoVMLxHazardUse(N);
333}]>;
334
Evan Chenga8e29892007-01-19 07:51:42 +0000335//===----------------------------------------------------------------------===//
336// Operand Definitions.
337//
338
Jim Grosbach9588c102011-11-12 00:58:43 +0000339// Immediate operands with a shared generic asm render method.
340class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
341
Evan Chenga8e29892007-01-19 07:51:42 +0000342// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000343// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000344def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000345 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000347 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000348}
Evan Chenga8e29892007-01-19 07:51:42 +0000349
Jason W Kim685c3502011-02-04 19:47:15 +0000350// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000351def uncondbrtarget : Operand<OtherVT> {
352 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000353 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000354}
355
Jason W Kim685c3502011-02-04 19:47:15 +0000356// Branch target for ARM. Handles conditional/unconditional
357def br_target : Operand<OtherVT> {
358 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000359 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000360}
361
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000362// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000363// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000364def bltarget : Operand<i32> {
365 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000366 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000367 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000368}
369
Jason W Kim685c3502011-02-04 19:47:15 +0000370// Call target for ARM. Handles conditional/unconditional
371// FIXME: rename bl_target to t2_bltarget?
372def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000373 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000374 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000375}
376
Owen Andersonf1eab592011-08-26 23:32:08 +0000377def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000378 let EncoderMethod = "getARMBLXTargetOpValue";
379 let OperandType = "OPERAND_PCREL";
380}
Jason W Kim685c3502011-02-04 19:47:15 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000383def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000384def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000385 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000386 let ParserMatchClass = RegListAsmOperand;
387 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000389}
390
Jim Grosbach1610a702011-07-25 20:06:30 +0000391def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000392def dpr_reglist : Operand<i32> {
393 let EncoderMethod = "getRegisterListOpValue";
394 let ParserMatchClass = DPRRegListAsmOperand;
395 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000396 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000397}
398
Jim Grosbach1610a702011-07-25 20:06:30 +0000399def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000400def spr_reglist : Operand<i32> {
401 let EncoderMethod = "getRegisterListOpValue";
402 let ParserMatchClass = SPRRegListAsmOperand;
403 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000404 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000405}
406
Evan Chenga8e29892007-01-19 07:51:42 +0000407// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
408def cpinst_operand : Operand<i32> {
409 let PrintMethod = "printCPInstOperand";
410}
411
Evan Chenga8e29892007-01-19 07:51:42 +0000412// Local PC labels.
413def pclabel : Operand<i32> {
414 let PrintMethod = "printPCLabel";
415}
416
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000417// ADR instruction labels.
418def adrlabel : Operand<i32> {
419 let EncoderMethod = "getAdrLabelOpValue";
420}
421
Owen Anderson498ec202010-10-27 22:49:00 +0000422def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000423 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000424 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000425}
426
Jim Grosbachb35ad412010-10-13 19:56:10 +0000427// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000428def rot_imm_XFORM: SDNodeXForm<imm, [{
429 switch (N->getZExtValue()){
430 default: assert(0);
431 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
432 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
433 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
434 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
435 }
436}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000437def RotImmAsmOperand : AsmOperandClass {
438 let Name = "RotImm";
439 let ParserMethod = "parseRotImm";
440}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000441def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
442 int32_t v = N->getZExtValue();
443 return v == 8 || v == 16 || v == 24; }],
444 rot_imm_XFORM> {
445 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000446 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000447}
448
Bob Wilson22f5dc72010-08-16 18:27:34 +0000449// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000450// (asr or lsl). The 6-bit immediate encodes as:
451// {5} 0 ==> lsl
452// 1 asr
453// {4-0} imm5 shift amount.
454// asr #32 encoded as imm5 == 0.
455def ShifterImmAsmOperand : AsmOperandClass {
456 let Name = "ShifterImm";
457 let ParserMethod = "parseShifterImm";
458}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000459def shift_imm : Operand<i32> {
460 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000461 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000462}
463
Owen Anderson92a20222011-07-21 18:54:16 +0000464// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000465def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000466def so_reg_reg : Operand<i32>, // reg reg imm
467 ComplexPattern<i32, 3, "SelectRegShifterOperand",
468 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000469 let EncoderMethod = "getSORegRegOpValue";
470 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000471 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000472 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000473 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000474}
Owen Anderson92a20222011-07-21 18:54:16 +0000475
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000476def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000477def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000478 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000479 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000480 let EncoderMethod = "getSORegImmOpValue";
481 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000482 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000483 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000484 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000485}
486
487// FIXME: Does this need to be distinct from so_reg?
488def shift_so_reg_reg : Operand<i32>, // reg reg imm
489 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
490 [shl,srl,sra,rotr]> {
491 let EncoderMethod = "getSORegRegOpValue";
492 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000493 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000494 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000495 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000496}
497
Jim Grosbache8606dc2011-07-13 17:50:29 +0000498// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000499def shift_so_reg_imm : Operand<i32>, // reg reg imm
500 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000501 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000502 let EncoderMethod = "getSORegImmOpValue";
503 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000504 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000505 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000506 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000507}
Evan Chenga8e29892007-01-19 07:51:42 +0000508
Owen Anderson152d4a42011-07-21 23:38:37 +0000509
Evan Chenga8e29892007-01-19 07:51:42 +0000510// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000511// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000512def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000513def so_imm : Operand<i32>, ImmLeaf<i32, [{
514 return ARM_AM::getSOImmVal(Imm) != -1;
515 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000516 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000517 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000518 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000519}
520
Evan Chengc70d1842007-03-20 08:11:30 +0000521// Break so_imm's up into two pieces. This handles immediates with up to 16
522// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
523// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000524def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000525 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000526}]>;
527
528/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
529///
530def arm_i32imm : PatLeaf<(imm), [{
531 if (Subtarget->hasV6T2Ops())
532 return true;
533 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
534}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000535
Jim Grosbach587f5062011-12-02 23:34:39 +0000536/// imm0_1 predicate - Immediate in the range [0,1].
537def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
538def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
539
540/// imm0_3 predicate - Immediate in the range [0,3].
541def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
542def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
543
Jim Grosbachb2756af2011-08-01 21:55:12 +0000544/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000545def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000546def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
547 return Imm >= 0 && Imm < 8;
548}]> {
549 let ParserMatchClass = Imm0_7AsmOperand;
550}
551
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000552/// imm8 predicate - Immediate is exactly 8.
553def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
554def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
555 let ParserMatchClass = Imm8AsmOperand;
556}
557
558/// imm16 predicate - Immediate is exactly 16.
559def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
560def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
561 let ParserMatchClass = Imm16AsmOperand;
562}
563
564/// imm32 predicate - Immediate is exactly 32.
565def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
566def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
567 let ParserMatchClass = Imm32AsmOperand;
568}
569
570/// imm1_7 predicate - Immediate in the range [1,7].
571def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
572def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
573 let ParserMatchClass = Imm1_7AsmOperand;
574}
575
576/// imm1_15 predicate - Immediate in the range [1,15].
577def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
578def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
579 let ParserMatchClass = Imm1_15AsmOperand;
580}
581
582/// imm1_31 predicate - Immediate in the range [1,31].
583def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
584def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
585 let ParserMatchClass = Imm1_31AsmOperand;
586}
587
Jim Grosbachb2756af2011-08-01 21:55:12 +0000588/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000589def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000590def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
591 return Imm >= 0 && Imm < 16;
592}]> {
593 let ParserMatchClass = Imm0_15AsmOperand;
594}
595
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000596/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000597def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000598def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
599 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000600}]> {
601 let ParserMatchClass = Imm0_31AsmOperand;
602}
Evan Chenga8e29892007-01-19 07:51:42 +0000603
Jim Grosbachee10ff82011-11-10 19:18:01 +0000604/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000605def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000606def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
607 return Imm >= 0 && Imm < 32;
608}]> {
609 let ParserMatchClass = Imm0_32AsmOperand;
610}
611
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000612/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
613def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
614def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
615 return Imm >= 0 && Imm < 64;
616}]> {
617 let ParserMatchClass = Imm0_63AsmOperand;
618}
619
Jim Grosbach02c84602011-08-01 22:02:20 +0000620/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000621def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000622def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
623 let ParserMatchClass = Imm0_255AsmOperand;
624}
625
Jim Grosbach9588c102011-11-12 00:58:43 +0000626/// imm0_65535 - An immediate is in the range [0.65535].
627def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
628def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
629 return Imm >= 0 && Imm < 65536;
630}]> {
631 let ParserMatchClass = Imm0_65535AsmOperand;
632}
633
Jim Grosbachffa32252011-07-19 19:13:28 +0000634// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
635// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000636//
Jim Grosbachffa32252011-07-19 19:13:28 +0000637// FIXME: This really needs a Thumb version separate from the ARM version.
638// While the range is the same, and can thus use the same match class,
639// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000640def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000641def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000642 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000643 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000644}
645
Jim Grosbached838482011-07-26 16:24:27 +0000646/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000647def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000648def imm24b : Operand<i32>, ImmLeaf<i32, [{
649 return Imm >= 0 && Imm <= 0xffffff;
650}]> {
651 let ParserMatchClass = Imm24bitAsmOperand;
652}
653
654
Evan Chenga9688c42010-12-11 04:11:38 +0000655/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
656/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000657def BitfieldAsmOperand : AsmOperandClass {
658 let Name = "Bitfield";
659 let ParserMethod = "parseBitfield";
660}
Richard Bartondb9ca592012-03-20 10:50:35 +0000661
Evan Chenga9688c42010-12-11 04:11:38 +0000662def bf_inv_mask_imm : Operand<i32>,
663 PatLeaf<(imm), [{
664 return ARM::isBitFieldInvertedMask(N->getZExtValue());
665}] > {
666 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
667 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000668 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000669 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000670}
671
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000672def imm1_32_XFORM: SDNodeXForm<imm, [{
673 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
674}]>;
675def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000676def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
677 uint64_t Imm = N->getZExtValue();
678 return Imm > 0 && Imm <= 32;
679 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000680 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000681 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000682 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000683}
684
Jim Grosbachf4943352011-07-25 23:09:14 +0000685def imm1_16_XFORM: SDNodeXForm<imm, [{
686 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
687}]>;
688def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
689def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
690 imm1_16_XFORM> {
691 let PrintMethod = "printImmPlusOneOperand";
692 let ParserMatchClass = Imm1_16AsmOperand;
693}
694
Evan Chenga8e29892007-01-19 07:51:42 +0000695// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000696// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000697//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000698def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000699def addrmode_imm12 : Operand<i32>,
700 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000701 // 12-bit immediate operand. Note that instructions using this encode
702 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
703 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000704
Chris Lattner2ac19022010-11-15 05:19:05 +0000705 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000706 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000707 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000708 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000709 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000710}
Jim Grosbach3e556122010-10-26 22:37:02 +0000711// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000712//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000713def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000714def ldst_so_reg : Operand<i32>,
715 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000716 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000717 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000718 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000719 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000720 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000721 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000722}
723
Jim Grosbach7ce05792011-08-03 23:50:40 +0000724// postidx_imm8 := +/- [0,255]
725//
726// 9 bit value:
727// {8} 1 is imm8 is non-negative. 0 otherwise.
728// {7-0} [0,255] imm8 value.
729def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
730def postidx_imm8 : Operand<i32> {
731 let PrintMethod = "printPostIdxImm8Operand";
732 let ParserMatchClass = PostIdxImm8AsmOperand;
733 let MIOperandInfo = (ops i32imm);
734}
735
Owen Anderson154c41d2011-08-04 18:24:14 +0000736// postidx_imm8s4 := +/- [0,1020]
737//
738// 9 bit value:
739// {8} 1 is imm8 is non-negative. 0 otherwise.
740// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000741def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000742def postidx_imm8s4 : Operand<i32> {
743 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000744 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000745 let MIOperandInfo = (ops i32imm);
746}
747
748
Jim Grosbach7ce05792011-08-03 23:50:40 +0000749// postidx_reg := +/- reg
750//
751def PostIdxRegAsmOperand : AsmOperandClass {
752 let Name = "PostIdxReg";
753 let ParserMethod = "parsePostIdxReg";
754}
755def postidx_reg : Operand<i32> {
756 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000757 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000758 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000759 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000760 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000761}
762
763
Jim Grosbach3e556122010-10-26 22:37:02 +0000764// addrmode2 := reg +/- imm12
765// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000766//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000767// FIXME: addrmode2 should be refactored the rest of the way to always
768// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
769def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000770def addrmode2 : Operand<i32>,
771 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000772 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000773 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000774 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000775 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
776}
777
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000778def PostIdxRegShiftedAsmOperand : AsmOperandClass {
779 let Name = "PostIdxRegShifted";
780 let ParserMethod = "parsePostIdxReg";
781}
Owen Anderson793e7962011-07-26 20:54:26 +0000782def am2offset_reg : Operand<i32>,
783 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000784 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000785 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000786 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000787 // When using this for assembly, it's always as a post-index offset.
788 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000789 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000790}
791
Jim Grosbach039c2e12011-08-04 23:01:30 +0000792// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
793// the GPR is purely vestigal at this point.
794def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000795def am2offset_imm : Operand<i32>,
796 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
797 [], [SDNPWantRoot]> {
798 let EncoderMethod = "getAddrMode2OffsetOpValue";
799 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000800 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000801 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000802}
803
804
Evan Chenga8e29892007-01-19 07:51:42 +0000805// addrmode3 := reg +/- reg
806// addrmode3 := reg +/- imm8
807//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000808// FIXME: split into imm vs. reg versions.
809def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000810def addrmode3 : Operand<i32>,
811 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000812 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000813 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000814 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000815 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
816}
817
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000818// FIXME: split into imm vs. reg versions.
819// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000820def AM3OffsetAsmOperand : AsmOperandClass {
821 let Name = "AM3Offset";
822 let ParserMethod = "parseAM3Offset";
823}
Evan Chenga8e29892007-01-19 07:51:42 +0000824def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000825 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
826 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000827 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000828 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000829 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000830 let MIOperandInfo = (ops GPR, i32imm);
831}
832
Jim Grosbache6913602010-11-03 01:01:43 +0000833// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000834//
Jim Grosbache6913602010-11-03 01:01:43 +0000835def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000836 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000837 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000838}
839
840// addrmode5 := reg +/- imm8*4
841//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000842def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000843def addrmode5 : Operand<i32>,
844 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
845 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000846 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000847 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000848 let ParserMatchClass = AddrMode5AsmOperand;
849 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000850}
851
Bob Wilsond3a07652011-02-07 17:43:09 +0000852// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000853//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000854def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000855def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000856 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000857 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000858 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000859 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000860 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000861 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000862}
863
Bob Wilsonda525062011-02-25 06:42:42 +0000864def am6offset : Operand<i32>,
865 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
866 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000867 let PrintMethod = "printAddrMode6OffsetOperand";
868 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000869 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000870 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000871}
872
Mon P Wang183c6272011-05-09 17:47:27 +0000873// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
874// (single element from one lane) for size 32.
875def addrmode6oneL32 : Operand<i32>,
876 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
877 let PrintMethod = "printAddrMode6Operand";
878 let MIOperandInfo = (ops GPR:$addr, i32imm);
879 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
880}
881
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000882// Special version of addrmode6 to handle alignment encoding for VLD-dup
883// instructions, specifically VLD4-dup.
884def addrmode6dup : Operand<i32>,
885 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
886 let PrintMethod = "printAddrMode6Operand";
887 let MIOperandInfo = (ops GPR:$addr, i32imm);
888 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000889 // FIXME: This is close, but not quite right. The alignment specifier is
890 // different.
891 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000892}
893
Evan Chenga8e29892007-01-19 07:51:42 +0000894// addrmodepc := pc + reg
895//
896def addrmodepc : Operand<i32>,
897 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
898 let PrintMethod = "printAddrModePCOperand";
899 let MIOperandInfo = (ops GPR, i32imm);
900}
901
Jim Grosbache39389a2011-08-02 18:07:32 +0000902// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000903//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000904def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000905def addr_offset_none : Operand<i32>,
906 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000907 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000908 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000909 let ParserMatchClass = MemNoOffsetAsmOperand;
910 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000911}
912
Bob Wilson4f38b382009-08-21 21:58:55 +0000913def nohash_imm : Operand<i32> {
914 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000915}
916
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000917def CoprocNumAsmOperand : AsmOperandClass {
918 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000919 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000920}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000921def p_imm : Operand<i32> {
922 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000923 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000924 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000925}
926
Silviu Barangae546c4c2012-04-18 13:02:55 +0000927def pf_imm : Operand<i32> {
928 let PrintMethod = "printPImmediate";
929 let ParserMatchClass = CoprocNumAsmOperand;
930}
931
Jim Grosbach1610a702011-07-25 20:06:30 +0000932def CoprocRegAsmOperand : AsmOperandClass {
933 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000934 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000935}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000936def c_imm : Operand<i32> {
937 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000938 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000939}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000940def CoprocOptionAsmOperand : AsmOperandClass {
941 let Name = "CoprocOption";
942 let ParserMethod = "parseCoprocOptionOperand";
943}
944def coproc_option_imm : Operand<i32> {
945 let PrintMethod = "printCoprocOptionImm";
946 let ParserMatchClass = CoprocOptionAsmOperand;
947}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000948
Evan Chenga8e29892007-01-19 07:51:42 +0000949//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000950
Evan Cheng37f25d92008-08-28 23:39:26 +0000951include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000952
953//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000954// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000955//
956
Evan Cheng3924f782008-08-29 07:36:24 +0000957/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000958/// binop that produces a value.
Jim Grosbach2a22b692012-04-19 23:59:26 +0000959let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000960multiclass AsI1_bin_irs<bits<4> opcod, string opc,
961 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000962 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000963 // The register-immediate version is re-materializable. This is useful
964 // in particular for taking the address of a local.
965 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000966 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
967 iii, opc, "\t$Rd, $Rn, $imm",
968 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
969 bits<4> Rd;
970 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000971 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000972 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000973 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000974 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000975 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000976 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000977 }
Jim Grosbach62547262010-10-11 18:51:51 +0000978 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
979 iir, opc, "\t$Rd, $Rn, $Rm",
980 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000981 bits<4> Rd;
982 bits<4> Rn;
983 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000984 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000985 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000986 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000987 let Inst{15-12} = Rd;
988 let Inst{11-4} = 0b00000000;
989 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000990 }
Owen Anderson92a20222011-07-21 18:54:16 +0000991
992 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000993 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000994 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000995 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000996 bits<4> Rd;
997 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000998 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000999 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +00001000 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001001 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00001002 let Inst{11-5} = shift{11-5};
1003 let Inst{4} = 0;
1004 let Inst{3-0} = shift{3-0};
1005 }
1006
1007 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001008 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001009 iis, opc, "\t$Rd, $Rn, $shift",
1010 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
1011 bits<4> Rd;
1012 bits<4> Rn;
1013 bits<12> shift;
1014 let Inst{25} = 0;
1015 let Inst{19-16} = Rn;
1016 let Inst{15-12} = Rd;
1017 let Inst{11-8} = shift{11-8};
1018 let Inst{7} = 0;
1019 let Inst{6-5} = shift{6-5};
1020 let Inst{4} = 1;
1021 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001022 }
Evan Chenga8e29892007-01-19 07:51:42 +00001023}
1024
Evan Cheng342e3162011-08-30 01:34:54 +00001025/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1026/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1027/// it is equivalent to the AsI1_bin_irs counterpart.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001028let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001029multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1030 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1031 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1032 // The register-immediate version is re-materializable. This is useful
1033 // in particular for taking the address of a local.
1034 let isReMaterializable = 1 in {
1035 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1036 iii, opc, "\t$Rd, $Rn, $imm",
1037 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1038 bits<4> Rd;
1039 bits<4> Rn;
1040 bits<12> imm;
1041 let Inst{25} = 1;
1042 let Inst{19-16} = Rn;
1043 let Inst{15-12} = Rd;
1044 let Inst{11-0} = imm;
1045 }
1046 }
1047 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1048 iir, opc, "\t$Rd, $Rn, $Rm",
1049 [/* pattern left blank */]> {
1050 bits<4> Rd;
1051 bits<4> Rn;
1052 bits<4> Rm;
1053 let Inst{11-4} = 0b00000000;
1054 let Inst{25} = 0;
1055 let Inst{3-0} = Rm;
1056 let Inst{15-12} = Rd;
1057 let Inst{19-16} = Rn;
1058 }
1059
1060 def rsi : AsI1<opcod, (outs GPR:$Rd),
1061 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1062 iis, opc, "\t$Rd, $Rn, $shift",
1063 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1064 bits<4> Rd;
1065 bits<4> Rn;
1066 bits<12> shift;
1067 let Inst{25} = 0;
1068 let Inst{19-16} = Rn;
1069 let Inst{15-12} = Rd;
1070 let Inst{11-5} = shift{11-5};
1071 let Inst{4} = 0;
1072 let Inst{3-0} = shift{3-0};
1073 }
1074
1075 def rsr : AsI1<opcod, (outs GPR:$Rd),
1076 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1077 iis, opc, "\t$Rd, $Rn, $shift",
1078 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1079 bits<4> Rd;
1080 bits<4> Rn;
1081 bits<12> shift;
1082 let Inst{25} = 0;
1083 let Inst{19-16} = Rn;
1084 let Inst{15-12} = Rd;
1085 let Inst{11-8} = shift{11-8};
1086 let Inst{7} = 0;
1087 let Inst{6-5} = shift{6-5};
1088 let Inst{4} = 1;
1089 let Inst{3-0} = shift{3-0};
1090 }
Evan Cheng342e3162011-08-30 01:34:54 +00001091}
1092
Evan Cheng4a517082011-09-06 18:52:20 +00001093/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001094///
1095/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001096/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1097let hasPostISelHook = 1, Defs = [CPSR] in {
1098multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1099 InstrItinClass iis, PatFrag opnode,
1100 bit Commutable = 0> {
1101 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1102 4, iii,
1103 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001104
Andrew Trick90b7b122011-10-18 19:18:52 +00001105 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1106 4, iir,
1107 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1108 let isCommutable = Commutable;
1109 }
1110 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1111 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1112 4, iis,
1113 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1114 so_reg_imm:$shift))]>;
1115
1116 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1117 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1118 4, iis,
1119 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1120 so_reg_reg:$shift))]>;
1121}
1122}
1123
1124/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1125/// operands are reversed.
1126let hasPostISelHook = 1, Defs = [CPSR] in {
1127multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1128 InstrItinClass iis, PatFrag opnode,
1129 bit Commutable = 0> {
1130 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1131 4, iii,
1132 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1133
1134 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1135 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1136 4, iis,
1137 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1138 GPR:$Rn))]>;
1139
1140 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1141 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1142 4, iis,
1143 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1144 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001145}
Evan Chengc85e8322007-07-05 07:13:32 +00001146}
1147
1148/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001149/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001150/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001151let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001152multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1153 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1154 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001155 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1156 opc, "\t$Rn, $imm",
1157 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001158 bits<4> Rn;
1159 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001160 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001161 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001162 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001163 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001164 let Inst{11-0} = imm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001165
1166 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001167 }
1168 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1169 opc, "\t$Rn, $Rm",
1170 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001171 bits<4> Rn;
1172 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001173 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001174 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001175 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001176 let Inst{19-16} = Rn;
1177 let Inst{15-12} = 0b0000;
1178 let Inst{11-4} = 0b00000000;
1179 let Inst{3-0} = Rm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001180
1181 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001182 }
Owen Anderson92a20222011-07-21 18:54:16 +00001183 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001184 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001185 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001186 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001187 bits<4> Rn;
1188 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001189 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001190 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001191 let Inst{19-16} = Rn;
1192 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001193 let Inst{11-5} = shift{11-5};
1194 let Inst{4} = 0;
1195 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001196
1197 let Unpredictable{15-12} = 0b1111;
Evan Chengbc8a9452009-07-07 23:40:25 +00001198 }
Owen Anderson92a20222011-07-21 18:54:16 +00001199 def rsr : AI1<opcod, (outs),
Silviu Baranga9e712312012-04-18 12:48:43 +00001200 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001201 opc, "\t$Rn, $shift",
Silviu Baranga9e712312012-04-18 12:48:43 +00001202 [(opnode GPRnopc:$Rn, so_reg_reg:$shift)]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001203 bits<4> Rn;
1204 bits<12> shift;
1205 let Inst{25} = 0;
1206 let Inst{20} = 1;
1207 let Inst{19-16} = Rn;
1208 let Inst{15-12} = 0b0000;
1209 let Inst{11-8} = shift{11-8};
1210 let Inst{7} = 0;
1211 let Inst{6-5} = shift{6-5};
1212 let Inst{4} = 1;
1213 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001214
1215 let Unpredictable{15-12} = 0b1111;
Owen Anderson92a20222011-07-21 18:54:16 +00001216 }
1217
Evan Cheng071a2792007-09-11 19:55:27 +00001218}
Evan Chenga8e29892007-01-19 07:51:42 +00001219}
1220
Evan Cheng576a3962010-09-25 00:49:35 +00001221/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001222/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001223/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001224class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001225 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001226 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001227 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001228 Requires<[IsARM, HasV6]> {
1229 bits<4> Rd;
1230 bits<4> Rm;
1231 bits<2> rot;
1232 let Inst{19-16} = 0b1111;
1233 let Inst{15-12} = Rd;
1234 let Inst{11-10} = rot;
1235 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001236}
1237
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001238class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001239 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001240 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1241 Requires<[IsARM, HasV6]> {
1242 bits<2> rot;
1243 let Inst{19-16} = 0b1111;
1244 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001245}
1246
Evan Cheng576a3962010-09-25 00:49:35 +00001247/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001248/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001249class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001250 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001251 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001252 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1253 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001254 Requires<[IsARM, HasV6]> {
1255 bits<4> Rd;
1256 bits<4> Rm;
1257 bits<4> Rn;
1258 bits<2> rot;
1259 let Inst{19-16} = Rn;
1260 let Inst{15-12} = Rd;
1261 let Inst{11-10} = rot;
1262 let Inst{9-4} = 0b000111;
1263 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001264}
1265
Jim Grosbach70327412011-07-27 17:48:13 +00001266class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001267 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001268 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1269 Requires<[IsARM, HasV6]> {
1270 bits<4> Rn;
1271 bits<2> rot;
1272 let Inst{19-16} = Rn;
1273 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001274}
1275
Evan Cheng62674222009-06-25 23:34:10 +00001276/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001277let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng8de898a2009-06-26 00:19:44 +00001278multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001279 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001280 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001281 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1282 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001283 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001284 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001285 bits<4> Rd;
1286 bits<4> Rn;
1287 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001288 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001289 let Inst{15-12} = Rd;
1290 let Inst{19-16} = Rn;
1291 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001292 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001293 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1294 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001295 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001296 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001297 bits<4> Rd;
1298 bits<4> Rn;
1299 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001300 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001301 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001302 let isCommutable = Commutable;
1303 let Inst{3-0} = Rm;
1304 let Inst{15-12} = Rd;
1305 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001306 }
Owen Anderson92a20222011-07-21 18:54:16 +00001307 def rsi : AsI1<opcod, (outs GPR:$Rd),
1308 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001309 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001310 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001311 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001312 bits<4> Rd;
1313 bits<4> Rn;
1314 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001315 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001316 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001317 let Inst{15-12} = Rd;
1318 let Inst{11-5} = shift{11-5};
1319 let Inst{4} = 0;
1320 let Inst{3-0} = shift{3-0};
1321 }
Silviu Baranga1c012492012-04-05 16:19:29 +00001322 def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1323 (ins GPRnopc:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001324 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001325 [(set GPRnopc:$Rd, CPSR,
1326 (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001327 Requires<[IsARM]> {
1328 bits<4> Rd;
1329 bits<4> Rn;
1330 bits<12> shift;
1331 let Inst{25} = 0;
1332 let Inst{19-16} = Rn;
1333 let Inst{15-12} = Rd;
1334 let Inst{11-8} = shift{11-8};
1335 let Inst{7} = 0;
1336 let Inst{6-5} = shift{6-5};
1337 let Inst{4} = 1;
1338 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001339 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001340 }
Owen Anderson78a54692011-04-11 20:12:19 +00001341}
1342
Evan Cheng342e3162011-08-30 01:34:54 +00001343/// AI1_rsc_irs - Define instructions and patterns for rsc
Jim Grosbach2a22b692012-04-19 23:59:26 +00001344let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001345multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1346 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001347 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001348 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1349 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1350 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1351 Requires<[IsARM]> {
1352 bits<4> Rd;
1353 bits<4> Rn;
1354 bits<12> imm;
1355 let Inst{25} = 1;
1356 let Inst{15-12} = Rd;
1357 let Inst{19-16} = Rn;
1358 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001359 }
Evan Cheng342e3162011-08-30 01:34:54 +00001360 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1361 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1362 [/* pattern left blank */]> {
1363 bits<4> Rd;
1364 bits<4> Rn;
1365 bits<4> Rm;
1366 let Inst{11-4} = 0b00000000;
1367 let Inst{25} = 0;
1368 let Inst{3-0} = Rm;
1369 let Inst{15-12} = Rd;
1370 let Inst{19-16} = Rn;
1371 }
1372 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1373 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1374 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1375 Requires<[IsARM]> {
1376 bits<4> Rd;
1377 bits<4> Rn;
1378 bits<12> shift;
1379 let Inst{25} = 0;
1380 let Inst{19-16} = Rn;
1381 let Inst{15-12} = Rd;
1382 let Inst{11-5} = shift{11-5};
1383 let Inst{4} = 0;
1384 let Inst{3-0} = shift{3-0};
1385 }
1386 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1387 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1388 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1389 Requires<[IsARM]> {
1390 bits<4> Rd;
1391 bits<4> Rn;
1392 bits<12> shift;
1393 let Inst{25} = 0;
1394 let Inst{19-16} = Rn;
1395 let Inst{15-12} = Rd;
1396 let Inst{11-8} = shift{11-8};
1397 let Inst{7} = 0;
1398 let Inst{6-5} = shift{6-5};
1399 let Inst{4} = 1;
1400 let Inst{3-0} = shift{3-0};
1401 }
1402 }
Evan Chengc85e8322007-07-05 07:13:32 +00001403}
1404
Jim Grosbach3e556122010-10-26 22:37:02 +00001405let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001406multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001407 InstrItinClass iir, PatFrag opnode> {
1408 // Note: We use the complex addrmode_imm12 rather than just an input
1409 // GPR and a constrained immediate so that we can use this to match
1410 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001411 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001412 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1413 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001414 bits<4> Rt;
1415 bits<17> addr;
1416 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1417 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001418 let Inst{15-12} = Rt;
1419 let Inst{11-0} = addr{11-0}; // imm12
1420 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001421 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001422 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1423 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001424 bits<4> Rt;
1425 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001426 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001427 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1428 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001429 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001430 let Inst{11-0} = shift{11-0};
1431 }
1432}
1433}
1434
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001435let canFoldAsLoad = 1, isReMaterializable = 1 in {
1436multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1437 InstrItinClass iir, PatFrag opnode> {
1438 // Note: We use the complex addrmode_imm12 rather than just an input
1439 // GPR and a constrained immediate so that we can use this to match
1440 // frame index references and avoid matching constant pool references.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001441 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt),
1442 (ins addrmode_imm12:$addr),
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001443 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001444 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001445 bits<4> Rt;
1446 bits<17> addr;
1447 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1448 let Inst{19-16} = addr{16-13}; // Rn
1449 let Inst{15-12} = Rt;
1450 let Inst{11-0} = addr{11-0}; // imm12
1451 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001452 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt),
1453 (ins ldst_so_reg:$shift),
1454 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1455 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001456 bits<4> Rt;
1457 bits<17> shift;
1458 let shift{4} = 0; // Inst{4} = 0
1459 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1460 let Inst{19-16} = shift{16-13}; // Rn
1461 let Inst{15-12} = Rt;
1462 let Inst{11-0} = shift{11-0};
1463 }
1464}
1465}
1466
1467
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001468multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001469 InstrItinClass iir, PatFrag opnode> {
1470 // Note: We use the complex addrmode_imm12 rather than just an input
1471 // GPR and a constrained immediate so that we can use this to match
1472 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001473 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001474 (ins GPR:$Rt, addrmode_imm12:$addr),
1475 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1476 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1477 bits<4> Rt;
1478 bits<17> addr;
1479 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1480 let Inst{19-16} = addr{16-13}; // Rn
1481 let Inst{15-12} = Rt;
1482 let Inst{11-0} = addr{11-0}; // imm12
1483 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001484 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001485 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1486 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1487 bits<4> Rt;
1488 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001489 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001490 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1491 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001492 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001493 let Inst{11-0} = shift{11-0};
1494 }
1495}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001496
1497multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1498 InstrItinClass iir, PatFrag opnode> {
1499 // Note: We use the complex addrmode_imm12 rather than just an input
1500 // GPR and a constrained immediate so that we can use this to match
1501 // frame index references and avoid matching constant pool references.
1502 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1503 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1504 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1505 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1506 bits<4> Rt;
1507 bits<17> addr;
1508 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1509 let Inst{19-16} = addr{16-13}; // Rn
1510 let Inst{15-12} = Rt;
1511 let Inst{11-0} = addr{11-0}; // imm12
1512 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001513 def rs : AI2ldst<0b011, 0, isByte, (outs),
1514 (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1515 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1516 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001517 bits<4> Rt;
1518 bits<17> shift;
1519 let shift{4} = 0; // Inst{4} = 0
1520 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1521 let Inst{19-16} = shift{16-13}; // Rn
1522 let Inst{15-12} = Rt;
1523 let Inst{11-0} = shift{11-0};
1524 }
1525}
1526
1527
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001528//===----------------------------------------------------------------------===//
1529// Instructions
1530//===----------------------------------------------------------------------===//
1531
Evan Chenga8e29892007-01-19 07:51:42 +00001532//===----------------------------------------------------------------------===//
1533// Miscellaneous Instructions.
1534//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001535
Evan Chenga8e29892007-01-19 07:51:42 +00001536/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1537/// the function. The first operand is the ID# for this instruction, the second
1538/// is the index into the MachineConstantPool that this is, the third is the
1539/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001540let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001541def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001542PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001543 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001544
Jim Grosbach4642ad32010-02-22 23:10:38 +00001545// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1546// from removing one half of the matched pairs. That breaks PEI, which assumes
1547// these will always be in pairs, and asserts if it finds otherwise. Better way?
1548let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001549def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001550PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001551 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001552
Jim Grosbach64171712010-02-16 21:07:46 +00001553def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001554PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001555 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001556}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001557
Eli Friedman2bdffe42011-08-31 00:31:29 +00001558// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001559// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001560let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001561def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1562 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1563 NoItinerary, []>;
1564def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1565 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1566 NoItinerary, []>;
1567def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1568 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1569 NoItinerary, []>;
1570def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1571 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1572 NoItinerary, []>;
1573def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1574 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1575 NoItinerary, []>;
1576def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1577 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1578 NoItinerary, []>;
1579def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1580 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1581 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001582def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1583 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1584 GPR:$set1, GPR:$set2),
1585 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001586}
1587
Jim Grosbach7e99a602012-06-18 19:45:50 +00001588def HINT : AI<(outs), (ins imm0_255:$imm), MiscFrm, NoItinerary,
1589 "hint", "\t$imm", []>, Requires<[IsARM, HasV6]> {
1590 bits<8> imm;
1591 let Inst{27-8} = 0b00110010000011110000;
1592 let Inst{7-0} = imm;
Johnny Chen85d5a892010-02-10 18:02:25 +00001593}
1594
Jim Grosbach7e99a602012-06-18 19:45:50 +00001595def : InstAlias<"nop$p", (HINT 0, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1596def : InstAlias<"yield$p", (HINT 1, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1597def : InstAlias<"wfe$p", (HINT 2, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1598def : InstAlias<"wfi$p", (HINT 3, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1599def : InstAlias<"sev$p", (HINT 4, pred:$p)>, Requires<[IsARM, HasV6T2]>;
Johnny Chenf4d81052010-02-12 22:53:19 +00001600
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001601def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1602 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001603 bits<4> Rd;
1604 bits<4> Rn;
1605 bits<4> Rm;
1606 let Inst{3-0} = Rm;
1607 let Inst{15-12} = Rd;
1608 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001609 let Inst{27-20} = 0b01101000;
1610 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001611 let Inst{11-8} = 0b1111;
Silviu Baranga169e9ba2012-05-11 09:28:27 +00001612 let Unpredictable{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001613}
1614
Jim Grosbach7e99a602012-06-18 19:45:50 +00001615// The 16-bit operand $val can be used by a debugger to store more information
Johnny Chenc6f7b272010-02-11 18:12:29 +00001616// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001617def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1618 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001619 bits<16> val;
1620 let Inst{3-0} = val{3-0};
1621 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001622 let Inst{27-20} = 0b00010010;
1623 let Inst{7-4} = 0b0111;
1624}
1625
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001626// Change Processor State
1627// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001628class CPS<dag iops, string asm_ops>
1629 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001630 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001631 bits<2> imod;
1632 bits<3> iflags;
1633 bits<5> mode;
1634 bit M;
1635
Johnny Chenb98e1602010-02-12 18:55:33 +00001636 let Inst{31-28} = 0b1111;
1637 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001638 let Inst{19-18} = imod;
1639 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001640 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001641 let Inst{8-6} = iflags;
1642 let Inst{5} = 0;
1643 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001644}
1645
Owen Anderson35008c22011-08-09 23:05:39 +00001646let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001647let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001648 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001649 "$imod\t$iflags, $mode">;
1650let mode = 0, M = 0 in
1651 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1652
1653let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001654 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001655}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001656
Johnny Chenb92a23f2010-02-21 04:42:01 +00001657// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001658multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001659
Evan Chengdfed19f2010-11-03 06:34:55 +00001660 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001661 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001662 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001663 bits<4> Rt;
1664 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001665 let Inst{31-26} = 0b111101;
1666 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001667 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001668 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001669 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001670 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001671 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001672 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001673 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001674 }
1675
Evan Chengdfed19f2010-11-03 06:34:55 +00001676 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001677 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001678 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001679 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001680 let Inst{31-26} = 0b111101;
1681 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001682 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001683 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001684 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001685 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001686 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001687 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001688 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001689 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001690 }
1691}
1692
Evan Cheng416941d2010-11-04 05:19:35 +00001693defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1694defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1695defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001696
Jim Grosbach53a89d62011-07-22 17:46:13 +00001697def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001698 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001699 bits<1> end;
1700 let Inst{31-10} = 0b1111000100000001000000;
1701 let Inst{9} = end;
1702 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001703}
1704
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001705def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1706 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001707 bits<4> opt;
1708 let Inst{27-4} = 0b001100100000111100001111;
1709 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001710}
1711
Johnny Chenba6e0332010-02-11 17:14:31 +00001712// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001713let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001714def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001715 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001716 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001717 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001718}
1719
Evan Cheng12c3a532008-11-06 17:48:05 +00001720// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001721let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001722def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001723 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001724 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001725
Evan Cheng325474e2008-01-07 23:56:57 +00001726let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001727def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001728 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001729 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001730
Jim Grosbach53694262010-11-18 01:15:56 +00001731def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001732 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001733 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001734
Jim Grosbach53694262010-11-18 01:15:56 +00001735def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001736 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001737 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001738
Jim Grosbach53694262010-11-18 01:15:56 +00001739def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001740 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001741 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001742
Jim Grosbach53694262010-11-18 01:15:56 +00001743def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001744 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001745 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001746}
Chris Lattner13c63102008-01-06 05:55:01 +00001747let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001748def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001749 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001750
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001751def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001752 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001753 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001754
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001755def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001756 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001757}
Evan Cheng12c3a532008-11-06 17:48:05 +00001758} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001759
Evan Chenge07715c2009-06-23 05:25:29 +00001760
1761// LEApcrel - Load a pc-relative address into a register without offending the
1762// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001763let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001764// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001765// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1766// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001767def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001768 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001769 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001770 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001771 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001772 let Inst{24} = 0;
1773 let Inst{23-22} = label{13-12};
1774 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001775 let Inst{20} = 0;
1776 let Inst{19-16} = 0b1111;
1777 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001778 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001779}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001780def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001781 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001782
1783def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1784 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001785 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001786
Evan Chenga8e29892007-01-19 07:51:42 +00001787//===----------------------------------------------------------------------===//
1788// Control Flow Instructions.
1789//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001790
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001791let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1792 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001793 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001794 "bx", "\tlr", [(ARMretflag)]>,
1795 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001796 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001797 }
1798
1799 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001800 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001801 "mov", "\tpc, lr", [(ARMretflag)]>,
1802 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001803 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001804 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001805}
Rafael Espindola27185192006-09-29 21:20:16 +00001806
Bob Wilson04ea6e52009-10-28 00:37:03 +00001807// Indirect branches
1808let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001809 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001810 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001811 [(brind GPR:$dst)]>,
1812 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001813 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001814 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001815 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001816 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001817
Jim Grosbachd447ac62011-07-13 20:21:31 +00001818 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1819 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001820 Requires<[IsARM, HasV4T]> {
1821 bits<4> dst;
1822 let Inst{27-4} = 0b000100101111111111110001;
1823 let Inst{3-0} = dst;
1824 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001825}
1826
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001827// SP is marked as a use to prevent stack-pointer assignments that appear
1828// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001829let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001830 // FIXME: Do we really need a non-predicated version? If so, it should
1831 // at least be a pseudo instruction expanding to the predicated version
1832 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001833 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001834 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001835 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001836 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001837 Requires<[IsARM]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001838 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001839 bits<24> func;
1840 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001841 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001842 }
Evan Cheng277f0742007-06-19 21:05:09 +00001843
Jason W Kim685c3502011-02-04 19:47:15 +00001844 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001845 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001846 [(ARMcall_pred tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001847 Requires<[IsARM]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001848 bits<24> func;
1849 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001850 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001851 }
Evan Cheng277f0742007-06-19 21:05:09 +00001852
Evan Chenga8e29892007-01-19 07:51:42 +00001853 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001854 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001855 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001856 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001857 Requires<[IsARM, HasV5T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001858 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001859 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001860 let Inst{3-0} = func;
1861 }
1862
1863 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1864 IIC_Br, "blx", "\t$func",
1865 [(ARMcall_pred GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001866 Requires<[IsARM, HasV5T]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001867 bits<4> func;
1868 let Inst{27-4} = 0b000100101111111111110011;
1869 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001870 }
1871
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001872 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001873 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001874 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001875 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001876 Requires<[IsARM, HasV4T]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001877
1878 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001879 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001880 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001881 Requires<[IsARM, NoV4T]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001882
1883 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1884 // return stack predictor.
1885 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1886 (ins bl_target:$func, variable_ops),
1887 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001888 Requires<[IsARM]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001889}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001890
David Goodwin1a8f36e2009-08-12 18:31:53 +00001891let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001892 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1893 // a two-value operand where a dag node expects two operands. :(
1894 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1895 IIC_Br, "b", "\t$target",
1896 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1897 bits<24> target;
1898 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001899 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001900 }
1901
Evan Chengaeafca02007-05-16 07:45:54 +00001902 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001903 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001904 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001905 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1906 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001907 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001908 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001909 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001910
Jim Grosbach2dc77682010-11-29 18:37:44 +00001911 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1912 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001913 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001914 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001915 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001916 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1917 // into i12 and rs suffixed versions.
1918 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001919 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001920 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001921 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001922 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001923 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001924 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001925 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001926 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001927 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001928 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001929 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001930
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001931}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001932
Jim Grosbachcf121c32011-07-28 21:57:55 +00001933// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001934def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001935 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001936 Requires<[IsARM, HasV5T]> {
1937 let Inst{31-25} = 0b1111101;
1938 bits<25> target;
1939 let Inst{23-0} = target{24-1};
1940 let Inst{24} = target{0};
1941}
1942
Jim Grosbach898e7e22011-07-13 20:25:01 +00001943// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001944def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001945 [/* pattern left blank */]> {
1946 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001947 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001948 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001949 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001950 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001951}
1952
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001953// Tail calls.
1954
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001955let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
1956 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1957 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001958
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001959 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1960 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001961
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001962 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1963 4, IIC_Br, [],
1964 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1965 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001966
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001967 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1968 4, IIC_Br, [],
1969 (BX GPR:$dst)>,
1970 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001971}
1972
Jim Grosbachd30970f2011-08-11 22:30:30 +00001973// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001974def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1975 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001976 bits<4> opt;
1977 let Inst{23-4} = 0b01100000000000000111;
1978 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001979}
1980
Jim Grosbached838482011-07-26 16:24:27 +00001981// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001982let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001983def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001984 bits<24> svc;
1985 let Inst{23-0} = svc;
1986}
Johnny Chen85d5a892010-02-10 18:02:25 +00001987}
1988
Jim Grosbach5a287482011-07-29 17:51:39 +00001989// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001990class SRSI<bit wb, string asm>
1991 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1992 NoItinerary, asm, "", []> {
1993 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001994 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001995 let Inst{27-25} = 0b100;
1996 let Inst{22} = 1;
1997 let Inst{21} = wb;
1998 let Inst{20} = 0;
1999 let Inst{19-16} = 0b1101; // SP
2000 let Inst{15-5} = 0b00000101000;
2001 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002002}
2003
Jim Grosbache1cf5902011-07-29 20:26:09 +00002004def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2005 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002006}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002007def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2008 let Inst{24-23} = 0;
2009}
2010def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2011 let Inst{24-23} = 0b10;
2012}
2013def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2014 let Inst{24-23} = 0b10;
2015}
2016def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2017 let Inst{24-23} = 0b01;
2018}
2019def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2020 let Inst{24-23} = 0b01;
2021}
2022def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2023 let Inst{24-23} = 0b11;
2024}
2025def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2026 let Inst{24-23} = 0b11;
2027}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002028
Jim Grosbach5a287482011-07-29 17:51:39 +00002029// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002030class RFEI<bit wb, string asm>
2031 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2032 NoItinerary, asm, "", []> {
2033 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002034 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002035 let Inst{27-25} = 0b100;
2036 let Inst{22} = 0;
2037 let Inst{21} = wb;
2038 let Inst{20} = 1;
2039 let Inst{19-16} = Rn;
2040 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002041}
2042
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002043def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2044 let Inst{24-23} = 0;
2045}
2046def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2047 let Inst{24-23} = 0;
2048}
2049def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2050 let Inst{24-23} = 0b10;
2051}
2052def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2053 let Inst{24-23} = 0b10;
2054}
2055def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2056 let Inst{24-23} = 0b01;
2057}
2058def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2059 let Inst{24-23} = 0b01;
2060}
2061def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2062 let Inst{24-23} = 0b11;
2063}
2064def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2065 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002066}
2067
Evan Chenga8e29892007-01-19 07:51:42 +00002068//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002069// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002070//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002071
Evan Chenga8e29892007-01-19 07:51:42 +00002072// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002073
2074
Evan Cheng7e2fe912010-10-28 06:47:08 +00002075defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002076 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002077defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002078 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002079defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002080 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002081defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002082 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002083
Evan Chengfa775d02007-03-19 07:20:03 +00002084// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002085let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002086 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002087def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002088 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2089 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002090 bits<4> Rt;
2091 bits<17> addr;
2092 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2093 let Inst{19-16} = 0b1111;
2094 let Inst{15-12} = Rt;
2095 let Inst{11-0} = addr{11-0}; // imm12
2096}
Evan Chengfa775d02007-03-19 07:20:03 +00002097
Evan Chenga8e29892007-01-19 07:51:42 +00002098// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002099def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002100 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2101 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002102
Evan Chenga8e29892007-01-19 07:51:42 +00002103// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002104def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002105 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2106 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002107
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002108def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002109 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2110 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002111
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002112let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002113// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002114def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2115 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002116 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002117 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002118}
Rafael Espindolac391d162006-10-23 20:34:27 +00002119
Evan Chenga8e29892007-01-19 07:51:42 +00002120// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002121multiclass AI2_ldridx<bit isByte, string opc,
2122 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002123 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002124 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002125 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002126 bits<17> addr;
2127 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002128 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002129 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002130 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002131 let DecoderMethod = "DecodeLDRPreImm";
2132 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2133 }
2134
2135 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002136 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002137 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2138 bits<17> addr;
2139 let Inst{25} = 1;
2140 let Inst{23} = addr{12};
2141 let Inst{19-16} = addr{16-13};
2142 let Inst{11-0} = addr{11-0};
2143 let Inst{4} = 0;
2144 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002145 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002146 }
Owen Anderson793e7962011-07-26 20:54:26 +00002147
2148 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002149 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002150 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002151 opc, "\t$Rt, $addr, $offset",
2152 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002153 // {12} isAdd
2154 // {11-0} imm12/Rm
2155 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002156 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002157 let Inst{25} = 1;
2158 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002159 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002160 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002161
2162 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002163 }
2164
2165 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002166 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002167 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002168 opc, "\t$Rt, $addr, $offset",
2169 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002170 // {12} isAdd
2171 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002172 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002173 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002174 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002175 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002176 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002177 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002178
2179 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002180 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002181
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002182}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002183
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002184let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002185// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2186// IIC_iLoad_siu depending on whether it the offset register is shifted.
2187defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2188defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002189}
Rafael Espindola450856d2006-12-12 00:37:38 +00002190
Jim Grosbach45251b32011-08-11 20:41:13 +00002191multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2192 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002193 (ins addrmode3:$addr), IndexModePre,
2194 LdMiscFrm, itin,
2195 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2196 bits<14> addr;
2197 let Inst{23} = addr{8}; // U bit
2198 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2199 let Inst{19-16} = addr{12-9}; // Rn
2200 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2201 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002202 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002203 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002204 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002205 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002206 (ins addr_offset_none:$addr, am3offset:$offset),
2207 IndexModePost, LdMiscFrm, itin,
2208 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2209 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002210 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002211 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002212 let Inst{23} = offset{8}; // U bit
2213 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002214 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002215 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2216 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002217 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002218 }
2219}
Rafael Espindola4e307642006-09-08 16:59:47 +00002220
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002221let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002222defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2223defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2224defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002225let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002226def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002227 (ins addrmode3:$addr), IndexModePre,
2228 LdMiscFrm, IIC_iLoad_d_ru,
2229 "ldrd", "\t$Rt, $Rt2, $addr!",
2230 "$addr.base = $Rn_wb", []> {
2231 bits<14> addr;
2232 let Inst{23} = addr{8}; // U bit
2233 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2234 let Inst{19-16} = addr{12-9}; // Rn
2235 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2236 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002237 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002238 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002239}
Jim Grosbach45251b32011-08-11 20:41:13 +00002240def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002241 (ins addr_offset_none:$addr, am3offset:$offset),
2242 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2243 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2244 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002245 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002246 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002247 let Inst{23} = offset{8}; // U bit
2248 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002249 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002250 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2251 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002252 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002253}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002254} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002255} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002256
Jim Grosbach89958d52011-08-11 21:41:59 +00002257// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002258let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002259def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2260 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2261 IndexModePost, LdFrm, IIC_iLoad_ru,
2262 "ldrt", "\t$Rt, $addr, $offset",
2263 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002264 // {12} isAdd
2265 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002266 bits<14> offset;
2267 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002268 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002269 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002270 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002271 let Inst{19-16} = addr;
2272 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002273 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002274 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002275 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2276}
Jim Grosbach59999262011-08-10 23:43:54 +00002277
2278def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2279 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002280 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002281 "ldrt", "\t$Rt, $addr, $offset",
2282 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002283 // {12} isAdd
2284 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002285 bits<14> offset;
2286 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002287 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002288 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002289 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002290 let Inst{19-16} = addr;
2291 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002292 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002293}
Jim Grosbach3148a652011-08-08 23:28:47 +00002294
2295def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2296 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2297 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2298 "ldrbt", "\t$Rt, $addr, $offset",
2299 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002300 // {12} isAdd
2301 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002302 bits<14> offset;
2303 bits<4> addr;
2304 let Inst{25} = 1;
2305 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002306 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002307 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002308 let Inst{11-5} = offset{11-5};
2309 let Inst{4} = 0;
2310 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002311 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002312}
2313
2314def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2315 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2316 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2317 "ldrbt", "\t$Rt, $addr, $offset",
2318 "$addr.base = $Rn_wb", []> {
2319 // {12} isAdd
2320 // {11-0} imm12/Rm
2321 bits<14> offset;
2322 bits<4> addr;
2323 let Inst{25} = 0;
2324 let Inst{23} = offset{12};
2325 let Inst{21} = 1; // overwrite
2326 let Inst{19-16} = addr;
2327 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002328 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002329}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002330
2331multiclass AI3ldrT<bits<4> op, string opc> {
2332 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2333 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2334 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2335 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2336 bits<9> offset;
2337 let Inst{23} = offset{8};
2338 let Inst{22} = 1;
2339 let Inst{11-8} = offset{7-4};
2340 let Inst{3-0} = offset{3-0};
2341 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2342 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002343 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002344 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2345 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2346 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2347 bits<5> Rm;
2348 let Inst{23} = Rm{4};
2349 let Inst{22} = 0;
2350 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002351 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002352 let Inst{3-0} = Rm{3-0};
2353 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002354 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002355 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002356}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002357
2358defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2359defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2360defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002361}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002362
Evan Chenga8e29892007-01-19 07:51:42 +00002363// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002364
2365// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002366def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002367 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2368 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002369
Evan Chenga8e29892007-01-19 07:51:42 +00002370// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002371let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2372def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002373 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002374 "strd", "\t$Rt, $src2, $addr", []>,
2375 Requires<[IsARM, HasV5TE]> {
2376 let Inst{21} = 0;
2377}
Evan Chenga8e29892007-01-19 07:51:42 +00002378
2379// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002380multiclass AI2_stridx<bit isByte, string opc,
2381 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002382 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2383 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002384 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002385 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2386 bits<17> addr;
2387 let Inst{25} = 0;
2388 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2389 let Inst{19-16} = addr{16-13}; // Rn
2390 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002391 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002392 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002393 }
Evan Chenga8e29892007-01-19 07:51:42 +00002394
Jim Grosbach19dec202011-08-05 20:35:44 +00002395 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002396 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002397 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002398 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2399 bits<17> addr;
2400 let Inst{25} = 1;
2401 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2402 let Inst{19-16} = addr{16-13}; // Rn
2403 let Inst{11-0} = addr{11-0};
2404 let Inst{4} = 0; // Inst{4} = 0
2405 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002406 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002407 }
2408 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2409 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002410 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002411 opc, "\t$Rt, $addr, $offset",
2412 "$addr.base = $Rn_wb", []> {
2413 // {12} isAdd
2414 // {11-0} imm12/Rm
2415 bits<14> offset;
2416 bits<4> addr;
2417 let Inst{25} = 1;
2418 let Inst{23} = offset{12};
2419 let Inst{19-16} = addr;
2420 let Inst{11-0} = offset{11-0};
Silviu Baranga169e9ba2012-05-11 09:28:27 +00002421 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002422
2423 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002424 }
Owen Anderson793e7962011-07-26 20:54:26 +00002425
Jim Grosbach19dec202011-08-05 20:35:44 +00002426 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2427 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002428 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002429 opc, "\t$Rt, $addr, $offset",
2430 "$addr.base = $Rn_wb", []> {
2431 // {12} isAdd
2432 // {11-0} imm12/Rm
2433 bits<14> offset;
2434 bits<4> addr;
2435 let Inst{25} = 0;
2436 let Inst{23} = offset{12};
2437 let Inst{19-16} = addr;
2438 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002439
2440 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002441 }
2442}
Owen Anderson793e7962011-07-26 20:54:26 +00002443
Jim Grosbach19dec202011-08-05 20:35:44 +00002444let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002445// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2446// IIC_iStore_siu depending on whether it the offset register is shifted.
2447defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2448defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002449}
Evan Chenga8e29892007-01-19 07:51:42 +00002450
Jim Grosbach19dec202011-08-05 20:35:44 +00002451def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2452 am2offset_reg:$offset),
2453 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2454 am2offset_reg:$offset)>;
2455def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2456 am2offset_imm:$offset),
2457 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2458 am2offset_imm:$offset)>;
2459def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2460 am2offset_reg:$offset),
2461 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2462 am2offset_reg:$offset)>;
2463def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2464 am2offset_imm:$offset),
2465 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2466 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002467
Jim Grosbach19dec202011-08-05 20:35:44 +00002468// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2469// put the patterns on the instruction definitions directly as ISel wants
2470// the address base and offset to be separate operands, not a single
2471// complex operand like we represent the instructions themselves. The
2472// pseudos map between the two.
2473let usesCustomInserter = 1,
2474 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2475def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2476 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2477 4, IIC_iStore_ru,
2478 [(set GPR:$Rn_wb,
2479 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2480def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2481 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2482 4, IIC_iStore_ru,
2483 [(set GPR:$Rn_wb,
2484 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2485def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2486 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2487 4, IIC_iStore_ru,
2488 [(set GPR:$Rn_wb,
2489 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2490def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2491 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2492 4, IIC_iStore_ru,
2493 [(set GPR:$Rn_wb,
2494 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002495def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2496 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2497 4, IIC_iStore_ru,
2498 [(set GPR:$Rn_wb,
2499 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002500}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002501
Evan Chenga8e29892007-01-19 07:51:42 +00002502
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002503
2504def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2505 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2506 StMiscFrm, IIC_iStore_bh_ru,
2507 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2508 bits<14> addr;
2509 let Inst{23} = addr{8}; // U bit
2510 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2511 let Inst{19-16} = addr{12-9}; // Rn
2512 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2513 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2514 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002515 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002516}
2517
2518def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2519 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2520 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2521 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2522 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2523 addr_offset_none:$addr,
2524 am3offset:$offset))]> {
2525 bits<10> offset;
2526 bits<4> addr;
2527 let Inst{23} = offset{8}; // U bit
2528 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2529 let Inst{19-16} = addr;
2530 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2531 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002532 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002533}
Evan Chenga8e29892007-01-19 07:51:42 +00002534
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002535let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002536def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002537 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2538 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2539 "strd", "\t$Rt, $Rt2, $addr!",
2540 "$addr.base = $Rn_wb", []> {
2541 bits<14> addr;
2542 let Inst{23} = addr{8}; // U bit
2543 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2544 let Inst{19-16} = addr{12-9}; // Rn
2545 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2546 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002547 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002548 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002549}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002550
Jim Grosbach45251b32011-08-11 20:41:13 +00002551def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002552 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2553 am3offset:$offset),
2554 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2555 "strd", "\t$Rt, $Rt2, $addr, $offset",
2556 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002557 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002558 bits<4> addr;
2559 let Inst{23} = offset{8}; // U bit
2560 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2561 let Inst{19-16} = addr;
2562 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2563 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002564 let DecoderMethod = "DecodeAddrMode3Instruction";
2565}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002566} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002567
Jim Grosbach7ce05792011-08-03 23:50:40 +00002568// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002569
Jim Grosbach10348e72011-08-11 20:04:56 +00002570def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2571 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2572 IndexModePost, StFrm, IIC_iStore_bh_ru,
2573 "strbt", "\t$Rt, $addr, $offset",
2574 "$addr.base = $Rn_wb", []> {
2575 // {12} isAdd
2576 // {11-0} imm12/Rm
2577 bits<14> offset;
2578 bits<4> addr;
2579 let Inst{25} = 1;
2580 let Inst{23} = offset{12};
2581 let Inst{21} = 1; // overwrite
2582 let Inst{19-16} = addr;
2583 let Inst{11-5} = offset{11-5};
2584 let Inst{4} = 0;
2585 let Inst{3-0} = offset{3-0};
2586 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2587}
2588
2589def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2590 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2591 IndexModePost, StFrm, IIC_iStore_bh_ru,
2592 "strbt", "\t$Rt, $addr, $offset",
2593 "$addr.base = $Rn_wb", []> {
2594 // {12} isAdd
2595 // {11-0} imm12/Rm
2596 bits<14> offset;
2597 bits<4> addr;
2598 let Inst{25} = 0;
2599 let Inst{23} = offset{12};
2600 let Inst{21} = 1; // overwrite
2601 let Inst{19-16} = addr;
2602 let Inst{11-0} = offset{11-0};
2603 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2604}
2605
Jim Grosbach342ebd52011-08-11 22:18:00 +00002606let mayStore = 1, neverHasSideEffects = 1 in {
2607def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2608 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2609 IndexModePost, StFrm, IIC_iStore_ru,
2610 "strt", "\t$Rt, $addr, $offset",
2611 "$addr.base = $Rn_wb", []> {
2612 // {12} isAdd
2613 // {11-0} imm12/Rm
2614 bits<14> offset;
2615 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002616 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002617 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002618 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002619 let Inst{19-16} = addr;
2620 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002621 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002622 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002623 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002624}
2625
Jim Grosbach342ebd52011-08-11 22:18:00 +00002626def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2627 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2628 IndexModePost, StFrm, IIC_iStore_ru,
2629 "strt", "\t$Rt, $addr, $offset",
2630 "$addr.base = $Rn_wb", []> {
2631 // {12} isAdd
2632 // {11-0} imm12/Rm
2633 bits<14> offset;
2634 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002635 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002636 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002637 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002638 let Inst{19-16} = addr;
2639 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002640 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002641}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002642}
2643
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002644
Jim Grosbach7ce05792011-08-03 23:50:40 +00002645multiclass AI3strT<bits<4> op, string opc> {
2646 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2647 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2648 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2649 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2650 bits<9> offset;
2651 let Inst{23} = offset{8};
2652 let Inst{22} = 1;
2653 let Inst{11-8} = offset{7-4};
2654 let Inst{3-0} = offset{3-0};
2655 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2656 }
2657 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2658 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2659 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2660 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2661 bits<5> Rm;
2662 let Inst{23} = Rm{4};
2663 let Inst{22} = 0;
2664 let Inst{11-8} = 0;
2665 let Inst{3-0} = Rm{3-0};
2666 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2667 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002668}
2669
Jim Grosbach7ce05792011-08-03 23:50:40 +00002670
2671defm STRHT : AI3strT<0b1011, "strht">;
2672
2673
Evan Chenga8e29892007-01-19 07:51:42 +00002674//===----------------------------------------------------------------------===//
2675// Load / store multiple Instructions.
2676//
2677
Jim Grosbach27debd62011-12-13 21:48:29 +00002678multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002679 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002680 // IA is the default, so no need for an explicit suffix on the
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002681 // mnemonic here. Without it is the canonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002682 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002683 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2684 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002685 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002686 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002687 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002688 let Inst{21} = 0; // No writeback
2689 let Inst{20} = L_bit;
2690 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002691 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002692 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2693 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002694 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002695 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002696 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002697 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002698 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002699
2700 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002701 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002702 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002703 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2704 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002705 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002706 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002707 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002708 let Inst{21} = 0; // No writeback
2709 let Inst{20} = L_bit;
2710 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002711 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002712 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2713 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002714 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002715 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002716 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002717 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002718 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002719
2720 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002721 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002722 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002723 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2724 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002725 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002726 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002727 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002728 let Inst{21} = 0; // No writeback
2729 let Inst{20} = L_bit;
2730 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002731 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002732 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2733 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002734 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002735 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002736 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002737 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002738 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002739
2740 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002741 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002742 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002743 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2744 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002745 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002746 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002747 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002748 let Inst{21} = 0; // No writeback
2749 let Inst{20} = L_bit;
2750 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002751 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002752 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2753 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002754 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002755 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002756 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002757 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002758 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002759
2760 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002761 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002762}
Bill Wendling6c470b82010-11-13 09:09:38 +00002763
Bill Wendlingc93989a2010-11-13 11:20:05 +00002764let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002765
2766let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002767defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2768 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002769
2770let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002771defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2772 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002773
2774} // neverHasSideEffects
2775
Bill Wendling73fe34a2010-11-16 01:16:36 +00002776// FIXME: remove when we have a way to marking a MI with these properties.
2777// FIXME: Should pc be an implicit operand like PICADD, etc?
2778let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2779 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002780def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2781 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002782 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002783 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002784 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002785
Jim Grosbach27debd62011-12-13 21:48:29 +00002786let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2787defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2788 IIC_iLoad_mu>;
2789
2790let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2791defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2792 IIC_iStore_mu>;
2793
2794
2795
Evan Chenga8e29892007-01-19 07:51:42 +00002796//===----------------------------------------------------------------------===//
2797// Move Instructions.
2798//
2799
Evan Chengcd799b92009-06-12 20:46:18 +00002800let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002801def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2802 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2803 bits<4> Rd;
2804 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002805
Johnny Chen103bf952011-04-01 23:30:25 +00002806 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002807 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002808 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002809 let Inst{3-0} = Rm;
2810 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002811}
2812
Andrew Trick90b7b122011-10-18 19:18:52 +00002813def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002814 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2815
Dale Johannesen38d5f042010-06-15 22:24:08 +00002816// A version for the smaller set of tail call registers.
2817let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002818def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002819 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2820 bits<4> Rd;
2821 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002822
Dale Johannesen38d5f042010-06-15 22:24:08 +00002823 let Inst{11-4} = 0b00000000;
2824 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002825 let Inst{3-0} = Rm;
2826 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002827}
2828
Owen Andersonde317f42011-08-09 23:33:27 +00002829def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002830 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002831 "mov", "\t$Rd, $src",
2832 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002833 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002834 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002835 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002836 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002837 let Inst{11-8} = src{11-8};
2838 let Inst{7} = 0;
2839 let Inst{6-5} = src{6-5};
2840 let Inst{4} = 1;
2841 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002842 let Inst{25} = 0;
2843}
Evan Chenga2515702007-03-19 07:09:02 +00002844
Owen Anderson152d4a42011-07-21 23:38:37 +00002845def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2846 DPSoRegImmFrm, IIC_iMOVsr,
2847 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2848 UnaryDP {
2849 bits<4> Rd;
2850 bits<12> src;
2851 let Inst{15-12} = Rd;
2852 let Inst{19-16} = 0b0000;
2853 let Inst{11-5} = src{11-5};
2854 let Inst{4} = 0;
2855 let Inst{3-0} = src{3-0};
2856 let Inst{25} = 0;
2857}
2858
Evan Chengc4af4632010-11-17 20:13:28 +00002859let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002860def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2861 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002862 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002863 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002864 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002865 let Inst{15-12} = Rd;
2866 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002867 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002868}
2869
Evan Chengc4af4632010-11-17 20:13:28 +00002870let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002871def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002872 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002873 "movw", "\t$Rd, $imm",
2874 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002875 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002876 bits<4> Rd;
2877 bits<16> imm;
2878 let Inst{15-12} = Rd;
2879 let Inst{11-0} = imm{11-0};
2880 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002881 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002882 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002883 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002884}
2885
Jim Grosbachffa32252011-07-19 19:13:28 +00002886def : InstAlias<"mov${p} $Rd, $imm",
2887 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2888 Requires<[IsARM]>;
2889
Evan Cheng53519f02011-01-21 18:55:51 +00002890def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2891 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002892
2893let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002894def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2895 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002896 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002897 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002898 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002899 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002900 lo16AllZero:$imm))]>, UnaryDP,
2901 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002902 bits<4> Rd;
2903 bits<16> imm;
2904 let Inst{15-12} = Rd;
2905 let Inst{11-0} = imm{11-0};
2906 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002907 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002908 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002909 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002910}
Evan Cheng13ab0202007-07-10 18:08:01 +00002911
Evan Cheng53519f02011-01-21 18:55:51 +00002912def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2913 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002914
2915} // Constraints
2916
Evan Cheng20956592009-10-21 08:15:52 +00002917def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2918 Requires<[IsARM, HasV6T2]>;
2919
David Goodwinca01a8d2009-09-01 18:32:09 +00002920let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002921def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002922 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2923 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002924
2925// These aren't really mov instructions, but we have to define them this way
2926// due to flag operands.
2927
Evan Cheng071a2792007-09-11 19:55:27 +00002928let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002929def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002930 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2931 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002932def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002933 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2934 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002935}
Evan Chenga8e29892007-01-19 07:51:42 +00002936
Evan Chenga8e29892007-01-19 07:51:42 +00002937//===----------------------------------------------------------------------===//
2938// Extend Instructions.
2939//
2940
2941// Sign extenders
2942
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002943def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002944 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002945def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002946 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002947
Jim Grosbach70327412011-07-27 17:48:13 +00002948def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002949 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002950def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002951 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002952
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002953def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002954
Jim Grosbach70327412011-07-27 17:48:13 +00002955def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002956
2957// Zero extenders
2958
2959let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002960def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002961 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002962def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002963 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002964def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002965 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002966
Jim Grosbach542f6422010-07-28 23:25:44 +00002967// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2968// The transformation should probably be done as a combiner action
2969// instead so we can include a check for masking back in the upper
2970// eight bits of the source into the lower eight bits of the result.
2971//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002972// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002973def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002974 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002975
Jim Grosbach70327412011-07-27 17:48:13 +00002976def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002977 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002978def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002979 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002980}
2981
Evan Chenga8e29892007-01-19 07:51:42 +00002982// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002983def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002984
Evan Chenga8e29892007-01-19 07:51:42 +00002985
Owen Anderson33e57512011-08-10 00:03:03 +00002986def SBFX : I<(outs GPRnopc:$Rd),
2987 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002988 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002989 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002990 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002991 bits<4> Rd;
2992 bits<4> Rn;
2993 bits<5> lsb;
2994 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002995 let Inst{27-21} = 0b0111101;
2996 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002997 let Inst{20-16} = width;
2998 let Inst{15-12} = Rd;
2999 let Inst{11-7} = lsb;
3000 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003001}
3002
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003003def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003004 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003005 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003006 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003007 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003008 bits<4> Rd;
3009 bits<4> Rn;
3010 bits<5> lsb;
3011 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003012 let Inst{27-21} = 0b0111111;
3013 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003014 let Inst{20-16} = width;
3015 let Inst{15-12} = Rd;
3016 let Inst{11-7} = lsb;
3017 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003018}
3019
Evan Chenga8e29892007-01-19 07:51:42 +00003020//===----------------------------------------------------------------------===//
3021// Arithmetic Instructions.
3022//
3023
Jim Grosbach26421962008-10-14 20:36:24 +00003024defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003025 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003026 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003027defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003028 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003029 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003030
Evan Chengc85e8322007-07-05 07:13:32 +00003031// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003032//
Andrew Trick90b7b122011-10-18 19:18:52 +00003033// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3034// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003035// AdjustInstrPostInstrSelection where we determine whether or not to
3036// set the "s" bit based on CPSR liveness.
3037//
Andrew Trick90b7b122011-10-18 19:18:52 +00003038// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003039// support for an optional CPSR definition that corresponds to the DAG
3040// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003041defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3042 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3043defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3044 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003045
Evan Cheng62674222009-06-25 23:34:10 +00003046defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003047 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003048 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003049defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003050 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003051 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003052
Evan Cheng342e3162011-08-30 01:34:54 +00003053defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3054 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3055 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003056
3057// FIXME: Eliminate them if we can write def : Pat patterns which defines
3058// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003059defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3060 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003061
Evan Cheng342e3162011-08-30 01:34:54 +00003062defm RSC : AI1_rsc_irs<0b0111, "rsc",
3063 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3064 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003065
Evan Chenga8e29892007-01-19 07:51:42 +00003066// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003067// The assume-no-carry-in form uses the negation of the input since add/sub
3068// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3069// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3070// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003071def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3072 (SUBri GPR:$src, so_imm_neg:$imm)>;
3073def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3074 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3075
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003076// The with-carry-in form matches bitwise not instead of the negation.
3077// Effectively, the inverse interpretation of the carry flag already accounts
3078// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003079def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3080 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003081
3082// Note: These are implemented in C++ code, because they have to generate
3083// ADD/SUBrs instructions, which use a complex pattern that a xform function
3084// cannot produce.
3085// (mul X, 2^n+1) -> (add (X << n), X)
3086// (mul X, 2^n-1) -> (rsb X, (X << n))
3087
Jim Grosbach7931df32011-07-22 18:06:01 +00003088// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003089// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003090class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003091 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003092 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3093 string asm = "\t$Rd, $Rn, $Rm">
3094 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003095 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003096 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003097 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003098 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003099 let Inst{11-4} = op11_4;
3100 let Inst{19-16} = Rn;
3101 let Inst{15-12} = Rd;
3102 let Inst{3-0} = Rm;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003103
Silviu Baranga82e1bba2012-04-05 16:13:15 +00003104 let Unpredictable{11-8} = 0b1111;
Johnny Chen08b85f32010-02-13 01:21:01 +00003105}
3106
Jim Grosbach7931df32011-07-22 18:06:01 +00003107// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003108
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003109def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003110 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3111 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003112def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003113 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3114 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3115def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3116 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003117 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003118def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3119 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003120 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003121
3122def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3123def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3124def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3125def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3126def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3127def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3128def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3129def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3130def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3131def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3132def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3133def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003134
Jim Grosbach7931df32011-07-22 18:06:01 +00003135// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003136
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003137def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3138def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3139def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3140def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3141def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3142def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3143def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3144def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3145def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3146def USAX : AAI<0b01100101, 0b11110101, "usax">;
3147def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3148def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003149
Jim Grosbach7931df32011-07-22 18:06:01 +00003150// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003151
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003152def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3153def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3154def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3155def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3156def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3157def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3158def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3159def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3160def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3161def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3162def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3163def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003164
Jim Grosbachd30970f2011-08-11 22:30:30 +00003165// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003166
Jim Grosbach70987fb2010-10-18 23:35:38 +00003167def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003168 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003169 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003170 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003171 bits<4> Rd;
3172 bits<4> Rn;
3173 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003174 let Inst{27-20} = 0b01111000;
3175 let Inst{15-12} = 0b1111;
3176 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003177 let Inst{19-16} = Rd;
3178 let Inst{11-8} = Rm;
3179 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003180}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003181def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003182 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003183 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003184 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003185 bits<4> Rd;
3186 bits<4> Rn;
3187 bits<4> Rm;
3188 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003189 let Inst{27-20} = 0b01111000;
3190 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003191 let Inst{19-16} = Rd;
3192 let Inst{15-12} = Ra;
3193 let Inst{11-8} = Rm;
3194 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003195}
3196
Jim Grosbachd30970f2011-08-11 22:30:30 +00003197// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003198
Owen Anderson33e57512011-08-10 00:03:03 +00003199def SSAT : AI<(outs GPRnopc:$Rd),
3200 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003201 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003202 bits<4> Rd;
3203 bits<5> sat_imm;
3204 bits<4> Rn;
3205 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003206 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003207 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003208 let Inst{20-16} = sat_imm;
3209 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003210 let Inst{11-7} = sh{4-0};
3211 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003212 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003213}
3214
Owen Anderson33e57512011-08-10 00:03:03 +00003215def SSAT16 : AI<(outs GPRnopc:$Rd),
3216 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003217 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003218 bits<4> Rd;
3219 bits<4> sat_imm;
3220 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003221 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003222 let Inst{11-4} = 0b11110011;
3223 let Inst{15-12} = Rd;
3224 let Inst{19-16} = sat_imm;
3225 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003226}
3227
Owen Anderson33e57512011-08-10 00:03:03 +00003228def USAT : AI<(outs GPRnopc:$Rd),
3229 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003230 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003231 bits<4> Rd;
3232 bits<5> sat_imm;
3233 bits<4> Rn;
3234 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003235 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003236 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003237 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003238 let Inst{11-7} = sh{4-0};
3239 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003240 let Inst{20-16} = sat_imm;
3241 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003242}
3243
Owen Anderson33e57512011-08-10 00:03:03 +00003244def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003245 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003246 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003247 bits<4> Rd;
3248 bits<4> sat_imm;
3249 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003250 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003251 let Inst{11-4} = 0b11110011;
3252 let Inst{15-12} = Rd;
3253 let Inst{19-16} = sat_imm;
3254 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003255}
Evan Chenga8e29892007-01-19 07:51:42 +00003256
Owen Anderson33e57512011-08-10 00:03:03 +00003257def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3258 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3259def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3260 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003261
Evan Chenga8e29892007-01-19 07:51:42 +00003262//===----------------------------------------------------------------------===//
3263// Bitwise Instructions.
3264//
3265
Jim Grosbach26421962008-10-14 20:36:24 +00003266defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003267 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003268 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003269defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003270 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003271 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003272defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003273 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003274 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003275defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003276 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003277 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003278
Jim Grosbachc29769b2011-07-28 19:46:12 +00003279// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3280// like in the actual instruction encoding. The complexity of mapping the mask
3281// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3282// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003283def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003284 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003285 "bfc", "\t$Rd, $imm", "$src = $Rd",
3286 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003287 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003288 bits<4> Rd;
3289 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003290 let Inst{27-21} = 0b0111110;
3291 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003292 let Inst{15-12} = Rd;
3293 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003294 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003295}
3296
Johnny Chenb2503c02010-02-17 06:31:48 +00003297// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003298def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3299 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3300 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3301 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3302 bf_inv_mask_imm:$imm))]>,
3303 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003304 bits<4> Rd;
3305 bits<4> Rn;
3306 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003307 let Inst{27-21} = 0b0111110;
3308 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003309 let Inst{15-12} = Rd;
3310 let Inst{11-7} = imm{4-0}; // lsb
3311 let Inst{20-16} = imm{9-5}; // width
3312 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003313}
3314
Jim Grosbach36860462010-10-21 22:19:32 +00003315def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3316 "mvn", "\t$Rd, $Rm",
3317 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3318 bits<4> Rd;
3319 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003320 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003321 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003322 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003323 let Inst{15-12} = Rd;
3324 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003325}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003326def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3327 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003328 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003329 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003330 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003331 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003332 let Inst{19-16} = 0b0000;
3333 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003334 let Inst{11-5} = shift{11-5};
3335 let Inst{4} = 0;
3336 let Inst{3-0} = shift{3-0};
3337}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003338def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3339 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003340 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3341 bits<4> Rd;
3342 bits<12> shift;
3343 let Inst{25} = 0;
3344 let Inst{19-16} = 0b0000;
3345 let Inst{15-12} = Rd;
3346 let Inst{11-8} = shift{11-8};
3347 let Inst{7} = 0;
3348 let Inst{6-5} = shift{6-5};
3349 let Inst{4} = 1;
3350 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003351}
Evan Chengc4af4632010-11-17 20:13:28 +00003352let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003353def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3354 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3355 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3356 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003357 bits<12> imm;
3358 let Inst{25} = 1;
3359 let Inst{19-16} = 0b0000;
3360 let Inst{15-12} = Rd;
3361 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003362}
Evan Chenga8e29892007-01-19 07:51:42 +00003363
3364def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3365 (BICri GPR:$src, so_imm_not:$imm)>;
3366
3367//===----------------------------------------------------------------------===//
3368// Multiply Instructions.
3369//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003370class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3371 string opc, string asm, list<dag> pattern>
3372 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3373 bits<4> Rd;
3374 bits<4> Rm;
3375 bits<4> Rn;
3376 let Inst{19-16} = Rd;
3377 let Inst{11-8} = Rm;
3378 let Inst{3-0} = Rn;
3379}
3380class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3381 string opc, string asm, list<dag> pattern>
3382 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3383 bits<4> RdLo;
3384 bits<4> RdHi;
3385 bits<4> Rm;
3386 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003387 let Inst{19-16} = RdHi;
3388 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003389 let Inst{11-8} = Rm;
3390 let Inst{3-0} = Rn;
3391}
Evan Chenga8e29892007-01-19 07:51:42 +00003392
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003393// FIXME: The v5 pseudos are only necessary for the additional Constraint
3394// property. Remove them when it's possible to add those properties
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003395// on an individual MachineInstr, not just an instruction description.
Jim Grosbach2a22b692012-04-19 23:59:26 +00003396let isCommutable = 1, TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003397def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd),
3398 (ins GPRnopc:$Rn, GPRnopc:$Rm),
3399 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
3400 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
3401 Requires<[IsARM, HasV6]> {
Johnny Chen597028c2011-04-04 23:57:05 +00003402 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003403 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003404}
Evan Chenga8e29892007-01-19 07:51:42 +00003405
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003406let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003407def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003408 pred:$p, cc_out:$s),
3409 4, IIC_iMUL32,
3410 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3411 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
3412 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003413}
3414
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003415def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003416 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003417 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3418 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003419 bits<4> Ra;
3420 let Inst{15-12} = Ra;
3421}
Evan Chenga8e29892007-01-19 07:51:42 +00003422
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003423let Constraints = "@earlyclobber $Rd" in
3424def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003425 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
3426 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003427 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3428 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3429 Requires<[IsARM, NoV6]>;
3430
Jim Grosbach65711012010-11-19 22:22:37 +00003431def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3432 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3433 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003434 Requires<[IsARM, HasV6T2]> {
3435 bits<4> Rd;
3436 bits<4> Rm;
3437 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003438 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003439 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003440 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003441 let Inst{11-8} = Rm;
3442 let Inst{3-0} = Rn;
3443}
Evan Chengedcbada2009-07-06 22:05:45 +00003444
Evan Chenga8e29892007-01-19 07:51:42 +00003445// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003446let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003447let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003448def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003449 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003450 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3451 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003452
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003453def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003454 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003455 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3456 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003457
3458let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3459def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3460 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003461 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003462 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3463 Requires<[IsARM, NoV6]>;
3464
3465def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3466 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003467 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003468 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3469 Requires<[IsARM, NoV6]>;
3470}
Evan Cheng8de898a2009-06-26 00:19:44 +00003471}
Evan Chenga8e29892007-01-19 07:51:42 +00003472
3473// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003474def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3475 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003476 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3477 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003478def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3479 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003480 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3481 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003482
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003483def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3484 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3485 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3486 Requires<[IsARM, HasV6]> {
3487 bits<4> RdLo;
3488 bits<4> RdHi;
3489 bits<4> Rm;
3490 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003491 let Inst{19-16} = RdHi;
3492 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003493 let Inst{11-8} = Rm;
3494 let Inst{3-0} = Rn;
3495}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003496
3497let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3498def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3499 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003500 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003501 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3502 Requires<[IsARM, NoV6]>;
3503def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3504 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003505 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003506 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3507 Requires<[IsARM, NoV6]>;
3508def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3509 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003510 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003511 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3512 Requires<[IsARM, NoV6]>;
3513}
3514
Evan Chengcd799b92009-06-12 20:46:18 +00003515} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003516
3517// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003518def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3519 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3520 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003521 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003522 let Inst{15-12} = 0b1111;
3523}
Evan Cheng13ab0202007-07-10 18:08:01 +00003524
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003525def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003526 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003527 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003528 let Inst{15-12} = 0b1111;
3529}
3530
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003531def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3532 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3533 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3534 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3535 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003536
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003537def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3538 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003539 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003540 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003541
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003542def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3543 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Tim Northover44600d72012-05-17 13:12:13 +00003544 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003545 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003546
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003547def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3548 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003549 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003550 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003551
Raul Herbster37fb5b12007-08-30 23:25:47 +00003552multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003553 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3554 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3555 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3556 (sext_inreg GPR:$Rm, i16)))]>,
3557 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003558
Jim Grosbach3870b752010-10-22 18:35:16 +00003559 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3560 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3561 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3562 (sra GPR:$Rm, (i32 16))))]>,
3563 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003564
Jim Grosbach3870b752010-10-22 18:35:16 +00003565 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3566 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3567 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3568 (sext_inreg GPR:$Rm, i16)))]>,
3569 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003570
Jim Grosbach3870b752010-10-22 18:35:16 +00003571 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3572 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3573 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3574 (sra GPR:$Rm, (i32 16))))]>,
3575 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003576
Jim Grosbach3870b752010-10-22 18:35:16 +00003577 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3578 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3579 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3580 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3581 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003582
Jim Grosbach3870b752010-10-22 18:35:16 +00003583 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3584 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3585 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3586 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3587 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003588}
3589
Raul Herbster37fb5b12007-08-30 23:25:47 +00003590
3591multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003592 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003593 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3594 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003595 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003596 [(set GPRnopc:$Rd, (add GPR:$Ra,
3597 (opnode (sext_inreg GPRnopc:$Rn, i16),
3598 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003599 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003600
Owen Anderson33e57512011-08-10 00:03:03 +00003601 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3602 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003603 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003604 [(set GPRnopc:$Rd,
3605 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3606 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003607 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003608
Owen Anderson33e57512011-08-10 00:03:03 +00003609 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3610 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003611 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003612 [(set GPRnopc:$Rd,
3613 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3614 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003615 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003616
Owen Anderson33e57512011-08-10 00:03:03 +00003617 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3618 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003619 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003620 [(set GPRnopc:$Rd,
3621 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3622 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003623 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003624
Owen Anderson33e57512011-08-10 00:03:03 +00003625 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3626 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003627 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003628 [(set GPRnopc:$Rd,
3629 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3630 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003631 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003632
Owen Anderson33e57512011-08-10 00:03:03 +00003633 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3634 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003635 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003636 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003637 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3638 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003639 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003640 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003641}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003642
Raul Herbster37fb5b12007-08-30 23:25:47 +00003643defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3644defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003645
Jim Grosbachd30970f2011-08-11 22:30:30 +00003646// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003647def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3648 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003649 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003650 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003651
Owen Anderson33e57512011-08-10 00:03:03 +00003652def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3653 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003654 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003655 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003656
Owen Anderson33e57512011-08-10 00:03:03 +00003657def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3658 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003659 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003660 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003661
Owen Anderson33e57512011-08-10 00:03:03 +00003662def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3663 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003664 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003665 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003666
Jim Grosbachd30970f2011-08-11 22:30:30 +00003667// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003668class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3669 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003670 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003671 bits<4> Rn;
3672 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003673 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003674 let Inst{22} = long;
3675 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003676 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003677 let Inst{7} = 0;
3678 let Inst{6} = sub;
3679 let Inst{5} = swap;
3680 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003681 let Inst{3-0} = Rn;
3682}
3683class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3684 InstrItinClass itin, string opc, string asm>
3685 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3686 bits<4> Rd;
3687 let Inst{15-12} = 0b1111;
3688 let Inst{19-16} = Rd;
3689}
3690class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3691 InstrItinClass itin, string opc, string asm>
3692 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3693 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003694 bits<4> Rd;
3695 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003696 let Inst{15-12} = Ra;
3697}
3698class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3699 InstrItinClass itin, string opc, string asm>
3700 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3701 bits<4> RdLo;
3702 bits<4> RdHi;
3703 let Inst{19-16} = RdHi;
3704 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003705}
3706
3707multiclass AI_smld<bit sub, string opc> {
3708
Owen Anderson33e57512011-08-10 00:03:03 +00003709 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3710 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003711 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003712
Owen Anderson33e57512011-08-10 00:03:03 +00003713 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3714 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003715 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003716
Owen Anderson33e57512011-08-10 00:03:03 +00003717 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3718 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003719 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003720
Owen Anderson33e57512011-08-10 00:03:03 +00003721 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3722 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003723 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003724
3725}
3726
3727defm SMLA : AI_smld<0, "smla">;
3728defm SMLS : AI_smld<1, "smls">;
3729
Johnny Chen2ec5e492010-02-22 21:50:40 +00003730multiclass AI_sdml<bit sub, string opc> {
3731
Jim Grosbache15defc2011-08-10 23:23:47 +00003732 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3733 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3734 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3735 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003736}
3737
3738defm SMUA : AI_sdml<0, "smua">;
3739defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003740
Evan Chenga8e29892007-01-19 07:51:42 +00003741//===----------------------------------------------------------------------===//
3742// Misc. Arithmetic Instructions.
3743//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003744
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003745def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3746 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3747 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003748
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003749def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3750 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3751 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3752 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003753
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003754def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3755 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3756 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003757
Evan Cheng9568e5c2011-06-21 06:01:08 +00003758let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003759def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3760 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003761 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003762 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003763
Evan Cheng9568e5c2011-06-21 06:01:08 +00003764let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003765def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3766 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003767 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003768 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003769
Evan Chengf60ceac2011-06-15 17:17:48 +00003770def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3771 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3772 (REVSH GPR:$Rm)>;
3773
Jim Grosbache1d58a62011-09-14 22:52:14 +00003774def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3775 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003776 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003777 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3778 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3779 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003780 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003781
Evan Chenga8e29892007-01-19 07:51:42 +00003782// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003783def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3784 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3785def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3786 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003787
Bob Wilsondc66eda2010-08-16 22:26:55 +00003788// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3789// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003790def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3791 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003792 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003793 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3794 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3795 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003796 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003797
Evan Chenga8e29892007-01-19 07:51:42 +00003798// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3799// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003800def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3801 (srl GPRnopc:$src2, imm16_31:$sh)),
3802 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3803def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3804 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3805 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003806
Evan Chenga8e29892007-01-19 07:51:42 +00003807//===----------------------------------------------------------------------===//
3808// Comparison Instructions...
3809//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003810
Jim Grosbach26421962008-10-14 20:36:24 +00003811defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003812 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003813 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003814
Jim Grosbach97a884d2010-12-07 20:41:06 +00003815// ARMcmpZ can re-use the above instruction definitions.
3816def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3817 (CMPri GPR:$src, so_imm:$imm)>;
3818def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3819 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003820def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3821 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3822def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3823 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003824
Bill Wendlingad5c8802012-06-11 08:07:26 +00003825// CMN register-integer
3826let isCompare = 1, Defs = [CPSR] in {
3827def CMNri : AI1<0b1011, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, IIC_iCMPi,
3828 "cmn", "\t$Rn, $imm",
3829 [(ARMcmn GPR:$Rn, so_imm:$imm)]> {
3830 bits<4> Rn;
3831 bits<12> imm;
3832 let Inst{25} = 1;
3833 let Inst{20} = 1;
3834 let Inst{19-16} = Rn;
3835 let Inst{15-12} = 0b0000;
3836 let Inst{11-0} = imm;
3837
3838 let Unpredictable{15-12} = 0b1111;
3839}
3840
3841// CMN register-register/shift
3842def CMNzrr : AI1<0b1011, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iCMPr,
3843 "cmn", "\t$Rn, $Rm",
3844 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3845 GPR:$Rn, GPR:$Rm)]> {
3846 bits<4> Rn;
3847 bits<4> Rm;
3848 let isCommutable = 1;
3849 let Inst{25} = 0;
3850 let Inst{20} = 1;
3851 let Inst{19-16} = Rn;
3852 let Inst{15-12} = 0b0000;
3853 let Inst{11-4} = 0b00000000;
3854 let Inst{3-0} = Rm;
3855
3856 let Unpredictable{15-12} = 0b1111;
3857}
3858
3859def CMNzrsi : AI1<0b1011, (outs),
3860 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, IIC_iCMPsr,
3861 "cmn", "\t$Rn, $shift",
3862 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3863 GPR:$Rn, so_reg_imm:$shift)]> {
3864 bits<4> Rn;
3865 bits<12> shift;
3866 let Inst{25} = 0;
3867 let Inst{20} = 1;
3868 let Inst{19-16} = Rn;
3869 let Inst{15-12} = 0b0000;
3870 let Inst{11-5} = shift{11-5};
3871 let Inst{4} = 0;
3872 let Inst{3-0} = shift{3-0};
3873
3874 let Unpredictable{15-12} = 0b1111;
3875}
3876
3877def CMNzrsr : AI1<0b1011, (outs),
3878 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, IIC_iCMPsr,
3879 "cmn", "\t$Rn, $shift",
3880 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3881 GPRnopc:$Rn, so_reg_reg:$shift)]> {
3882 bits<4> Rn;
3883 bits<12> shift;
3884 let Inst{25} = 0;
3885 let Inst{20} = 1;
3886 let Inst{19-16} = Rn;
3887 let Inst{15-12} = 0b0000;
3888 let Inst{11-8} = shift{11-8};
3889 let Inst{7} = 0;
3890 let Inst{6-5} = shift{6-5};
3891 let Inst{4} = 1;
3892 let Inst{3-0} = shift{3-0};
3893
3894 let Unpredictable{15-12} = 0b1111;
3895}
3896
3897}
3898
3899def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3900 (CMNri GPR:$src, so_imm_neg:$imm)>;
3901
3902def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
3903 (CMNri GPR:$src, so_imm_neg:$imm)>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003904
Evan Chenga8e29892007-01-19 07:51:42 +00003905// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003906defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003907 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003908 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003909defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003910 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003911 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003912
Evan Cheng218977b2010-07-13 19:27:42 +00003913// Pseudo i64 compares for some floating point compares.
3914let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3915 Defs = [CPSR] in {
3916def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003917 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003918 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003919 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3920
3921def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003922 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003923 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3924} // usesCustomInserter
3925
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003926
Evan Chenga8e29892007-01-19 07:51:42 +00003927// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003928// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003929// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003930let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003931
3932let isCommutable = 1 in
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003933def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003934 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003935 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3936 RegConstraint<"$false = $Rd">;
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003937
Owen Anderson92a20222011-07-21 18:54:16 +00003938def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3939 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003940 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003941 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3942 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003943 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003944def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3945 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3946 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003947 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3948 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003949 RegConstraint<"$false = $Rd">;
3950
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003951
Evan Chengc4af4632010-11-17 20:13:28 +00003952let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003953def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003954 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003955 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003956 []>,
3957 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003958
Evan Chengc4af4632010-11-17 20:13:28 +00003959let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003960def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3961 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003962 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003963 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003964 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003965
Evan Cheng63f35442010-11-13 02:25:14 +00003966// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003967let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003968def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3969 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003970 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003971
Evan Chengc4af4632010-11-17 20:13:28 +00003972let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003973def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3974 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003975 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003976 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003977 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00003978
Evan Chengc892aeb2012-02-23 01:19:06 +00003979// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00003980multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
3981 Instruction irsr,
3982 InstrItinClass iii, InstrItinClass iir,
3983 InstrItinClass iis> {
3984 def ri : ARMPseudoExpand<(outs GPR:$Rd),
3985 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
3986 4, iii, [],
3987 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
3988 RegConstraint<"$Rn = $Rd">;
3989 def rr : ARMPseudoExpand<(outs GPR:$Rd),
3990 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
3991 4, iir, [],
3992 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3993 RegConstraint<"$Rn = $Rd">;
3994 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
3995 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
3996 4, iis, [],
3997 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
3998 RegConstraint<"$Rn = $Rd">;
3999 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
4000 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
4001 4, iis, [],
4002 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
4003 RegConstraint<"$Rn = $Rd">;
4004}
Evan Chengc892aeb2012-02-23 01:19:06 +00004005
Evan Cheng03a18522012-03-20 21:28:05 +00004006defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
4007 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4008defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
4009 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4010defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
4011 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00004012
Owen Andersonf523e472010-09-23 23:45:25 +00004013} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004014
Evan Cheng03a18522012-03-20 21:28:05 +00004015
Jim Grosbach3728e962009-12-10 00:11:09 +00004016//===----------------------------------------------------------------------===//
4017// Atomic operations intrinsics
4018//
4019
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004020def MemBarrierOptOperand : AsmOperandClass {
4021 let Name = "MemBarrierOpt";
4022 let ParserMethod = "parseMemBarrierOptOperand";
4023}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004024def memb_opt : Operand<i32> {
4025 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004026 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004027 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004028}
Jim Grosbach3728e962009-12-10 00:11:09 +00004029
Bob Wilsonf74a4292010-10-30 00:54:37 +00004030// memory barriers protect the atomic sequences
4031let hasSideEffects = 1 in {
4032def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4033 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4034 Requires<[IsARM, HasDB]> {
4035 bits<4> opt;
4036 let Inst{31-4} = 0xf57ff05;
4037 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004038}
Jim Grosbach3728e962009-12-10 00:11:09 +00004039}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004040
Bob Wilsonf74a4292010-10-30 00:54:37 +00004041def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004042 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004043 Requires<[IsARM, HasDB]> {
4044 bits<4> opt;
4045 let Inst{31-4} = 0xf57ff04;
4046 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004047}
4048
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004049// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004050def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4051 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004052 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004053 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004054 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004055 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004056}
4057
Chad Rosier3f5966b2012-04-17 21:48:36 +00004058// Pseudo instruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004059// to implement integer ABS
4060let usesCustomInserter = 1, Defs = [CPSR] in {
4061def ABS : ARMPseudoInst<
4062 (outs GPR:$dst), (ins GPR:$src),
4063 8, NoItinerary, []>;
4064}
4065
Jim Grosbach66869102009-12-11 18:52:41 +00004066let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004067 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004068 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004069 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004070 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4071 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004072 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004073 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4074 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004076 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4077 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004078 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004079 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4080 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004081 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004082 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4083 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004084 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004085 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004086 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4087 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4088 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4089 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4090 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4091 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4092 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4093 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004094 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004095 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4096 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004097 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004098 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004099 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004100 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4101 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004102 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004103 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4104 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004105 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004106 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4107 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004108 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004109 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4110 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004111 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004112 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4113 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004114 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004115 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004116 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4117 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4118 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4119 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4121 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4122 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004124 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004125 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004127 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004128 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004130 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4131 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004133 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4134 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004136 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4137 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004139 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4140 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004141 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004142 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4143 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004144 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004145 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004146 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4147 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4148 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4149 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4150 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4151 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4152 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004154 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004155 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004157 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004158
4159 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004161 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4162 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004164 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4165 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004167 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4168
Jim Grosbache801dc42009-12-12 01:40:06 +00004169 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004171 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4172 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004174 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4175 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004176 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004177 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4178}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004179}
4180
Manman Ren763a75d2012-06-01 02:44:42 +00004181let usesCustomInserter = 1 in {
4182 def COPY_STRUCT_BYVAL_I32 : PseudoInst<
Manman Ren68f25572012-06-01 19:33:18 +00004183 (outs), (ins GPR:$dst, GPR:$src, i32imm:$size, i32imm:$alignment),
Manman Ren763a75d2012-06-01 02:44:42 +00004184 NoItinerary,
Manman Ren68f25572012-06-01 19:33:18 +00004185 [(ARMcopystructbyval GPR:$dst, GPR:$src, imm:$size, imm:$alignment)]>;
Manman Ren763a75d2012-06-01 02:44:42 +00004186}
4187
Jim Grosbach5278eb82009-12-11 01:42:04 +00004188let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004189def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4190 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004191 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004192def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4193 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004194def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4195 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004196let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004197def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004198 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004199 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004200}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004201}
4202
Jim Grosbach86875a22010-10-29 19:58:57 +00004203let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004204def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004205 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004206def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004207 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004208def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004209 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004210let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004211def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004212 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004213 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004214 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004215}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004216}
4217
Jim Grosbach5278eb82009-12-11 01:42:04 +00004218
Jim Grosbachd30970f2011-08-11 22:30:30 +00004219def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004220 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004221 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004222}
4223
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004224// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004225let mayLoad = 1, mayStore = 1 in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004226def SWP : AIswp<0, (outs GPRnopc:$Rt),
4227 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swp", []>;
4228def SWPB: AIswp<1, (outs GPRnopc:$Rt),
4229 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004230}
4231
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004232//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004233// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004234//
4235
Jim Grosbach83ab0702011-07-13 22:01:08 +00004236def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4237 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004238 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004239 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4240 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004241 bits<4> opc1;
4242 bits<4> CRn;
4243 bits<4> CRd;
4244 bits<4> cop;
4245 bits<3> opc2;
4246 bits<4> CRm;
4247
4248 let Inst{3-0} = CRm;
4249 let Inst{4} = 0;
4250 let Inst{7-5} = opc2;
4251 let Inst{11-8} = cop;
4252 let Inst{15-12} = CRd;
4253 let Inst{19-16} = CRn;
4254 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004255}
4256
Silviu Barangae546c4c2012-04-18 13:02:55 +00004257def CDP2 : ABXI<0b1110, (outs), (ins pf_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00004258 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004259 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004260 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4261 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004262 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004263 bits<4> opc1;
4264 bits<4> CRn;
4265 bits<4> CRd;
4266 bits<4> cop;
4267 bits<3> opc2;
4268 bits<4> CRm;
4269
4270 let Inst{3-0} = CRm;
4271 let Inst{4} = 0;
4272 let Inst{7-5} = opc2;
4273 let Inst{11-8} = cop;
4274 let Inst{15-12} = CRd;
4275 let Inst{19-16} = CRn;
4276 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004277}
4278
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004279class ACI<dag oops, dag iops, string opc, string asm,
4280 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004281 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4282 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004283 let Inst{27-25} = 0b110;
4284}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004285class ACInoP<dag oops, dag iops, string opc, string asm,
4286 IndexMode im = IndexModeNone>
4287 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4288 opc, asm, "", []> {
4289 let Inst{31-28} = 0b1111;
4290 let Inst{27-25} = 0b110;
4291}
4292multiclass LdStCop<bit load, bit Dbit, string asm> {
4293 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4294 asm, "\t$cop, $CRd, $addr"> {
4295 bits<13> addr;
4296 bits<4> cop;
4297 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004298 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004299 let Inst{23} = addr{8};
4300 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004301 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004302 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004303 let Inst{19-16} = addr{12-9};
4304 let Inst{15-12} = CRd;
4305 let Inst{11-8} = cop;
4306 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004307 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004308 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004309 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4310 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4311 bits<13> addr;
4312 bits<4> cop;
4313 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004314 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004315 let Inst{23} = addr{8};
4316 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004317 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004318 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004319 let Inst{19-16} = addr{12-9};
4320 let Inst{15-12} = CRd;
4321 let Inst{11-8} = cop;
4322 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004323 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004324 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004325 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4326 postidx_imm8s4:$offset),
4327 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4328 bits<9> offset;
4329 bits<4> addr;
4330 bits<4> cop;
4331 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004332 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004333 let Inst{23} = offset{8};
4334 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004335 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004336 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004337 let Inst{19-16} = addr;
4338 let Inst{15-12} = CRd;
4339 let Inst{11-8} = cop;
4340 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004341 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004342 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004343 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004344 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004345 coproc_option_imm:$option),
4346 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004347 bits<8> option;
4348 bits<4> addr;
4349 bits<4> cop;
4350 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004351 let Inst{24} = 0; // P = 0
4352 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004353 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004354 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004355 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004356 let Inst{19-16} = addr;
4357 let Inst{15-12} = CRd;
4358 let Inst{11-8} = cop;
4359 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004360 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004361 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004362}
4363multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4364 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4365 asm, "\t$cop, $CRd, $addr"> {
4366 bits<13> addr;
4367 bits<4> cop;
4368 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004369 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004370 let Inst{23} = addr{8};
4371 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004372 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004373 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004374 let Inst{19-16} = addr{12-9};
4375 let Inst{15-12} = CRd;
4376 let Inst{11-8} = cop;
4377 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004378 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004379 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004380 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4381 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4382 bits<13> addr;
4383 bits<4> cop;
4384 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004385 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004386 let Inst{23} = addr{8};
4387 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004388 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004389 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004390 let Inst{19-16} = addr{12-9};
4391 let Inst{15-12} = CRd;
4392 let Inst{11-8} = cop;
4393 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004394 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004395 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004396 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4397 postidx_imm8s4:$offset),
4398 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4399 bits<9> offset;
4400 bits<4> addr;
4401 bits<4> cop;
4402 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004403 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004404 let Inst{23} = offset{8};
4405 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004406 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004407 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004408 let Inst{19-16} = addr;
4409 let Inst{15-12} = CRd;
4410 let Inst{11-8} = cop;
4411 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004412 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004413 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004414 def _OPTION : ACInoP<(outs),
4415 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004416 coproc_option_imm:$option),
4417 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004418 bits<8> option;
4419 bits<4> addr;
4420 bits<4> cop;
4421 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004422 let Inst{24} = 0; // P = 0
4423 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004424 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004425 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004426 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004427 let Inst{19-16} = addr;
4428 let Inst{15-12} = CRd;
4429 let Inst{11-8} = cop;
4430 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004431 let DecoderMethod = "DecodeCopMemInstruction";
4432 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004433}
4434
Jim Grosbach2bd01182011-10-11 21:55:36 +00004435defm LDC : LdStCop <1, 0, "ldc">;
4436defm LDCL : LdStCop <1, 1, "ldcl">;
4437defm STC : LdStCop <0, 0, "stc">;
4438defm STCL : LdStCop <0, 1, "stcl">;
4439defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4440defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4441defm STC2 : LdSt2Cop<0, 0, "stc2">;
4442defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004443
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004444//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004445// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004446//
4447
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004448class MovRCopro<string opc, bit direction, dag oops, dag iops,
4449 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004450 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004451 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004452 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004453 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004454
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004455 bits<4> Rt;
4456 bits<4> cop;
4457 bits<3> opc1;
4458 bits<3> opc2;
4459 bits<4> CRm;
4460 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004461
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004462 let Inst{15-12} = Rt;
4463 let Inst{11-8} = cop;
4464 let Inst{23-21} = opc1;
4465 let Inst{7-5} = opc2;
4466 let Inst{3-0} = CRm;
4467 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004468}
4469
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004470def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004471 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004472 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4473 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004474 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4475 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004476def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4477 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4478 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004479def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004480 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004481 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4482 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004483def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4484 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4485 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004486
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004487def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4488 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4489
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004490class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4491 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004492 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004493 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004494 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004495 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004496 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004497
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004498 bits<4> Rt;
4499 bits<4> cop;
4500 bits<3> opc1;
4501 bits<3> opc2;
4502 bits<4> CRm;
4503 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004504
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004505 let Inst{15-12} = Rt;
4506 let Inst{11-8} = cop;
4507 let Inst{23-21} = opc1;
4508 let Inst{7-5} = opc2;
4509 let Inst{3-0} = CRm;
4510 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004511}
4512
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004513def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004514 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004515 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4516 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004517 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4518 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004519def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4520 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4521 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004522def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004523 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004524 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4525 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004526def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4527 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4528 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004529
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004530def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4531 imm:$CRm, imm:$opc2),
4532 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4533
Jim Grosbachd30970f2011-08-11 22:30:30 +00004534class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004535 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004536 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004537 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004538 let Inst{23-21} = 0b010;
4539 let Inst{20} = direction;
4540
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004541 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004542 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004543 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004544 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004545 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004546
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004547 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004548 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004549 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004550 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004551 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004552}
4553
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004554def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004555 [(int_arm_mcrr imm:$cop, imm:$opc1, GPRnopc:$Rt,
4556 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004557def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4558
Jim Grosbachd30970f2011-08-11 22:30:30 +00004559class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004560 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004561 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm), NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004562 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004563 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004564 let Inst{23-21} = 0b010;
4565 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004566
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004567 bits<4> Rt;
4568 bits<4> Rt2;
4569 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004570 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004571 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004572
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004573 let Inst{15-12} = Rt;
4574 let Inst{19-16} = Rt2;
4575 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004576 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004577 let Inst{3-0} = CRm;
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004578
4579 let DecoderMethod = "DecodeMRRC2";
Johnny Chen906d57f2010-02-12 01:44:23 +00004580}
4581
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004582def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004583 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPRnopc:$Rt,
4584 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004585def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004586
Johnny Chenb98e1602010-02-12 18:55:33 +00004587//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004588// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004589//
4590
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004591// Move to ARM core register from Special Register
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004592def MRS : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004593 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004594 bits<4> Rd;
4595 let Inst{23-16} = 0b00001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004596 let Unpredictable{19-17} = 0b111;
4597
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004598 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004599
4600 let Inst{11-0} = 0b000000000000;
4601 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004602}
4603
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004604def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPRnopc:$Rd, pred:$p)>,
4605 Requires<[IsARM]>;
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004606
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004607// The MRSsys instruction is the MRS instruction from the ARM ARM,
4608// section B9.3.9, with the R bit set to 1.
4609def MRSsys : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004610 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004611 bits<4> Rd;
4612 let Inst{23-16} = 0b01001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004613 let Unpredictable{19-16} = 0b1111;
4614
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004615 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004616
4617 let Inst{11-0} = 0b000000000000;
4618 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004619}
4620
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004621// Move from ARM core register to Special Register
4622//
4623// No need to have both system and application versions, the encodings are the
4624// same and the assembly parser has no way to distinguish between them. The mask
4625// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4626// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004627def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4628 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004629 bits<5> mask;
4630 bits<4> Rn;
4631
4632 let Inst{23} = 0;
4633 let Inst{22} = mask{4}; // R bit
4634 let Inst{21-20} = 0b10;
4635 let Inst{19-16} = mask{3-0};
4636 let Inst{15-12} = 0b1111;
4637 let Inst{11-4} = 0b00000000;
4638 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004639}
4640
Owen Andersoncd20c582011-10-20 22:23:58 +00004641def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4642 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004643 bits<5> mask;
4644 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004645
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004646 let Inst{23} = 0;
4647 let Inst{22} = mask{4}; // R bit
4648 let Inst{21-20} = 0b10;
4649 let Inst{19-16} = mask{3-0};
4650 let Inst{15-12} = 0b1111;
4651 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004652}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004653
4654//===----------------------------------------------------------------------===//
4655// TLS Instructions
4656//
4657
4658// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004659// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004660// complete with fixup for the aeabi_read_tp function.
4661let isCall = 1,
4662 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4663 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4664 [(set R0, ARMthread_pointer)]>;
4665}
4666
4667//===----------------------------------------------------------------------===//
4668// SJLJ Exception handling intrinsics
4669// eh_sjlj_setjmp() is an instruction sequence to store the return
4670// address and save #0 in R0 for the non-longjmp case.
4671// Since by its nature we may be coming from some other function to get
4672// here, and we're using the stack frame for the containing function to
4673// save/restore registers, we can't keep anything live in regs across
4674// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004675// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004676// except for our own input by listing the relevant registers in Defs. By
4677// doing so, we also cause the prologue/epilogue code to actively preserve
4678// all of the callee-saved resgisters, which is exactly what we want.
4679// A constant value is passed in $val, and we use the location as a scratch.
4680//
4681// These are pseudo-instructions and are lowered to individual MC-insts, so
4682// no encoding information is necessary.
4683let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004684 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004685 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4686 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004687 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4688 NoItinerary,
4689 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4690 Requires<[IsARM, HasVFP2]>;
4691}
4692
4693let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004694 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004695 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004696 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4697 NoItinerary,
4698 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4699 Requires<[IsARM, NoVFP]>;
4700}
4701
Evan Chengafff9412011-12-20 18:26:50 +00004702// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004703let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4704 Defs = [ R7, LR, SP ] in {
4705def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4706 NoItinerary,
4707 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004708 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004709}
4710
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004711// eh.sjlj.dispatchsetup pseudo-instructions.
4712// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004713// handled when the pseudo is expanded (which happens before any passes
4714// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004715let Defs =
4716 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004717 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4718 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004719def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4720
4721let Defs =
4722 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4723 isBarrier = 1 in
4724def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4725
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004726
4727//===----------------------------------------------------------------------===//
4728// Non-Instruction Patterns
4729//
4730
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004731// ARMv4 indirect branch using (MOVr PC, dst)
4732let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4733 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004734 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004735 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4736 Requires<[IsARM, NoV4T]>;
4737
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004738// Large immediate handling.
4739
4740// 32-bit immediate using two piece so_imms or movw + movt.
4741// This is a single pseudo instruction, the benefit is that it can be remat'd
4742// as a single unit instead of having to handle reg inputs.
4743// FIXME: Remove this when we can do generalized remat.
4744let isReMaterializable = 1, isMoveImm = 1 in
4745def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4746 [(set GPR:$dst, (arm_i32imm:$src))]>,
4747 Requires<[IsARM]>;
4748
4749// Pseudo instruction that combines movw + movt + add pc (if PIC).
4750// It also makes it possible to rematerialize the instructions.
4751// FIXME: Remove this when we can do generalized remat and when machine licm
4752// can properly the instructions.
4753let isReMaterializable = 1 in {
4754def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4755 IIC_iMOVix2addpc,
4756 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4757 Requires<[IsARM, UseMovt]>;
4758
4759def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4760 IIC_iMOVix2,
4761 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4762 Requires<[IsARM, UseMovt]>;
4763
4764let AddedComplexity = 10 in
4765def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4766 IIC_iMOVix2ld,
4767 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4768 Requires<[IsARM, UseMovt]>;
4769} // isReMaterializable
4770
4771// ConstantPool, GlobalAddress, and JumpTable
4772def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4773 Requires<[IsARM, DontUseMovt]>;
4774def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4775def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4776 Requires<[IsARM, UseMovt]>;
4777def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4778 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4779
4780// TODO: add,sub,and, 3-instr forms?
4781
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00004782// Tail calls. These patterns also apply to Thumb mode.
4783def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
4784def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
4785def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004786
4787// Direct calls
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004788def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004789def : ARMPat<(ARMcall_nolink texternalsym:$func),
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004790 (BMOVPCB_CALL texternalsym:$func)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004791
4792// zextload i1 -> zextload i8
4793def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4794def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4795
4796// extload -> zextload
4797def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4798def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4799def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4800def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4801
4802def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4803
4804def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4805def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4806
4807// smul* and smla*
4808def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4809 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4810 (SMULBB GPR:$a, GPR:$b)>;
4811def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4812 (SMULBB GPR:$a, GPR:$b)>;
4813def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4814 (sra GPR:$b, (i32 16))),
4815 (SMULBT GPR:$a, GPR:$b)>;
4816def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4817 (SMULBT GPR:$a, GPR:$b)>;
4818def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4819 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4820 (SMULTB GPR:$a, GPR:$b)>;
4821def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4822 (SMULTB GPR:$a, GPR:$b)>;
4823def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4824 (i32 16)),
4825 (SMULWB GPR:$a, GPR:$b)>;
4826def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4827 (SMULWB GPR:$a, GPR:$b)>;
4828
4829def : ARMV5TEPat<(add GPR:$acc,
4830 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4831 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4832 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4833def : ARMV5TEPat<(add GPR:$acc,
4834 (mul sext_16_node:$a, sext_16_node:$b)),
4835 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4836def : ARMV5TEPat<(add GPR:$acc,
4837 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4838 (sra GPR:$b, (i32 16)))),
4839 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4840def : ARMV5TEPat<(add GPR:$acc,
4841 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4842 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4843def : ARMV5TEPat<(add GPR:$acc,
4844 (mul (sra GPR:$a, (i32 16)),
4845 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4846 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4847def : ARMV5TEPat<(add GPR:$acc,
4848 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4849 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4850def : ARMV5TEPat<(add GPR:$acc,
4851 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4852 (i32 16))),
4853 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4854def : ARMV5TEPat<(add GPR:$acc,
4855 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4856 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4857
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004858
4859// Pre-v7 uses MCR for synchronization barriers.
4860def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4861 Requires<[IsARM, HasV6]>;
4862
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004863// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004864let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004865def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4866def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004867def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004868def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4869 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4870def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4871 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4872}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004873
4874def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4875def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004876
Owen Anderson33e57512011-08-10 00:03:03 +00004877def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4878 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4879def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4880 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004881
Eli Friedman069e2ed2011-08-26 02:59:24 +00004882// Atomic load/store patterns
4883def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4884 (LDRBrs ldst_so_reg:$src)>;
4885def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4886 (LDRBi12 addrmode_imm12:$src)>;
4887def : ARMPat<(atomic_load_16 addrmode3:$src),
4888 (LDRH addrmode3:$src)>;
4889def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4890 (LDRrs ldst_so_reg:$src)>;
4891def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4892 (LDRi12 addrmode_imm12:$src)>;
4893def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4894 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4895def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4896 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4897def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4898 (STRH GPR:$val, addrmode3:$ptr)>;
4899def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4900 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4901def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4902 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4903
4904
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004905//===----------------------------------------------------------------------===//
4906// Thumb Support
4907//
4908
4909include "ARMInstrThumb.td"
4910
4911//===----------------------------------------------------------------------===//
4912// Thumb2 Support
4913//
4914
4915include "ARMInstrThumb2.td"
4916
4917//===----------------------------------------------------------------------===//
4918// Floating Point Support
4919//
4920
4921include "ARMInstrVFP.td"
4922
4923//===----------------------------------------------------------------------===//
4924// Advanced SIMD (NEON) Support
4925//
4926
4927include "ARMInstrNEON.td"
4928
Jim Grosbachc83d5042011-07-14 19:47:47 +00004929//===----------------------------------------------------------------------===//
4930// Assembler aliases
4931//
4932
4933// Memory barriers
4934def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4935def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4936def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4937
4938// System instructions
4939def : MnemonicAlias<"swi", "svc">;
4940
4941// Load / Store Multiple
4942def : MnemonicAlias<"ldmfd", "ldm">;
4943def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004944def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004945def : MnemonicAlias<"stmfd", "stmdb">;
4946def : MnemonicAlias<"stmia", "stm">;
4947def : MnemonicAlias<"stmea", "stm">;
4948
Jim Grosbachf6c05252011-07-21 17:23:04 +00004949// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4950// shift amount is zero (i.e., unspecified).
4951def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004952 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004953 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004954def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004955 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004956 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004957
4958// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004959def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4960def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004961
Jim Grosbachaddec772011-07-27 22:34:17 +00004962// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004963def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004964 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004965def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004966 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004967
4968
4969// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004970def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004971 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004972def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004973 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004974def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004975 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004976def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004977 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004978def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004979 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004980def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004981 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004982
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004983def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004984 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004985def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004986 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004987def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004988 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004989def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004990 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004991def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004992 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004993def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004994 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004995
4996
4997// RFE aliases
4998def : MnemonicAlias<"rfefa", "rfeda">;
4999def : MnemonicAlias<"rfeea", "rfedb">;
5000def : MnemonicAlias<"rfefd", "rfeia">;
5001def : MnemonicAlias<"rfeed", "rfeib">;
5002def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005003
5004// SRS aliases
5005def : MnemonicAlias<"srsfa", "srsda">;
5006def : MnemonicAlias<"srsea", "srsdb">;
5007def : MnemonicAlias<"srsfd", "srsia">;
5008def : MnemonicAlias<"srsed", "srsib">;
5009def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005010
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005011// QSAX == QSUBADDX
5012def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005013// SASX == SADDSUBX
5014def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005015// SHASX == SHADDSUBX
5016def : MnemonicAlias<"shaddsubx", "shasx">;
5017// SHSAX == SHSUBADDX
5018def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005019// SSAX == SSUBADDX
5020def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005021// UASX == UADDSUBX
5022def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005023// UHASX == UHADDSUBX
5024def : MnemonicAlias<"uhaddsubx", "uhasx">;
5025// UHSAX == UHSUBADDX
5026def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005027// UQASX == UQADDSUBX
5028def : MnemonicAlias<"uqaddsubx", "uqasx">;
5029// UQSAX == UQSUBADDX
5030def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005031// USAX == USUBADDX
5032def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005033
Jim Grosbache70ec842011-10-28 22:50:54 +00005034// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5035// for isel.
5036def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5037 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005038def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5039 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005040// Same for AND <--> BIC
5041def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5042 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5043 pred:$p, cc_out:$s)>;
5044def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5045 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5046 pred:$p, cc_out:$s)>;
5047def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5048 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5049 pred:$p, cc_out:$s)>;
5050def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5051 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5052 pred:$p, cc_out:$s)>;
5053
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005054// Likewise, "add Rd, so_imm_neg" -> sub
5055def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5056 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5057def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5058 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005059// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005060def : ARMInstAlias<"cmp${p} $Rd, $imm",
Bill Wendlingad5c8802012-06-11 08:07:26 +00005061 (CMNri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005062def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005063 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005064
5065// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5066// LSR, ROR, and RRX instructions.
5067// FIXME: We need C++ parser hooks to map the alias to the MOV
5068// encoding. It seems we should be able to do that sort of thing
5069// in tblgen, but it could get ugly.
Jim Grosbach2a22b692012-04-19 23:59:26 +00005070let TwoOperandAliasConstraint = "$Rm = $Rd" in {
Jim Grosbach71810ab2011-11-10 16:44:55 +00005071def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005072 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5073 cc_out:$s)>;
5074def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5075 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5076 cc_out:$s)>;
5077def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5078 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5079 cc_out:$s)>;
5080def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5081 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005082 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005083}
Jim Grosbach48b368b2011-11-16 19:05:59 +00005084def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5085 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005086let TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbach23f22072011-11-16 18:31:45 +00005087def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5088 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5089 cc_out:$s)>;
5090def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5091 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5092 cc_out:$s)>;
5093def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5094 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5095 cc_out:$s)>;
5096def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5097 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5098 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005099}
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005100
5101// "neg" is and alias for "rsb rd, rn, #0"
5102def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5103 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005104
Jim Grosbach0104dd32012-03-07 00:52:41 +00005105// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5106def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5107 Requires<[IsARM, NoV6]>;
5108
Jim Grosbach05d88f42012-03-07 01:09:17 +00005109// UMULL/SMULL are available on all arches, but the instruction definitions
5110// need difference constraints pre-v6. Use these aliases for the assembly
5111// parsing on pre-v6.
5112def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5113 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5114 Requires<[IsARM, NoV6]>;
5115def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5116 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5117 Requires<[IsARM, NoV6]>;
5118
Jim Grosbach74423e32012-01-25 19:52:01 +00005119// 'it' blocks in ARM mode just validate the predicates. The IT itself
5120// is discarded.
5121def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;