blob: 67f050131bfba93d3ed979559f35ff15c7f68388 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Manman Ren68f25572012-06-01 19:33:18 +000021def SDT_ARMStructByVal : SDTypeProfile<0, 4,
Manman Ren763a75d2012-06-01 02:44:42 +000022 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
Manman Ren68f25572012-06-01 19:33:18 +000023 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000024
Evan Chenga8e29892007-01-19 07:51:42 +000025def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000026
Chris Lattnerd10a53d2010-03-08 18:51:21 +000027def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000028
Evan Chenga8e29892007-01-19 07:51:42 +000029def SDT_ARMCMov : SDTypeProfile<1, 3,
30 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
31 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000032
Evan Chenga8e29892007-01-19 07:51:42 +000033def SDT_ARMBrcond : SDTypeProfile<0, 2,
34 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
35
36def SDT_ARMBrJT : SDTypeProfile<0, 3,
37 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
38 SDTCisVT<2, i32>]>;
39
Evan Cheng5657c012009-07-29 02:18:14 +000040def SDT_ARMBr2JT : SDTypeProfile<0, 4,
41 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
42 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
43
Evan Cheng218977b2010-07-13 19:27:42 +000044def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
45 [SDTCisVT<0, i32>,
46 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
47 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
48 SDTCisVT<5, OtherVT>]>;
49
Bill Wendlingac3b9352010-08-29 03:02:28 +000050def SDT_ARMAnd : SDTypeProfile<1, 2,
51 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
52 SDTCisVT<2, i32>]>;
53
Evan Chenga8e29892007-01-19 07:51:42 +000054def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
55
56def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
57 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
58
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000059def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000060def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
61 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000062def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000063
Bob Wilsonf74a4292010-10-30 00:54:37 +000064def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000066def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
67 SDTCisInt<1>]>;
68
Dale Johannesen51e28e62010-06-03 21:09:53 +000069def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
70
Jim Grosbach469bbdb2010-07-16 23:05:05 +000071def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
72 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
73
Evan Cheng342e3162011-08-30 01:34:54 +000074def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
75 [SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>,
77 SDTCisInt<0>, SDTCisVT<1, i32>]>;
78
79// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
80def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
81 [SDTCisSameAs<0, 2>,
82 SDTCisSameAs<0, 3>,
83 SDTCisInt<0>,
84 SDTCisVT<1, i32>,
85 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086// Node definitions.
87def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000088def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000089def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000090def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Bill Wendlingc69107c2007-11-13 09:19:02 +000092def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000093 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000094def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Manman Ren763a75d2012-06-01 02:44:42 +000096def ARMcopystructbyval : SDNode<"ARMISD::COPY_STRUCT_BYVAL" ,
97 SDT_ARMStructByVal,
98 [SDNPHasChain, SDNPInGlue, SDNPOutGlue,
99 SDNPMayStore, SDNPMayLoad]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100
101def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000102 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000103 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000104def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000106 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000109 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
Chris Lattner48be23c2008-01-15 22:02:54 +0000111def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
114def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000116
117def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000118 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
120def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
121 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000122def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
123 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000124
Evan Cheng218977b2010-07-13 19:27:42 +0000125def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
126 [SDNPHasChain]>;
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000129 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000130
Bill Wendlingad5c8802012-06-11 08:07:26 +0000131def ARMcmn : SDNode<"ARMISD::CMN", SDT_ARMCmp,
132 [SDNPOutGlue]>;
133
David Goodwinc0309b42009-06-29 15:33:01 +0000134def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000135 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000136
Evan Chenga8e29892007-01-19 07:51:42 +0000137def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
138
Chris Lattner036609b2010-12-23 18:28:41 +0000139def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
140def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
141def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000142
Evan Cheng342e3162011-08-30 01:34:54 +0000143def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
144 [SDNPCommutative]>;
145def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
146def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
147def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000150def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
151 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000152def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000153 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000154
Evan Cheng11db0682010-08-11 06:22:01 +0000155def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
156 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000157def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000158 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000159def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000160 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000161
Evan Chengf609bb82010-01-19 00:44:15 +0000162def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
163
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000164def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000165 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000166
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000167
168def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
169
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000170//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000171// ARM Instruction Predicate Definitions.
172//
Evan Chengebdeeab2011-07-08 01:53:10 +0000173def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000174 AssemblerPredicate<"HasV4TOps", "armv4t">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
176def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000178 AssemblerPredicate<"HasV5TEOps", "armv5te">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000179def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000180 AssemblerPredicate<"HasV6Ops", "armv6">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000181def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000182def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000183 AssemblerPredicate<"HasV6T2Ops", "armv6t2">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000184def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000186 AssemblerPredicate<"HasV7Ops", "armv7">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000189 AssemblerPredicate<"FeatureVFP2", "VFP2">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000190def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000191 AssemblerPredicate<"FeatureVFP3", "VFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000192def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000193 AssemblerPredicate<"FeatureVFP4", "VFP4">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000194def HasNEON : Predicate<"Subtarget->hasNEON()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000195 AssemblerPredicate<"FeatureNEON", "NEON">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000196def HasFP16 : Predicate<"Subtarget->hasFP16()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000197 AssemblerPredicate<"FeatureFP16","half-float">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000198def HasDivide : Predicate<"Subtarget->hasDivide()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000199 AssemblerPredicate<"FeatureHWDiv", "divide">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000200def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000201 AssemblerPredicate<"FeatureT2XtPk",
202 "pack/extract">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000203def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000204 AssemblerPredicate<"FeatureDSPThumb2",
205 "thumb2-dsp">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000206def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000207 AssemblerPredicate<"FeatureDB",
208 "data-barriers">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000209def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000210 AssemblerPredicate<"FeatureMP",
211 "mp-extensions">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000212def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000213def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000214def IsThumb : Predicate<"Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000215 AssemblerPredicate<"ModeThumb", "thumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000217def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000218 AssemblerPredicate<"ModeThumb,FeatureThumb2",
219 "thumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000220def IsMClass : Predicate<"Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000221 AssemblerPredicate<"FeatureMClass", "armv7m">;
James Molloyacad68d2011-09-28 14:21:38 +0000222def IsARClass : Predicate<"!Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000223 AssemblerPredicate<"!FeatureMClass",
224 "armv7a/r">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000225def IsARM : Predicate<"!Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000226 AssemblerPredicate<"!ModeThumb", "arm-mode">;
Evan Chengafff9412011-12-20 18:26:50 +0000227def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
228def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000229def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000231// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000232def UseMovt : Predicate<"Subtarget->useMovt()">;
233def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000234def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000235
Evan Chengbee78fe2012-04-11 05:33:07 +0000236// Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available.
237// But only select them if more precision in FP computation is allowed.
Evan Cheng7ece9532012-04-13 18:59:28 +0000238// Do not use them for Darwin platforms.
Lang Hamese0231412012-06-22 01:09:09 +0000239def UseFusedMAC : Predicate<"(TM.Options.AllowFPOpFusion =="
240 " FPOpFusion::Fast) && "
Evan Cheng7ece9532012-04-13 18:59:28 +0000241 "!Subtarget->isTargetDarwin()">;
242def DontUseFusedMAC : Predicate<"!Subtarget->hasVFP4() || "
243 "Subtarget->isTargetDarwin()">;
Evan Cheng82509e52012-04-11 00:13:00 +0000244
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000245//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000246// ARM Flag Definitions.
247
248class RegConstraint<string C> {
249 string Constraints = C;
250}
251
252//===----------------------------------------------------------------------===//
253// ARM specific transformation functions and pattern fragments.
254//
255
Evan Chenga8e29892007-01-19 07:51:42 +0000256// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
257// so_imm_neg def below.
258def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000260}]>;
261
262// so_imm_not_XFORM - Return a so_imm value packed into the format described for
263// so_imm_not def below.
264def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000266}]>;
267
Evan Chenga8e29892007-01-19 07:51:42 +0000268/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000269def imm16_31 : ImmLeaf<i32, [{
270 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000271}]>;
272
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000273def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
274def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000275 int64_t Value = -(int)N->getZExtValue();
276 return Value && ARM_AM::getSOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000277 }], so_imm_neg_XFORM> {
278 let ParserMatchClass = so_imm_neg_asmoperand;
279}
Evan Chenga8e29892007-01-19 07:51:42 +0000280
Jim Grosbache70ec842011-10-28 22:50:54 +0000281// Note: this pattern doesn't require an encoder method and such, as it's
282// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000283// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000284def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000285def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000286 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000287 }], so_imm_not_XFORM> {
288 let ParserMatchClass = so_imm_not_asmoperand;
289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
291// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
292def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000293 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000294}]>;
295
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000296/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000297def hi16 : SDNodeXForm<imm, [{
298 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
299}]>;
300
301def lo16AllZero : PatLeaf<(i32 imm), [{
302 // Returns true if all low 16-bits are 0.
303 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000304}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000305
Evan Cheng342e3162011-08-30 01:34:54 +0000306class BinOpWithFlagFrag<dag res> :
307 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000308class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
309class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000310
Evan Chengc4af4632010-11-17 20:13:28 +0000311// An 'and' node with a single use.
312def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
313 return N->hasOneUse();
314}]>;
315
316// An 'xor' node with a single use.
317def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
318 return N->hasOneUse();
319}]>;
320
Evan Cheng48575f62010-12-05 22:04:16 +0000321// An 'fmul' node with a single use.
322def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
323 return N->hasOneUse();
324}]>;
325
326// An 'fadd' node which checks for single non-hazardous use.
327def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
328 return hasNoVMLxHazardUse(N);
329}]>;
330
331// An 'fsub' node which checks for single non-hazardous use.
332def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
333 return hasNoVMLxHazardUse(N);
334}]>;
335
Evan Chenga8e29892007-01-19 07:51:42 +0000336//===----------------------------------------------------------------------===//
337// Operand Definitions.
338//
339
Jim Grosbach9588c102011-11-12 00:58:43 +0000340// Immediate operands with a shared generic asm render method.
341class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
342
Evan Chenga8e29892007-01-19 07:51:42 +0000343// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000344// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000345def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000346 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000347 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000348 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000349}
Evan Chenga8e29892007-01-19 07:51:42 +0000350
Jason W Kim685c3502011-02-04 19:47:15 +0000351// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000352def uncondbrtarget : Operand<OtherVT> {
353 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000354 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000355}
356
Jason W Kim685c3502011-02-04 19:47:15 +0000357// Branch target for ARM. Handles conditional/unconditional
358def br_target : Operand<OtherVT> {
359 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000360 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000361}
362
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000363// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000364// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000365def bltarget : Operand<i32> {
366 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000367 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000368 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000369}
370
Jason W Kim685c3502011-02-04 19:47:15 +0000371// Call target for ARM. Handles conditional/unconditional
372// FIXME: rename bl_target to t2_bltarget?
373def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000374 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000375 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000376}
377
Owen Andersonf1eab592011-08-26 23:32:08 +0000378def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000379 let EncoderMethod = "getARMBLXTargetOpValue";
380 let OperandType = "OPERAND_PCREL";
381}
Jason W Kim685c3502011-02-04 19:47:15 +0000382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000384def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000385def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000386 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000387 let ParserMatchClass = RegListAsmOperand;
388 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000389 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000390}
391
Jim Grosbach1610a702011-07-25 20:06:30 +0000392def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000393def dpr_reglist : Operand<i32> {
394 let EncoderMethod = "getRegisterListOpValue";
395 let ParserMatchClass = DPRRegListAsmOperand;
396 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000397 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000398}
399
Jim Grosbach1610a702011-07-25 20:06:30 +0000400def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000401def spr_reglist : Operand<i32> {
402 let EncoderMethod = "getRegisterListOpValue";
403 let ParserMatchClass = SPRRegListAsmOperand;
404 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000405 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000406}
407
Evan Chenga8e29892007-01-19 07:51:42 +0000408// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
409def cpinst_operand : Operand<i32> {
410 let PrintMethod = "printCPInstOperand";
411}
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413// Local PC labels.
414def pclabel : Operand<i32> {
415 let PrintMethod = "printPCLabel";
416}
417
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000418// ADR instruction labels.
419def adrlabel : Operand<i32> {
420 let EncoderMethod = "getAdrLabelOpValue";
421}
422
Owen Anderson498ec202010-10-27 22:49:00 +0000423def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000424 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000426}
427
Jim Grosbachb35ad412010-10-13 19:56:10 +0000428// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000429def rot_imm_XFORM: SDNodeXForm<imm, [{
430 switch (N->getZExtValue()){
431 default: assert(0);
432 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
433 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
434 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
435 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
436 }
437}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000438def RotImmAsmOperand : AsmOperandClass {
439 let Name = "RotImm";
440 let ParserMethod = "parseRotImm";
441}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000442def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
443 int32_t v = N->getZExtValue();
444 return v == 8 || v == 16 || v == 24; }],
445 rot_imm_XFORM> {
446 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000447 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000448}
449
Bob Wilson22f5dc72010-08-16 18:27:34 +0000450// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000451// (asr or lsl). The 6-bit immediate encodes as:
452// {5} 0 ==> lsl
453// 1 asr
454// {4-0} imm5 shift amount.
455// asr #32 encoded as imm5 == 0.
456def ShifterImmAsmOperand : AsmOperandClass {
457 let Name = "ShifterImm";
458 let ParserMethod = "parseShifterImm";
459}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000460def shift_imm : Operand<i32> {
461 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000462 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000463}
464
Owen Anderson92a20222011-07-21 18:54:16 +0000465// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000466def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000467def so_reg_reg : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 3, "SelectRegShifterOperand",
469 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegRegOpValue";
471 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000473 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000474 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
Owen Anderson92a20222011-07-21 18:54:16 +0000476
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000477def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000478def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000479 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000480 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000481 let EncoderMethod = "getSORegImmOpValue";
482 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000484 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000485 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000486}
487
488// FIXME: Does this need to be distinct from so_reg?
489def shift_so_reg_reg : Operand<i32>, // reg reg imm
490 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
491 [shl,srl,sra,rotr]> {
492 let EncoderMethod = "getSORegRegOpValue";
493 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000494 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000495 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000496 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000497}
498
Jim Grosbache8606dc2011-07-13 17:50:29 +0000499// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000500def shift_so_reg_imm : Operand<i32>, // reg reg imm
501 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000502 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000503 let EncoderMethod = "getSORegImmOpValue";
504 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000505 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000506 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000507 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000508}
Evan Chenga8e29892007-01-19 07:51:42 +0000509
Owen Anderson152d4a42011-07-21 23:38:37 +0000510
Evan Chenga8e29892007-01-19 07:51:42 +0000511// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000512// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000513def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000514def so_imm : Operand<i32>, ImmLeaf<i32, [{
515 return ARM_AM::getSOImmVal(Imm) != -1;
516 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000517 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000518 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000519 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000520}
521
Evan Chengc70d1842007-03-20 08:11:30 +0000522// Break so_imm's up into two pieces. This handles immediates with up to 16
523// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
524// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000525def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000526 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000527}]>;
528
529/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
530///
531def arm_i32imm : PatLeaf<(imm), [{
532 if (Subtarget->hasV6T2Ops())
533 return true;
534 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
535}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000536
Jim Grosbach587f5062011-12-02 23:34:39 +0000537/// imm0_1 predicate - Immediate in the range [0,1].
538def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
539def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
540
541/// imm0_3 predicate - Immediate in the range [0,3].
542def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
543def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
544
Jim Grosbachb2756af2011-08-01 21:55:12 +0000545/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000546def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000547def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
548 return Imm >= 0 && Imm < 8;
549}]> {
550 let ParserMatchClass = Imm0_7AsmOperand;
551}
552
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000553/// imm8 predicate - Immediate is exactly 8.
554def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
555def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
556 let ParserMatchClass = Imm8AsmOperand;
557}
558
559/// imm16 predicate - Immediate is exactly 16.
560def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
561def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
562 let ParserMatchClass = Imm16AsmOperand;
563}
564
565/// imm32 predicate - Immediate is exactly 32.
566def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
567def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
568 let ParserMatchClass = Imm32AsmOperand;
569}
570
571/// imm1_7 predicate - Immediate in the range [1,7].
572def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
573def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
574 let ParserMatchClass = Imm1_7AsmOperand;
575}
576
577/// imm1_15 predicate - Immediate in the range [1,15].
578def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
579def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
580 let ParserMatchClass = Imm1_15AsmOperand;
581}
582
583/// imm1_31 predicate - Immediate in the range [1,31].
584def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
585def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
586 let ParserMatchClass = Imm1_31AsmOperand;
587}
588
Jim Grosbachb2756af2011-08-01 21:55:12 +0000589/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000590def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000591def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
592 return Imm >= 0 && Imm < 16;
593}]> {
594 let ParserMatchClass = Imm0_15AsmOperand;
595}
596
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000597/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000598def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000599def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
600 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000601}]> {
602 let ParserMatchClass = Imm0_31AsmOperand;
603}
Evan Chenga8e29892007-01-19 07:51:42 +0000604
Jim Grosbachee10ff82011-11-10 19:18:01 +0000605/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000606def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000607def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
608 return Imm >= 0 && Imm < 32;
609}]> {
610 let ParserMatchClass = Imm0_32AsmOperand;
611}
612
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000613/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
614def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
615def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
616 return Imm >= 0 && Imm < 64;
617}]> {
618 let ParserMatchClass = Imm0_63AsmOperand;
619}
620
Jim Grosbach02c84602011-08-01 22:02:20 +0000621/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000622def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000623def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
624 let ParserMatchClass = Imm0_255AsmOperand;
625}
626
Jim Grosbach9588c102011-11-12 00:58:43 +0000627/// imm0_65535 - An immediate is in the range [0.65535].
628def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
629def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
630 return Imm >= 0 && Imm < 65536;
631}]> {
632 let ParserMatchClass = Imm0_65535AsmOperand;
633}
634
Jim Grosbachffa32252011-07-19 19:13:28 +0000635// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
636// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000637//
Jim Grosbachffa32252011-07-19 19:13:28 +0000638// FIXME: This really needs a Thumb version separate from the ARM version.
639// While the range is the same, and can thus use the same match class,
640// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000641def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000642def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000643 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000644 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000645}
646
Jim Grosbached838482011-07-26 16:24:27 +0000647/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000648def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000649def imm24b : Operand<i32>, ImmLeaf<i32, [{
650 return Imm >= 0 && Imm <= 0xffffff;
651}]> {
652 let ParserMatchClass = Imm24bitAsmOperand;
653}
654
655
Evan Chenga9688c42010-12-11 04:11:38 +0000656/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
657/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000658def BitfieldAsmOperand : AsmOperandClass {
659 let Name = "Bitfield";
660 let ParserMethod = "parseBitfield";
661}
Richard Bartondb9ca592012-03-20 10:50:35 +0000662
Evan Chenga9688c42010-12-11 04:11:38 +0000663def bf_inv_mask_imm : Operand<i32>,
664 PatLeaf<(imm), [{
665 return ARM::isBitFieldInvertedMask(N->getZExtValue());
666}] > {
667 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
668 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000669 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000670 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000671}
672
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000673def imm1_32_XFORM: SDNodeXForm<imm, [{
674 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
675}]>;
676def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000677def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
678 uint64_t Imm = N->getZExtValue();
679 return Imm > 0 && Imm <= 32;
680 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000681 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000682 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000683 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000684}
685
Jim Grosbachf4943352011-07-25 23:09:14 +0000686def imm1_16_XFORM: SDNodeXForm<imm, [{
687 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
688}]>;
689def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
690def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
691 imm1_16_XFORM> {
692 let PrintMethod = "printImmPlusOneOperand";
693 let ParserMatchClass = Imm1_16AsmOperand;
694}
695
Evan Chenga8e29892007-01-19 07:51:42 +0000696// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000697// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000698//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000699def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000700def addrmode_imm12 : Operand<i32>,
701 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000702 // 12-bit immediate operand. Note that instructions using this encode
703 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
704 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000705
Chris Lattner2ac19022010-11-15 05:19:05 +0000706 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000707 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000708 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000709 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000710 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000711}
Jim Grosbach3e556122010-10-26 22:37:02 +0000712// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000713//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000714def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000715def ldst_so_reg : Operand<i32>,
716 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000717 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000718 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000719 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000720 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000721 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000722 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000723}
724
Jim Grosbach7ce05792011-08-03 23:50:40 +0000725// postidx_imm8 := +/- [0,255]
726//
727// 9 bit value:
728// {8} 1 is imm8 is non-negative. 0 otherwise.
729// {7-0} [0,255] imm8 value.
730def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
731def postidx_imm8 : Operand<i32> {
732 let PrintMethod = "printPostIdxImm8Operand";
733 let ParserMatchClass = PostIdxImm8AsmOperand;
734 let MIOperandInfo = (ops i32imm);
735}
736
Owen Anderson154c41d2011-08-04 18:24:14 +0000737// postidx_imm8s4 := +/- [0,1020]
738//
739// 9 bit value:
740// {8} 1 is imm8 is non-negative. 0 otherwise.
741// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000742def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000743def postidx_imm8s4 : Operand<i32> {
744 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000745 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000746 let MIOperandInfo = (ops i32imm);
747}
748
749
Jim Grosbach7ce05792011-08-03 23:50:40 +0000750// postidx_reg := +/- reg
751//
752def PostIdxRegAsmOperand : AsmOperandClass {
753 let Name = "PostIdxReg";
754 let ParserMethod = "parsePostIdxReg";
755}
756def postidx_reg : Operand<i32> {
757 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000758 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000759 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000760 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000761 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000762}
763
764
Jim Grosbach3e556122010-10-26 22:37:02 +0000765// addrmode2 := reg +/- imm12
766// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000767//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000768// FIXME: addrmode2 should be refactored the rest of the way to always
769// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
770def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000771def addrmode2 : Operand<i32>,
772 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000773 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000774 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000775 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000776 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
777}
778
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000779def PostIdxRegShiftedAsmOperand : AsmOperandClass {
780 let Name = "PostIdxRegShifted";
781 let ParserMethod = "parsePostIdxReg";
782}
Owen Anderson793e7962011-07-26 20:54:26 +0000783def am2offset_reg : Operand<i32>,
784 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000785 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000786 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000787 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000788 // When using this for assembly, it's always as a post-index offset.
789 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000790 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000791}
792
Jim Grosbach039c2e12011-08-04 23:01:30 +0000793// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
794// the GPR is purely vestigal at this point.
795def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000796def am2offset_imm : Operand<i32>,
797 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
798 [], [SDNPWantRoot]> {
799 let EncoderMethod = "getAddrMode2OffsetOpValue";
800 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000801 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000802 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000803}
804
805
Evan Chenga8e29892007-01-19 07:51:42 +0000806// addrmode3 := reg +/- reg
807// addrmode3 := reg +/- imm8
808//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000809// FIXME: split into imm vs. reg versions.
810def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000811def addrmode3 : Operand<i32>,
812 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000813 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000814 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000815 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000816 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
817}
818
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000819// FIXME: split into imm vs. reg versions.
820// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000821def AM3OffsetAsmOperand : AsmOperandClass {
822 let Name = "AM3Offset";
823 let ParserMethod = "parseAM3Offset";
824}
Evan Chenga8e29892007-01-19 07:51:42 +0000825def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000826 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
827 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000828 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000829 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000830 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000831 let MIOperandInfo = (ops GPR, i32imm);
832}
833
Jim Grosbache6913602010-11-03 01:01:43 +0000834// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000835//
Jim Grosbache6913602010-11-03 01:01:43 +0000836def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000837 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000838 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000839}
840
841// addrmode5 := reg +/- imm8*4
842//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000843def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000844def addrmode5 : Operand<i32>,
845 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
846 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000847 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000848 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000849 let ParserMatchClass = AddrMode5AsmOperand;
850 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000851}
852
Bob Wilsond3a07652011-02-07 17:43:09 +0000853// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000854//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000855def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000856def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000857 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000858 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000859 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000860 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000861 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000862 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000863}
864
Bob Wilsonda525062011-02-25 06:42:42 +0000865def am6offset : Operand<i32>,
866 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
867 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000868 let PrintMethod = "printAddrMode6OffsetOperand";
869 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000870 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000871 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000872}
873
Mon P Wang183c6272011-05-09 17:47:27 +0000874// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
875// (single element from one lane) for size 32.
876def addrmode6oneL32 : Operand<i32>,
877 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
878 let PrintMethod = "printAddrMode6Operand";
879 let MIOperandInfo = (ops GPR:$addr, i32imm);
880 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
881}
882
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000883// Special version of addrmode6 to handle alignment encoding for VLD-dup
884// instructions, specifically VLD4-dup.
885def addrmode6dup : Operand<i32>,
886 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
887 let PrintMethod = "printAddrMode6Operand";
888 let MIOperandInfo = (ops GPR:$addr, i32imm);
889 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000890 // FIXME: This is close, but not quite right. The alignment specifier is
891 // different.
892 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000893}
894
Evan Chenga8e29892007-01-19 07:51:42 +0000895// addrmodepc := pc + reg
896//
897def addrmodepc : Operand<i32>,
898 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
899 let PrintMethod = "printAddrModePCOperand";
900 let MIOperandInfo = (ops GPR, i32imm);
901}
902
Jim Grosbache39389a2011-08-02 18:07:32 +0000903// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000904//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000905def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000906def addr_offset_none : Operand<i32>,
907 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000908 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000909 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000910 let ParserMatchClass = MemNoOffsetAsmOperand;
911 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000912}
913
Bob Wilson4f38b382009-08-21 21:58:55 +0000914def nohash_imm : Operand<i32> {
915 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000916}
917
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000918def CoprocNumAsmOperand : AsmOperandClass {
919 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000920 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000921}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000922def p_imm : Operand<i32> {
923 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000924 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000925 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000926}
927
Silviu Barangae546c4c2012-04-18 13:02:55 +0000928def pf_imm : Operand<i32> {
929 let PrintMethod = "printPImmediate";
930 let ParserMatchClass = CoprocNumAsmOperand;
931}
932
Jim Grosbach1610a702011-07-25 20:06:30 +0000933def CoprocRegAsmOperand : AsmOperandClass {
934 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000935 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000936}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000937def c_imm : Operand<i32> {
938 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000939 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000940}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000941def CoprocOptionAsmOperand : AsmOperandClass {
942 let Name = "CoprocOption";
943 let ParserMethod = "parseCoprocOptionOperand";
944}
945def coproc_option_imm : Operand<i32> {
946 let PrintMethod = "printCoprocOptionImm";
947 let ParserMatchClass = CoprocOptionAsmOperand;
948}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000949
Evan Chenga8e29892007-01-19 07:51:42 +0000950//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000951
Evan Cheng37f25d92008-08-28 23:39:26 +0000952include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000953
954//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000955// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000956//
957
Evan Cheng3924f782008-08-29 07:36:24 +0000958/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000959/// binop that produces a value.
Jim Grosbach2a22b692012-04-19 23:59:26 +0000960let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000961multiclass AsI1_bin_irs<bits<4> opcod, string opc,
962 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000963 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000964 // The register-immediate version is re-materializable. This is useful
965 // in particular for taking the address of a local.
966 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000967 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
968 iii, opc, "\t$Rd, $Rn, $imm",
969 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
970 bits<4> Rd;
971 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000972 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000973 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000974 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000975 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000976 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000977 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000978 }
Jim Grosbach62547262010-10-11 18:51:51 +0000979 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
980 iir, opc, "\t$Rd, $Rn, $Rm",
981 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000982 bits<4> Rd;
983 bits<4> Rn;
984 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000985 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000986 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000987 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000988 let Inst{15-12} = Rd;
989 let Inst{11-4} = 0b00000000;
990 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000991 }
Owen Anderson92a20222011-07-21 18:54:16 +0000992
993 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000994 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000995 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000996 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000997 bits<4> Rd;
998 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000999 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001000 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +00001001 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001002 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00001003 let Inst{11-5} = shift{11-5};
1004 let Inst{4} = 0;
1005 let Inst{3-0} = shift{3-0};
1006 }
1007
1008 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001009 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001010 iis, opc, "\t$Rd, $Rn, $shift",
1011 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
1012 bits<4> Rd;
1013 bits<4> Rn;
1014 bits<12> shift;
1015 let Inst{25} = 0;
1016 let Inst{19-16} = Rn;
1017 let Inst{15-12} = Rd;
1018 let Inst{11-8} = shift{11-8};
1019 let Inst{7} = 0;
1020 let Inst{6-5} = shift{6-5};
1021 let Inst{4} = 1;
1022 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001023 }
Evan Chenga8e29892007-01-19 07:51:42 +00001024}
1025
Evan Cheng342e3162011-08-30 01:34:54 +00001026/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1027/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1028/// it is equivalent to the AsI1_bin_irs counterpart.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001029let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001030multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1031 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1032 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1033 // The register-immediate version is re-materializable. This is useful
1034 // in particular for taking the address of a local.
1035 let isReMaterializable = 1 in {
1036 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1037 iii, opc, "\t$Rd, $Rn, $imm",
1038 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1039 bits<4> Rd;
1040 bits<4> Rn;
1041 bits<12> imm;
1042 let Inst{25} = 1;
1043 let Inst{19-16} = Rn;
1044 let Inst{15-12} = Rd;
1045 let Inst{11-0} = imm;
1046 }
1047 }
1048 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1049 iir, opc, "\t$Rd, $Rn, $Rm",
1050 [/* pattern left blank */]> {
1051 bits<4> Rd;
1052 bits<4> Rn;
1053 bits<4> Rm;
1054 let Inst{11-4} = 0b00000000;
1055 let Inst{25} = 0;
1056 let Inst{3-0} = Rm;
1057 let Inst{15-12} = Rd;
1058 let Inst{19-16} = Rn;
1059 }
1060
1061 def rsi : AsI1<opcod, (outs GPR:$Rd),
1062 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1063 iis, opc, "\t$Rd, $Rn, $shift",
1064 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1065 bits<4> Rd;
1066 bits<4> Rn;
1067 bits<12> shift;
1068 let Inst{25} = 0;
1069 let Inst{19-16} = Rn;
1070 let Inst{15-12} = Rd;
1071 let Inst{11-5} = shift{11-5};
1072 let Inst{4} = 0;
1073 let Inst{3-0} = shift{3-0};
1074 }
1075
1076 def rsr : AsI1<opcod, (outs GPR:$Rd),
1077 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1078 iis, opc, "\t$Rd, $Rn, $shift",
1079 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1080 bits<4> Rd;
1081 bits<4> Rn;
1082 bits<12> shift;
1083 let Inst{25} = 0;
1084 let Inst{19-16} = Rn;
1085 let Inst{15-12} = Rd;
1086 let Inst{11-8} = shift{11-8};
1087 let Inst{7} = 0;
1088 let Inst{6-5} = shift{6-5};
1089 let Inst{4} = 1;
1090 let Inst{3-0} = shift{3-0};
1091 }
Evan Cheng342e3162011-08-30 01:34:54 +00001092}
1093
Evan Cheng4a517082011-09-06 18:52:20 +00001094/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001095///
1096/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001097/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1098let hasPostISelHook = 1, Defs = [CPSR] in {
1099multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1100 InstrItinClass iis, PatFrag opnode,
1101 bit Commutable = 0> {
1102 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1103 4, iii,
1104 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001105
Andrew Trick90b7b122011-10-18 19:18:52 +00001106 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1107 4, iir,
1108 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1109 let isCommutable = Commutable;
1110 }
1111 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1112 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1113 4, iis,
1114 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1115 so_reg_imm:$shift))]>;
1116
1117 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1118 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1119 4, iis,
1120 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1121 so_reg_reg:$shift))]>;
1122}
1123}
1124
1125/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1126/// operands are reversed.
1127let hasPostISelHook = 1, Defs = [CPSR] in {
1128multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1129 InstrItinClass iis, PatFrag opnode,
1130 bit Commutable = 0> {
1131 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1132 4, iii,
1133 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1134
1135 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1136 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1137 4, iis,
1138 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1139 GPR:$Rn))]>;
1140
1141 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1142 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1143 4, iis,
1144 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1145 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001146}
Evan Chengc85e8322007-07-05 07:13:32 +00001147}
1148
1149/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001150/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001151/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001152let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001153multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1154 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1155 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001156 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1157 opc, "\t$Rn, $imm",
1158 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001159 bits<4> Rn;
1160 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001161 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001162 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001163 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001164 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001165 let Inst{11-0} = imm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001166
1167 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001168 }
1169 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1170 opc, "\t$Rn, $Rm",
1171 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001172 bits<4> Rn;
1173 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001174 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001175 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001176 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001177 let Inst{19-16} = Rn;
1178 let Inst{15-12} = 0b0000;
1179 let Inst{11-4} = 0b00000000;
1180 let Inst{3-0} = Rm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001181
1182 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001183 }
Owen Anderson92a20222011-07-21 18:54:16 +00001184 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001185 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001186 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001187 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001188 bits<4> Rn;
1189 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001190 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001191 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001192 let Inst{19-16} = Rn;
1193 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001194 let Inst{11-5} = shift{11-5};
1195 let Inst{4} = 0;
1196 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001197
1198 let Unpredictable{15-12} = 0b1111;
Evan Chengbc8a9452009-07-07 23:40:25 +00001199 }
Owen Anderson92a20222011-07-21 18:54:16 +00001200 def rsr : AI1<opcod, (outs),
Silviu Baranga9e712312012-04-18 12:48:43 +00001201 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001202 opc, "\t$Rn, $shift",
Silviu Baranga9e712312012-04-18 12:48:43 +00001203 [(opnode GPRnopc:$Rn, so_reg_reg:$shift)]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001204 bits<4> Rn;
1205 bits<12> shift;
1206 let Inst{25} = 0;
1207 let Inst{20} = 1;
1208 let Inst{19-16} = Rn;
1209 let Inst{15-12} = 0b0000;
1210 let Inst{11-8} = shift{11-8};
1211 let Inst{7} = 0;
1212 let Inst{6-5} = shift{6-5};
1213 let Inst{4} = 1;
1214 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001215
1216 let Unpredictable{15-12} = 0b1111;
Owen Anderson92a20222011-07-21 18:54:16 +00001217 }
1218
Evan Cheng071a2792007-09-11 19:55:27 +00001219}
Evan Chenga8e29892007-01-19 07:51:42 +00001220}
1221
Evan Cheng576a3962010-09-25 00:49:35 +00001222/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001223/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001224/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001225class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001226 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001227 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001228 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001229 Requires<[IsARM, HasV6]> {
1230 bits<4> Rd;
1231 bits<4> Rm;
1232 bits<2> rot;
1233 let Inst{19-16} = 0b1111;
1234 let Inst{15-12} = Rd;
1235 let Inst{11-10} = rot;
1236 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001237}
1238
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001239class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001240 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001241 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1242 Requires<[IsARM, HasV6]> {
1243 bits<2> rot;
1244 let Inst{19-16} = 0b1111;
1245 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001246}
1247
Evan Cheng576a3962010-09-25 00:49:35 +00001248/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001249/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001250class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001251 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001252 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001253 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1254 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001255 Requires<[IsARM, HasV6]> {
1256 bits<4> Rd;
1257 bits<4> Rm;
1258 bits<4> Rn;
1259 bits<2> rot;
1260 let Inst{19-16} = Rn;
1261 let Inst{15-12} = Rd;
1262 let Inst{11-10} = rot;
1263 let Inst{9-4} = 0b000111;
1264 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001265}
1266
Jim Grosbach70327412011-07-27 17:48:13 +00001267class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001268 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001269 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1270 Requires<[IsARM, HasV6]> {
1271 bits<4> Rn;
1272 bits<2> rot;
1273 let Inst{19-16} = Rn;
1274 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001275}
1276
Evan Cheng62674222009-06-25 23:34:10 +00001277/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001278let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng8de898a2009-06-26 00:19:44 +00001279multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001280 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001281 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001282 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1283 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001284 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001285 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001286 bits<4> Rd;
1287 bits<4> Rn;
1288 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001289 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001290 let Inst{15-12} = Rd;
1291 let Inst{19-16} = Rn;
1292 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001293 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001294 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1295 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001296 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001297 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001298 bits<4> Rd;
1299 bits<4> Rn;
1300 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001301 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001302 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001303 let isCommutable = Commutable;
1304 let Inst{3-0} = Rm;
1305 let Inst{15-12} = Rd;
1306 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001307 }
Owen Anderson92a20222011-07-21 18:54:16 +00001308 def rsi : AsI1<opcod, (outs GPR:$Rd),
1309 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001310 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001311 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001312 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001313 bits<4> Rd;
1314 bits<4> Rn;
1315 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001316 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001317 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001318 let Inst{15-12} = Rd;
1319 let Inst{11-5} = shift{11-5};
1320 let Inst{4} = 0;
1321 let Inst{3-0} = shift{3-0};
1322 }
Silviu Baranga1c012492012-04-05 16:19:29 +00001323 def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1324 (ins GPRnopc:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001325 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001326 [(set GPRnopc:$Rd, CPSR,
1327 (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001328 Requires<[IsARM]> {
1329 bits<4> Rd;
1330 bits<4> Rn;
1331 bits<12> shift;
1332 let Inst{25} = 0;
1333 let Inst{19-16} = Rn;
1334 let Inst{15-12} = Rd;
1335 let Inst{11-8} = shift{11-8};
1336 let Inst{7} = 0;
1337 let Inst{6-5} = shift{6-5};
1338 let Inst{4} = 1;
1339 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001340 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001341 }
Owen Anderson78a54692011-04-11 20:12:19 +00001342}
1343
Evan Cheng342e3162011-08-30 01:34:54 +00001344/// AI1_rsc_irs - Define instructions and patterns for rsc
Jim Grosbach2a22b692012-04-19 23:59:26 +00001345let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001346multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1347 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001348 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001349 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1350 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1351 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1352 Requires<[IsARM]> {
1353 bits<4> Rd;
1354 bits<4> Rn;
1355 bits<12> imm;
1356 let Inst{25} = 1;
1357 let Inst{15-12} = Rd;
1358 let Inst{19-16} = Rn;
1359 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001360 }
Evan Cheng342e3162011-08-30 01:34:54 +00001361 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1362 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1363 [/* pattern left blank */]> {
1364 bits<4> Rd;
1365 bits<4> Rn;
1366 bits<4> Rm;
1367 let Inst{11-4} = 0b00000000;
1368 let Inst{25} = 0;
1369 let Inst{3-0} = Rm;
1370 let Inst{15-12} = Rd;
1371 let Inst{19-16} = Rn;
1372 }
1373 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1374 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1375 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1376 Requires<[IsARM]> {
1377 bits<4> Rd;
1378 bits<4> Rn;
1379 bits<12> shift;
1380 let Inst{25} = 0;
1381 let Inst{19-16} = Rn;
1382 let Inst{15-12} = Rd;
1383 let Inst{11-5} = shift{11-5};
1384 let Inst{4} = 0;
1385 let Inst{3-0} = shift{3-0};
1386 }
1387 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1388 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1389 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1390 Requires<[IsARM]> {
1391 bits<4> Rd;
1392 bits<4> Rn;
1393 bits<12> shift;
1394 let Inst{25} = 0;
1395 let Inst{19-16} = Rn;
1396 let Inst{15-12} = Rd;
1397 let Inst{11-8} = shift{11-8};
1398 let Inst{7} = 0;
1399 let Inst{6-5} = shift{6-5};
1400 let Inst{4} = 1;
1401 let Inst{3-0} = shift{3-0};
1402 }
1403 }
Evan Chengc85e8322007-07-05 07:13:32 +00001404}
1405
Jim Grosbach3e556122010-10-26 22:37:02 +00001406let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001407multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001408 InstrItinClass iir, PatFrag opnode> {
1409 // Note: We use the complex addrmode_imm12 rather than just an input
1410 // GPR and a constrained immediate so that we can use this to match
1411 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001412 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001413 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1414 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001415 bits<4> Rt;
1416 bits<17> addr;
1417 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1418 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001419 let Inst{15-12} = Rt;
1420 let Inst{11-0} = addr{11-0}; // imm12
1421 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001422 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001423 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1424 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001425 bits<4> Rt;
1426 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001427 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001428 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1429 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001430 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001431 let Inst{11-0} = shift{11-0};
1432 }
1433}
1434}
1435
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001436let canFoldAsLoad = 1, isReMaterializable = 1 in {
1437multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1438 InstrItinClass iir, PatFrag opnode> {
1439 // Note: We use the complex addrmode_imm12 rather than just an input
1440 // GPR and a constrained immediate so that we can use this to match
1441 // frame index references and avoid matching constant pool references.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001442 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt),
1443 (ins addrmode_imm12:$addr),
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001444 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001445 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001446 bits<4> Rt;
1447 bits<17> addr;
1448 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1449 let Inst{19-16} = addr{16-13}; // Rn
1450 let Inst{15-12} = Rt;
1451 let Inst{11-0} = addr{11-0}; // imm12
1452 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001453 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt),
1454 (ins ldst_so_reg:$shift),
1455 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1456 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001457 bits<4> Rt;
1458 bits<17> shift;
1459 let shift{4} = 0; // Inst{4} = 0
1460 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1461 let Inst{19-16} = shift{16-13}; // Rn
1462 let Inst{15-12} = Rt;
1463 let Inst{11-0} = shift{11-0};
1464 }
1465}
1466}
1467
1468
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001469multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001470 InstrItinClass iir, PatFrag opnode> {
1471 // Note: We use the complex addrmode_imm12 rather than just an input
1472 // GPR and a constrained immediate so that we can use this to match
1473 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001474 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001475 (ins GPR:$Rt, addrmode_imm12:$addr),
1476 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1477 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1478 bits<4> Rt;
1479 bits<17> addr;
1480 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1481 let Inst{19-16} = addr{16-13}; // Rn
1482 let Inst{15-12} = Rt;
1483 let Inst{11-0} = addr{11-0}; // imm12
1484 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001485 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001486 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1487 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1488 bits<4> Rt;
1489 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001490 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001491 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1492 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001493 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001494 let Inst{11-0} = shift{11-0};
1495 }
1496}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001497
1498multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1499 InstrItinClass iir, PatFrag opnode> {
1500 // Note: We use the complex addrmode_imm12 rather than just an input
1501 // GPR and a constrained immediate so that we can use this to match
1502 // frame index references and avoid matching constant pool references.
1503 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1504 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1505 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1506 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1507 bits<4> Rt;
1508 bits<17> addr;
1509 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1510 let Inst{19-16} = addr{16-13}; // Rn
1511 let Inst{15-12} = Rt;
1512 let Inst{11-0} = addr{11-0}; // imm12
1513 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001514 def rs : AI2ldst<0b011, 0, isByte, (outs),
1515 (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1516 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1517 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001518 bits<4> Rt;
1519 bits<17> shift;
1520 let shift{4} = 0; // Inst{4} = 0
1521 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1522 let Inst{19-16} = shift{16-13}; // Rn
1523 let Inst{15-12} = Rt;
1524 let Inst{11-0} = shift{11-0};
1525 }
1526}
1527
1528
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001529//===----------------------------------------------------------------------===//
1530// Instructions
1531//===----------------------------------------------------------------------===//
1532
Evan Chenga8e29892007-01-19 07:51:42 +00001533//===----------------------------------------------------------------------===//
1534// Miscellaneous Instructions.
1535//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001536
Evan Chenga8e29892007-01-19 07:51:42 +00001537/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1538/// the function. The first operand is the ID# for this instruction, the second
1539/// is the index into the MachineConstantPool that this is, the third is the
1540/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001541let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001542def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001543PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001544 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001545
Jim Grosbach4642ad32010-02-22 23:10:38 +00001546// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1547// from removing one half of the matched pairs. That breaks PEI, which assumes
1548// these will always be in pairs, and asserts if it finds otherwise. Better way?
1549let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001550def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001551PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001552 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001553
Jim Grosbach64171712010-02-16 21:07:46 +00001554def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001555PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001556 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001557}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001558
Eli Friedman2bdffe42011-08-31 00:31:29 +00001559// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001560// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001561let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001562def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1563 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1564 NoItinerary, []>;
1565def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1566 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1567 NoItinerary, []>;
1568def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1569 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1570 NoItinerary, []>;
1571def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1572 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1573 NoItinerary, []>;
1574def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1575 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1576 NoItinerary, []>;
1577def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1578 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1579 NoItinerary, []>;
1580def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1581 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1582 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001583def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1584 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1585 GPR:$set1, GPR:$set2),
1586 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001587}
1588
Jim Grosbach7e99a602012-06-18 19:45:50 +00001589def HINT : AI<(outs), (ins imm0_255:$imm), MiscFrm, NoItinerary,
1590 "hint", "\t$imm", []>, Requires<[IsARM, HasV6]> {
1591 bits<8> imm;
1592 let Inst{27-8} = 0b00110010000011110000;
1593 let Inst{7-0} = imm;
Johnny Chen85d5a892010-02-10 18:02:25 +00001594}
1595
Jim Grosbach7e99a602012-06-18 19:45:50 +00001596def : InstAlias<"nop$p", (HINT 0, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1597def : InstAlias<"yield$p", (HINT 1, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1598def : InstAlias<"wfe$p", (HINT 2, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1599def : InstAlias<"wfi$p", (HINT 3, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1600def : InstAlias<"sev$p", (HINT 4, pred:$p)>, Requires<[IsARM, HasV6T2]>;
Johnny Chenf4d81052010-02-12 22:53:19 +00001601
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001602def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1603 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001604 bits<4> Rd;
1605 bits<4> Rn;
1606 bits<4> Rm;
1607 let Inst{3-0} = Rm;
1608 let Inst{15-12} = Rd;
1609 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001610 let Inst{27-20} = 0b01101000;
1611 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001612 let Inst{11-8} = 0b1111;
Silviu Baranga169e9ba2012-05-11 09:28:27 +00001613 let Unpredictable{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001614}
1615
Jim Grosbach7e99a602012-06-18 19:45:50 +00001616// The 16-bit operand $val can be used by a debugger to store more information
Johnny Chenc6f7b272010-02-11 18:12:29 +00001617// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001618def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1619 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001620 bits<16> val;
1621 let Inst{3-0} = val{3-0};
1622 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001623 let Inst{27-20} = 0b00010010;
1624 let Inst{7-4} = 0b0111;
1625}
1626
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001627// Change Processor State
1628// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001629class CPS<dag iops, string asm_ops>
1630 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001631 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001632 bits<2> imod;
1633 bits<3> iflags;
1634 bits<5> mode;
1635 bit M;
1636
Johnny Chenb98e1602010-02-12 18:55:33 +00001637 let Inst{31-28} = 0b1111;
1638 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001639 let Inst{19-18} = imod;
1640 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001641 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001642 let Inst{8-6} = iflags;
1643 let Inst{5} = 0;
1644 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001645}
1646
Owen Anderson35008c22011-08-09 23:05:39 +00001647let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001648let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001649 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001650 "$imod\t$iflags, $mode">;
1651let mode = 0, M = 0 in
1652 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1653
1654let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001655 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001656}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001657
Johnny Chenb92a23f2010-02-21 04:42:01 +00001658// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001659multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001660
Evan Chengdfed19f2010-11-03 06:34:55 +00001661 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001662 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001663 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001664 bits<4> Rt;
1665 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001666 let Inst{31-26} = 0b111101;
1667 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001668 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001669 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001670 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001671 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001672 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001673 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001674 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001675 }
1676
Evan Chengdfed19f2010-11-03 06:34:55 +00001677 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001678 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001679 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001680 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001681 let Inst{31-26} = 0b111101;
1682 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001683 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001684 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001685 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001686 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001687 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001688 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001689 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001690 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001691 }
1692}
1693
Evan Cheng416941d2010-11-04 05:19:35 +00001694defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1695defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1696defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001697
Jim Grosbach53a89d62011-07-22 17:46:13 +00001698def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001699 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001700 bits<1> end;
1701 let Inst{31-10} = 0b1111000100000001000000;
1702 let Inst{9} = end;
1703 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001704}
1705
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001706def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1707 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001708 bits<4> opt;
1709 let Inst{27-4} = 0b001100100000111100001111;
1710 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001711}
1712
Johnny Chenba6e0332010-02-11 17:14:31 +00001713// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001714let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001715def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001716 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001717 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001718 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001719}
1720
Evan Cheng12c3a532008-11-06 17:48:05 +00001721// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001722let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001723def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001724 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001725 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001726
Evan Cheng325474e2008-01-07 23:56:57 +00001727let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001728def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001729 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001730 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001731
Jim Grosbach53694262010-11-18 01:15:56 +00001732def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001733 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001734 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001735
Jim Grosbach53694262010-11-18 01:15:56 +00001736def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001737 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001738 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001739
Jim Grosbach53694262010-11-18 01:15:56 +00001740def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001741 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001742 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001743
Jim Grosbach53694262010-11-18 01:15:56 +00001744def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001745 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001746 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001747}
Chris Lattner13c63102008-01-06 05:55:01 +00001748let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001749def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001750 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001751
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001752def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001753 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001754 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001755
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001756def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001757 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001758}
Evan Cheng12c3a532008-11-06 17:48:05 +00001759} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001760
Evan Chenge07715c2009-06-23 05:25:29 +00001761
1762// LEApcrel - Load a pc-relative address into a register without offending the
1763// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001764let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001765// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001766// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1767// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001768def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001769 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001770 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001771 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001772 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001773 let Inst{24} = 0;
1774 let Inst{23-22} = label{13-12};
1775 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001776 let Inst{20} = 0;
1777 let Inst{19-16} = 0b1111;
1778 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001779 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001780}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001781def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001782 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001783
1784def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1785 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001786 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001787
Evan Chenga8e29892007-01-19 07:51:42 +00001788//===----------------------------------------------------------------------===//
1789// Control Flow Instructions.
1790//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001791
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001792let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1793 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001794 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001795 "bx", "\tlr", [(ARMretflag)]>,
1796 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001797 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001798 }
1799
1800 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001801 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001802 "mov", "\tpc, lr", [(ARMretflag)]>,
1803 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001804 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001805 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001806}
Rafael Espindola27185192006-09-29 21:20:16 +00001807
Bob Wilson04ea6e52009-10-28 00:37:03 +00001808// Indirect branches
1809let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001810 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001811 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001812 [(brind GPR:$dst)]>,
1813 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001814 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001815 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001816 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001817 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001818
Jim Grosbachd447ac62011-07-13 20:21:31 +00001819 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1820 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001821 Requires<[IsARM, HasV4T]> {
1822 bits<4> dst;
1823 let Inst{27-4} = 0b000100101111111111110001;
1824 let Inst{3-0} = dst;
1825 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001826}
1827
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001828// SP is marked as a use to prevent stack-pointer assignments that appear
1829// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001830let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001831 // FIXME: Do we really need a non-predicated version? If so, it should
1832 // at least be a pseudo instruction expanding to the predicated version
1833 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001834 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001835 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001836 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001837 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001838 Requires<[IsARM]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001839 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001840 bits<24> func;
1841 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001842 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001843 }
Evan Cheng277f0742007-06-19 21:05:09 +00001844
Jason W Kim685c3502011-02-04 19:47:15 +00001845 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001846 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001847 [(ARMcall_pred tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001848 Requires<[IsARM]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001849 bits<24> func;
1850 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001851 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001852 }
Evan Cheng277f0742007-06-19 21:05:09 +00001853
Evan Chenga8e29892007-01-19 07:51:42 +00001854 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001855 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001856 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001857 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001858 Requires<[IsARM, HasV5T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001859 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001860 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001861 let Inst{3-0} = func;
1862 }
1863
1864 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1865 IIC_Br, "blx", "\t$func",
1866 [(ARMcall_pred GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001867 Requires<[IsARM, HasV5T]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001868 bits<4> func;
1869 let Inst{27-4} = 0b000100101111111111110011;
1870 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001871 }
1872
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001873 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001874 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001875 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001876 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001877 Requires<[IsARM, HasV4T]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001878
1879 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001880 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001881 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001882 Requires<[IsARM, NoV4T]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001883
1884 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1885 // return stack predictor.
1886 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1887 (ins bl_target:$func, variable_ops),
1888 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001889 Requires<[IsARM]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001890}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001891
David Goodwin1a8f36e2009-08-12 18:31:53 +00001892let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001893 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1894 // a two-value operand where a dag node expects two operands. :(
1895 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1896 IIC_Br, "b", "\t$target",
1897 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1898 bits<24> target;
1899 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001900 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001901 }
1902
Evan Chengaeafca02007-05-16 07:45:54 +00001903 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001904 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001905 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001906 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1907 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001908 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001909 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001910 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001911
Jim Grosbach2dc77682010-11-29 18:37:44 +00001912 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1913 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001914 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001915 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001916 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001917 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1918 // into i12 and rs suffixed versions.
1919 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001920 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001921 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001922 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001923 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001924 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001925 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001926 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001927 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001928 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001929 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001930 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001931
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001932}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001933
Jim Grosbachcf121c32011-07-28 21:57:55 +00001934// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001935def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001936 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001937 Requires<[IsARM, HasV5T]> {
1938 let Inst{31-25} = 0b1111101;
1939 bits<25> target;
1940 let Inst{23-0} = target{24-1};
1941 let Inst{24} = target{0};
1942}
1943
Jim Grosbach898e7e22011-07-13 20:25:01 +00001944// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001945def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001946 [/* pattern left blank */]> {
1947 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001948 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001949 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001950 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001951 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001952}
1953
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001954// Tail calls.
1955
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001956let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
1957 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1958 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001959
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001960 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1961 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001962
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001963 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1964 4, IIC_Br, [],
1965 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1966 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001967
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001968 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1969 4, IIC_Br, [],
1970 (BX GPR:$dst)>,
1971 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001972}
1973
Jim Grosbachd30970f2011-08-11 22:30:30 +00001974// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001975def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1976 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001977 bits<4> opt;
1978 let Inst{23-4} = 0b01100000000000000111;
1979 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001980}
1981
Jim Grosbached838482011-07-26 16:24:27 +00001982// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001983let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001984def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001985 bits<24> svc;
1986 let Inst{23-0} = svc;
1987}
Johnny Chen85d5a892010-02-10 18:02:25 +00001988}
1989
Jim Grosbach5a287482011-07-29 17:51:39 +00001990// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001991class SRSI<bit wb, string asm>
1992 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1993 NoItinerary, asm, "", []> {
1994 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001995 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001996 let Inst{27-25} = 0b100;
1997 let Inst{22} = 1;
1998 let Inst{21} = wb;
1999 let Inst{20} = 0;
2000 let Inst{19-16} = 0b1101; // SP
2001 let Inst{15-5} = 0b00000101000;
2002 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002003}
2004
Jim Grosbache1cf5902011-07-29 20:26:09 +00002005def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2006 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002007}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002008def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2009 let Inst{24-23} = 0;
2010}
2011def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2012 let Inst{24-23} = 0b10;
2013}
2014def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2015 let Inst{24-23} = 0b10;
2016}
2017def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2018 let Inst{24-23} = 0b01;
2019}
2020def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2021 let Inst{24-23} = 0b01;
2022}
2023def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2024 let Inst{24-23} = 0b11;
2025}
2026def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2027 let Inst{24-23} = 0b11;
2028}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002029
Jim Grosbach5a287482011-07-29 17:51:39 +00002030// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002031class RFEI<bit wb, string asm>
2032 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2033 NoItinerary, asm, "", []> {
2034 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002035 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002036 let Inst{27-25} = 0b100;
2037 let Inst{22} = 0;
2038 let Inst{21} = wb;
2039 let Inst{20} = 1;
2040 let Inst{19-16} = Rn;
2041 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002042}
2043
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002044def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2045 let Inst{24-23} = 0;
2046}
2047def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2048 let Inst{24-23} = 0;
2049}
2050def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2051 let Inst{24-23} = 0b10;
2052}
2053def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2054 let Inst{24-23} = 0b10;
2055}
2056def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2057 let Inst{24-23} = 0b01;
2058}
2059def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2060 let Inst{24-23} = 0b01;
2061}
2062def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2063 let Inst{24-23} = 0b11;
2064}
2065def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2066 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002067}
2068
Evan Chenga8e29892007-01-19 07:51:42 +00002069//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002070// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002071//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002072
Evan Chenga8e29892007-01-19 07:51:42 +00002073// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002074
2075
Evan Cheng7e2fe912010-10-28 06:47:08 +00002076defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002077 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002078defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002079 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002080defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002081 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002082defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002083 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002084
Evan Chengfa775d02007-03-19 07:20:03 +00002085// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002086let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002087 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002088def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002089 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2090 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002091 bits<4> Rt;
2092 bits<17> addr;
2093 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2094 let Inst{19-16} = 0b1111;
2095 let Inst{15-12} = Rt;
2096 let Inst{11-0} = addr{11-0}; // imm12
2097}
Evan Chengfa775d02007-03-19 07:20:03 +00002098
Evan Chenga8e29892007-01-19 07:51:42 +00002099// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002100def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002101 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2102 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002103
Evan Chenga8e29892007-01-19 07:51:42 +00002104// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002105def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002106 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2107 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002108
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002109def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002110 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2111 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002112
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002113let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002114// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002115def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2116 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002117 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002118 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002119}
Rafael Espindolac391d162006-10-23 20:34:27 +00002120
Evan Chenga8e29892007-01-19 07:51:42 +00002121// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002122multiclass AI2_ldridx<bit isByte, string opc,
2123 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002124 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002125 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002126 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002127 bits<17> addr;
2128 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002129 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002130 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002131 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002132 let DecoderMethod = "DecodeLDRPreImm";
2133 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2134 }
2135
2136 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002137 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002138 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2139 bits<17> addr;
2140 let Inst{25} = 1;
2141 let Inst{23} = addr{12};
2142 let Inst{19-16} = addr{16-13};
2143 let Inst{11-0} = addr{11-0};
2144 let Inst{4} = 0;
2145 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002146 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002147 }
Owen Anderson793e7962011-07-26 20:54:26 +00002148
2149 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002150 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002151 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002152 opc, "\t$Rt, $addr, $offset",
2153 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002154 // {12} isAdd
2155 // {11-0} imm12/Rm
2156 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002157 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002158 let Inst{25} = 1;
2159 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002160 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002161 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002162
2163 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002164 }
2165
2166 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002167 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002168 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002169 opc, "\t$Rt, $addr, $offset",
2170 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002171 // {12} isAdd
2172 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002173 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002174 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002175 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002176 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002177 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002178 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002179
2180 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002181 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002182
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002183}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002184
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002185let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002186// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2187// IIC_iLoad_siu depending on whether it the offset register is shifted.
2188defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2189defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002190}
Rafael Espindola450856d2006-12-12 00:37:38 +00002191
Jim Grosbach45251b32011-08-11 20:41:13 +00002192multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2193 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002194 (ins addrmode3:$addr), IndexModePre,
2195 LdMiscFrm, itin,
2196 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2197 bits<14> addr;
2198 let Inst{23} = addr{8}; // U bit
2199 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2200 let Inst{19-16} = addr{12-9}; // Rn
2201 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2202 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002203 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002204 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002205 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002206 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002207 (ins addr_offset_none:$addr, am3offset:$offset),
2208 IndexModePost, LdMiscFrm, itin,
2209 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2210 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002211 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002212 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002213 let Inst{23} = offset{8}; // U bit
2214 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002215 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002216 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2217 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002218 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002219 }
2220}
Rafael Espindola4e307642006-09-08 16:59:47 +00002221
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002222let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002223defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2224defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2225defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002226let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002227def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002228 (ins addrmode3:$addr), IndexModePre,
2229 LdMiscFrm, IIC_iLoad_d_ru,
2230 "ldrd", "\t$Rt, $Rt2, $addr!",
2231 "$addr.base = $Rn_wb", []> {
2232 bits<14> addr;
2233 let Inst{23} = addr{8}; // U bit
2234 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2235 let Inst{19-16} = addr{12-9}; // Rn
2236 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2237 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002238 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002239 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002240}
Jim Grosbach45251b32011-08-11 20:41:13 +00002241def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002242 (ins addr_offset_none:$addr, am3offset:$offset),
2243 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2244 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2245 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002246 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002247 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002248 let Inst{23} = offset{8}; // U bit
2249 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002250 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002251 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2252 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002253 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002254}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002255} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002256} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002257
Jim Grosbach89958d52011-08-11 21:41:59 +00002258// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002259let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002260def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2261 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2262 IndexModePost, LdFrm, IIC_iLoad_ru,
2263 "ldrt", "\t$Rt, $addr, $offset",
2264 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002265 // {12} isAdd
2266 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002267 bits<14> offset;
2268 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002269 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002270 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002271 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002272 let Inst{19-16} = addr;
2273 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002274 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002275 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002276 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2277}
Jim Grosbach59999262011-08-10 23:43:54 +00002278
2279def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2280 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002281 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002282 "ldrt", "\t$Rt, $addr, $offset",
2283 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002284 // {12} isAdd
2285 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002286 bits<14> offset;
2287 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002288 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002289 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002290 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002291 let Inst{19-16} = addr;
2292 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002293 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002294}
Jim Grosbach3148a652011-08-08 23:28:47 +00002295
2296def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2297 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2298 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2299 "ldrbt", "\t$Rt, $addr, $offset",
2300 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002301 // {12} isAdd
2302 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002303 bits<14> offset;
2304 bits<4> addr;
2305 let Inst{25} = 1;
2306 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002307 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002308 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002309 let Inst{11-5} = offset{11-5};
2310 let Inst{4} = 0;
2311 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002312 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002313}
2314
2315def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2316 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2317 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2318 "ldrbt", "\t$Rt, $addr, $offset",
2319 "$addr.base = $Rn_wb", []> {
2320 // {12} isAdd
2321 // {11-0} imm12/Rm
2322 bits<14> offset;
2323 bits<4> addr;
2324 let Inst{25} = 0;
2325 let Inst{23} = offset{12};
2326 let Inst{21} = 1; // overwrite
2327 let Inst{19-16} = addr;
2328 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002329 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002330}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002331
2332multiclass AI3ldrT<bits<4> op, string opc> {
2333 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2334 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2335 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2336 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2337 bits<9> offset;
2338 let Inst{23} = offset{8};
2339 let Inst{22} = 1;
2340 let Inst{11-8} = offset{7-4};
2341 let Inst{3-0} = offset{3-0};
2342 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2343 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002344 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002345 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2346 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2347 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2348 bits<5> Rm;
2349 let Inst{23} = Rm{4};
2350 let Inst{22} = 0;
2351 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002352 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002353 let Inst{3-0} = Rm{3-0};
2354 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002355 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002356 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002357}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002358
2359defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2360defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2361defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002362}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002363
Evan Chenga8e29892007-01-19 07:51:42 +00002364// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002365
2366// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002367def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002368 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2369 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002370
Evan Chenga8e29892007-01-19 07:51:42 +00002371// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002372let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2373def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002374 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002375 "strd", "\t$Rt, $src2, $addr", []>,
2376 Requires<[IsARM, HasV5TE]> {
2377 let Inst{21} = 0;
2378}
Evan Chenga8e29892007-01-19 07:51:42 +00002379
2380// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002381multiclass AI2_stridx<bit isByte, string opc,
2382 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002383 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2384 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002385 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002386 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2387 bits<17> addr;
2388 let Inst{25} = 0;
2389 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2390 let Inst{19-16} = addr{16-13}; // Rn
2391 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002392 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002393 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002394 }
Evan Chenga8e29892007-01-19 07:51:42 +00002395
Jim Grosbach19dec202011-08-05 20:35:44 +00002396 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002397 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002398 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002399 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2400 bits<17> addr;
2401 let Inst{25} = 1;
2402 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2403 let Inst{19-16} = addr{16-13}; // Rn
2404 let Inst{11-0} = addr{11-0};
2405 let Inst{4} = 0; // Inst{4} = 0
2406 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002407 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002408 }
2409 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2410 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002411 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002412 opc, "\t$Rt, $addr, $offset",
2413 "$addr.base = $Rn_wb", []> {
2414 // {12} isAdd
2415 // {11-0} imm12/Rm
2416 bits<14> offset;
2417 bits<4> addr;
2418 let Inst{25} = 1;
2419 let Inst{23} = offset{12};
2420 let Inst{19-16} = addr;
2421 let Inst{11-0} = offset{11-0};
Silviu Baranga169e9ba2012-05-11 09:28:27 +00002422 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002423
2424 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002425 }
Owen Anderson793e7962011-07-26 20:54:26 +00002426
Jim Grosbach19dec202011-08-05 20:35:44 +00002427 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2428 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002429 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002430 opc, "\t$Rt, $addr, $offset",
2431 "$addr.base = $Rn_wb", []> {
2432 // {12} isAdd
2433 // {11-0} imm12/Rm
2434 bits<14> offset;
2435 bits<4> addr;
2436 let Inst{25} = 0;
2437 let Inst{23} = offset{12};
2438 let Inst{19-16} = addr;
2439 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002440
2441 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002442 }
2443}
Owen Anderson793e7962011-07-26 20:54:26 +00002444
Jim Grosbach19dec202011-08-05 20:35:44 +00002445let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002446// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2447// IIC_iStore_siu depending on whether it the offset register is shifted.
2448defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2449defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002450}
Evan Chenga8e29892007-01-19 07:51:42 +00002451
Jim Grosbach19dec202011-08-05 20:35:44 +00002452def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2453 am2offset_reg:$offset),
2454 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2455 am2offset_reg:$offset)>;
2456def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2457 am2offset_imm:$offset),
2458 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2459 am2offset_imm:$offset)>;
2460def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2461 am2offset_reg:$offset),
2462 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2463 am2offset_reg:$offset)>;
2464def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2465 am2offset_imm:$offset),
2466 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2467 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002468
Jim Grosbach19dec202011-08-05 20:35:44 +00002469// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2470// put the patterns on the instruction definitions directly as ISel wants
2471// the address base and offset to be separate operands, not a single
2472// complex operand like we represent the instructions themselves. The
2473// pseudos map between the two.
2474let usesCustomInserter = 1,
2475 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2476def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2477 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2478 4, IIC_iStore_ru,
2479 [(set GPR:$Rn_wb,
2480 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2481def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2482 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2483 4, IIC_iStore_ru,
2484 [(set GPR:$Rn_wb,
2485 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2486def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2487 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2488 4, IIC_iStore_ru,
2489 [(set GPR:$Rn_wb,
2490 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2491def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2492 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2493 4, IIC_iStore_ru,
2494 [(set GPR:$Rn_wb,
2495 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002496def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2497 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2498 4, IIC_iStore_ru,
2499 [(set GPR:$Rn_wb,
2500 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002501}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002502
Evan Chenga8e29892007-01-19 07:51:42 +00002503
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002504
2505def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2506 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2507 StMiscFrm, IIC_iStore_bh_ru,
2508 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2509 bits<14> addr;
2510 let Inst{23} = addr{8}; // U bit
2511 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2512 let Inst{19-16} = addr{12-9}; // Rn
2513 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2514 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2515 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002516 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002517}
2518
2519def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2520 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2521 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2522 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2523 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2524 addr_offset_none:$addr,
2525 am3offset:$offset))]> {
2526 bits<10> offset;
2527 bits<4> addr;
2528 let Inst{23} = offset{8}; // U bit
2529 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2530 let Inst{19-16} = addr;
2531 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2532 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002533 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002534}
Evan Chenga8e29892007-01-19 07:51:42 +00002535
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002536let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002537def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002538 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2539 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2540 "strd", "\t$Rt, $Rt2, $addr!",
2541 "$addr.base = $Rn_wb", []> {
2542 bits<14> addr;
2543 let Inst{23} = addr{8}; // U bit
2544 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2545 let Inst{19-16} = addr{12-9}; // Rn
2546 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2547 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002548 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002549 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002550}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002551
Jim Grosbach45251b32011-08-11 20:41:13 +00002552def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002553 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2554 am3offset:$offset),
2555 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2556 "strd", "\t$Rt, $Rt2, $addr, $offset",
2557 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002558 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002559 bits<4> addr;
2560 let Inst{23} = offset{8}; // U bit
2561 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2562 let Inst{19-16} = addr;
2563 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2564 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002565 let DecoderMethod = "DecodeAddrMode3Instruction";
2566}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002567} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002568
Jim Grosbach7ce05792011-08-03 23:50:40 +00002569// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002570
Jim Grosbach10348e72011-08-11 20:04:56 +00002571def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2572 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2573 IndexModePost, StFrm, IIC_iStore_bh_ru,
2574 "strbt", "\t$Rt, $addr, $offset",
2575 "$addr.base = $Rn_wb", []> {
2576 // {12} isAdd
2577 // {11-0} imm12/Rm
2578 bits<14> offset;
2579 bits<4> addr;
2580 let Inst{25} = 1;
2581 let Inst{23} = offset{12};
2582 let Inst{21} = 1; // overwrite
2583 let Inst{19-16} = addr;
2584 let Inst{11-5} = offset{11-5};
2585 let Inst{4} = 0;
2586 let Inst{3-0} = offset{3-0};
2587 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2588}
2589
2590def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2591 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2592 IndexModePost, StFrm, IIC_iStore_bh_ru,
2593 "strbt", "\t$Rt, $addr, $offset",
2594 "$addr.base = $Rn_wb", []> {
2595 // {12} isAdd
2596 // {11-0} imm12/Rm
2597 bits<14> offset;
2598 bits<4> addr;
2599 let Inst{25} = 0;
2600 let Inst{23} = offset{12};
2601 let Inst{21} = 1; // overwrite
2602 let Inst{19-16} = addr;
2603 let Inst{11-0} = offset{11-0};
2604 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2605}
2606
Jim Grosbach342ebd52011-08-11 22:18:00 +00002607let mayStore = 1, neverHasSideEffects = 1 in {
2608def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2609 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2610 IndexModePost, StFrm, IIC_iStore_ru,
2611 "strt", "\t$Rt, $addr, $offset",
2612 "$addr.base = $Rn_wb", []> {
2613 // {12} isAdd
2614 // {11-0} imm12/Rm
2615 bits<14> offset;
2616 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002617 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002618 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002619 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002620 let Inst{19-16} = addr;
2621 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002622 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002623 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002624 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002625}
2626
Jim Grosbach342ebd52011-08-11 22:18:00 +00002627def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2628 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2629 IndexModePost, StFrm, IIC_iStore_ru,
2630 "strt", "\t$Rt, $addr, $offset",
2631 "$addr.base = $Rn_wb", []> {
2632 // {12} isAdd
2633 // {11-0} imm12/Rm
2634 bits<14> offset;
2635 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002636 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002637 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002638 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002639 let Inst{19-16} = addr;
2640 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002641 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002642}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002643}
2644
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002645
Jim Grosbach7ce05792011-08-03 23:50:40 +00002646multiclass AI3strT<bits<4> op, string opc> {
2647 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2648 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2649 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2650 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2651 bits<9> offset;
2652 let Inst{23} = offset{8};
2653 let Inst{22} = 1;
2654 let Inst{11-8} = offset{7-4};
2655 let Inst{3-0} = offset{3-0};
2656 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2657 }
2658 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2659 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2660 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2661 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2662 bits<5> Rm;
2663 let Inst{23} = Rm{4};
2664 let Inst{22} = 0;
2665 let Inst{11-8} = 0;
2666 let Inst{3-0} = Rm{3-0};
2667 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2668 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002669}
2670
Jim Grosbach7ce05792011-08-03 23:50:40 +00002671
2672defm STRHT : AI3strT<0b1011, "strht">;
2673
2674
Evan Chenga8e29892007-01-19 07:51:42 +00002675//===----------------------------------------------------------------------===//
2676// Load / store multiple Instructions.
2677//
2678
Jim Grosbach27debd62011-12-13 21:48:29 +00002679multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002680 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002681 // IA is the default, so no need for an explicit suffix on the
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002682 // mnemonic here. Without it is the canonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002683 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002684 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2685 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002686 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002687 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002688 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002689 let Inst{21} = 0; // No writeback
2690 let Inst{20} = L_bit;
2691 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002692 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002693 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2694 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002695 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002696 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002697 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002698 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002699 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002700
2701 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002702 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002703 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002704 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2705 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002706 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002707 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002708 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002709 let Inst{21} = 0; // No writeback
2710 let Inst{20} = L_bit;
2711 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002712 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002713 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2714 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002715 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002716 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002717 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002718 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002719 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002720
2721 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002722 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002723 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002724 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2725 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002726 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002727 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002728 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002729 let Inst{21} = 0; // No writeback
2730 let Inst{20} = L_bit;
2731 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002732 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002733 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2734 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002735 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002736 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002737 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002738 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002739 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002740
2741 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002742 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002743 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002744 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2745 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002746 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002747 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002748 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002749 let Inst{21} = 0; // No writeback
2750 let Inst{20} = L_bit;
2751 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002752 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002753 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2754 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002755 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002756 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002757 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002758 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002759 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002760
2761 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002762 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002763}
Bill Wendling6c470b82010-11-13 09:09:38 +00002764
Bill Wendlingc93989a2010-11-13 11:20:05 +00002765let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002766
2767let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002768defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2769 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002770
2771let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002772defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2773 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002774
2775} // neverHasSideEffects
2776
Bill Wendling73fe34a2010-11-16 01:16:36 +00002777// FIXME: remove when we have a way to marking a MI with these properties.
2778// FIXME: Should pc be an implicit operand like PICADD, etc?
2779let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2780 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002781def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2782 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002783 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002784 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002785 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002786
Jim Grosbach27debd62011-12-13 21:48:29 +00002787let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2788defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2789 IIC_iLoad_mu>;
2790
2791let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2792defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2793 IIC_iStore_mu>;
2794
2795
2796
Evan Chenga8e29892007-01-19 07:51:42 +00002797//===----------------------------------------------------------------------===//
2798// Move Instructions.
2799//
2800
Evan Chengcd799b92009-06-12 20:46:18 +00002801let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002802def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2803 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2804 bits<4> Rd;
2805 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002806
Johnny Chen103bf952011-04-01 23:30:25 +00002807 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002808 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002809 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002810 let Inst{3-0} = Rm;
2811 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002812}
2813
Andrew Trick90b7b122011-10-18 19:18:52 +00002814def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002815 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2816
Dale Johannesen38d5f042010-06-15 22:24:08 +00002817// A version for the smaller set of tail call registers.
2818let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002819def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002820 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2821 bits<4> Rd;
2822 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002823
Dale Johannesen38d5f042010-06-15 22:24:08 +00002824 let Inst{11-4} = 0b00000000;
2825 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002826 let Inst{3-0} = Rm;
2827 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002828}
2829
Owen Andersonde317f42011-08-09 23:33:27 +00002830def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002831 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002832 "mov", "\t$Rd, $src",
2833 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002834 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002835 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002836 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002837 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002838 let Inst{11-8} = src{11-8};
2839 let Inst{7} = 0;
2840 let Inst{6-5} = src{6-5};
2841 let Inst{4} = 1;
2842 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002843 let Inst{25} = 0;
2844}
Evan Chenga2515702007-03-19 07:09:02 +00002845
Owen Anderson152d4a42011-07-21 23:38:37 +00002846def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2847 DPSoRegImmFrm, IIC_iMOVsr,
2848 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2849 UnaryDP {
2850 bits<4> Rd;
2851 bits<12> src;
2852 let Inst{15-12} = Rd;
2853 let Inst{19-16} = 0b0000;
2854 let Inst{11-5} = src{11-5};
2855 let Inst{4} = 0;
2856 let Inst{3-0} = src{3-0};
2857 let Inst{25} = 0;
2858}
2859
Evan Chengc4af4632010-11-17 20:13:28 +00002860let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002861def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2862 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002863 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002864 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002865 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002866 let Inst{15-12} = Rd;
2867 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002868 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002869}
2870
Evan Chengc4af4632010-11-17 20:13:28 +00002871let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002872def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002873 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002874 "movw", "\t$Rd, $imm",
2875 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002876 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002877 bits<4> Rd;
2878 bits<16> imm;
2879 let Inst{15-12} = Rd;
2880 let Inst{11-0} = imm{11-0};
2881 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002882 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002883 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002884 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002885}
2886
Jim Grosbachffa32252011-07-19 19:13:28 +00002887def : InstAlias<"mov${p} $Rd, $imm",
2888 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2889 Requires<[IsARM]>;
2890
Evan Cheng53519f02011-01-21 18:55:51 +00002891def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2892 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002893
2894let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002895def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2896 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002897 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002898 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002899 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002900 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002901 lo16AllZero:$imm))]>, UnaryDP,
2902 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002903 bits<4> Rd;
2904 bits<16> imm;
2905 let Inst{15-12} = Rd;
2906 let Inst{11-0} = imm{11-0};
2907 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002908 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002909 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002910 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002911}
Evan Cheng13ab0202007-07-10 18:08:01 +00002912
Evan Cheng53519f02011-01-21 18:55:51 +00002913def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2914 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002915
2916} // Constraints
2917
Evan Cheng20956592009-10-21 08:15:52 +00002918def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2919 Requires<[IsARM, HasV6T2]>;
2920
David Goodwinca01a8d2009-09-01 18:32:09 +00002921let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002922def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002923 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2924 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002925
2926// These aren't really mov instructions, but we have to define them this way
2927// due to flag operands.
2928
Evan Cheng071a2792007-09-11 19:55:27 +00002929let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002930def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002931 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2932 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002933def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002934 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2935 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002936}
Evan Chenga8e29892007-01-19 07:51:42 +00002937
Evan Chenga8e29892007-01-19 07:51:42 +00002938//===----------------------------------------------------------------------===//
2939// Extend Instructions.
2940//
2941
2942// Sign extenders
2943
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002944def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002945 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002946def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002947 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002948
Jim Grosbach70327412011-07-27 17:48:13 +00002949def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002950 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002951def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002952 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002953
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002954def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002955
Jim Grosbach70327412011-07-27 17:48:13 +00002956def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002957
2958// Zero extenders
2959
2960let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002961def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002962 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002963def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002964 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002965def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002966 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002967
Jim Grosbach542f6422010-07-28 23:25:44 +00002968// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2969// The transformation should probably be done as a combiner action
2970// instead so we can include a check for masking back in the upper
2971// eight bits of the source into the lower eight bits of the result.
2972//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002973// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002974def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002975 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002976
Jim Grosbach70327412011-07-27 17:48:13 +00002977def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002978 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002979def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002980 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002981}
2982
Evan Chenga8e29892007-01-19 07:51:42 +00002983// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002984def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002985
Evan Chenga8e29892007-01-19 07:51:42 +00002986
Owen Anderson33e57512011-08-10 00:03:03 +00002987def SBFX : I<(outs GPRnopc:$Rd),
2988 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002989 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002990 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002991 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002992 bits<4> Rd;
2993 bits<4> Rn;
2994 bits<5> lsb;
2995 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002996 let Inst{27-21} = 0b0111101;
2997 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002998 let Inst{20-16} = width;
2999 let Inst{15-12} = Rd;
3000 let Inst{11-7} = lsb;
3001 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003002}
3003
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003004def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003005 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003006 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003007 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003008 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003009 bits<4> Rd;
3010 bits<4> Rn;
3011 bits<5> lsb;
3012 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003013 let Inst{27-21} = 0b0111111;
3014 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003015 let Inst{20-16} = width;
3016 let Inst{15-12} = Rd;
3017 let Inst{11-7} = lsb;
3018 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003019}
3020
Evan Chenga8e29892007-01-19 07:51:42 +00003021//===----------------------------------------------------------------------===//
3022// Arithmetic Instructions.
3023//
3024
Jim Grosbach26421962008-10-14 20:36:24 +00003025defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003026 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003027 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003028defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003029 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003030 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003031
Evan Chengc85e8322007-07-05 07:13:32 +00003032// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003033//
Andrew Trick90b7b122011-10-18 19:18:52 +00003034// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3035// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003036// AdjustInstrPostInstrSelection where we determine whether or not to
3037// set the "s" bit based on CPSR liveness.
3038//
Andrew Trick90b7b122011-10-18 19:18:52 +00003039// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003040// support for an optional CPSR definition that corresponds to the DAG
3041// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003042defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3043 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3044defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3045 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003046
Evan Cheng62674222009-06-25 23:34:10 +00003047defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003048 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003049 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003050defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003051 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003052 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003053
Evan Cheng342e3162011-08-30 01:34:54 +00003054defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3055 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3056 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003057
3058// FIXME: Eliminate them if we can write def : Pat patterns which defines
3059// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003060defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3061 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003062
Evan Cheng342e3162011-08-30 01:34:54 +00003063defm RSC : AI1_rsc_irs<0b0111, "rsc",
3064 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3065 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003066
Evan Chenga8e29892007-01-19 07:51:42 +00003067// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003068// The assume-no-carry-in form uses the negation of the input since add/sub
3069// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3070// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3071// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003072def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3073 (SUBri GPR:$src, so_imm_neg:$imm)>;
3074def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3075 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3076
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003077// The with-carry-in form matches bitwise not instead of the negation.
3078// Effectively, the inverse interpretation of the carry flag already accounts
3079// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003080def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3081 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003082
3083// Note: These are implemented in C++ code, because they have to generate
3084// ADD/SUBrs instructions, which use a complex pattern that a xform function
3085// cannot produce.
3086// (mul X, 2^n+1) -> (add (X << n), X)
3087// (mul X, 2^n-1) -> (rsb X, (X << n))
3088
Jim Grosbach7931df32011-07-22 18:06:01 +00003089// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003090// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003091class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003092 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003093 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3094 string asm = "\t$Rd, $Rn, $Rm">
3095 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003096 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003097 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003098 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003099 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003100 let Inst{11-4} = op11_4;
3101 let Inst{19-16} = Rn;
3102 let Inst{15-12} = Rd;
3103 let Inst{3-0} = Rm;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003104
Silviu Baranga82e1bba2012-04-05 16:13:15 +00003105 let Unpredictable{11-8} = 0b1111;
Johnny Chen08b85f32010-02-13 01:21:01 +00003106}
3107
Jim Grosbach7931df32011-07-22 18:06:01 +00003108// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003109
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003110def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003111 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3112 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003113def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003114 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3115 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3116def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3117 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003118 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003119def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3120 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003121 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003122
3123def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3124def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3125def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3126def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3127def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3128def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3129def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3130def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3131def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3132def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3133def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3134def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003135
Jim Grosbach7931df32011-07-22 18:06:01 +00003136// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003137
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003138def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3139def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3140def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3141def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3142def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3143def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3144def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3145def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3146def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3147def USAX : AAI<0b01100101, 0b11110101, "usax">;
3148def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3149def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003150
Jim Grosbach7931df32011-07-22 18:06:01 +00003151// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003152
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003153def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3154def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3155def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3156def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3157def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3158def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3159def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3160def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3161def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3162def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3163def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3164def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003165
Jim Grosbachd30970f2011-08-11 22:30:30 +00003166// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003167
Jim Grosbach70987fb2010-10-18 23:35:38 +00003168def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003169 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003170 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003171 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003172 bits<4> Rd;
3173 bits<4> Rn;
3174 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003175 let Inst{27-20} = 0b01111000;
3176 let Inst{15-12} = 0b1111;
3177 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003178 let Inst{19-16} = Rd;
3179 let Inst{11-8} = Rm;
3180 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003181}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003182def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003183 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003184 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003185 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003186 bits<4> Rd;
3187 bits<4> Rn;
3188 bits<4> Rm;
3189 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003190 let Inst{27-20} = 0b01111000;
3191 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003192 let Inst{19-16} = Rd;
3193 let Inst{15-12} = Ra;
3194 let Inst{11-8} = Rm;
3195 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003196}
3197
Jim Grosbachd30970f2011-08-11 22:30:30 +00003198// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003199
Owen Anderson33e57512011-08-10 00:03:03 +00003200def SSAT : AI<(outs GPRnopc:$Rd),
3201 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003202 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003203 bits<4> Rd;
3204 bits<5> sat_imm;
3205 bits<4> Rn;
3206 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003207 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003208 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003209 let Inst{20-16} = sat_imm;
3210 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003211 let Inst{11-7} = sh{4-0};
3212 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003213 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003214}
3215
Owen Anderson33e57512011-08-10 00:03:03 +00003216def SSAT16 : AI<(outs GPRnopc:$Rd),
3217 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003218 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003219 bits<4> Rd;
3220 bits<4> sat_imm;
3221 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003222 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003223 let Inst{11-4} = 0b11110011;
3224 let Inst{15-12} = Rd;
3225 let Inst{19-16} = sat_imm;
3226 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003227}
3228
Owen Anderson33e57512011-08-10 00:03:03 +00003229def USAT : AI<(outs GPRnopc:$Rd),
3230 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003231 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003232 bits<4> Rd;
3233 bits<5> sat_imm;
3234 bits<4> Rn;
3235 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003236 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003237 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003238 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003239 let Inst{11-7} = sh{4-0};
3240 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003241 let Inst{20-16} = sat_imm;
3242 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003243}
3244
Owen Anderson33e57512011-08-10 00:03:03 +00003245def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003246 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003247 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003248 bits<4> Rd;
3249 bits<4> sat_imm;
3250 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003251 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003252 let Inst{11-4} = 0b11110011;
3253 let Inst{15-12} = Rd;
3254 let Inst{19-16} = sat_imm;
3255 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003256}
Evan Chenga8e29892007-01-19 07:51:42 +00003257
Owen Anderson33e57512011-08-10 00:03:03 +00003258def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3259 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3260def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3261 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003262
Evan Chenga8e29892007-01-19 07:51:42 +00003263//===----------------------------------------------------------------------===//
3264// Bitwise Instructions.
3265//
3266
Jim Grosbach26421962008-10-14 20:36:24 +00003267defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003268 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003269 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003270defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003271 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003272 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003273defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003274 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003275 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003276defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003277 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003278 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003279
Jim Grosbachc29769b2011-07-28 19:46:12 +00003280// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3281// like in the actual instruction encoding. The complexity of mapping the mask
3282// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3283// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003284def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003285 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003286 "bfc", "\t$Rd, $imm", "$src = $Rd",
3287 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003288 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003289 bits<4> Rd;
3290 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003291 let Inst{27-21} = 0b0111110;
3292 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003293 let Inst{15-12} = Rd;
3294 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003295 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003296}
3297
Johnny Chenb2503c02010-02-17 06:31:48 +00003298// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003299def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3300 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3301 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3302 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3303 bf_inv_mask_imm:$imm))]>,
3304 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003305 bits<4> Rd;
3306 bits<4> Rn;
3307 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003308 let Inst{27-21} = 0b0111110;
3309 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003310 let Inst{15-12} = Rd;
3311 let Inst{11-7} = imm{4-0}; // lsb
3312 let Inst{20-16} = imm{9-5}; // width
3313 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003314}
3315
Jim Grosbach36860462010-10-21 22:19:32 +00003316def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3317 "mvn", "\t$Rd, $Rm",
3318 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3319 bits<4> Rd;
3320 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003321 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003322 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003323 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003324 let Inst{15-12} = Rd;
3325 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003326}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003327def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3328 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003329 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003330 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003331 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003332 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003333 let Inst{19-16} = 0b0000;
3334 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003335 let Inst{11-5} = shift{11-5};
3336 let Inst{4} = 0;
3337 let Inst{3-0} = shift{3-0};
3338}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003339def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3340 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003341 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3342 bits<4> Rd;
3343 bits<12> shift;
3344 let Inst{25} = 0;
3345 let Inst{19-16} = 0b0000;
3346 let Inst{15-12} = Rd;
3347 let Inst{11-8} = shift{11-8};
3348 let Inst{7} = 0;
3349 let Inst{6-5} = shift{6-5};
3350 let Inst{4} = 1;
3351 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003352}
Evan Chengc4af4632010-11-17 20:13:28 +00003353let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003354def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3355 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3356 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3357 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003358 bits<12> imm;
3359 let Inst{25} = 1;
3360 let Inst{19-16} = 0b0000;
3361 let Inst{15-12} = Rd;
3362 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003363}
Evan Chenga8e29892007-01-19 07:51:42 +00003364
3365def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3366 (BICri GPR:$src, so_imm_not:$imm)>;
3367
3368//===----------------------------------------------------------------------===//
3369// Multiply Instructions.
3370//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003371class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3372 string opc, string asm, list<dag> pattern>
3373 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3374 bits<4> Rd;
3375 bits<4> Rm;
3376 bits<4> Rn;
3377 let Inst{19-16} = Rd;
3378 let Inst{11-8} = Rm;
3379 let Inst{3-0} = Rn;
3380}
3381class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3382 string opc, string asm, list<dag> pattern>
3383 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3384 bits<4> RdLo;
3385 bits<4> RdHi;
3386 bits<4> Rm;
3387 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003388 let Inst{19-16} = RdHi;
3389 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003390 let Inst{11-8} = Rm;
3391 let Inst{3-0} = Rn;
3392}
Evan Chenga8e29892007-01-19 07:51:42 +00003393
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003394// FIXME: The v5 pseudos are only necessary for the additional Constraint
3395// property. Remove them when it's possible to add those properties
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003396// on an individual MachineInstr, not just an instruction description.
Jim Grosbach2a22b692012-04-19 23:59:26 +00003397let isCommutable = 1, TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003398def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd),
3399 (ins GPRnopc:$Rn, GPRnopc:$Rm),
3400 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
3401 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
3402 Requires<[IsARM, HasV6]> {
Johnny Chen597028c2011-04-04 23:57:05 +00003403 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003404 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003405}
Evan Chenga8e29892007-01-19 07:51:42 +00003406
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003407let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003408def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003409 pred:$p, cc_out:$s),
3410 4, IIC_iMUL32,
3411 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3412 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
3413 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003414}
3415
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003416def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003417 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003418 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3419 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003420 bits<4> Ra;
3421 let Inst{15-12} = Ra;
3422}
Evan Chenga8e29892007-01-19 07:51:42 +00003423
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003424let Constraints = "@earlyclobber $Rd" in
3425def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003426 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
3427 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003428 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3429 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3430 Requires<[IsARM, NoV6]>;
3431
Jim Grosbach65711012010-11-19 22:22:37 +00003432def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3433 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3434 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003435 Requires<[IsARM, HasV6T2]> {
3436 bits<4> Rd;
3437 bits<4> Rm;
3438 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003439 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003440 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003441 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003442 let Inst{11-8} = Rm;
3443 let Inst{3-0} = Rn;
3444}
Evan Chengedcbada2009-07-06 22:05:45 +00003445
Evan Chenga8e29892007-01-19 07:51:42 +00003446// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003447let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003448let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003449def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003450 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003451 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3452 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003453
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003454def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003455 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003456 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3457 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003458
3459let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3460def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3461 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003462 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003463 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3464 Requires<[IsARM, NoV6]>;
3465
3466def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3467 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003468 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003469 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3470 Requires<[IsARM, NoV6]>;
3471}
Evan Cheng8de898a2009-06-26 00:19:44 +00003472}
Evan Chenga8e29892007-01-19 07:51:42 +00003473
3474// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003475def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3476 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003477 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3478 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003479def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3480 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003481 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3482 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003483
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003484def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3485 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3486 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3487 Requires<[IsARM, HasV6]> {
3488 bits<4> RdLo;
3489 bits<4> RdHi;
3490 bits<4> Rm;
3491 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003492 let Inst{19-16} = RdHi;
3493 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003494 let Inst{11-8} = Rm;
3495 let Inst{3-0} = Rn;
3496}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003497
3498let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3499def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3500 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003501 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003502 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3503 Requires<[IsARM, NoV6]>;
3504def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3505 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003506 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003507 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3508 Requires<[IsARM, NoV6]>;
3509def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3510 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003511 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003512 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3513 Requires<[IsARM, NoV6]>;
3514}
3515
Evan Chengcd799b92009-06-12 20:46:18 +00003516} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003517
3518// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003519def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3520 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3521 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003522 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003523 let Inst{15-12} = 0b1111;
3524}
Evan Cheng13ab0202007-07-10 18:08:01 +00003525
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003526def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003527 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003528 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003529 let Inst{15-12} = 0b1111;
3530}
3531
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003532def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3533 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3534 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3535 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3536 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003537
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003538def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3539 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003540 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003541 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003542
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003543def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3544 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Tim Northover44600d72012-05-17 13:12:13 +00003545 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003546 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003547
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003548def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3549 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003550 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003551 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003552
Raul Herbster37fb5b12007-08-30 23:25:47 +00003553multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003554 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3555 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3556 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3557 (sext_inreg GPR:$Rm, i16)))]>,
3558 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003559
Jim Grosbach3870b752010-10-22 18:35:16 +00003560 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3561 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3562 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3563 (sra GPR:$Rm, (i32 16))))]>,
3564 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003565
Jim Grosbach3870b752010-10-22 18:35:16 +00003566 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3567 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3568 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3569 (sext_inreg GPR:$Rm, i16)))]>,
3570 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003571
Jim Grosbach3870b752010-10-22 18:35:16 +00003572 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3573 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3574 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3575 (sra GPR:$Rm, (i32 16))))]>,
3576 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003577
Jim Grosbach3870b752010-10-22 18:35:16 +00003578 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3579 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3580 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3581 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3582 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003583
Jim Grosbach3870b752010-10-22 18:35:16 +00003584 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3585 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3586 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3587 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3588 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003589}
3590
Raul Herbster37fb5b12007-08-30 23:25:47 +00003591
3592multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003593 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003594 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3595 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003596 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003597 [(set GPRnopc:$Rd, (add GPR:$Ra,
3598 (opnode (sext_inreg GPRnopc:$Rn, i16),
3599 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003600 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003601
Owen Anderson33e57512011-08-10 00:03:03 +00003602 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3603 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003604 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003605 [(set GPRnopc:$Rd,
3606 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3607 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003608 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003609
Owen Anderson33e57512011-08-10 00:03:03 +00003610 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3611 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003612 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003613 [(set GPRnopc:$Rd,
3614 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3615 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003616 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003617
Owen Anderson33e57512011-08-10 00:03:03 +00003618 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3619 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003620 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003621 [(set GPRnopc:$Rd,
3622 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3623 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003624 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003625
Owen Anderson33e57512011-08-10 00:03:03 +00003626 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3627 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003628 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003629 [(set GPRnopc:$Rd,
3630 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3631 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003632 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003633
Owen Anderson33e57512011-08-10 00:03:03 +00003634 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3635 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003636 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003637 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003638 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3639 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003640 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003641 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003642}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003643
Raul Herbster37fb5b12007-08-30 23:25:47 +00003644defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3645defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003646
Jim Grosbachd30970f2011-08-11 22:30:30 +00003647// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003648def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3649 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003650 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003651 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003652
Owen Anderson33e57512011-08-10 00:03:03 +00003653def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3654 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003655 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003656 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003657
Owen Anderson33e57512011-08-10 00:03:03 +00003658def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3659 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003660 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003661 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003662
Owen Anderson33e57512011-08-10 00:03:03 +00003663def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3664 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003665 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003666 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003667
Jim Grosbachd30970f2011-08-11 22:30:30 +00003668// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003669class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3670 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003671 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003672 bits<4> Rn;
3673 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003674 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003675 let Inst{22} = long;
3676 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003677 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003678 let Inst{7} = 0;
3679 let Inst{6} = sub;
3680 let Inst{5} = swap;
3681 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003682 let Inst{3-0} = Rn;
3683}
3684class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3685 InstrItinClass itin, string opc, string asm>
3686 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3687 bits<4> Rd;
3688 let Inst{15-12} = 0b1111;
3689 let Inst{19-16} = Rd;
3690}
3691class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3692 InstrItinClass itin, string opc, string asm>
3693 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3694 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003695 bits<4> Rd;
3696 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003697 let Inst{15-12} = Ra;
3698}
3699class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3700 InstrItinClass itin, string opc, string asm>
3701 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3702 bits<4> RdLo;
3703 bits<4> RdHi;
3704 let Inst{19-16} = RdHi;
3705 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003706}
3707
3708multiclass AI_smld<bit sub, string opc> {
3709
Owen Anderson33e57512011-08-10 00:03:03 +00003710 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3711 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003712 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003713
Owen Anderson33e57512011-08-10 00:03:03 +00003714 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3715 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003716 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003717
Owen Anderson33e57512011-08-10 00:03:03 +00003718 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3719 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003720 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003721
Owen Anderson33e57512011-08-10 00:03:03 +00003722 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3723 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003724 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003725
3726}
3727
3728defm SMLA : AI_smld<0, "smla">;
3729defm SMLS : AI_smld<1, "smls">;
3730
Johnny Chen2ec5e492010-02-22 21:50:40 +00003731multiclass AI_sdml<bit sub, string opc> {
3732
Jim Grosbache15defc2011-08-10 23:23:47 +00003733 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3734 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3735 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3736 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003737}
3738
3739defm SMUA : AI_sdml<0, "smua">;
3740defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003741
Evan Chenga8e29892007-01-19 07:51:42 +00003742//===----------------------------------------------------------------------===//
3743// Misc. Arithmetic Instructions.
3744//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003745
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003746def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3747 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3748 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003749
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003750def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3751 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3752 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3753 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003754
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003755def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3756 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3757 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003758
Evan Cheng9568e5c2011-06-21 06:01:08 +00003759let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003760def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3761 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003762 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003763 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003764
Evan Cheng9568e5c2011-06-21 06:01:08 +00003765let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003766def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3767 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003768 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003769 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003770
Evan Chengf60ceac2011-06-15 17:17:48 +00003771def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3772 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3773 (REVSH GPR:$Rm)>;
3774
Jim Grosbache1d58a62011-09-14 22:52:14 +00003775def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3776 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003777 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003778 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3779 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3780 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003781 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003782
Evan Chenga8e29892007-01-19 07:51:42 +00003783// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003784def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3785 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3786def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3787 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003788
Bob Wilsondc66eda2010-08-16 22:26:55 +00003789// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3790// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003791def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3792 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003793 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003794 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3795 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3796 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003797 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003798
Evan Chenga8e29892007-01-19 07:51:42 +00003799// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3800// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003801def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3802 (srl GPRnopc:$src2, imm16_31:$sh)),
3803 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3804def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3805 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3806 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003807
Evan Chenga8e29892007-01-19 07:51:42 +00003808//===----------------------------------------------------------------------===//
3809// Comparison Instructions...
3810//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003811
Jim Grosbach26421962008-10-14 20:36:24 +00003812defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003813 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003814 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003815
Jim Grosbach97a884d2010-12-07 20:41:06 +00003816// ARMcmpZ can re-use the above instruction definitions.
3817def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3818 (CMPri GPR:$src, so_imm:$imm)>;
3819def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3820 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003821def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3822 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3823def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3824 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003825
Bill Wendlingad5c8802012-06-11 08:07:26 +00003826// CMN register-integer
3827let isCompare = 1, Defs = [CPSR] in {
3828def CMNri : AI1<0b1011, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, IIC_iCMPi,
3829 "cmn", "\t$Rn, $imm",
3830 [(ARMcmn GPR:$Rn, so_imm:$imm)]> {
3831 bits<4> Rn;
3832 bits<12> imm;
3833 let Inst{25} = 1;
3834 let Inst{20} = 1;
3835 let Inst{19-16} = Rn;
3836 let Inst{15-12} = 0b0000;
3837 let Inst{11-0} = imm;
3838
3839 let Unpredictable{15-12} = 0b1111;
3840}
3841
3842// CMN register-register/shift
3843def CMNzrr : AI1<0b1011, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iCMPr,
3844 "cmn", "\t$Rn, $Rm",
3845 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3846 GPR:$Rn, GPR:$Rm)]> {
3847 bits<4> Rn;
3848 bits<4> Rm;
3849 let isCommutable = 1;
3850 let Inst{25} = 0;
3851 let Inst{20} = 1;
3852 let Inst{19-16} = Rn;
3853 let Inst{15-12} = 0b0000;
3854 let Inst{11-4} = 0b00000000;
3855 let Inst{3-0} = Rm;
3856
3857 let Unpredictable{15-12} = 0b1111;
3858}
3859
3860def CMNzrsi : AI1<0b1011, (outs),
3861 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, IIC_iCMPsr,
3862 "cmn", "\t$Rn, $shift",
3863 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3864 GPR:$Rn, so_reg_imm:$shift)]> {
3865 bits<4> Rn;
3866 bits<12> shift;
3867 let Inst{25} = 0;
3868 let Inst{20} = 1;
3869 let Inst{19-16} = Rn;
3870 let Inst{15-12} = 0b0000;
3871 let Inst{11-5} = shift{11-5};
3872 let Inst{4} = 0;
3873 let Inst{3-0} = shift{3-0};
3874
3875 let Unpredictable{15-12} = 0b1111;
3876}
3877
3878def CMNzrsr : AI1<0b1011, (outs),
3879 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, IIC_iCMPsr,
3880 "cmn", "\t$Rn, $shift",
3881 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3882 GPRnopc:$Rn, so_reg_reg:$shift)]> {
3883 bits<4> Rn;
3884 bits<12> shift;
3885 let Inst{25} = 0;
3886 let Inst{20} = 1;
3887 let Inst{19-16} = Rn;
3888 let Inst{15-12} = 0b0000;
3889 let Inst{11-8} = shift{11-8};
3890 let Inst{7} = 0;
3891 let Inst{6-5} = shift{6-5};
3892 let Inst{4} = 1;
3893 let Inst{3-0} = shift{3-0};
3894
3895 let Unpredictable{15-12} = 0b1111;
3896}
3897
3898}
3899
3900def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3901 (CMNri GPR:$src, so_imm_neg:$imm)>;
3902
3903def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
3904 (CMNri GPR:$src, so_imm_neg:$imm)>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003905
Evan Chenga8e29892007-01-19 07:51:42 +00003906// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003907defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003908 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003909 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003910defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003911 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003912 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003913
Evan Cheng218977b2010-07-13 19:27:42 +00003914// Pseudo i64 compares for some floating point compares.
3915let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3916 Defs = [CPSR] in {
3917def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003918 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003919 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003920 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3921
3922def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003923 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003924 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3925} // usesCustomInserter
3926
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003927
Evan Chenga8e29892007-01-19 07:51:42 +00003928// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003929// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003930// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003931let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003932
3933let isCommutable = 1 in
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003934def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003935 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003936 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3937 RegConstraint<"$false = $Rd">;
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003938
Owen Anderson92a20222011-07-21 18:54:16 +00003939def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3940 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003941 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003942 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3943 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003944 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003945def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3946 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3947 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003948 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3949 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003950 RegConstraint<"$false = $Rd">;
3951
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003952
Evan Chengc4af4632010-11-17 20:13:28 +00003953let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003954def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003955 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003956 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003957 []>,
3958 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003959
Evan Chengc4af4632010-11-17 20:13:28 +00003960let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003961def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3962 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003963 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003964 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003965 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003966
Evan Cheng63f35442010-11-13 02:25:14 +00003967// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003968let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003969def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3970 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003971 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003972
Evan Chengc4af4632010-11-17 20:13:28 +00003973let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003974def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3975 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003976 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003977 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003978 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00003979
Evan Chengc892aeb2012-02-23 01:19:06 +00003980// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00003981multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
3982 Instruction irsr,
3983 InstrItinClass iii, InstrItinClass iir,
3984 InstrItinClass iis> {
3985 def ri : ARMPseudoExpand<(outs GPR:$Rd),
3986 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
3987 4, iii, [],
3988 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
3989 RegConstraint<"$Rn = $Rd">;
3990 def rr : ARMPseudoExpand<(outs GPR:$Rd),
3991 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
3992 4, iir, [],
3993 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3994 RegConstraint<"$Rn = $Rd">;
3995 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
3996 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
3997 4, iis, [],
3998 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
3999 RegConstraint<"$Rn = $Rd">;
4000 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
4001 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
4002 4, iis, [],
4003 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
4004 RegConstraint<"$Rn = $Rd">;
4005}
Evan Chengc892aeb2012-02-23 01:19:06 +00004006
Evan Cheng03a18522012-03-20 21:28:05 +00004007defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
4008 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4009defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
4010 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4011defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
4012 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00004013
Owen Andersonf523e472010-09-23 23:45:25 +00004014} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004015
Evan Cheng03a18522012-03-20 21:28:05 +00004016
Jim Grosbach3728e962009-12-10 00:11:09 +00004017//===----------------------------------------------------------------------===//
4018// Atomic operations intrinsics
4019//
4020
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004021def MemBarrierOptOperand : AsmOperandClass {
4022 let Name = "MemBarrierOpt";
4023 let ParserMethod = "parseMemBarrierOptOperand";
4024}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004025def memb_opt : Operand<i32> {
4026 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004027 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004028 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004029}
Jim Grosbach3728e962009-12-10 00:11:09 +00004030
Bob Wilsonf74a4292010-10-30 00:54:37 +00004031// memory barriers protect the atomic sequences
4032let hasSideEffects = 1 in {
4033def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4034 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4035 Requires<[IsARM, HasDB]> {
4036 bits<4> opt;
4037 let Inst{31-4} = 0xf57ff05;
4038 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004039}
Jim Grosbach3728e962009-12-10 00:11:09 +00004040}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004041
Bob Wilsonf74a4292010-10-30 00:54:37 +00004042def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004043 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004044 Requires<[IsARM, HasDB]> {
4045 bits<4> opt;
4046 let Inst{31-4} = 0xf57ff04;
4047 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004048}
4049
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004050// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004051def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4052 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004053 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004054 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004055 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004056 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004057}
4058
Chad Rosier3f5966b2012-04-17 21:48:36 +00004059// Pseudo instruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004060// to implement integer ABS
4061let usesCustomInserter = 1, Defs = [CPSR] in {
4062def ABS : ARMPseudoInst<
4063 (outs GPR:$dst), (ins GPR:$src),
4064 8, NoItinerary, []>;
4065}
4066
Jim Grosbach66869102009-12-11 18:52:41 +00004067let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004068 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004069 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004070 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004071 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4072 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004073 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004074 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4075 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004076 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004077 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4078 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004079 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004080 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4081 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004082 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004083 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4084 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004085 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004086 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004087 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4088 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4089 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4090 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4091 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4092 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4093 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4094 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004095 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004096 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4097 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004098 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004099 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004100 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004101 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4102 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004103 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004104 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4105 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004106 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004107 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4108 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004109 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004110 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4111 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004113 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4114 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004115 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004116 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004117 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4118 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4119 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4120 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4121 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4122 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4123 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4124 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004125 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004126 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004128 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004129 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004131 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4132 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004134 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4135 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004137 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4138 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004140 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4141 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004143 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4144 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004147 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4149 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4150 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4152 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4153 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004155 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004156 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004158 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004159
4160 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004162 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4163 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004165 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4166 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004168 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4169
Jim Grosbache801dc42009-12-12 01:40:06 +00004170 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004172 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4173 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004175 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4176 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004178 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4179}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004180}
4181
Manman Ren763a75d2012-06-01 02:44:42 +00004182let usesCustomInserter = 1 in {
4183 def COPY_STRUCT_BYVAL_I32 : PseudoInst<
Manman Ren68f25572012-06-01 19:33:18 +00004184 (outs), (ins GPR:$dst, GPR:$src, i32imm:$size, i32imm:$alignment),
Manman Ren763a75d2012-06-01 02:44:42 +00004185 NoItinerary,
Manman Ren68f25572012-06-01 19:33:18 +00004186 [(ARMcopystructbyval GPR:$dst, GPR:$src, imm:$size, imm:$alignment)]>;
Manman Ren763a75d2012-06-01 02:44:42 +00004187}
4188
Jim Grosbach5278eb82009-12-11 01:42:04 +00004189let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004190def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4191 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004192 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004193def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4194 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004195def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4196 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004197let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004198def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004199 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004200 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004201}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004202}
4203
Jim Grosbach86875a22010-10-29 19:58:57 +00004204let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004205def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004206 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004207def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004208 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004209def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004210 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004211let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004212def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004213 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004214 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004215 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004216}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004217}
4218
Jim Grosbach5278eb82009-12-11 01:42:04 +00004219
Jim Grosbachd30970f2011-08-11 22:30:30 +00004220def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004221 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004222 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004223}
4224
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004225// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004226let mayLoad = 1, mayStore = 1 in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004227def SWP : AIswp<0, (outs GPRnopc:$Rt),
4228 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swp", []>;
4229def SWPB: AIswp<1, (outs GPRnopc:$Rt),
4230 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004231}
4232
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004233//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004234// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004235//
4236
Jim Grosbach83ab0702011-07-13 22:01:08 +00004237def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4238 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004239 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004240 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4241 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004242 bits<4> opc1;
4243 bits<4> CRn;
4244 bits<4> CRd;
4245 bits<4> cop;
4246 bits<3> opc2;
4247 bits<4> CRm;
4248
4249 let Inst{3-0} = CRm;
4250 let Inst{4} = 0;
4251 let Inst{7-5} = opc2;
4252 let Inst{11-8} = cop;
4253 let Inst{15-12} = CRd;
4254 let Inst{19-16} = CRn;
4255 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004256}
4257
Silviu Barangae546c4c2012-04-18 13:02:55 +00004258def CDP2 : ABXI<0b1110, (outs), (ins pf_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00004259 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004260 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004261 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4262 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004263 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004264 bits<4> opc1;
4265 bits<4> CRn;
4266 bits<4> CRd;
4267 bits<4> cop;
4268 bits<3> opc2;
4269 bits<4> CRm;
4270
4271 let Inst{3-0} = CRm;
4272 let Inst{4} = 0;
4273 let Inst{7-5} = opc2;
4274 let Inst{11-8} = cop;
4275 let Inst{15-12} = CRd;
4276 let Inst{19-16} = CRn;
4277 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004278}
4279
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004280class ACI<dag oops, dag iops, string opc, string asm,
4281 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004282 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4283 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004284 let Inst{27-25} = 0b110;
4285}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004286class ACInoP<dag oops, dag iops, string opc, string asm,
4287 IndexMode im = IndexModeNone>
4288 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4289 opc, asm, "", []> {
4290 let Inst{31-28} = 0b1111;
4291 let Inst{27-25} = 0b110;
4292}
4293multiclass LdStCop<bit load, bit Dbit, string asm> {
4294 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4295 asm, "\t$cop, $CRd, $addr"> {
4296 bits<13> addr;
4297 bits<4> cop;
4298 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004299 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004300 let Inst{23} = addr{8};
4301 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004302 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004303 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004304 let Inst{19-16} = addr{12-9};
4305 let Inst{15-12} = CRd;
4306 let Inst{11-8} = cop;
4307 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004308 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004309 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004310 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4311 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4312 bits<13> addr;
4313 bits<4> cop;
4314 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004315 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004316 let Inst{23} = addr{8};
4317 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004318 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004319 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004320 let Inst{19-16} = addr{12-9};
4321 let Inst{15-12} = CRd;
4322 let Inst{11-8} = cop;
4323 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004324 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004325 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004326 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4327 postidx_imm8s4:$offset),
4328 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4329 bits<9> offset;
4330 bits<4> addr;
4331 bits<4> cop;
4332 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004333 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004334 let Inst{23} = offset{8};
4335 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004336 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004337 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004338 let Inst{19-16} = addr;
4339 let Inst{15-12} = CRd;
4340 let Inst{11-8} = cop;
4341 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004342 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004343 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004344 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004345 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004346 coproc_option_imm:$option),
4347 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004348 bits<8> option;
4349 bits<4> addr;
4350 bits<4> cop;
4351 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004352 let Inst{24} = 0; // P = 0
4353 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004354 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004355 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004356 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004357 let Inst{19-16} = addr;
4358 let Inst{15-12} = CRd;
4359 let Inst{11-8} = cop;
4360 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004361 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004362 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004363}
4364multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4365 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4366 asm, "\t$cop, $CRd, $addr"> {
4367 bits<13> addr;
4368 bits<4> cop;
4369 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004370 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004371 let Inst{23} = addr{8};
4372 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004373 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004374 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004375 let Inst{19-16} = addr{12-9};
4376 let Inst{15-12} = CRd;
4377 let Inst{11-8} = cop;
4378 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004379 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004380 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004381 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4382 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4383 bits<13> addr;
4384 bits<4> cop;
4385 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004386 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004387 let Inst{23} = addr{8};
4388 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004389 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004390 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004391 let Inst{19-16} = addr{12-9};
4392 let Inst{15-12} = CRd;
4393 let Inst{11-8} = cop;
4394 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004395 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004396 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004397 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4398 postidx_imm8s4:$offset),
4399 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4400 bits<9> offset;
4401 bits<4> addr;
4402 bits<4> cop;
4403 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004404 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004405 let Inst{23} = offset{8};
4406 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004407 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004408 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004409 let Inst{19-16} = addr;
4410 let Inst{15-12} = CRd;
4411 let Inst{11-8} = cop;
4412 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004413 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004414 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004415 def _OPTION : ACInoP<(outs),
4416 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004417 coproc_option_imm:$option),
4418 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004419 bits<8> option;
4420 bits<4> addr;
4421 bits<4> cop;
4422 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004423 let Inst{24} = 0; // P = 0
4424 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004425 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004426 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004427 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004428 let Inst{19-16} = addr;
4429 let Inst{15-12} = CRd;
4430 let Inst{11-8} = cop;
4431 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004432 let DecoderMethod = "DecodeCopMemInstruction";
4433 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004434}
4435
Jim Grosbach2bd01182011-10-11 21:55:36 +00004436defm LDC : LdStCop <1, 0, "ldc">;
4437defm LDCL : LdStCop <1, 1, "ldcl">;
4438defm STC : LdStCop <0, 0, "stc">;
4439defm STCL : LdStCop <0, 1, "stcl">;
4440defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4441defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4442defm STC2 : LdSt2Cop<0, 0, "stc2">;
4443defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004444
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004445//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004446// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004447//
4448
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004449class MovRCopro<string opc, bit direction, dag oops, dag iops,
4450 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004451 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004452 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004453 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004454 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004455
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004456 bits<4> Rt;
4457 bits<4> cop;
4458 bits<3> opc1;
4459 bits<3> opc2;
4460 bits<4> CRm;
4461 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004462
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004463 let Inst{15-12} = Rt;
4464 let Inst{11-8} = cop;
4465 let Inst{23-21} = opc1;
4466 let Inst{7-5} = opc2;
4467 let Inst{3-0} = CRm;
4468 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004469}
4470
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004471def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004472 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004473 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4474 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004475 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4476 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004477def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4478 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4479 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004480def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004481 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004482 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4483 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004484def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4485 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4486 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004487
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004488def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4489 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4490
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004491class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4492 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004493 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004494 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004495 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004496 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004497 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004498
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004499 bits<4> Rt;
4500 bits<4> cop;
4501 bits<3> opc1;
4502 bits<3> opc2;
4503 bits<4> CRm;
4504 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004505
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004506 let Inst{15-12} = Rt;
4507 let Inst{11-8} = cop;
4508 let Inst{23-21} = opc1;
4509 let Inst{7-5} = opc2;
4510 let Inst{3-0} = CRm;
4511 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004512}
4513
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004514def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004515 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004516 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4517 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004518 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4519 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004520def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4521 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4522 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004523def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004524 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004525 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4526 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004527def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4528 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4529 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004530
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004531def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4532 imm:$CRm, imm:$opc2),
4533 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4534
Jim Grosbachd30970f2011-08-11 22:30:30 +00004535class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004536 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004537 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004538 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004539 let Inst{23-21} = 0b010;
4540 let Inst{20} = direction;
4541
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004542 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004543 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004544 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004545 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004546 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004547
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004548 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004549 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004550 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004551 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004552 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004553}
4554
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004555def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004556 [(int_arm_mcrr imm:$cop, imm:$opc1, GPRnopc:$Rt,
4557 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004558def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4559
Jim Grosbachd30970f2011-08-11 22:30:30 +00004560class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004561 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004562 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm), NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004563 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004564 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004565 let Inst{23-21} = 0b010;
4566 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004567
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004568 bits<4> Rt;
4569 bits<4> Rt2;
4570 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004571 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004572 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004573
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004574 let Inst{15-12} = Rt;
4575 let Inst{19-16} = Rt2;
4576 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004577 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004578 let Inst{3-0} = CRm;
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004579
4580 let DecoderMethod = "DecodeMRRC2";
Johnny Chen906d57f2010-02-12 01:44:23 +00004581}
4582
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004583def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004584 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPRnopc:$Rt,
4585 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004586def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004587
Johnny Chenb98e1602010-02-12 18:55:33 +00004588//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004589// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004590//
4591
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004592// Move to ARM core register from Special Register
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004593def MRS : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004594 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004595 bits<4> Rd;
4596 let Inst{23-16} = 0b00001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004597 let Unpredictable{19-17} = 0b111;
4598
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004599 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004600
4601 let Inst{11-0} = 0b000000000000;
4602 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004603}
4604
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004605def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPRnopc:$Rd, pred:$p)>,
4606 Requires<[IsARM]>;
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004607
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004608// The MRSsys instruction is the MRS instruction from the ARM ARM,
4609// section B9.3.9, with the R bit set to 1.
4610def MRSsys : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004611 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004612 bits<4> Rd;
4613 let Inst{23-16} = 0b01001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004614 let Unpredictable{19-16} = 0b1111;
4615
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004616 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004617
4618 let Inst{11-0} = 0b000000000000;
4619 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004620}
4621
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004622// Move from ARM core register to Special Register
4623//
4624// No need to have both system and application versions, the encodings are the
4625// same and the assembly parser has no way to distinguish between them. The mask
4626// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4627// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004628def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4629 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004630 bits<5> mask;
4631 bits<4> Rn;
4632
4633 let Inst{23} = 0;
4634 let Inst{22} = mask{4}; // R bit
4635 let Inst{21-20} = 0b10;
4636 let Inst{19-16} = mask{3-0};
4637 let Inst{15-12} = 0b1111;
4638 let Inst{11-4} = 0b00000000;
4639 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004640}
4641
Owen Andersoncd20c582011-10-20 22:23:58 +00004642def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4643 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004644 bits<5> mask;
4645 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004646
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004647 let Inst{23} = 0;
4648 let Inst{22} = mask{4}; // R bit
4649 let Inst{21-20} = 0b10;
4650 let Inst{19-16} = mask{3-0};
4651 let Inst{15-12} = 0b1111;
4652 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004653}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004654
4655//===----------------------------------------------------------------------===//
4656// TLS Instructions
4657//
4658
4659// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004660// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004661// complete with fixup for the aeabi_read_tp function.
4662let isCall = 1,
4663 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4664 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4665 [(set R0, ARMthread_pointer)]>;
4666}
4667
4668//===----------------------------------------------------------------------===//
4669// SJLJ Exception handling intrinsics
4670// eh_sjlj_setjmp() is an instruction sequence to store the return
4671// address and save #0 in R0 for the non-longjmp case.
4672// Since by its nature we may be coming from some other function to get
4673// here, and we're using the stack frame for the containing function to
4674// save/restore registers, we can't keep anything live in regs across
4675// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004676// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004677// except for our own input by listing the relevant registers in Defs. By
4678// doing so, we also cause the prologue/epilogue code to actively preserve
4679// all of the callee-saved resgisters, which is exactly what we want.
4680// A constant value is passed in $val, and we use the location as a scratch.
4681//
4682// These are pseudo-instructions and are lowered to individual MC-insts, so
4683// no encoding information is necessary.
4684let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004685 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004686 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4687 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004688 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4689 NoItinerary,
4690 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4691 Requires<[IsARM, HasVFP2]>;
4692}
4693
4694let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004695 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004696 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004697 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4698 NoItinerary,
4699 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4700 Requires<[IsARM, NoVFP]>;
4701}
4702
Evan Chengafff9412011-12-20 18:26:50 +00004703// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004704let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4705 Defs = [ R7, LR, SP ] in {
4706def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4707 NoItinerary,
4708 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004709 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004710}
4711
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004712// eh.sjlj.dispatchsetup pseudo-instructions.
4713// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004714// handled when the pseudo is expanded (which happens before any passes
4715// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004716let Defs =
4717 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004718 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4719 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004720def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4721
4722let Defs =
4723 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4724 isBarrier = 1 in
4725def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4726
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004727
4728//===----------------------------------------------------------------------===//
4729// Non-Instruction Patterns
4730//
4731
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004732// ARMv4 indirect branch using (MOVr PC, dst)
4733let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4734 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004735 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004736 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4737 Requires<[IsARM, NoV4T]>;
4738
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004739// Large immediate handling.
4740
4741// 32-bit immediate using two piece so_imms or movw + movt.
4742// This is a single pseudo instruction, the benefit is that it can be remat'd
4743// as a single unit instead of having to handle reg inputs.
4744// FIXME: Remove this when we can do generalized remat.
4745let isReMaterializable = 1, isMoveImm = 1 in
4746def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4747 [(set GPR:$dst, (arm_i32imm:$src))]>,
4748 Requires<[IsARM]>;
4749
4750// Pseudo instruction that combines movw + movt + add pc (if PIC).
4751// It also makes it possible to rematerialize the instructions.
4752// FIXME: Remove this when we can do generalized remat and when machine licm
4753// can properly the instructions.
4754let isReMaterializable = 1 in {
4755def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4756 IIC_iMOVix2addpc,
4757 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4758 Requires<[IsARM, UseMovt]>;
4759
4760def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4761 IIC_iMOVix2,
4762 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4763 Requires<[IsARM, UseMovt]>;
4764
4765let AddedComplexity = 10 in
4766def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4767 IIC_iMOVix2ld,
4768 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4769 Requires<[IsARM, UseMovt]>;
4770} // isReMaterializable
4771
4772// ConstantPool, GlobalAddress, and JumpTable
4773def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4774 Requires<[IsARM, DontUseMovt]>;
4775def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4776def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4777 Requires<[IsARM, UseMovt]>;
4778def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4779 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4780
4781// TODO: add,sub,and, 3-instr forms?
4782
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00004783// Tail calls. These patterns also apply to Thumb mode.
4784def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
4785def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
4786def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004787
4788// Direct calls
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004789def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004790def : ARMPat<(ARMcall_nolink texternalsym:$func),
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004791 (BMOVPCB_CALL texternalsym:$func)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004792
4793// zextload i1 -> zextload i8
4794def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4795def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4796
4797// extload -> zextload
4798def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4799def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4800def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4801def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4802
4803def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4804
4805def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4806def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4807
4808// smul* and smla*
4809def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4810 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4811 (SMULBB GPR:$a, GPR:$b)>;
4812def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4813 (SMULBB GPR:$a, GPR:$b)>;
4814def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4815 (sra GPR:$b, (i32 16))),
4816 (SMULBT GPR:$a, GPR:$b)>;
4817def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4818 (SMULBT GPR:$a, GPR:$b)>;
4819def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4820 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4821 (SMULTB GPR:$a, GPR:$b)>;
4822def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4823 (SMULTB GPR:$a, GPR:$b)>;
4824def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4825 (i32 16)),
4826 (SMULWB GPR:$a, GPR:$b)>;
4827def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4828 (SMULWB GPR:$a, GPR:$b)>;
4829
4830def : ARMV5TEPat<(add GPR:$acc,
4831 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4832 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4833 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4834def : ARMV5TEPat<(add GPR:$acc,
4835 (mul sext_16_node:$a, sext_16_node:$b)),
4836 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4837def : ARMV5TEPat<(add GPR:$acc,
4838 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4839 (sra GPR:$b, (i32 16)))),
4840 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4841def : ARMV5TEPat<(add GPR:$acc,
4842 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4843 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4844def : ARMV5TEPat<(add GPR:$acc,
4845 (mul (sra GPR:$a, (i32 16)),
4846 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4847 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4848def : ARMV5TEPat<(add GPR:$acc,
4849 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4850 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4851def : ARMV5TEPat<(add GPR:$acc,
4852 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4853 (i32 16))),
4854 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4855def : ARMV5TEPat<(add GPR:$acc,
4856 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4857 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4858
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004859
4860// Pre-v7 uses MCR for synchronization barriers.
4861def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4862 Requires<[IsARM, HasV6]>;
4863
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004864// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004865let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004866def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4867def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004868def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004869def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4870 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4871def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4872 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4873}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004874
4875def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4876def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004877
Owen Anderson33e57512011-08-10 00:03:03 +00004878def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4879 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4880def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4881 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004882
Eli Friedman069e2ed2011-08-26 02:59:24 +00004883// Atomic load/store patterns
4884def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4885 (LDRBrs ldst_so_reg:$src)>;
4886def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4887 (LDRBi12 addrmode_imm12:$src)>;
4888def : ARMPat<(atomic_load_16 addrmode3:$src),
4889 (LDRH addrmode3:$src)>;
4890def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4891 (LDRrs ldst_so_reg:$src)>;
4892def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4893 (LDRi12 addrmode_imm12:$src)>;
4894def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4895 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4896def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4897 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4898def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4899 (STRH GPR:$val, addrmode3:$ptr)>;
4900def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4901 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4902def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4903 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4904
4905
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004906//===----------------------------------------------------------------------===//
4907// Thumb Support
4908//
4909
4910include "ARMInstrThumb.td"
4911
4912//===----------------------------------------------------------------------===//
4913// Thumb2 Support
4914//
4915
4916include "ARMInstrThumb2.td"
4917
4918//===----------------------------------------------------------------------===//
4919// Floating Point Support
4920//
4921
4922include "ARMInstrVFP.td"
4923
4924//===----------------------------------------------------------------------===//
4925// Advanced SIMD (NEON) Support
4926//
4927
4928include "ARMInstrNEON.td"
4929
Jim Grosbachc83d5042011-07-14 19:47:47 +00004930//===----------------------------------------------------------------------===//
4931// Assembler aliases
4932//
4933
4934// Memory barriers
4935def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4936def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4937def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4938
4939// System instructions
4940def : MnemonicAlias<"swi", "svc">;
4941
4942// Load / Store Multiple
4943def : MnemonicAlias<"ldmfd", "ldm">;
4944def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004945def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004946def : MnemonicAlias<"stmfd", "stmdb">;
4947def : MnemonicAlias<"stmia", "stm">;
4948def : MnemonicAlias<"stmea", "stm">;
4949
Jim Grosbachf6c05252011-07-21 17:23:04 +00004950// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4951// shift amount is zero (i.e., unspecified).
4952def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004953 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004954 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004955def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004956 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004957 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004958
4959// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004960def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4961def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004962
Jim Grosbachaddec772011-07-27 22:34:17 +00004963// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004964def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004965 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004966def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004967 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004968
4969
4970// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004971def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004972 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004973def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004974 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004975def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004976 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004977def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004978 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004979def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004980 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004981def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004982 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004983
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004984def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004985 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004986def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004987 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004988def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004989 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004990def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004991 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004992def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004993 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004994def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004995 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004996
4997
4998// RFE aliases
4999def : MnemonicAlias<"rfefa", "rfeda">;
5000def : MnemonicAlias<"rfeea", "rfedb">;
5001def : MnemonicAlias<"rfefd", "rfeia">;
5002def : MnemonicAlias<"rfeed", "rfeib">;
5003def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005004
5005// SRS aliases
5006def : MnemonicAlias<"srsfa", "srsda">;
5007def : MnemonicAlias<"srsea", "srsdb">;
5008def : MnemonicAlias<"srsfd", "srsia">;
5009def : MnemonicAlias<"srsed", "srsib">;
5010def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005011
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005012// QSAX == QSUBADDX
5013def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005014// SASX == SADDSUBX
5015def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005016// SHASX == SHADDSUBX
5017def : MnemonicAlias<"shaddsubx", "shasx">;
5018// SHSAX == SHSUBADDX
5019def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005020// SSAX == SSUBADDX
5021def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005022// UASX == UADDSUBX
5023def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005024// UHASX == UHADDSUBX
5025def : MnemonicAlias<"uhaddsubx", "uhasx">;
5026// UHSAX == UHSUBADDX
5027def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005028// UQASX == UQADDSUBX
5029def : MnemonicAlias<"uqaddsubx", "uqasx">;
5030// UQSAX == UQSUBADDX
5031def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005032// USAX == USUBADDX
5033def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005034
Jim Grosbache70ec842011-10-28 22:50:54 +00005035// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5036// for isel.
5037def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5038 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005039def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5040 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005041// Same for AND <--> BIC
5042def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5043 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5044 pred:$p, cc_out:$s)>;
5045def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5046 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5047 pred:$p, cc_out:$s)>;
5048def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5049 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5050 pred:$p, cc_out:$s)>;
5051def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5052 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5053 pred:$p, cc_out:$s)>;
5054
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005055// Likewise, "add Rd, so_imm_neg" -> sub
5056def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5057 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5058def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5059 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005060// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005061def : ARMInstAlias<"cmp${p} $Rd, $imm",
Bill Wendlingad5c8802012-06-11 08:07:26 +00005062 (CMNri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005063def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005064 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005065
5066// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5067// LSR, ROR, and RRX instructions.
5068// FIXME: We need C++ parser hooks to map the alias to the MOV
5069// encoding. It seems we should be able to do that sort of thing
5070// in tblgen, but it could get ugly.
Jim Grosbach2a22b692012-04-19 23:59:26 +00005071let TwoOperandAliasConstraint = "$Rm = $Rd" in {
Jim Grosbach71810ab2011-11-10 16:44:55 +00005072def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005073 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5074 cc_out:$s)>;
5075def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5076 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5077 cc_out:$s)>;
5078def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5079 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5080 cc_out:$s)>;
5081def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5082 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005083 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005084}
Jim Grosbach48b368b2011-11-16 19:05:59 +00005085def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5086 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005087let TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbach23f22072011-11-16 18:31:45 +00005088def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5089 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5090 cc_out:$s)>;
5091def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5092 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5093 cc_out:$s)>;
5094def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5095 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5096 cc_out:$s)>;
5097def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5098 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5099 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005100}
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005101
5102// "neg" is and alias for "rsb rd, rn, #0"
5103def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5104 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005105
Jim Grosbach0104dd32012-03-07 00:52:41 +00005106// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5107def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5108 Requires<[IsARM, NoV6]>;
5109
Jim Grosbach05d88f42012-03-07 01:09:17 +00005110// UMULL/SMULL are available on all arches, but the instruction definitions
5111// need difference constraints pre-v6. Use these aliases for the assembly
5112// parsing on pre-v6.
5113def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5114 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5115 Requires<[IsARM, NoV6]>;
5116def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5117 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5118 Requires<[IsARM, NoV6]>;
5119
Jim Grosbach74423e32012-01-25 19:52:01 +00005120// 'it' blocks in ARM mode just validate the predicates. The IT itself
5121// is discarded.
5122def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;