blob: 10fa31358c82e0643c7fc9c033204e73ec165242 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Manman Ren68f25572012-06-01 19:33:18 +000021def SDT_ARMStructByVal : SDTypeProfile<0, 4,
Manman Ren763a75d2012-06-01 02:44:42 +000022 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
Manman Ren68f25572012-06-01 19:33:18 +000023 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000024
Evan Chenga8e29892007-01-19 07:51:42 +000025def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000026
Chris Lattnerd10a53d2010-03-08 18:51:21 +000027def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000028
Evan Chenga8e29892007-01-19 07:51:42 +000029def SDT_ARMCMov : SDTypeProfile<1, 3,
30 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
31 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000032
Evan Chenga8e29892007-01-19 07:51:42 +000033def SDT_ARMBrcond : SDTypeProfile<0, 2,
34 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
35
36def SDT_ARMBrJT : SDTypeProfile<0, 3,
37 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
38 SDTCisVT<2, i32>]>;
39
Evan Cheng5657c012009-07-29 02:18:14 +000040def SDT_ARMBr2JT : SDTypeProfile<0, 4,
41 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
42 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
43
Evan Cheng218977b2010-07-13 19:27:42 +000044def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
45 [SDTCisVT<0, i32>,
46 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
47 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
48 SDTCisVT<5, OtherVT>]>;
49
Bill Wendlingac3b9352010-08-29 03:02:28 +000050def SDT_ARMAnd : SDTypeProfile<1, 2,
51 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
52 SDTCisVT<2, i32>]>;
53
Evan Chenga8e29892007-01-19 07:51:42 +000054def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
55
56def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
57 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
58
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000059def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000060def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
61 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000062def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000063
Bob Wilsonf74a4292010-10-30 00:54:37 +000064def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000066def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
67 SDTCisInt<1>]>;
68
Dale Johannesen51e28e62010-06-03 21:09:53 +000069def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
70
Jim Grosbach469bbdb2010-07-16 23:05:05 +000071def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
72 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
73
Evan Cheng342e3162011-08-30 01:34:54 +000074def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
75 [SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>,
77 SDTCisInt<0>, SDTCisVT<1, i32>]>;
78
79// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
80def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
81 [SDTCisSameAs<0, 2>,
82 SDTCisSameAs<0, 3>,
83 SDTCisInt<0>,
84 SDTCisVT<1, i32>,
85 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086// Node definitions.
87def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000088def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000089def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000090def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Bill Wendlingc69107c2007-11-13 09:19:02 +000092def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000093 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000094def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Manman Ren763a75d2012-06-01 02:44:42 +000096def ARMcopystructbyval : SDNode<"ARMISD::COPY_STRUCT_BYVAL" ,
97 SDT_ARMStructByVal,
98 [SDNPHasChain, SDNPInGlue, SDNPOutGlue,
99 SDNPMayStore, SDNPMayLoad]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100
101def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000102 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000103 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000104def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000106 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000109 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
Chris Lattner48be23c2008-01-15 22:02:54 +0000111def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
114def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000116
117def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000118 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
120def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
121 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000122def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
123 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000124
Evan Cheng218977b2010-07-13 19:27:42 +0000125def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
126 [SDNPHasChain]>;
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000129 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000130
Bill Wendlingad5c8802012-06-11 08:07:26 +0000131def ARMcmn : SDNode<"ARMISD::CMN", SDT_ARMCmp,
132 [SDNPOutGlue]>;
133
David Goodwinc0309b42009-06-29 15:33:01 +0000134def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000135 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000136
Evan Chenga8e29892007-01-19 07:51:42 +0000137def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
138
Chris Lattner036609b2010-12-23 18:28:41 +0000139def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
140def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
141def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000142
Evan Cheng342e3162011-08-30 01:34:54 +0000143def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
144 [SDNPCommutative]>;
145def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
146def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
147def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000150def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
151 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000152def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000153 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000154
Evan Cheng11db0682010-08-11 06:22:01 +0000155def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
156 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000157def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000158 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000159def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000160 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000161
Evan Chengf609bb82010-01-19 00:44:15 +0000162def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
163
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000164def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000165 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000166
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000167
168def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
169
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000170//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000171// ARM Instruction Predicate Definitions.
172//
Evan Chengebdeeab2011-07-08 01:53:10 +0000173def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000174 AssemblerPredicate<"HasV4TOps", "armv4t">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
176def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000178 AssemblerPredicate<"HasV5TEOps", "armv5te">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000179def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000180 AssemblerPredicate<"HasV6Ops", "armv6">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000181def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000182def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000183 AssemblerPredicate<"HasV6T2Ops", "armv6t2">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000184def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000186 AssemblerPredicate<"HasV7Ops", "armv7">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000189 AssemblerPredicate<"FeatureVFP2", "VFP2">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000190def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000191 AssemblerPredicate<"FeatureVFP3", "VFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000192def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000193 AssemblerPredicate<"FeatureVFP4", "VFP4">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000194def HasNEON : Predicate<"Subtarget->hasNEON()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000195 AssemblerPredicate<"FeatureNEON", "NEON">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000196def HasFP16 : Predicate<"Subtarget->hasFP16()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000197 AssemblerPredicate<"FeatureFP16","half-float">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000198def HasDivide : Predicate<"Subtarget->hasDivide()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000199 AssemblerPredicate<"FeatureHWDiv", "divide">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000200def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000201 AssemblerPredicate<"FeatureT2XtPk",
202 "pack/extract">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000203def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000204 AssemblerPredicate<"FeatureDSPThumb2",
205 "thumb2-dsp">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000206def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000207 AssemblerPredicate<"FeatureDB",
208 "data-barriers">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000209def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000210 AssemblerPredicate<"FeatureMP",
211 "mp-extensions">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000212def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000213def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000214def IsThumb : Predicate<"Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000215 AssemblerPredicate<"ModeThumb", "thumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000217def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000218 AssemblerPredicate<"ModeThumb,FeatureThumb2",
219 "thumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000220def IsMClass : Predicate<"Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000221 AssemblerPredicate<"FeatureMClass", "armv7m">;
James Molloyacad68d2011-09-28 14:21:38 +0000222def IsARClass : Predicate<"!Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000223 AssemblerPredicate<"!FeatureMClass",
224 "armv7a/r">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000225def IsARM : Predicate<"!Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000226 AssemblerPredicate<"!ModeThumb", "arm-mode">;
Evan Chengafff9412011-12-20 18:26:50 +0000227def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
228def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000229def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000231// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000232def UseMovt : Predicate<"Subtarget->useMovt()">;
233def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000234def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000235
Evan Chengbee78fe2012-04-11 05:33:07 +0000236// Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available.
237// But only select them if more precision in FP computation is allowed.
Evan Cheng7ece9532012-04-13 18:59:28 +0000238// Do not use them for Darwin platforms.
Lang Hamese0231412012-06-22 01:09:09 +0000239def UseFusedMAC : Predicate<"(TM.Options.AllowFPOpFusion =="
240 " FPOpFusion::Fast) && "
Evan Cheng7ece9532012-04-13 18:59:28 +0000241 "!Subtarget->isTargetDarwin()">;
242def DontUseFusedMAC : Predicate<"!Subtarget->hasVFP4() || "
243 "Subtarget->isTargetDarwin()">;
Evan Cheng82509e52012-04-11 00:13:00 +0000244
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000245//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000246// ARM Flag Definitions.
247
248class RegConstraint<string C> {
249 string Constraints = C;
250}
251
252//===----------------------------------------------------------------------===//
253// ARM specific transformation functions and pattern fragments.
254//
255
Evan Chenga8e29892007-01-19 07:51:42 +0000256// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
257// so_imm_neg def below.
258def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000260}]>;
261
262// so_imm_not_XFORM - Return a so_imm value packed into the format described for
263// so_imm_not def below.
264def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000266}]>;
267
Evan Chenga8e29892007-01-19 07:51:42 +0000268/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000269def imm16_31 : ImmLeaf<i32, [{
270 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000271}]>;
272
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000273def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
274def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000275 int64_t Value = -(int)N->getZExtValue();
276 return Value && ARM_AM::getSOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000277 }], so_imm_neg_XFORM> {
278 let ParserMatchClass = so_imm_neg_asmoperand;
279}
Evan Chenga8e29892007-01-19 07:51:42 +0000280
Jim Grosbache70ec842011-10-28 22:50:54 +0000281// Note: this pattern doesn't require an encoder method and such, as it's
282// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000283// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000284def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000285def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000286 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000287 }], so_imm_not_XFORM> {
288 let ParserMatchClass = so_imm_not_asmoperand;
289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
291// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
292def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000293 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000294}]>;
295
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000296/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000297def hi16 : SDNodeXForm<imm, [{
298 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
299}]>;
300
301def lo16AllZero : PatLeaf<(i32 imm), [{
302 // Returns true if all low 16-bits are 0.
303 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000304}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000305
Evan Cheng342e3162011-08-30 01:34:54 +0000306class BinOpWithFlagFrag<dag res> :
307 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000308class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
309class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000310
Evan Chengc4af4632010-11-17 20:13:28 +0000311// An 'and' node with a single use.
312def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
313 return N->hasOneUse();
314}]>;
315
316// An 'xor' node with a single use.
317def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
318 return N->hasOneUse();
319}]>;
320
Evan Cheng48575f62010-12-05 22:04:16 +0000321// An 'fmul' node with a single use.
322def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
323 return N->hasOneUse();
324}]>;
325
326// An 'fadd' node which checks for single non-hazardous use.
327def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
328 return hasNoVMLxHazardUse(N);
329}]>;
330
331// An 'fsub' node which checks for single non-hazardous use.
332def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
333 return hasNoVMLxHazardUse(N);
334}]>;
335
Evan Chenga8e29892007-01-19 07:51:42 +0000336//===----------------------------------------------------------------------===//
337// Operand Definitions.
338//
339
Jim Grosbach9588c102011-11-12 00:58:43 +0000340// Immediate operands with a shared generic asm render method.
341class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
342
Evan Chenga8e29892007-01-19 07:51:42 +0000343// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000344// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000345def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000346 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000347 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000348 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000349}
Evan Chenga8e29892007-01-19 07:51:42 +0000350
Jason W Kim685c3502011-02-04 19:47:15 +0000351// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000352def uncondbrtarget : Operand<OtherVT> {
353 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000354 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000355}
356
Jason W Kim685c3502011-02-04 19:47:15 +0000357// Branch target for ARM. Handles conditional/unconditional
358def br_target : Operand<OtherVT> {
359 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000360 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000361}
362
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000363// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000364// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000365def bltarget : Operand<i32> {
366 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000367 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000368 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000369}
370
Jason W Kim685c3502011-02-04 19:47:15 +0000371// Call target for ARM. Handles conditional/unconditional
372// FIXME: rename bl_target to t2_bltarget?
373def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000374 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000375 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000376}
377
Owen Andersonf1eab592011-08-26 23:32:08 +0000378def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000379 let EncoderMethod = "getARMBLXTargetOpValue";
380 let OperandType = "OPERAND_PCREL";
381}
Jason W Kim685c3502011-02-04 19:47:15 +0000382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000384def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000385def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000386 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000387 let ParserMatchClass = RegListAsmOperand;
388 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000389 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000390}
391
Jim Grosbach1610a702011-07-25 20:06:30 +0000392def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000393def dpr_reglist : Operand<i32> {
394 let EncoderMethod = "getRegisterListOpValue";
395 let ParserMatchClass = DPRRegListAsmOperand;
396 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000397 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000398}
399
Jim Grosbach1610a702011-07-25 20:06:30 +0000400def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000401def spr_reglist : Operand<i32> {
402 let EncoderMethod = "getRegisterListOpValue";
403 let ParserMatchClass = SPRRegListAsmOperand;
404 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000405 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000406}
407
Evan Chenga8e29892007-01-19 07:51:42 +0000408// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
409def cpinst_operand : Operand<i32> {
410 let PrintMethod = "printCPInstOperand";
411}
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413// Local PC labels.
414def pclabel : Operand<i32> {
415 let PrintMethod = "printPCLabel";
416}
417
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000418// ADR instruction labels.
419def adrlabel : Operand<i32> {
420 let EncoderMethod = "getAdrLabelOpValue";
421}
422
Owen Anderson498ec202010-10-27 22:49:00 +0000423def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000424 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000426}
427
Jim Grosbachb35ad412010-10-13 19:56:10 +0000428// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000429def rot_imm_XFORM: SDNodeXForm<imm, [{
430 switch (N->getZExtValue()){
431 default: assert(0);
432 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
433 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
434 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
435 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
436 }
437}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000438def RotImmAsmOperand : AsmOperandClass {
439 let Name = "RotImm";
440 let ParserMethod = "parseRotImm";
441}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000442def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
443 int32_t v = N->getZExtValue();
444 return v == 8 || v == 16 || v == 24; }],
445 rot_imm_XFORM> {
446 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000447 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000448}
449
Bob Wilson22f5dc72010-08-16 18:27:34 +0000450// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000451// (asr or lsl). The 6-bit immediate encodes as:
452// {5} 0 ==> lsl
453// 1 asr
454// {4-0} imm5 shift amount.
455// asr #32 encoded as imm5 == 0.
456def ShifterImmAsmOperand : AsmOperandClass {
457 let Name = "ShifterImm";
458 let ParserMethod = "parseShifterImm";
459}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000460def shift_imm : Operand<i32> {
461 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000462 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000463}
464
Owen Anderson92a20222011-07-21 18:54:16 +0000465// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000466def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000467def so_reg_reg : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 3, "SelectRegShifterOperand",
469 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegRegOpValue";
471 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000473 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000474 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
Owen Anderson92a20222011-07-21 18:54:16 +0000476
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000477def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000478def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000479 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000480 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000481 let EncoderMethod = "getSORegImmOpValue";
482 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000484 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000485 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000486}
487
488// FIXME: Does this need to be distinct from so_reg?
489def shift_so_reg_reg : Operand<i32>, // reg reg imm
490 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
491 [shl,srl,sra,rotr]> {
492 let EncoderMethod = "getSORegRegOpValue";
493 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000494 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000495 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000496 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000497}
498
Jim Grosbache8606dc2011-07-13 17:50:29 +0000499// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000500def shift_so_reg_imm : Operand<i32>, // reg reg imm
501 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000502 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000503 let EncoderMethod = "getSORegImmOpValue";
504 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000505 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000506 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000507 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000508}
Evan Chenga8e29892007-01-19 07:51:42 +0000509
Owen Anderson152d4a42011-07-21 23:38:37 +0000510
Evan Chenga8e29892007-01-19 07:51:42 +0000511// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000512// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000513def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000514def so_imm : Operand<i32>, ImmLeaf<i32, [{
515 return ARM_AM::getSOImmVal(Imm) != -1;
516 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000517 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000518 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000519 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000520}
521
Evan Chengc70d1842007-03-20 08:11:30 +0000522// Break so_imm's up into two pieces. This handles immediates with up to 16
523// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
524// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000525def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000526 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000527}]>;
528
529/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
530///
531def arm_i32imm : PatLeaf<(imm), [{
532 if (Subtarget->hasV6T2Ops())
533 return true;
534 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
535}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000536
Jim Grosbach587f5062011-12-02 23:34:39 +0000537/// imm0_1 predicate - Immediate in the range [0,1].
538def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
539def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
540
541/// imm0_3 predicate - Immediate in the range [0,3].
542def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
543def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
544
Jim Grosbachb2756af2011-08-01 21:55:12 +0000545/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000546def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000547def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
548 return Imm >= 0 && Imm < 8;
549}]> {
550 let ParserMatchClass = Imm0_7AsmOperand;
551}
552
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000553/// imm8 predicate - Immediate is exactly 8.
554def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
555def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
556 let ParserMatchClass = Imm8AsmOperand;
557}
558
559/// imm16 predicate - Immediate is exactly 16.
560def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
561def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
562 let ParserMatchClass = Imm16AsmOperand;
563}
564
565/// imm32 predicate - Immediate is exactly 32.
566def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
567def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
568 let ParserMatchClass = Imm32AsmOperand;
569}
570
571/// imm1_7 predicate - Immediate in the range [1,7].
572def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
573def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
574 let ParserMatchClass = Imm1_7AsmOperand;
575}
576
577/// imm1_15 predicate - Immediate in the range [1,15].
578def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
579def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
580 let ParserMatchClass = Imm1_15AsmOperand;
581}
582
583/// imm1_31 predicate - Immediate in the range [1,31].
584def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
585def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
586 let ParserMatchClass = Imm1_31AsmOperand;
587}
588
Jim Grosbachb2756af2011-08-01 21:55:12 +0000589/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach70c9bf32012-06-22 23:56:48 +0000590def Imm0_15AsmOperand: ImmAsmOperand {
591 let Name = "Imm0_15";
592 let DiagnosticType = "ImmRange0_15";
593}
Jim Grosbach83ab0702011-07-13 22:01:08 +0000594def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
595 return Imm >= 0 && Imm < 16;
596}]> {
597 let ParserMatchClass = Imm0_15AsmOperand;
598}
599
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000600/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000601def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000602def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
603 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000604}]> {
605 let ParserMatchClass = Imm0_31AsmOperand;
606}
Evan Chenga8e29892007-01-19 07:51:42 +0000607
Jim Grosbachee10ff82011-11-10 19:18:01 +0000608/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000609def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000610def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
611 return Imm >= 0 && Imm < 32;
612}]> {
613 let ParserMatchClass = Imm0_32AsmOperand;
614}
615
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000616/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
617def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
618def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
619 return Imm >= 0 && Imm < 64;
620}]> {
621 let ParserMatchClass = Imm0_63AsmOperand;
622}
623
Jim Grosbach02c84602011-08-01 22:02:20 +0000624/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000625def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000626def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
627 let ParserMatchClass = Imm0_255AsmOperand;
628}
629
Jim Grosbach9588c102011-11-12 00:58:43 +0000630/// imm0_65535 - An immediate is in the range [0.65535].
631def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
632def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
633 return Imm >= 0 && Imm < 65536;
634}]> {
635 let ParserMatchClass = Imm0_65535AsmOperand;
636}
637
Jim Grosbachffa32252011-07-19 19:13:28 +0000638// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
639// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000640//
Jim Grosbachffa32252011-07-19 19:13:28 +0000641// FIXME: This really needs a Thumb version separate from the ARM version.
642// While the range is the same, and can thus use the same match class,
643// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000644def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000645def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000646 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000647 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000648}
649
Jim Grosbached838482011-07-26 16:24:27 +0000650/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000651def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000652def imm24b : Operand<i32>, ImmLeaf<i32, [{
653 return Imm >= 0 && Imm <= 0xffffff;
654}]> {
655 let ParserMatchClass = Imm24bitAsmOperand;
656}
657
658
Evan Chenga9688c42010-12-11 04:11:38 +0000659/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
660/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000661def BitfieldAsmOperand : AsmOperandClass {
662 let Name = "Bitfield";
663 let ParserMethod = "parseBitfield";
664}
Richard Bartondb9ca592012-03-20 10:50:35 +0000665
Evan Chenga9688c42010-12-11 04:11:38 +0000666def bf_inv_mask_imm : Operand<i32>,
667 PatLeaf<(imm), [{
668 return ARM::isBitFieldInvertedMask(N->getZExtValue());
669}] > {
670 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
671 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000672 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000673 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000674}
675
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000676def imm1_32_XFORM: SDNodeXForm<imm, [{
677 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
678}]>;
679def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000680def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
681 uint64_t Imm = N->getZExtValue();
682 return Imm > 0 && Imm <= 32;
683 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000684 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000685 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000686 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000687}
688
Jim Grosbachf4943352011-07-25 23:09:14 +0000689def imm1_16_XFORM: SDNodeXForm<imm, [{
690 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
691}]>;
692def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
693def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
694 imm1_16_XFORM> {
695 let PrintMethod = "printImmPlusOneOperand";
696 let ParserMatchClass = Imm1_16AsmOperand;
697}
698
Evan Chenga8e29892007-01-19 07:51:42 +0000699// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000700// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000701//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000702def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000703def addrmode_imm12 : Operand<i32>,
704 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000705 // 12-bit immediate operand. Note that instructions using this encode
706 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
707 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000708
Chris Lattner2ac19022010-11-15 05:19:05 +0000709 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000710 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000711 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000712 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000713 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000714}
Jim Grosbach3e556122010-10-26 22:37:02 +0000715// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000716//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000717def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000718def ldst_so_reg : Operand<i32>,
719 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000720 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000721 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000722 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000723 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000724 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000725 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000726}
727
Jim Grosbach7ce05792011-08-03 23:50:40 +0000728// postidx_imm8 := +/- [0,255]
729//
730// 9 bit value:
731// {8} 1 is imm8 is non-negative. 0 otherwise.
732// {7-0} [0,255] imm8 value.
733def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
734def postidx_imm8 : Operand<i32> {
735 let PrintMethod = "printPostIdxImm8Operand";
736 let ParserMatchClass = PostIdxImm8AsmOperand;
737 let MIOperandInfo = (ops i32imm);
738}
739
Owen Anderson154c41d2011-08-04 18:24:14 +0000740// postidx_imm8s4 := +/- [0,1020]
741//
742// 9 bit value:
743// {8} 1 is imm8 is non-negative. 0 otherwise.
744// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000745def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000746def postidx_imm8s4 : Operand<i32> {
747 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000748 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000749 let MIOperandInfo = (ops i32imm);
750}
751
752
Jim Grosbach7ce05792011-08-03 23:50:40 +0000753// postidx_reg := +/- reg
754//
755def PostIdxRegAsmOperand : AsmOperandClass {
756 let Name = "PostIdxReg";
757 let ParserMethod = "parsePostIdxReg";
758}
759def postidx_reg : Operand<i32> {
760 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000761 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000762 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000763 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000764 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000765}
766
767
Jim Grosbach3e556122010-10-26 22:37:02 +0000768// addrmode2 := reg +/- imm12
769// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000770//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000771// FIXME: addrmode2 should be refactored the rest of the way to always
772// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
773def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000774def addrmode2 : Operand<i32>,
775 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000776 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000777 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000778 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000779 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
780}
781
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000782def PostIdxRegShiftedAsmOperand : AsmOperandClass {
783 let Name = "PostIdxRegShifted";
784 let ParserMethod = "parsePostIdxReg";
785}
Owen Anderson793e7962011-07-26 20:54:26 +0000786def am2offset_reg : Operand<i32>,
787 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000788 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000789 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000790 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000791 // When using this for assembly, it's always as a post-index offset.
792 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000793 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000794}
795
Jim Grosbach039c2e12011-08-04 23:01:30 +0000796// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
797// the GPR is purely vestigal at this point.
798def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000799def am2offset_imm : Operand<i32>,
800 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
801 [], [SDNPWantRoot]> {
802 let EncoderMethod = "getAddrMode2OffsetOpValue";
803 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000804 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000805 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000806}
807
808
Evan Chenga8e29892007-01-19 07:51:42 +0000809// addrmode3 := reg +/- reg
810// addrmode3 := reg +/- imm8
811//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000812// FIXME: split into imm vs. reg versions.
813def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000814def addrmode3 : Operand<i32>,
815 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000816 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000817 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000818 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000819 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
820}
821
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000822// FIXME: split into imm vs. reg versions.
823// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000824def AM3OffsetAsmOperand : AsmOperandClass {
825 let Name = "AM3Offset";
826 let ParserMethod = "parseAM3Offset";
827}
Evan Chenga8e29892007-01-19 07:51:42 +0000828def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000829 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
830 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000831 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000832 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000833 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000834 let MIOperandInfo = (ops GPR, i32imm);
835}
836
Jim Grosbache6913602010-11-03 01:01:43 +0000837// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000838//
Jim Grosbache6913602010-11-03 01:01:43 +0000839def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000840 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000841 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000842}
843
844// addrmode5 := reg +/- imm8*4
845//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000846def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000847def addrmode5 : Operand<i32>,
848 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
849 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000850 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000851 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000852 let ParserMatchClass = AddrMode5AsmOperand;
853 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000854}
855
Bob Wilsond3a07652011-02-07 17:43:09 +0000856// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000857//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000858def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000859def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000860 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000861 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000862 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000863 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000864 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000865 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000866}
867
Bob Wilsonda525062011-02-25 06:42:42 +0000868def am6offset : Operand<i32>,
869 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
870 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000871 let PrintMethod = "printAddrMode6OffsetOperand";
872 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000873 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000874 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000875}
876
Mon P Wang183c6272011-05-09 17:47:27 +0000877// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
878// (single element from one lane) for size 32.
879def addrmode6oneL32 : Operand<i32>,
880 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
881 let PrintMethod = "printAddrMode6Operand";
882 let MIOperandInfo = (ops GPR:$addr, i32imm);
883 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
884}
885
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000886// Special version of addrmode6 to handle alignment encoding for VLD-dup
887// instructions, specifically VLD4-dup.
888def addrmode6dup : Operand<i32>,
889 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
890 let PrintMethod = "printAddrMode6Operand";
891 let MIOperandInfo = (ops GPR:$addr, i32imm);
892 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000893 // FIXME: This is close, but not quite right. The alignment specifier is
894 // different.
895 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000896}
897
Evan Chenga8e29892007-01-19 07:51:42 +0000898// addrmodepc := pc + reg
899//
900def addrmodepc : Operand<i32>,
901 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
902 let PrintMethod = "printAddrModePCOperand";
903 let MIOperandInfo = (ops GPR, i32imm);
904}
905
Jim Grosbache39389a2011-08-02 18:07:32 +0000906// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000907//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000908def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000909def addr_offset_none : Operand<i32>,
910 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000911 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000912 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000913 let ParserMatchClass = MemNoOffsetAsmOperand;
914 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000915}
916
Bob Wilson4f38b382009-08-21 21:58:55 +0000917def nohash_imm : Operand<i32> {
918 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000919}
920
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000921def CoprocNumAsmOperand : AsmOperandClass {
922 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000923 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000924}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000925def p_imm : Operand<i32> {
926 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000927 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000928 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000929}
930
Silviu Barangae546c4c2012-04-18 13:02:55 +0000931def pf_imm : Operand<i32> {
932 let PrintMethod = "printPImmediate";
933 let ParserMatchClass = CoprocNumAsmOperand;
934}
935
Jim Grosbach1610a702011-07-25 20:06:30 +0000936def CoprocRegAsmOperand : AsmOperandClass {
937 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000938 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000939}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000940def c_imm : Operand<i32> {
941 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000942 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000943}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000944def CoprocOptionAsmOperand : AsmOperandClass {
945 let Name = "CoprocOption";
946 let ParserMethod = "parseCoprocOptionOperand";
947}
948def coproc_option_imm : Operand<i32> {
949 let PrintMethod = "printCoprocOptionImm";
950 let ParserMatchClass = CoprocOptionAsmOperand;
951}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000952
Evan Chenga8e29892007-01-19 07:51:42 +0000953//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000954
Evan Cheng37f25d92008-08-28 23:39:26 +0000955include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000956
957//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000958// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000959//
960
Evan Cheng3924f782008-08-29 07:36:24 +0000961/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000962/// binop that produces a value.
Jim Grosbach2a22b692012-04-19 23:59:26 +0000963let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000964multiclass AsI1_bin_irs<bits<4> opcod, string opc,
965 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000966 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000967 // The register-immediate version is re-materializable. This is useful
968 // in particular for taking the address of a local.
969 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000970 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
971 iii, opc, "\t$Rd, $Rn, $imm",
972 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
973 bits<4> Rd;
974 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000975 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000976 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000977 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000978 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000979 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000980 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000981 }
Jim Grosbach62547262010-10-11 18:51:51 +0000982 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
983 iir, opc, "\t$Rd, $Rn, $Rm",
984 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000985 bits<4> Rd;
986 bits<4> Rn;
987 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000988 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000989 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000990 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000991 let Inst{15-12} = Rd;
992 let Inst{11-4} = 0b00000000;
993 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000994 }
Owen Anderson92a20222011-07-21 18:54:16 +0000995
996 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000997 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000998 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000999 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +00001000 bits<4> Rd;
1001 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +00001002 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001003 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +00001004 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001005 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00001006 let Inst{11-5} = shift{11-5};
1007 let Inst{4} = 0;
1008 let Inst{3-0} = shift{3-0};
1009 }
1010
1011 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001012 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001013 iis, opc, "\t$Rd, $Rn, $shift",
1014 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
1015 bits<4> Rd;
1016 bits<4> Rn;
1017 bits<12> shift;
1018 let Inst{25} = 0;
1019 let Inst{19-16} = Rn;
1020 let Inst{15-12} = Rd;
1021 let Inst{11-8} = shift{11-8};
1022 let Inst{7} = 0;
1023 let Inst{6-5} = shift{6-5};
1024 let Inst{4} = 1;
1025 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001026 }
Evan Chenga8e29892007-01-19 07:51:42 +00001027}
1028
Evan Cheng342e3162011-08-30 01:34:54 +00001029/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1030/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1031/// it is equivalent to the AsI1_bin_irs counterpart.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001032let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001033multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1034 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1035 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1036 // The register-immediate version is re-materializable. This is useful
1037 // in particular for taking the address of a local.
1038 let isReMaterializable = 1 in {
1039 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1040 iii, opc, "\t$Rd, $Rn, $imm",
1041 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1042 bits<4> Rd;
1043 bits<4> Rn;
1044 bits<12> imm;
1045 let Inst{25} = 1;
1046 let Inst{19-16} = Rn;
1047 let Inst{15-12} = Rd;
1048 let Inst{11-0} = imm;
1049 }
1050 }
1051 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1052 iir, opc, "\t$Rd, $Rn, $Rm",
1053 [/* pattern left blank */]> {
1054 bits<4> Rd;
1055 bits<4> Rn;
1056 bits<4> Rm;
1057 let Inst{11-4} = 0b00000000;
1058 let Inst{25} = 0;
1059 let Inst{3-0} = Rm;
1060 let Inst{15-12} = Rd;
1061 let Inst{19-16} = Rn;
1062 }
1063
1064 def rsi : AsI1<opcod, (outs GPR:$Rd),
1065 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1066 iis, opc, "\t$Rd, $Rn, $shift",
1067 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1068 bits<4> Rd;
1069 bits<4> Rn;
1070 bits<12> shift;
1071 let Inst{25} = 0;
1072 let Inst{19-16} = Rn;
1073 let Inst{15-12} = Rd;
1074 let Inst{11-5} = shift{11-5};
1075 let Inst{4} = 0;
1076 let Inst{3-0} = shift{3-0};
1077 }
1078
1079 def rsr : AsI1<opcod, (outs GPR:$Rd),
1080 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1081 iis, opc, "\t$Rd, $Rn, $shift",
1082 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1083 bits<4> Rd;
1084 bits<4> Rn;
1085 bits<12> shift;
1086 let Inst{25} = 0;
1087 let Inst{19-16} = Rn;
1088 let Inst{15-12} = Rd;
1089 let Inst{11-8} = shift{11-8};
1090 let Inst{7} = 0;
1091 let Inst{6-5} = shift{6-5};
1092 let Inst{4} = 1;
1093 let Inst{3-0} = shift{3-0};
1094 }
Evan Cheng342e3162011-08-30 01:34:54 +00001095}
1096
Evan Cheng4a517082011-09-06 18:52:20 +00001097/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001098///
1099/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001100/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1101let hasPostISelHook = 1, Defs = [CPSR] in {
1102multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1103 InstrItinClass iis, PatFrag opnode,
1104 bit Commutable = 0> {
1105 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1106 4, iii,
1107 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001108
Andrew Trick90b7b122011-10-18 19:18:52 +00001109 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1110 4, iir,
1111 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1112 let isCommutable = Commutable;
1113 }
1114 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1115 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1116 4, iis,
1117 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1118 so_reg_imm:$shift))]>;
1119
1120 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1121 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1122 4, iis,
1123 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1124 so_reg_reg:$shift))]>;
1125}
1126}
1127
1128/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1129/// operands are reversed.
1130let hasPostISelHook = 1, Defs = [CPSR] in {
1131multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1132 InstrItinClass iis, PatFrag opnode,
1133 bit Commutable = 0> {
1134 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1135 4, iii,
1136 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1137
1138 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1139 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1140 4, iis,
1141 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1142 GPR:$Rn))]>;
1143
1144 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1145 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1146 4, iis,
1147 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1148 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001149}
Evan Chengc85e8322007-07-05 07:13:32 +00001150}
1151
1152/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001153/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001154/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001155let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001156multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1157 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1158 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001159 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1160 opc, "\t$Rn, $imm",
1161 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001162 bits<4> Rn;
1163 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001164 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001165 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001166 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001167 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001168 let Inst{11-0} = imm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001169
1170 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001171 }
1172 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1173 opc, "\t$Rn, $Rm",
1174 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001175 bits<4> Rn;
1176 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001177 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001178 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001179 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001180 let Inst{19-16} = Rn;
1181 let Inst{15-12} = 0b0000;
1182 let Inst{11-4} = 0b00000000;
1183 let Inst{3-0} = Rm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001184
1185 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001186 }
Owen Anderson92a20222011-07-21 18:54:16 +00001187 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001188 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001189 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001190 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001191 bits<4> Rn;
1192 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001193 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001194 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001195 let Inst{19-16} = Rn;
1196 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001197 let Inst{11-5} = shift{11-5};
1198 let Inst{4} = 0;
1199 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001200
1201 let Unpredictable{15-12} = 0b1111;
Evan Chengbc8a9452009-07-07 23:40:25 +00001202 }
Owen Anderson92a20222011-07-21 18:54:16 +00001203 def rsr : AI1<opcod, (outs),
Silviu Baranga9e712312012-04-18 12:48:43 +00001204 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001205 opc, "\t$Rn, $shift",
Silviu Baranga9e712312012-04-18 12:48:43 +00001206 [(opnode GPRnopc:$Rn, so_reg_reg:$shift)]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001207 bits<4> Rn;
1208 bits<12> shift;
1209 let Inst{25} = 0;
1210 let Inst{20} = 1;
1211 let Inst{19-16} = Rn;
1212 let Inst{15-12} = 0b0000;
1213 let Inst{11-8} = shift{11-8};
1214 let Inst{7} = 0;
1215 let Inst{6-5} = shift{6-5};
1216 let Inst{4} = 1;
1217 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001218
1219 let Unpredictable{15-12} = 0b1111;
Owen Anderson92a20222011-07-21 18:54:16 +00001220 }
1221
Evan Cheng071a2792007-09-11 19:55:27 +00001222}
Evan Chenga8e29892007-01-19 07:51:42 +00001223}
1224
Evan Cheng576a3962010-09-25 00:49:35 +00001225/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001226/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001227/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001228class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001229 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001230 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001231 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001232 Requires<[IsARM, HasV6]> {
1233 bits<4> Rd;
1234 bits<4> Rm;
1235 bits<2> rot;
1236 let Inst{19-16} = 0b1111;
1237 let Inst{15-12} = Rd;
1238 let Inst{11-10} = rot;
1239 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001240}
1241
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001242class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001243 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001244 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1245 Requires<[IsARM, HasV6]> {
1246 bits<2> rot;
1247 let Inst{19-16} = 0b1111;
1248 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001249}
1250
Evan Cheng576a3962010-09-25 00:49:35 +00001251/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001252/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001253class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001254 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001255 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001256 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1257 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001258 Requires<[IsARM, HasV6]> {
1259 bits<4> Rd;
1260 bits<4> Rm;
1261 bits<4> Rn;
1262 bits<2> rot;
1263 let Inst{19-16} = Rn;
1264 let Inst{15-12} = Rd;
1265 let Inst{11-10} = rot;
1266 let Inst{9-4} = 0b000111;
1267 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001268}
1269
Jim Grosbach70327412011-07-27 17:48:13 +00001270class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001271 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001272 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1273 Requires<[IsARM, HasV6]> {
1274 bits<4> Rn;
1275 bits<2> rot;
1276 let Inst{19-16} = Rn;
1277 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001278}
1279
Evan Cheng62674222009-06-25 23:34:10 +00001280/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001281let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng8de898a2009-06-26 00:19:44 +00001282multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001283 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001284 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001285 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1286 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001287 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001288 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001289 bits<4> Rd;
1290 bits<4> Rn;
1291 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001292 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001293 let Inst{15-12} = Rd;
1294 let Inst{19-16} = Rn;
1295 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001296 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001297 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1298 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001299 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001300 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001301 bits<4> Rd;
1302 bits<4> Rn;
1303 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001304 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001305 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001306 let isCommutable = Commutable;
1307 let Inst{3-0} = Rm;
1308 let Inst{15-12} = Rd;
1309 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001310 }
Owen Anderson92a20222011-07-21 18:54:16 +00001311 def rsi : AsI1<opcod, (outs GPR:$Rd),
1312 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001313 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001314 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001315 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001316 bits<4> Rd;
1317 bits<4> Rn;
1318 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001319 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001320 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001321 let Inst{15-12} = Rd;
1322 let Inst{11-5} = shift{11-5};
1323 let Inst{4} = 0;
1324 let Inst{3-0} = shift{3-0};
1325 }
Silviu Baranga1c012492012-04-05 16:19:29 +00001326 def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1327 (ins GPRnopc:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001328 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001329 [(set GPRnopc:$Rd, CPSR,
1330 (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001331 Requires<[IsARM]> {
1332 bits<4> Rd;
1333 bits<4> Rn;
1334 bits<12> shift;
1335 let Inst{25} = 0;
1336 let Inst{19-16} = Rn;
1337 let Inst{15-12} = Rd;
1338 let Inst{11-8} = shift{11-8};
1339 let Inst{7} = 0;
1340 let Inst{6-5} = shift{6-5};
1341 let Inst{4} = 1;
1342 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001343 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001344 }
Owen Anderson78a54692011-04-11 20:12:19 +00001345}
1346
Evan Cheng342e3162011-08-30 01:34:54 +00001347/// AI1_rsc_irs - Define instructions and patterns for rsc
Jim Grosbach2a22b692012-04-19 23:59:26 +00001348let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001349multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1350 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001351 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001352 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1353 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1354 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1355 Requires<[IsARM]> {
1356 bits<4> Rd;
1357 bits<4> Rn;
1358 bits<12> imm;
1359 let Inst{25} = 1;
1360 let Inst{15-12} = Rd;
1361 let Inst{19-16} = Rn;
1362 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001363 }
Evan Cheng342e3162011-08-30 01:34:54 +00001364 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1365 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1366 [/* pattern left blank */]> {
1367 bits<4> Rd;
1368 bits<4> Rn;
1369 bits<4> Rm;
1370 let Inst{11-4} = 0b00000000;
1371 let Inst{25} = 0;
1372 let Inst{3-0} = Rm;
1373 let Inst{15-12} = Rd;
1374 let Inst{19-16} = Rn;
1375 }
1376 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1377 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1378 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1379 Requires<[IsARM]> {
1380 bits<4> Rd;
1381 bits<4> Rn;
1382 bits<12> shift;
1383 let Inst{25} = 0;
1384 let Inst{19-16} = Rn;
1385 let Inst{15-12} = Rd;
1386 let Inst{11-5} = shift{11-5};
1387 let Inst{4} = 0;
1388 let Inst{3-0} = shift{3-0};
1389 }
1390 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1391 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1392 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1393 Requires<[IsARM]> {
1394 bits<4> Rd;
1395 bits<4> Rn;
1396 bits<12> shift;
1397 let Inst{25} = 0;
1398 let Inst{19-16} = Rn;
1399 let Inst{15-12} = Rd;
1400 let Inst{11-8} = shift{11-8};
1401 let Inst{7} = 0;
1402 let Inst{6-5} = shift{6-5};
1403 let Inst{4} = 1;
1404 let Inst{3-0} = shift{3-0};
1405 }
1406 }
Evan Chengc85e8322007-07-05 07:13:32 +00001407}
1408
Jim Grosbach3e556122010-10-26 22:37:02 +00001409let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001410multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001411 InstrItinClass iir, PatFrag opnode> {
1412 // Note: We use the complex addrmode_imm12 rather than just an input
1413 // GPR and a constrained immediate so that we can use this to match
1414 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001415 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001416 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1417 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001418 bits<4> Rt;
1419 bits<17> addr;
1420 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1421 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001422 let Inst{15-12} = Rt;
1423 let Inst{11-0} = addr{11-0}; // imm12
1424 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001425 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001426 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1427 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001428 bits<4> Rt;
1429 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001430 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001431 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1432 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001433 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001434 let Inst{11-0} = shift{11-0};
1435 }
1436}
1437}
1438
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001439let canFoldAsLoad = 1, isReMaterializable = 1 in {
1440multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1441 InstrItinClass iir, PatFrag opnode> {
1442 // Note: We use the complex addrmode_imm12 rather than just an input
1443 // GPR and a constrained immediate so that we can use this to match
1444 // frame index references and avoid matching constant pool references.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001445 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt),
1446 (ins addrmode_imm12:$addr),
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001447 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001448 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001449 bits<4> Rt;
1450 bits<17> addr;
1451 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1452 let Inst{19-16} = addr{16-13}; // Rn
1453 let Inst{15-12} = Rt;
1454 let Inst{11-0} = addr{11-0}; // imm12
1455 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001456 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt),
1457 (ins ldst_so_reg:$shift),
1458 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1459 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001460 bits<4> Rt;
1461 bits<17> shift;
1462 let shift{4} = 0; // Inst{4} = 0
1463 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1464 let Inst{19-16} = shift{16-13}; // Rn
1465 let Inst{15-12} = Rt;
1466 let Inst{11-0} = shift{11-0};
1467 }
1468}
1469}
1470
1471
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001472multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001473 InstrItinClass iir, PatFrag opnode> {
1474 // Note: We use the complex addrmode_imm12 rather than just an input
1475 // GPR and a constrained immediate so that we can use this to match
1476 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001477 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001478 (ins GPR:$Rt, addrmode_imm12:$addr),
1479 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1480 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1481 bits<4> Rt;
1482 bits<17> addr;
1483 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1484 let Inst{19-16} = addr{16-13}; // Rn
1485 let Inst{15-12} = Rt;
1486 let Inst{11-0} = addr{11-0}; // imm12
1487 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001488 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001489 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1490 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1491 bits<4> Rt;
1492 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001493 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001494 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1495 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001496 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001497 let Inst{11-0} = shift{11-0};
1498 }
1499}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001500
1501multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1502 InstrItinClass iir, PatFrag opnode> {
1503 // Note: We use the complex addrmode_imm12 rather than just an input
1504 // GPR and a constrained immediate so that we can use this to match
1505 // frame index references and avoid matching constant pool references.
1506 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1507 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1508 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1509 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1510 bits<4> Rt;
1511 bits<17> addr;
1512 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1513 let Inst{19-16} = addr{16-13}; // Rn
1514 let Inst{15-12} = Rt;
1515 let Inst{11-0} = addr{11-0}; // imm12
1516 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001517 def rs : AI2ldst<0b011, 0, isByte, (outs),
1518 (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1519 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1520 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001521 bits<4> Rt;
1522 bits<17> shift;
1523 let shift{4} = 0; // Inst{4} = 0
1524 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1525 let Inst{19-16} = shift{16-13}; // Rn
1526 let Inst{15-12} = Rt;
1527 let Inst{11-0} = shift{11-0};
1528 }
1529}
1530
1531
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001532//===----------------------------------------------------------------------===//
1533// Instructions
1534//===----------------------------------------------------------------------===//
1535
Evan Chenga8e29892007-01-19 07:51:42 +00001536//===----------------------------------------------------------------------===//
1537// Miscellaneous Instructions.
1538//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001539
Evan Chenga8e29892007-01-19 07:51:42 +00001540/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1541/// the function. The first operand is the ID# for this instruction, the second
1542/// is the index into the MachineConstantPool that this is, the third is the
1543/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001544let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001545def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001546PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001547 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001548
Jim Grosbach4642ad32010-02-22 23:10:38 +00001549// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1550// from removing one half of the matched pairs. That breaks PEI, which assumes
1551// these will always be in pairs, and asserts if it finds otherwise. Better way?
1552let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001553def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001554PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001555 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001556
Jim Grosbach64171712010-02-16 21:07:46 +00001557def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001558PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001559 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001560}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001561
Eli Friedman2bdffe42011-08-31 00:31:29 +00001562// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001563// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001564let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001565def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1566 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1567 NoItinerary, []>;
1568def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1569 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1570 NoItinerary, []>;
1571def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1572 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1573 NoItinerary, []>;
1574def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1575 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1576 NoItinerary, []>;
1577def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1578 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1579 NoItinerary, []>;
1580def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1581 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1582 NoItinerary, []>;
1583def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1584 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1585 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001586def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1587 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1588 GPR:$set1, GPR:$set2),
1589 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001590}
1591
Jim Grosbach7e99a602012-06-18 19:45:50 +00001592def HINT : AI<(outs), (ins imm0_255:$imm), MiscFrm, NoItinerary,
1593 "hint", "\t$imm", []>, Requires<[IsARM, HasV6]> {
1594 bits<8> imm;
1595 let Inst{27-8} = 0b00110010000011110000;
1596 let Inst{7-0} = imm;
Johnny Chen85d5a892010-02-10 18:02:25 +00001597}
1598
Jim Grosbach7e99a602012-06-18 19:45:50 +00001599def : InstAlias<"nop$p", (HINT 0, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1600def : InstAlias<"yield$p", (HINT 1, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1601def : InstAlias<"wfe$p", (HINT 2, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1602def : InstAlias<"wfi$p", (HINT 3, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1603def : InstAlias<"sev$p", (HINT 4, pred:$p)>, Requires<[IsARM, HasV6T2]>;
Johnny Chenf4d81052010-02-12 22:53:19 +00001604
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001605def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1606 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001607 bits<4> Rd;
1608 bits<4> Rn;
1609 bits<4> Rm;
1610 let Inst{3-0} = Rm;
1611 let Inst{15-12} = Rd;
1612 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001613 let Inst{27-20} = 0b01101000;
1614 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001615 let Inst{11-8} = 0b1111;
Silviu Baranga169e9ba2012-05-11 09:28:27 +00001616 let Unpredictable{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001617}
1618
Jim Grosbach7e99a602012-06-18 19:45:50 +00001619// The 16-bit operand $val can be used by a debugger to store more information
Johnny Chenc6f7b272010-02-11 18:12:29 +00001620// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001621def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1622 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001623 bits<16> val;
1624 let Inst{3-0} = val{3-0};
1625 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001626 let Inst{27-20} = 0b00010010;
1627 let Inst{7-4} = 0b0111;
1628}
1629
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001630// Change Processor State
1631// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001632class CPS<dag iops, string asm_ops>
1633 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001634 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001635 bits<2> imod;
1636 bits<3> iflags;
1637 bits<5> mode;
1638 bit M;
1639
Johnny Chenb98e1602010-02-12 18:55:33 +00001640 let Inst{31-28} = 0b1111;
1641 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001642 let Inst{19-18} = imod;
1643 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001644 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001645 let Inst{8-6} = iflags;
1646 let Inst{5} = 0;
1647 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001648}
1649
Owen Anderson35008c22011-08-09 23:05:39 +00001650let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001651let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001652 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001653 "$imod\t$iflags, $mode">;
1654let mode = 0, M = 0 in
1655 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1656
1657let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001658 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001659}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001660
Johnny Chenb92a23f2010-02-21 04:42:01 +00001661// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001662multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001663
Evan Chengdfed19f2010-11-03 06:34:55 +00001664 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001665 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001666 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001667 bits<4> Rt;
1668 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001669 let Inst{31-26} = 0b111101;
1670 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001671 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001672 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001673 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001674 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001675 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001676 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001677 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001678 }
1679
Evan Chengdfed19f2010-11-03 06:34:55 +00001680 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001681 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001682 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001683 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001684 let Inst{31-26} = 0b111101;
1685 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001686 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001687 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001688 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001689 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001690 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001691 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001692 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001693 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001694 }
1695}
1696
Evan Cheng416941d2010-11-04 05:19:35 +00001697defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1698defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1699defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001700
Jim Grosbach53a89d62011-07-22 17:46:13 +00001701def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001702 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001703 bits<1> end;
1704 let Inst{31-10} = 0b1111000100000001000000;
1705 let Inst{9} = end;
1706 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001707}
1708
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001709def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1710 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001711 bits<4> opt;
1712 let Inst{27-4} = 0b001100100000111100001111;
1713 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001714}
1715
Johnny Chenba6e0332010-02-11 17:14:31 +00001716// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001717let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001718def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001719 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001720 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001721 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001722}
1723
Evan Cheng12c3a532008-11-06 17:48:05 +00001724// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001725let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001726def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001727 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001728 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001729
Evan Cheng325474e2008-01-07 23:56:57 +00001730let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001731def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001732 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001733 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001734
Jim Grosbach53694262010-11-18 01:15:56 +00001735def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001736 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001737 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001738
Jim Grosbach53694262010-11-18 01:15:56 +00001739def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001740 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001741 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001742
Jim Grosbach53694262010-11-18 01:15:56 +00001743def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001744 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001745 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001746
Jim Grosbach53694262010-11-18 01:15:56 +00001747def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001748 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001749 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001750}
Chris Lattner13c63102008-01-06 05:55:01 +00001751let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001752def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001753 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001754
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001755def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001756 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001757 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001758
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001759def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001760 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001761}
Evan Cheng12c3a532008-11-06 17:48:05 +00001762} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001763
Evan Chenge07715c2009-06-23 05:25:29 +00001764
1765// LEApcrel - Load a pc-relative address into a register without offending the
1766// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001767let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001768// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001769// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1770// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001771def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001772 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001773 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001774 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001775 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001776 let Inst{24} = 0;
1777 let Inst{23-22} = label{13-12};
1778 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001779 let Inst{20} = 0;
1780 let Inst{19-16} = 0b1111;
1781 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001782 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001783}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001784def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001785 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001786
1787def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1788 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001789 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001790
Evan Chenga8e29892007-01-19 07:51:42 +00001791//===----------------------------------------------------------------------===//
1792// Control Flow Instructions.
1793//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001794
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001795let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1796 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001797 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001798 "bx", "\tlr", [(ARMretflag)]>,
1799 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001800 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001801 }
1802
1803 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001804 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001805 "mov", "\tpc, lr", [(ARMretflag)]>,
1806 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001807 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001808 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001809}
Rafael Espindola27185192006-09-29 21:20:16 +00001810
Bob Wilson04ea6e52009-10-28 00:37:03 +00001811// Indirect branches
1812let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001813 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001814 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001815 [(brind GPR:$dst)]>,
1816 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001817 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001818 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001819 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001820 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001821
Jim Grosbachd447ac62011-07-13 20:21:31 +00001822 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1823 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001824 Requires<[IsARM, HasV4T]> {
1825 bits<4> dst;
1826 let Inst{27-4} = 0b000100101111111111110001;
1827 let Inst{3-0} = dst;
1828 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001829}
1830
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001831// SP is marked as a use to prevent stack-pointer assignments that appear
1832// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001833let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001834 // FIXME: Do we really need a non-predicated version? If so, it should
1835 // at least be a pseudo instruction expanding to the predicated version
1836 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001837 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001838 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001839 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001840 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001841 Requires<[IsARM]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001842 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001843 bits<24> func;
1844 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001845 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001846 }
Evan Cheng277f0742007-06-19 21:05:09 +00001847
Jason W Kim685c3502011-02-04 19:47:15 +00001848 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001849 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001850 [(ARMcall_pred tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001851 Requires<[IsARM]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001852 bits<24> func;
1853 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001854 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001855 }
Evan Cheng277f0742007-06-19 21:05:09 +00001856
Evan Chenga8e29892007-01-19 07:51:42 +00001857 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001858 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001859 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001860 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001861 Requires<[IsARM, HasV5T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001862 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001863 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001864 let Inst{3-0} = func;
1865 }
1866
1867 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1868 IIC_Br, "blx", "\t$func",
1869 [(ARMcall_pred GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001870 Requires<[IsARM, HasV5T]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001871 bits<4> func;
1872 let Inst{27-4} = 0b000100101111111111110011;
1873 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001874 }
1875
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001876 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001877 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001878 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001879 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001880 Requires<[IsARM, HasV4T]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001881
1882 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001883 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001884 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001885 Requires<[IsARM, NoV4T]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001886
1887 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1888 // return stack predictor.
1889 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1890 (ins bl_target:$func, variable_ops),
1891 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001892 Requires<[IsARM]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001893}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001894
David Goodwin1a8f36e2009-08-12 18:31:53 +00001895let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001896 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1897 // a two-value operand where a dag node expects two operands. :(
1898 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1899 IIC_Br, "b", "\t$target",
1900 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1901 bits<24> target;
1902 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001903 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001904 }
1905
Evan Chengaeafca02007-05-16 07:45:54 +00001906 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001907 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001908 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001909 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1910 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001911 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001912 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001913 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001914
Jim Grosbach2dc77682010-11-29 18:37:44 +00001915 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1916 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001917 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001918 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001919 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001920 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1921 // into i12 and rs suffixed versions.
1922 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001923 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001924 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001925 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001926 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001927 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001928 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001929 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001930 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001931 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001932 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001933 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001934
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001935}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001936
Jim Grosbachcf121c32011-07-28 21:57:55 +00001937// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001938def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001939 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001940 Requires<[IsARM, HasV5T]> {
1941 let Inst{31-25} = 0b1111101;
1942 bits<25> target;
1943 let Inst{23-0} = target{24-1};
1944 let Inst{24} = target{0};
1945}
1946
Jim Grosbach898e7e22011-07-13 20:25:01 +00001947// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001948def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001949 [/* pattern left blank */]> {
1950 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001951 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001952 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001953 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001954 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001955}
1956
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001957// Tail calls.
1958
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001959let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
1960 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1961 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001962
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001963 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1964 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001965
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001966 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1967 4, IIC_Br, [],
1968 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1969 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001970
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001971 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1972 4, IIC_Br, [],
1973 (BX GPR:$dst)>,
1974 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001975}
1976
Jim Grosbachd30970f2011-08-11 22:30:30 +00001977// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001978def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1979 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001980 bits<4> opt;
1981 let Inst{23-4} = 0b01100000000000000111;
1982 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001983}
1984
Jim Grosbached838482011-07-26 16:24:27 +00001985// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001986let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001987def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001988 bits<24> svc;
1989 let Inst{23-0} = svc;
1990}
Johnny Chen85d5a892010-02-10 18:02:25 +00001991}
1992
Jim Grosbach5a287482011-07-29 17:51:39 +00001993// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001994class SRSI<bit wb, string asm>
1995 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1996 NoItinerary, asm, "", []> {
1997 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001998 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001999 let Inst{27-25} = 0b100;
2000 let Inst{22} = 1;
2001 let Inst{21} = wb;
2002 let Inst{20} = 0;
2003 let Inst{19-16} = 0b1101; // SP
2004 let Inst{15-5} = 0b00000101000;
2005 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002006}
2007
Jim Grosbache1cf5902011-07-29 20:26:09 +00002008def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2009 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002010}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002011def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2012 let Inst{24-23} = 0;
2013}
2014def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2015 let Inst{24-23} = 0b10;
2016}
2017def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2018 let Inst{24-23} = 0b10;
2019}
2020def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2021 let Inst{24-23} = 0b01;
2022}
2023def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2024 let Inst{24-23} = 0b01;
2025}
2026def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2027 let Inst{24-23} = 0b11;
2028}
2029def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2030 let Inst{24-23} = 0b11;
2031}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002032
Jim Grosbach5a287482011-07-29 17:51:39 +00002033// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002034class RFEI<bit wb, string asm>
2035 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2036 NoItinerary, asm, "", []> {
2037 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002038 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002039 let Inst{27-25} = 0b100;
2040 let Inst{22} = 0;
2041 let Inst{21} = wb;
2042 let Inst{20} = 1;
2043 let Inst{19-16} = Rn;
2044 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002045}
2046
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002047def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2048 let Inst{24-23} = 0;
2049}
2050def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2051 let Inst{24-23} = 0;
2052}
2053def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2054 let Inst{24-23} = 0b10;
2055}
2056def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2057 let Inst{24-23} = 0b10;
2058}
2059def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2060 let Inst{24-23} = 0b01;
2061}
2062def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2063 let Inst{24-23} = 0b01;
2064}
2065def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2066 let Inst{24-23} = 0b11;
2067}
2068def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2069 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002070}
2071
Evan Chenga8e29892007-01-19 07:51:42 +00002072//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002073// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002074//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002075
Evan Chenga8e29892007-01-19 07:51:42 +00002076// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002077
2078
Evan Cheng7e2fe912010-10-28 06:47:08 +00002079defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002080 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002081defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002082 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002083defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002084 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002085defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002086 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002087
Evan Chengfa775d02007-03-19 07:20:03 +00002088// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002089let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002090 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002091def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002092 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2093 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002094 bits<4> Rt;
2095 bits<17> addr;
2096 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2097 let Inst{19-16} = 0b1111;
2098 let Inst{15-12} = Rt;
2099 let Inst{11-0} = addr{11-0}; // imm12
2100}
Evan Chengfa775d02007-03-19 07:20:03 +00002101
Evan Chenga8e29892007-01-19 07:51:42 +00002102// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002103def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002104 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2105 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002106
Evan Chenga8e29892007-01-19 07:51:42 +00002107// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002108def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002109 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2110 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002111
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002112def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002113 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2114 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002115
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002116let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002117// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002118def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2119 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002120 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002121 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002122}
Rafael Espindolac391d162006-10-23 20:34:27 +00002123
Evan Chenga8e29892007-01-19 07:51:42 +00002124// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002125multiclass AI2_ldridx<bit isByte, string opc,
2126 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002127 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002128 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002129 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002130 bits<17> addr;
2131 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002132 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002133 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002134 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002135 let DecoderMethod = "DecodeLDRPreImm";
2136 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2137 }
2138
2139 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002140 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002141 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2142 bits<17> addr;
2143 let Inst{25} = 1;
2144 let Inst{23} = addr{12};
2145 let Inst{19-16} = addr{16-13};
2146 let Inst{11-0} = addr{11-0};
2147 let Inst{4} = 0;
2148 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002149 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002150 }
Owen Anderson793e7962011-07-26 20:54:26 +00002151
2152 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002153 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002154 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002155 opc, "\t$Rt, $addr, $offset",
2156 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002157 // {12} isAdd
2158 // {11-0} imm12/Rm
2159 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002160 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002161 let Inst{25} = 1;
2162 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002163 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002164 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002165
2166 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002167 }
2168
2169 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002170 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002171 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002172 opc, "\t$Rt, $addr, $offset",
2173 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002174 // {12} isAdd
2175 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002176 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002177 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002178 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002179 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002180 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002181 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002182
2183 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002184 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002185
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002186}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002187
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002188let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002189// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2190// IIC_iLoad_siu depending on whether it the offset register is shifted.
2191defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2192defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002193}
Rafael Espindola450856d2006-12-12 00:37:38 +00002194
Jim Grosbach45251b32011-08-11 20:41:13 +00002195multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2196 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002197 (ins addrmode3:$addr), IndexModePre,
2198 LdMiscFrm, itin,
2199 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2200 bits<14> addr;
2201 let Inst{23} = addr{8}; // U bit
2202 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2203 let Inst{19-16} = addr{12-9}; // Rn
2204 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2205 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002206 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002207 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002208 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002209 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002210 (ins addr_offset_none:$addr, am3offset:$offset),
2211 IndexModePost, LdMiscFrm, itin,
2212 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2213 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002214 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002215 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002216 let Inst{23} = offset{8}; // U bit
2217 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002218 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002219 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2220 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002221 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002222 }
2223}
Rafael Espindola4e307642006-09-08 16:59:47 +00002224
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002225let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002226defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2227defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2228defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002229let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002230def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002231 (ins addrmode3:$addr), IndexModePre,
2232 LdMiscFrm, IIC_iLoad_d_ru,
2233 "ldrd", "\t$Rt, $Rt2, $addr!",
2234 "$addr.base = $Rn_wb", []> {
2235 bits<14> addr;
2236 let Inst{23} = addr{8}; // U bit
2237 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2238 let Inst{19-16} = addr{12-9}; // Rn
2239 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2240 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002241 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002242 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002243}
Jim Grosbach45251b32011-08-11 20:41:13 +00002244def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002245 (ins addr_offset_none:$addr, am3offset:$offset),
2246 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2247 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2248 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002249 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002250 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002251 let Inst{23} = offset{8}; // U bit
2252 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002253 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002254 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2255 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002256 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002257}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002258} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002259} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002260
Jim Grosbach89958d52011-08-11 21:41:59 +00002261// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002262let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002263def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2264 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2265 IndexModePost, LdFrm, IIC_iLoad_ru,
2266 "ldrt", "\t$Rt, $addr, $offset",
2267 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002268 // {12} isAdd
2269 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002270 bits<14> offset;
2271 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002272 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002273 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002274 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002275 let Inst{19-16} = addr;
2276 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002277 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002278 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002279 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2280}
Jim Grosbach59999262011-08-10 23:43:54 +00002281
2282def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2283 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002284 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002285 "ldrt", "\t$Rt, $addr, $offset",
2286 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002287 // {12} isAdd
2288 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002289 bits<14> offset;
2290 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002291 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002292 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002293 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002294 let Inst{19-16} = addr;
2295 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002296 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002297}
Jim Grosbach3148a652011-08-08 23:28:47 +00002298
2299def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2300 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2301 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2302 "ldrbt", "\t$Rt, $addr, $offset",
2303 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002304 // {12} isAdd
2305 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002306 bits<14> offset;
2307 bits<4> addr;
2308 let Inst{25} = 1;
2309 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002310 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002311 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002312 let Inst{11-5} = offset{11-5};
2313 let Inst{4} = 0;
2314 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002315 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002316}
2317
2318def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2319 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2320 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2321 "ldrbt", "\t$Rt, $addr, $offset",
2322 "$addr.base = $Rn_wb", []> {
2323 // {12} isAdd
2324 // {11-0} imm12/Rm
2325 bits<14> offset;
2326 bits<4> addr;
2327 let Inst{25} = 0;
2328 let Inst{23} = offset{12};
2329 let Inst{21} = 1; // overwrite
2330 let Inst{19-16} = addr;
2331 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002332 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002333}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002334
2335multiclass AI3ldrT<bits<4> op, string opc> {
2336 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2337 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2338 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2339 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2340 bits<9> offset;
2341 let Inst{23} = offset{8};
2342 let Inst{22} = 1;
2343 let Inst{11-8} = offset{7-4};
2344 let Inst{3-0} = offset{3-0};
2345 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2346 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002347 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002348 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2349 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2350 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2351 bits<5> Rm;
2352 let Inst{23} = Rm{4};
2353 let Inst{22} = 0;
2354 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002355 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002356 let Inst{3-0} = Rm{3-0};
2357 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002358 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002359 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002360}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002361
2362defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2363defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2364defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002365}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002366
Evan Chenga8e29892007-01-19 07:51:42 +00002367// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002368
2369// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002370def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002371 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2372 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002373
Evan Chenga8e29892007-01-19 07:51:42 +00002374// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002375let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2376def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002377 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002378 "strd", "\t$Rt, $src2, $addr", []>,
2379 Requires<[IsARM, HasV5TE]> {
2380 let Inst{21} = 0;
2381}
Evan Chenga8e29892007-01-19 07:51:42 +00002382
2383// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002384multiclass AI2_stridx<bit isByte, string opc,
2385 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002386 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2387 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002388 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002389 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2390 bits<17> addr;
2391 let Inst{25} = 0;
2392 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2393 let Inst{19-16} = addr{16-13}; // Rn
2394 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002395 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002396 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002397 }
Evan Chenga8e29892007-01-19 07:51:42 +00002398
Jim Grosbach19dec202011-08-05 20:35:44 +00002399 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002400 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002401 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002402 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2403 bits<17> addr;
2404 let Inst{25} = 1;
2405 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2406 let Inst{19-16} = addr{16-13}; // Rn
2407 let Inst{11-0} = addr{11-0};
2408 let Inst{4} = 0; // Inst{4} = 0
2409 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002410 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002411 }
2412 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2413 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002414 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002415 opc, "\t$Rt, $addr, $offset",
2416 "$addr.base = $Rn_wb", []> {
2417 // {12} isAdd
2418 // {11-0} imm12/Rm
2419 bits<14> offset;
2420 bits<4> addr;
2421 let Inst{25} = 1;
2422 let Inst{23} = offset{12};
2423 let Inst{19-16} = addr;
2424 let Inst{11-0} = offset{11-0};
Silviu Baranga169e9ba2012-05-11 09:28:27 +00002425 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002426
2427 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002428 }
Owen Anderson793e7962011-07-26 20:54:26 +00002429
Jim Grosbach19dec202011-08-05 20:35:44 +00002430 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2431 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002432 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002433 opc, "\t$Rt, $addr, $offset",
2434 "$addr.base = $Rn_wb", []> {
2435 // {12} isAdd
2436 // {11-0} imm12/Rm
2437 bits<14> offset;
2438 bits<4> addr;
2439 let Inst{25} = 0;
2440 let Inst{23} = offset{12};
2441 let Inst{19-16} = addr;
2442 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002443
2444 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002445 }
2446}
Owen Anderson793e7962011-07-26 20:54:26 +00002447
Jim Grosbach19dec202011-08-05 20:35:44 +00002448let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002449// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2450// IIC_iStore_siu depending on whether it the offset register is shifted.
2451defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2452defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002453}
Evan Chenga8e29892007-01-19 07:51:42 +00002454
Jim Grosbach19dec202011-08-05 20:35:44 +00002455def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2456 am2offset_reg:$offset),
2457 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2458 am2offset_reg:$offset)>;
2459def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2460 am2offset_imm:$offset),
2461 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2462 am2offset_imm:$offset)>;
2463def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2464 am2offset_reg:$offset),
2465 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2466 am2offset_reg:$offset)>;
2467def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2468 am2offset_imm:$offset),
2469 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2470 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002471
Jim Grosbach19dec202011-08-05 20:35:44 +00002472// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2473// put the patterns on the instruction definitions directly as ISel wants
2474// the address base and offset to be separate operands, not a single
2475// complex operand like we represent the instructions themselves. The
2476// pseudos map between the two.
2477let usesCustomInserter = 1,
2478 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2479def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2480 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2481 4, IIC_iStore_ru,
2482 [(set GPR:$Rn_wb,
2483 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2484def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2485 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2486 4, IIC_iStore_ru,
2487 [(set GPR:$Rn_wb,
2488 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2489def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2490 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2491 4, IIC_iStore_ru,
2492 [(set GPR:$Rn_wb,
2493 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2494def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2495 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2496 4, IIC_iStore_ru,
2497 [(set GPR:$Rn_wb,
2498 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002499def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2500 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2501 4, IIC_iStore_ru,
2502 [(set GPR:$Rn_wb,
2503 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002504}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002505
Evan Chenga8e29892007-01-19 07:51:42 +00002506
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002507
2508def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2509 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2510 StMiscFrm, IIC_iStore_bh_ru,
2511 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2512 bits<14> addr;
2513 let Inst{23} = addr{8}; // U bit
2514 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2515 let Inst{19-16} = addr{12-9}; // Rn
2516 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2517 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2518 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002519 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002520}
2521
2522def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2523 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2524 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2525 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2526 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2527 addr_offset_none:$addr,
2528 am3offset:$offset))]> {
2529 bits<10> offset;
2530 bits<4> addr;
2531 let Inst{23} = offset{8}; // U bit
2532 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2533 let Inst{19-16} = addr;
2534 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2535 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002536 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002537}
Evan Chenga8e29892007-01-19 07:51:42 +00002538
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002539let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002540def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002541 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2542 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2543 "strd", "\t$Rt, $Rt2, $addr!",
2544 "$addr.base = $Rn_wb", []> {
2545 bits<14> addr;
2546 let Inst{23} = addr{8}; // U bit
2547 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2548 let Inst{19-16} = addr{12-9}; // Rn
2549 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2550 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002551 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002552 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002553}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002554
Jim Grosbach45251b32011-08-11 20:41:13 +00002555def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002556 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2557 am3offset:$offset),
2558 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2559 "strd", "\t$Rt, $Rt2, $addr, $offset",
2560 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002561 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002562 bits<4> addr;
2563 let Inst{23} = offset{8}; // U bit
2564 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2565 let Inst{19-16} = addr;
2566 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2567 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002568 let DecoderMethod = "DecodeAddrMode3Instruction";
2569}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002570} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002571
Jim Grosbach7ce05792011-08-03 23:50:40 +00002572// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002573
Jim Grosbach10348e72011-08-11 20:04:56 +00002574def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2575 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2576 IndexModePost, StFrm, IIC_iStore_bh_ru,
2577 "strbt", "\t$Rt, $addr, $offset",
2578 "$addr.base = $Rn_wb", []> {
2579 // {12} isAdd
2580 // {11-0} imm12/Rm
2581 bits<14> offset;
2582 bits<4> addr;
2583 let Inst{25} = 1;
2584 let Inst{23} = offset{12};
2585 let Inst{21} = 1; // overwrite
2586 let Inst{19-16} = addr;
2587 let Inst{11-5} = offset{11-5};
2588 let Inst{4} = 0;
2589 let Inst{3-0} = offset{3-0};
2590 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2591}
2592
2593def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2594 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2595 IndexModePost, StFrm, IIC_iStore_bh_ru,
2596 "strbt", "\t$Rt, $addr, $offset",
2597 "$addr.base = $Rn_wb", []> {
2598 // {12} isAdd
2599 // {11-0} imm12/Rm
2600 bits<14> offset;
2601 bits<4> addr;
2602 let Inst{25} = 0;
2603 let Inst{23} = offset{12};
2604 let Inst{21} = 1; // overwrite
2605 let Inst{19-16} = addr;
2606 let Inst{11-0} = offset{11-0};
2607 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2608}
2609
Jim Grosbach342ebd52011-08-11 22:18:00 +00002610let mayStore = 1, neverHasSideEffects = 1 in {
2611def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2612 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2613 IndexModePost, StFrm, IIC_iStore_ru,
2614 "strt", "\t$Rt, $addr, $offset",
2615 "$addr.base = $Rn_wb", []> {
2616 // {12} isAdd
2617 // {11-0} imm12/Rm
2618 bits<14> offset;
2619 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002620 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002621 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002622 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002623 let Inst{19-16} = addr;
2624 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002625 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002626 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002627 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002628}
2629
Jim Grosbach342ebd52011-08-11 22:18:00 +00002630def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2631 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2632 IndexModePost, StFrm, IIC_iStore_ru,
2633 "strt", "\t$Rt, $addr, $offset",
2634 "$addr.base = $Rn_wb", []> {
2635 // {12} isAdd
2636 // {11-0} imm12/Rm
2637 bits<14> offset;
2638 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002639 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002640 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002641 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002642 let Inst{19-16} = addr;
2643 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002644 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002645}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002646}
2647
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002648
Jim Grosbach7ce05792011-08-03 23:50:40 +00002649multiclass AI3strT<bits<4> op, string opc> {
2650 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2651 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2652 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2653 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2654 bits<9> offset;
2655 let Inst{23} = offset{8};
2656 let Inst{22} = 1;
2657 let Inst{11-8} = offset{7-4};
2658 let Inst{3-0} = offset{3-0};
2659 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2660 }
2661 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2662 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2663 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2664 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2665 bits<5> Rm;
2666 let Inst{23} = Rm{4};
2667 let Inst{22} = 0;
2668 let Inst{11-8} = 0;
2669 let Inst{3-0} = Rm{3-0};
2670 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2671 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002672}
2673
Jim Grosbach7ce05792011-08-03 23:50:40 +00002674
2675defm STRHT : AI3strT<0b1011, "strht">;
2676
2677
Evan Chenga8e29892007-01-19 07:51:42 +00002678//===----------------------------------------------------------------------===//
2679// Load / store multiple Instructions.
2680//
2681
Jim Grosbach27debd62011-12-13 21:48:29 +00002682multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002683 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002684 // IA is the default, so no need for an explicit suffix on the
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002685 // mnemonic here. Without it is the canonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002686 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002687 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2688 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002689 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002690 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002691 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002692 let Inst{21} = 0; // No writeback
2693 let Inst{20} = L_bit;
2694 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002695 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002696 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2697 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002698 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002699 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002700 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002701 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002702 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002703
2704 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002705 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002706 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002707 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2708 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002709 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002710 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002711 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002712 let Inst{21} = 0; // No writeback
2713 let Inst{20} = L_bit;
2714 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002715 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002716 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2717 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002718 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002719 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002720 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002721 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002722 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002723
2724 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002725 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002726 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002727 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2728 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002729 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002730 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002731 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002732 let Inst{21} = 0; // No writeback
2733 let Inst{20} = L_bit;
2734 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002735 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002736 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2737 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002738 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002739 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002740 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002741 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002742 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002743
2744 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002745 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002746 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002747 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2748 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002749 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002750 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002751 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002752 let Inst{21} = 0; // No writeback
2753 let Inst{20} = L_bit;
2754 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002755 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002756 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2757 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002758 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002759 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002760 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002761 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002762 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002763
2764 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002765 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002766}
Bill Wendling6c470b82010-11-13 09:09:38 +00002767
Bill Wendlingc93989a2010-11-13 11:20:05 +00002768let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002769
2770let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002771defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2772 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002773
2774let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002775defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2776 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002777
2778} // neverHasSideEffects
2779
Bill Wendling73fe34a2010-11-16 01:16:36 +00002780// FIXME: remove when we have a way to marking a MI with these properties.
2781// FIXME: Should pc be an implicit operand like PICADD, etc?
2782let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2783 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002784def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2785 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002786 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002787 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002788 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002789
Jim Grosbach27debd62011-12-13 21:48:29 +00002790let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2791defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2792 IIC_iLoad_mu>;
2793
2794let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2795defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2796 IIC_iStore_mu>;
2797
2798
2799
Evan Chenga8e29892007-01-19 07:51:42 +00002800//===----------------------------------------------------------------------===//
2801// Move Instructions.
2802//
2803
Evan Chengcd799b92009-06-12 20:46:18 +00002804let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002805def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2806 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2807 bits<4> Rd;
2808 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002809
Johnny Chen103bf952011-04-01 23:30:25 +00002810 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002811 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002812 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002813 let Inst{3-0} = Rm;
2814 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002815}
2816
Andrew Trick90b7b122011-10-18 19:18:52 +00002817def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002818 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2819
Dale Johannesen38d5f042010-06-15 22:24:08 +00002820// A version for the smaller set of tail call registers.
2821let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002822def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002823 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2824 bits<4> Rd;
2825 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002826
Dale Johannesen38d5f042010-06-15 22:24:08 +00002827 let Inst{11-4} = 0b00000000;
2828 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002829 let Inst{3-0} = Rm;
2830 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002831}
2832
Owen Andersonde317f42011-08-09 23:33:27 +00002833def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002834 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002835 "mov", "\t$Rd, $src",
2836 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002837 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002838 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002839 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002840 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002841 let Inst{11-8} = src{11-8};
2842 let Inst{7} = 0;
2843 let Inst{6-5} = src{6-5};
2844 let Inst{4} = 1;
2845 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002846 let Inst{25} = 0;
2847}
Evan Chenga2515702007-03-19 07:09:02 +00002848
Owen Anderson152d4a42011-07-21 23:38:37 +00002849def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2850 DPSoRegImmFrm, IIC_iMOVsr,
2851 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2852 UnaryDP {
2853 bits<4> Rd;
2854 bits<12> src;
2855 let Inst{15-12} = Rd;
2856 let Inst{19-16} = 0b0000;
2857 let Inst{11-5} = src{11-5};
2858 let Inst{4} = 0;
2859 let Inst{3-0} = src{3-0};
2860 let Inst{25} = 0;
2861}
2862
Evan Chengc4af4632010-11-17 20:13:28 +00002863let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002864def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2865 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002866 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002867 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002868 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002869 let Inst{15-12} = Rd;
2870 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002871 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002872}
2873
Evan Chengc4af4632010-11-17 20:13:28 +00002874let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002875def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002876 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002877 "movw", "\t$Rd, $imm",
2878 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002879 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002880 bits<4> Rd;
2881 bits<16> imm;
2882 let Inst{15-12} = Rd;
2883 let Inst{11-0} = imm{11-0};
2884 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002885 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002886 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002887 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002888}
2889
Jim Grosbachffa32252011-07-19 19:13:28 +00002890def : InstAlias<"mov${p} $Rd, $imm",
2891 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2892 Requires<[IsARM]>;
2893
Evan Cheng53519f02011-01-21 18:55:51 +00002894def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2895 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002896
2897let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002898def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2899 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002900 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002901 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002902 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002903 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002904 lo16AllZero:$imm))]>, UnaryDP,
2905 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002906 bits<4> Rd;
2907 bits<16> imm;
2908 let Inst{15-12} = Rd;
2909 let Inst{11-0} = imm{11-0};
2910 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002911 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002912 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002913 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002914}
Evan Cheng13ab0202007-07-10 18:08:01 +00002915
Evan Cheng53519f02011-01-21 18:55:51 +00002916def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2917 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002918
2919} // Constraints
2920
Evan Cheng20956592009-10-21 08:15:52 +00002921def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2922 Requires<[IsARM, HasV6T2]>;
2923
David Goodwinca01a8d2009-09-01 18:32:09 +00002924let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002925def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002926 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2927 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002928
2929// These aren't really mov instructions, but we have to define them this way
2930// due to flag operands.
2931
Evan Cheng071a2792007-09-11 19:55:27 +00002932let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002933def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002934 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2935 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002936def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002937 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2938 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002939}
Evan Chenga8e29892007-01-19 07:51:42 +00002940
Evan Chenga8e29892007-01-19 07:51:42 +00002941//===----------------------------------------------------------------------===//
2942// Extend Instructions.
2943//
2944
2945// Sign extenders
2946
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002947def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002948 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002949def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002950 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002951
Jim Grosbach70327412011-07-27 17:48:13 +00002952def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002953 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002954def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002955 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002956
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002957def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002958
Jim Grosbach70327412011-07-27 17:48:13 +00002959def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002960
2961// Zero extenders
2962
2963let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002964def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002965 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002966def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002967 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002968def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002969 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002970
Jim Grosbach542f6422010-07-28 23:25:44 +00002971// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2972// The transformation should probably be done as a combiner action
2973// instead so we can include a check for masking back in the upper
2974// eight bits of the source into the lower eight bits of the result.
2975//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002976// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002977def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002978 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002979
Jim Grosbach70327412011-07-27 17:48:13 +00002980def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002981 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002982def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002983 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002984}
2985
Evan Chenga8e29892007-01-19 07:51:42 +00002986// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002987def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002988
Evan Chenga8e29892007-01-19 07:51:42 +00002989
Owen Anderson33e57512011-08-10 00:03:03 +00002990def SBFX : I<(outs GPRnopc:$Rd),
2991 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002992 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002993 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002994 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002995 bits<4> Rd;
2996 bits<4> Rn;
2997 bits<5> lsb;
2998 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002999 let Inst{27-21} = 0b0111101;
3000 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003001 let Inst{20-16} = width;
3002 let Inst{15-12} = Rd;
3003 let Inst{11-7} = lsb;
3004 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003005}
3006
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003007def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003008 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003009 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003010 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003011 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003012 bits<4> Rd;
3013 bits<4> Rn;
3014 bits<5> lsb;
3015 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003016 let Inst{27-21} = 0b0111111;
3017 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003018 let Inst{20-16} = width;
3019 let Inst{15-12} = Rd;
3020 let Inst{11-7} = lsb;
3021 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003022}
3023
Evan Chenga8e29892007-01-19 07:51:42 +00003024//===----------------------------------------------------------------------===//
3025// Arithmetic Instructions.
3026//
3027
Jim Grosbach26421962008-10-14 20:36:24 +00003028defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003029 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003030 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003031defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003032 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003033 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003034
Evan Chengc85e8322007-07-05 07:13:32 +00003035// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003036//
Andrew Trick90b7b122011-10-18 19:18:52 +00003037// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3038// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003039// AdjustInstrPostInstrSelection where we determine whether or not to
3040// set the "s" bit based on CPSR liveness.
3041//
Andrew Trick90b7b122011-10-18 19:18:52 +00003042// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003043// support for an optional CPSR definition that corresponds to the DAG
3044// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003045defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3046 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3047defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3048 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003049
Evan Cheng62674222009-06-25 23:34:10 +00003050defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003051 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003052 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003053defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003054 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003055 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003056
Evan Cheng342e3162011-08-30 01:34:54 +00003057defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3058 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3059 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003060
3061// FIXME: Eliminate them if we can write def : Pat patterns which defines
3062// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003063defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3064 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003065
Evan Cheng342e3162011-08-30 01:34:54 +00003066defm RSC : AI1_rsc_irs<0b0111, "rsc",
3067 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3068 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003069
Evan Chenga8e29892007-01-19 07:51:42 +00003070// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003071// The assume-no-carry-in form uses the negation of the input since add/sub
3072// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3073// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3074// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003075def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3076 (SUBri GPR:$src, so_imm_neg:$imm)>;
3077def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3078 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3079
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003080// The with-carry-in form matches bitwise not instead of the negation.
3081// Effectively, the inverse interpretation of the carry flag already accounts
3082// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003083def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3084 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003085
3086// Note: These are implemented in C++ code, because they have to generate
3087// ADD/SUBrs instructions, which use a complex pattern that a xform function
3088// cannot produce.
3089// (mul X, 2^n+1) -> (add (X << n), X)
3090// (mul X, 2^n-1) -> (rsb X, (X << n))
3091
Jim Grosbach7931df32011-07-22 18:06:01 +00003092// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003093// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003094class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003095 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003096 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3097 string asm = "\t$Rd, $Rn, $Rm">
3098 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003099 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003100 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003101 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003102 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003103 let Inst{11-4} = op11_4;
3104 let Inst{19-16} = Rn;
3105 let Inst{15-12} = Rd;
3106 let Inst{3-0} = Rm;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003107
Silviu Baranga82e1bba2012-04-05 16:13:15 +00003108 let Unpredictable{11-8} = 0b1111;
Johnny Chen08b85f32010-02-13 01:21:01 +00003109}
3110
Jim Grosbach7931df32011-07-22 18:06:01 +00003111// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003112
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003113def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003114 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3115 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003116def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003117 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3118 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3119def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3120 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003121 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003122def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3123 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003124 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003125
3126def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3127def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3128def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3129def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3130def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3131def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3132def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3133def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3134def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3135def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3136def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3137def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003138
Jim Grosbach7931df32011-07-22 18:06:01 +00003139// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003140
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003141def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3142def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3143def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3144def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3145def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3146def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3147def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3148def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3149def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3150def USAX : AAI<0b01100101, 0b11110101, "usax">;
3151def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3152def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003153
Jim Grosbach7931df32011-07-22 18:06:01 +00003154// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003155
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003156def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3157def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3158def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3159def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3160def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3161def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3162def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3163def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3164def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3165def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3166def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3167def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003168
Jim Grosbachd30970f2011-08-11 22:30:30 +00003169// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003170
Jim Grosbach70987fb2010-10-18 23:35:38 +00003171def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003172 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003173 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003174 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003175 bits<4> Rd;
3176 bits<4> Rn;
3177 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003178 let Inst{27-20} = 0b01111000;
3179 let Inst{15-12} = 0b1111;
3180 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003181 let Inst{19-16} = Rd;
3182 let Inst{11-8} = Rm;
3183 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003184}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003185def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003186 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003187 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003188 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003189 bits<4> Rd;
3190 bits<4> Rn;
3191 bits<4> Rm;
3192 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003193 let Inst{27-20} = 0b01111000;
3194 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003195 let Inst{19-16} = Rd;
3196 let Inst{15-12} = Ra;
3197 let Inst{11-8} = Rm;
3198 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003199}
3200
Jim Grosbachd30970f2011-08-11 22:30:30 +00003201// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003202
Owen Anderson33e57512011-08-10 00:03:03 +00003203def SSAT : AI<(outs GPRnopc:$Rd),
3204 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003205 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003206 bits<4> Rd;
3207 bits<5> sat_imm;
3208 bits<4> Rn;
3209 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003210 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003211 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003212 let Inst{20-16} = sat_imm;
3213 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003214 let Inst{11-7} = sh{4-0};
3215 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003216 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003217}
3218
Owen Anderson33e57512011-08-10 00:03:03 +00003219def SSAT16 : AI<(outs GPRnopc:$Rd),
3220 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003221 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003222 bits<4> Rd;
3223 bits<4> sat_imm;
3224 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003225 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003226 let Inst{11-4} = 0b11110011;
3227 let Inst{15-12} = Rd;
3228 let Inst{19-16} = sat_imm;
3229 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003230}
3231
Owen Anderson33e57512011-08-10 00:03:03 +00003232def USAT : AI<(outs GPRnopc:$Rd),
3233 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003234 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003235 bits<4> Rd;
3236 bits<5> sat_imm;
3237 bits<4> Rn;
3238 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003239 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003240 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003241 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003242 let Inst{11-7} = sh{4-0};
3243 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003244 let Inst{20-16} = sat_imm;
3245 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003246}
3247
Owen Anderson33e57512011-08-10 00:03:03 +00003248def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003249 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003250 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003251 bits<4> Rd;
3252 bits<4> sat_imm;
3253 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003254 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003255 let Inst{11-4} = 0b11110011;
3256 let Inst{15-12} = Rd;
3257 let Inst{19-16} = sat_imm;
3258 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003259}
Evan Chenga8e29892007-01-19 07:51:42 +00003260
Owen Anderson33e57512011-08-10 00:03:03 +00003261def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3262 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3263def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3264 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003265
Evan Chenga8e29892007-01-19 07:51:42 +00003266//===----------------------------------------------------------------------===//
3267// Bitwise Instructions.
3268//
3269
Jim Grosbach26421962008-10-14 20:36:24 +00003270defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003271 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003272 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003273defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003274 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003275 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003276defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003277 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003278 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003279defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003280 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003281 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003282
Jim Grosbachc29769b2011-07-28 19:46:12 +00003283// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3284// like in the actual instruction encoding. The complexity of mapping the mask
3285// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3286// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003287def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003288 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003289 "bfc", "\t$Rd, $imm", "$src = $Rd",
3290 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003291 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003292 bits<4> Rd;
3293 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003294 let Inst{27-21} = 0b0111110;
3295 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003296 let Inst{15-12} = Rd;
3297 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003298 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003299}
3300
Johnny Chenb2503c02010-02-17 06:31:48 +00003301// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003302def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3303 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3304 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3305 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3306 bf_inv_mask_imm:$imm))]>,
3307 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003308 bits<4> Rd;
3309 bits<4> Rn;
3310 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003311 let Inst{27-21} = 0b0111110;
3312 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003313 let Inst{15-12} = Rd;
3314 let Inst{11-7} = imm{4-0}; // lsb
3315 let Inst{20-16} = imm{9-5}; // width
3316 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003317}
3318
Jim Grosbach36860462010-10-21 22:19:32 +00003319def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3320 "mvn", "\t$Rd, $Rm",
3321 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3322 bits<4> Rd;
3323 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003324 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003325 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003326 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003327 let Inst{15-12} = Rd;
3328 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003329}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003330def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3331 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003332 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003333 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003334 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003335 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003336 let Inst{19-16} = 0b0000;
3337 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003338 let Inst{11-5} = shift{11-5};
3339 let Inst{4} = 0;
3340 let Inst{3-0} = shift{3-0};
3341}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003342def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3343 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003344 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3345 bits<4> Rd;
3346 bits<12> shift;
3347 let Inst{25} = 0;
3348 let Inst{19-16} = 0b0000;
3349 let Inst{15-12} = Rd;
3350 let Inst{11-8} = shift{11-8};
3351 let Inst{7} = 0;
3352 let Inst{6-5} = shift{6-5};
3353 let Inst{4} = 1;
3354 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003355}
Evan Chengc4af4632010-11-17 20:13:28 +00003356let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003357def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3358 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3359 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3360 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003361 bits<12> imm;
3362 let Inst{25} = 1;
3363 let Inst{19-16} = 0b0000;
3364 let Inst{15-12} = Rd;
3365 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003366}
Evan Chenga8e29892007-01-19 07:51:42 +00003367
3368def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3369 (BICri GPR:$src, so_imm_not:$imm)>;
3370
3371//===----------------------------------------------------------------------===//
3372// Multiply Instructions.
3373//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003374class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3375 string opc, string asm, list<dag> pattern>
3376 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3377 bits<4> Rd;
3378 bits<4> Rm;
3379 bits<4> Rn;
3380 let Inst{19-16} = Rd;
3381 let Inst{11-8} = Rm;
3382 let Inst{3-0} = Rn;
3383}
3384class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3385 string opc, string asm, list<dag> pattern>
3386 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3387 bits<4> RdLo;
3388 bits<4> RdHi;
3389 bits<4> Rm;
3390 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003391 let Inst{19-16} = RdHi;
3392 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003393 let Inst{11-8} = Rm;
3394 let Inst{3-0} = Rn;
3395}
Evan Chenga8e29892007-01-19 07:51:42 +00003396
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003397// FIXME: The v5 pseudos are only necessary for the additional Constraint
3398// property. Remove them when it's possible to add those properties
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003399// on an individual MachineInstr, not just an instruction description.
Jim Grosbach2a22b692012-04-19 23:59:26 +00003400let isCommutable = 1, TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003401def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd),
3402 (ins GPRnopc:$Rn, GPRnopc:$Rm),
3403 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
3404 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
3405 Requires<[IsARM, HasV6]> {
Johnny Chen597028c2011-04-04 23:57:05 +00003406 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003407 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003408}
Evan Chenga8e29892007-01-19 07:51:42 +00003409
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003410let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003411def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003412 pred:$p, cc_out:$s),
3413 4, IIC_iMUL32,
3414 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3415 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
3416 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003417}
3418
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003419def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003420 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003421 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3422 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003423 bits<4> Ra;
3424 let Inst{15-12} = Ra;
3425}
Evan Chenga8e29892007-01-19 07:51:42 +00003426
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003427let Constraints = "@earlyclobber $Rd" in
3428def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003429 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
3430 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003431 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3432 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3433 Requires<[IsARM, NoV6]>;
3434
Jim Grosbach65711012010-11-19 22:22:37 +00003435def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3436 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3437 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003438 Requires<[IsARM, HasV6T2]> {
3439 bits<4> Rd;
3440 bits<4> Rm;
3441 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003442 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003443 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003444 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003445 let Inst{11-8} = Rm;
3446 let Inst{3-0} = Rn;
3447}
Evan Chengedcbada2009-07-06 22:05:45 +00003448
Evan Chenga8e29892007-01-19 07:51:42 +00003449// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003450let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003451let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003452def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003453 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003454 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3455 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003456
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003457def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003458 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003459 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3460 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003461
3462let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3463def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3464 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003465 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003466 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3467 Requires<[IsARM, NoV6]>;
3468
3469def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3470 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003471 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003472 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3473 Requires<[IsARM, NoV6]>;
3474}
Evan Cheng8de898a2009-06-26 00:19:44 +00003475}
Evan Chenga8e29892007-01-19 07:51:42 +00003476
3477// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003478def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3479 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003480 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3481 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003482def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3483 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003484 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3485 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003486
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003487def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3488 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3489 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3490 Requires<[IsARM, HasV6]> {
3491 bits<4> RdLo;
3492 bits<4> RdHi;
3493 bits<4> Rm;
3494 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003495 let Inst{19-16} = RdHi;
3496 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003497 let Inst{11-8} = Rm;
3498 let Inst{3-0} = Rn;
3499}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003500
3501let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3502def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3503 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003504 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003505 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3506 Requires<[IsARM, NoV6]>;
3507def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3508 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003509 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003510 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3511 Requires<[IsARM, NoV6]>;
3512def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3513 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003514 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003515 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3516 Requires<[IsARM, NoV6]>;
3517}
3518
Evan Chengcd799b92009-06-12 20:46:18 +00003519} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003520
3521// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003522def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3523 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3524 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003525 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003526 let Inst{15-12} = 0b1111;
3527}
Evan Cheng13ab0202007-07-10 18:08:01 +00003528
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003529def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003530 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003531 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003532 let Inst{15-12} = 0b1111;
3533}
3534
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003535def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3536 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3537 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3538 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3539 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003540
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003541def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3542 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003543 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003544 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003545
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003546def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3547 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Tim Northover44600d72012-05-17 13:12:13 +00003548 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003549 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003550
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003551def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3552 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003553 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003554 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003555
Raul Herbster37fb5b12007-08-30 23:25:47 +00003556multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003557 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3558 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3559 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3560 (sext_inreg GPR:$Rm, i16)))]>,
3561 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003562
Jim Grosbach3870b752010-10-22 18:35:16 +00003563 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3564 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3565 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3566 (sra GPR:$Rm, (i32 16))))]>,
3567 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003568
Jim Grosbach3870b752010-10-22 18:35:16 +00003569 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3570 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3571 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3572 (sext_inreg GPR:$Rm, i16)))]>,
3573 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003574
Jim Grosbach3870b752010-10-22 18:35:16 +00003575 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3576 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3577 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3578 (sra GPR:$Rm, (i32 16))))]>,
3579 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003580
Jim Grosbach3870b752010-10-22 18:35:16 +00003581 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3582 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3583 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3584 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3585 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003586
Jim Grosbach3870b752010-10-22 18:35:16 +00003587 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3588 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3589 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3590 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3591 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003592}
3593
Raul Herbster37fb5b12007-08-30 23:25:47 +00003594
3595multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003596 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003597 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3598 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003599 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003600 [(set GPRnopc:$Rd, (add GPR:$Ra,
3601 (opnode (sext_inreg GPRnopc:$Rn, i16),
3602 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003603 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003604
Owen Anderson33e57512011-08-10 00:03:03 +00003605 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3606 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003607 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003608 [(set GPRnopc:$Rd,
3609 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3610 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003611 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003612
Owen Anderson33e57512011-08-10 00:03:03 +00003613 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3614 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003615 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003616 [(set GPRnopc:$Rd,
3617 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3618 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003619 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003620
Owen Anderson33e57512011-08-10 00:03:03 +00003621 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3622 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003623 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003624 [(set GPRnopc:$Rd,
3625 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3626 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003627 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003628
Owen Anderson33e57512011-08-10 00:03:03 +00003629 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3630 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003631 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003632 [(set GPRnopc:$Rd,
3633 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3634 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003635 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003636
Owen Anderson33e57512011-08-10 00:03:03 +00003637 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3638 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003639 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003640 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003641 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3642 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003643 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003644 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003645}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003646
Raul Herbster37fb5b12007-08-30 23:25:47 +00003647defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3648defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003649
Jim Grosbachd30970f2011-08-11 22:30:30 +00003650// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003651def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3652 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003653 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003654 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003655
Owen Anderson33e57512011-08-10 00:03:03 +00003656def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3657 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003658 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003659 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003660
Owen Anderson33e57512011-08-10 00:03:03 +00003661def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3662 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003663 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003664 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003665
Owen Anderson33e57512011-08-10 00:03:03 +00003666def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3667 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003668 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003669 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003670
Jim Grosbachd30970f2011-08-11 22:30:30 +00003671// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003672class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3673 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003674 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003675 bits<4> Rn;
3676 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003677 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003678 let Inst{22} = long;
3679 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003680 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003681 let Inst{7} = 0;
3682 let Inst{6} = sub;
3683 let Inst{5} = swap;
3684 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003685 let Inst{3-0} = Rn;
3686}
3687class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3688 InstrItinClass itin, string opc, string asm>
3689 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3690 bits<4> Rd;
3691 let Inst{15-12} = 0b1111;
3692 let Inst{19-16} = Rd;
3693}
3694class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3695 InstrItinClass itin, string opc, string asm>
3696 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3697 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003698 bits<4> Rd;
3699 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003700 let Inst{15-12} = Ra;
3701}
3702class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3703 InstrItinClass itin, string opc, string asm>
3704 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3705 bits<4> RdLo;
3706 bits<4> RdHi;
3707 let Inst{19-16} = RdHi;
3708 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003709}
3710
3711multiclass AI_smld<bit sub, string opc> {
3712
Owen Anderson33e57512011-08-10 00:03:03 +00003713 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3714 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003715 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003716
Owen Anderson33e57512011-08-10 00:03:03 +00003717 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3718 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003719 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003720
Owen Anderson33e57512011-08-10 00:03:03 +00003721 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3722 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003723 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003724
Owen Anderson33e57512011-08-10 00:03:03 +00003725 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3726 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003727 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003728
3729}
3730
3731defm SMLA : AI_smld<0, "smla">;
3732defm SMLS : AI_smld<1, "smls">;
3733
Johnny Chen2ec5e492010-02-22 21:50:40 +00003734multiclass AI_sdml<bit sub, string opc> {
3735
Jim Grosbache15defc2011-08-10 23:23:47 +00003736 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3737 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3738 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3739 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003740}
3741
3742defm SMUA : AI_sdml<0, "smua">;
3743defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003744
Evan Chenga8e29892007-01-19 07:51:42 +00003745//===----------------------------------------------------------------------===//
3746// Misc. Arithmetic Instructions.
3747//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003748
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003749def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3750 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3751 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003752
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003753def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3754 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3755 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3756 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003757
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003758def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3759 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3760 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003761
Evan Cheng9568e5c2011-06-21 06:01:08 +00003762let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003763def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3764 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003765 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003766 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003767
Evan Cheng9568e5c2011-06-21 06:01:08 +00003768let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003769def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3770 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003771 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003772 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003773
Evan Chengf60ceac2011-06-15 17:17:48 +00003774def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3775 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3776 (REVSH GPR:$Rm)>;
3777
Jim Grosbache1d58a62011-09-14 22:52:14 +00003778def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3779 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003780 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003781 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3782 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3783 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003784 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003785
Evan Chenga8e29892007-01-19 07:51:42 +00003786// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003787def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3788 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3789def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3790 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003791
Bob Wilsondc66eda2010-08-16 22:26:55 +00003792// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3793// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003794def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3795 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003796 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003797 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3798 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3799 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003800 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003801
Evan Chenga8e29892007-01-19 07:51:42 +00003802// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3803// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003804def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3805 (srl GPRnopc:$src2, imm16_31:$sh)),
3806 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3807def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3808 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3809 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003810
Evan Chenga8e29892007-01-19 07:51:42 +00003811//===----------------------------------------------------------------------===//
3812// Comparison Instructions...
3813//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003814
Jim Grosbach26421962008-10-14 20:36:24 +00003815defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003816 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003817 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003818
Jim Grosbach97a884d2010-12-07 20:41:06 +00003819// ARMcmpZ can re-use the above instruction definitions.
3820def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3821 (CMPri GPR:$src, so_imm:$imm)>;
3822def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3823 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003824def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3825 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3826def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3827 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003828
Bill Wendlingad5c8802012-06-11 08:07:26 +00003829// CMN register-integer
3830let isCompare = 1, Defs = [CPSR] in {
3831def CMNri : AI1<0b1011, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, IIC_iCMPi,
3832 "cmn", "\t$Rn, $imm",
3833 [(ARMcmn GPR:$Rn, so_imm:$imm)]> {
3834 bits<4> Rn;
3835 bits<12> imm;
3836 let Inst{25} = 1;
3837 let Inst{20} = 1;
3838 let Inst{19-16} = Rn;
3839 let Inst{15-12} = 0b0000;
3840 let Inst{11-0} = imm;
3841
3842 let Unpredictable{15-12} = 0b1111;
3843}
3844
3845// CMN register-register/shift
3846def CMNzrr : AI1<0b1011, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iCMPr,
3847 "cmn", "\t$Rn, $Rm",
3848 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3849 GPR:$Rn, GPR:$Rm)]> {
3850 bits<4> Rn;
3851 bits<4> Rm;
3852 let isCommutable = 1;
3853 let Inst{25} = 0;
3854 let Inst{20} = 1;
3855 let Inst{19-16} = Rn;
3856 let Inst{15-12} = 0b0000;
3857 let Inst{11-4} = 0b00000000;
3858 let Inst{3-0} = Rm;
3859
3860 let Unpredictable{15-12} = 0b1111;
3861}
3862
3863def CMNzrsi : AI1<0b1011, (outs),
3864 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, IIC_iCMPsr,
3865 "cmn", "\t$Rn, $shift",
3866 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3867 GPR:$Rn, so_reg_imm:$shift)]> {
3868 bits<4> Rn;
3869 bits<12> shift;
3870 let Inst{25} = 0;
3871 let Inst{20} = 1;
3872 let Inst{19-16} = Rn;
3873 let Inst{15-12} = 0b0000;
3874 let Inst{11-5} = shift{11-5};
3875 let Inst{4} = 0;
3876 let Inst{3-0} = shift{3-0};
3877
3878 let Unpredictable{15-12} = 0b1111;
3879}
3880
3881def CMNzrsr : AI1<0b1011, (outs),
3882 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, IIC_iCMPsr,
3883 "cmn", "\t$Rn, $shift",
3884 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3885 GPRnopc:$Rn, so_reg_reg:$shift)]> {
3886 bits<4> Rn;
3887 bits<12> shift;
3888 let Inst{25} = 0;
3889 let Inst{20} = 1;
3890 let Inst{19-16} = Rn;
3891 let Inst{15-12} = 0b0000;
3892 let Inst{11-8} = shift{11-8};
3893 let Inst{7} = 0;
3894 let Inst{6-5} = shift{6-5};
3895 let Inst{4} = 1;
3896 let Inst{3-0} = shift{3-0};
3897
3898 let Unpredictable{15-12} = 0b1111;
3899}
3900
3901}
3902
3903def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3904 (CMNri GPR:$src, so_imm_neg:$imm)>;
3905
3906def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
3907 (CMNri GPR:$src, so_imm_neg:$imm)>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003908
Evan Chenga8e29892007-01-19 07:51:42 +00003909// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003910defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003911 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003912 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003913defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003914 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003915 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003916
Evan Cheng218977b2010-07-13 19:27:42 +00003917// Pseudo i64 compares for some floating point compares.
3918let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3919 Defs = [CPSR] in {
3920def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003921 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003922 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003923 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3924
3925def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003926 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003927 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3928} // usesCustomInserter
3929
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003930
Evan Chenga8e29892007-01-19 07:51:42 +00003931// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003932// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003933// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003934let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003935
3936let isCommutable = 1 in
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003937def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003938 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003939 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3940 RegConstraint<"$false = $Rd">;
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003941
Owen Anderson92a20222011-07-21 18:54:16 +00003942def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3943 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003944 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003945 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3946 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003947 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003948def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3949 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3950 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003951 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3952 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003953 RegConstraint<"$false = $Rd">;
3954
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003955
Evan Chengc4af4632010-11-17 20:13:28 +00003956let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003957def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003958 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003959 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003960 []>,
3961 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003962
Evan Chengc4af4632010-11-17 20:13:28 +00003963let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003964def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3965 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003966 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003967 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003968 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003969
Evan Cheng63f35442010-11-13 02:25:14 +00003970// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003971let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003972def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3973 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003974 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003975
Evan Chengc4af4632010-11-17 20:13:28 +00003976let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003977def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3978 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003979 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003980 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003981 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00003982
Evan Chengc892aeb2012-02-23 01:19:06 +00003983// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00003984multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
3985 Instruction irsr,
3986 InstrItinClass iii, InstrItinClass iir,
3987 InstrItinClass iis> {
3988 def ri : ARMPseudoExpand<(outs GPR:$Rd),
3989 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
3990 4, iii, [],
3991 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
3992 RegConstraint<"$Rn = $Rd">;
3993 def rr : ARMPseudoExpand<(outs GPR:$Rd),
3994 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
3995 4, iir, [],
3996 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3997 RegConstraint<"$Rn = $Rd">;
3998 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
3999 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
4000 4, iis, [],
4001 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
4002 RegConstraint<"$Rn = $Rd">;
4003 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
4004 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
4005 4, iis, [],
4006 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
4007 RegConstraint<"$Rn = $Rd">;
4008}
Evan Chengc892aeb2012-02-23 01:19:06 +00004009
Evan Cheng03a18522012-03-20 21:28:05 +00004010defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
4011 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4012defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
4013 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4014defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
4015 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00004016
Owen Andersonf523e472010-09-23 23:45:25 +00004017} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004018
Evan Cheng03a18522012-03-20 21:28:05 +00004019
Jim Grosbach3728e962009-12-10 00:11:09 +00004020//===----------------------------------------------------------------------===//
4021// Atomic operations intrinsics
4022//
4023
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004024def MemBarrierOptOperand : AsmOperandClass {
4025 let Name = "MemBarrierOpt";
4026 let ParserMethod = "parseMemBarrierOptOperand";
4027}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004028def memb_opt : Operand<i32> {
4029 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004030 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004031 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004032}
Jim Grosbach3728e962009-12-10 00:11:09 +00004033
Bob Wilsonf74a4292010-10-30 00:54:37 +00004034// memory barriers protect the atomic sequences
4035let hasSideEffects = 1 in {
4036def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4037 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4038 Requires<[IsARM, HasDB]> {
4039 bits<4> opt;
4040 let Inst{31-4} = 0xf57ff05;
4041 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004042}
Jim Grosbach3728e962009-12-10 00:11:09 +00004043}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004044
Bob Wilsonf74a4292010-10-30 00:54:37 +00004045def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004046 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004047 Requires<[IsARM, HasDB]> {
4048 bits<4> opt;
4049 let Inst{31-4} = 0xf57ff04;
4050 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004051}
4052
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004053// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004054def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4055 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004056 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004057 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004058 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004059 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004060}
4061
Chad Rosier3f5966b2012-04-17 21:48:36 +00004062// Pseudo instruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004063// to implement integer ABS
4064let usesCustomInserter = 1, Defs = [CPSR] in {
4065def ABS : ARMPseudoInst<
4066 (outs GPR:$dst), (ins GPR:$src),
4067 8, NoItinerary, []>;
4068}
4069
Jim Grosbach66869102009-12-11 18:52:41 +00004070let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004071 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004072 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004073 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004074 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4075 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004076 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004077 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4078 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004079 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004080 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4081 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004082 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004083 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4084 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004085 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004086 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4087 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004088 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004089 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004090 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4091 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4092 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4093 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4094 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4095 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4096 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4097 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004098 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004099 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4100 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004101 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004102 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004103 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004104 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4105 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004106 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004107 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4108 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004109 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004110 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4111 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004113 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4114 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004115 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004116 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4117 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004118 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004119 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004120 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4121 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4122 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4123 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4124 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4125 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4126 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004128 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004129 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004131 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004132 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004134 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4135 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004137 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4138 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004140 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4141 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004143 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4144 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4147 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004149 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004150 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4152 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4153 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4155 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4156 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004158 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004159 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004161 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004162
4163 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004165 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4166 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004168 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4169 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004171 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4172
Jim Grosbache801dc42009-12-12 01:40:06 +00004173 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004175 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4176 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004178 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4179 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004181 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4182}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004183}
4184
Manman Ren763a75d2012-06-01 02:44:42 +00004185let usesCustomInserter = 1 in {
4186 def COPY_STRUCT_BYVAL_I32 : PseudoInst<
Manman Ren68f25572012-06-01 19:33:18 +00004187 (outs), (ins GPR:$dst, GPR:$src, i32imm:$size, i32imm:$alignment),
Manman Ren763a75d2012-06-01 02:44:42 +00004188 NoItinerary,
Manman Ren68f25572012-06-01 19:33:18 +00004189 [(ARMcopystructbyval GPR:$dst, GPR:$src, imm:$size, imm:$alignment)]>;
Manman Ren763a75d2012-06-01 02:44:42 +00004190}
4191
Jim Grosbach5278eb82009-12-11 01:42:04 +00004192let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004193def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4194 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004195 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004196def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4197 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004198def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4199 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004200let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004201def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004202 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004203 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004204}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004205}
4206
Jim Grosbach86875a22010-10-29 19:58:57 +00004207let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004208def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004209 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004210def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004211 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004212def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004213 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004214let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004215def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004216 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004217 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004218 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004219}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004220}
4221
Jim Grosbach5278eb82009-12-11 01:42:04 +00004222
Jim Grosbachd30970f2011-08-11 22:30:30 +00004223def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004224 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004225 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004226}
4227
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004228// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004229let mayLoad = 1, mayStore = 1 in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004230def SWP : AIswp<0, (outs GPRnopc:$Rt),
4231 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swp", []>;
4232def SWPB: AIswp<1, (outs GPRnopc:$Rt),
4233 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004234}
4235
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004236//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004237// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004238//
4239
Jim Grosbach83ab0702011-07-13 22:01:08 +00004240def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4241 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004242 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004243 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4244 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004245 bits<4> opc1;
4246 bits<4> CRn;
4247 bits<4> CRd;
4248 bits<4> cop;
4249 bits<3> opc2;
4250 bits<4> CRm;
4251
4252 let Inst{3-0} = CRm;
4253 let Inst{4} = 0;
4254 let Inst{7-5} = opc2;
4255 let Inst{11-8} = cop;
4256 let Inst{15-12} = CRd;
4257 let Inst{19-16} = CRn;
4258 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004259}
4260
Silviu Barangae546c4c2012-04-18 13:02:55 +00004261def CDP2 : ABXI<0b1110, (outs), (ins pf_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00004262 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004263 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004264 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4265 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004266 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004267 bits<4> opc1;
4268 bits<4> CRn;
4269 bits<4> CRd;
4270 bits<4> cop;
4271 bits<3> opc2;
4272 bits<4> CRm;
4273
4274 let Inst{3-0} = CRm;
4275 let Inst{4} = 0;
4276 let Inst{7-5} = opc2;
4277 let Inst{11-8} = cop;
4278 let Inst{15-12} = CRd;
4279 let Inst{19-16} = CRn;
4280 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004281}
4282
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004283class ACI<dag oops, dag iops, string opc, string asm,
4284 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004285 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4286 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004287 let Inst{27-25} = 0b110;
4288}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004289class ACInoP<dag oops, dag iops, string opc, string asm,
4290 IndexMode im = IndexModeNone>
4291 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4292 opc, asm, "", []> {
4293 let Inst{31-28} = 0b1111;
4294 let Inst{27-25} = 0b110;
4295}
4296multiclass LdStCop<bit load, bit Dbit, string asm> {
4297 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4298 asm, "\t$cop, $CRd, $addr"> {
4299 bits<13> addr;
4300 bits<4> cop;
4301 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004302 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004303 let Inst{23} = addr{8};
4304 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004305 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004306 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004307 let Inst{19-16} = addr{12-9};
4308 let Inst{15-12} = CRd;
4309 let Inst{11-8} = cop;
4310 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004311 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004312 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004313 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4314 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4315 bits<13> addr;
4316 bits<4> cop;
4317 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004318 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004319 let Inst{23} = addr{8};
4320 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004321 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004322 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004323 let Inst{19-16} = addr{12-9};
4324 let Inst{15-12} = CRd;
4325 let Inst{11-8} = cop;
4326 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004327 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004328 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004329 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4330 postidx_imm8s4:$offset),
4331 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4332 bits<9> offset;
4333 bits<4> addr;
4334 bits<4> cop;
4335 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004336 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004337 let Inst{23} = offset{8};
4338 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004339 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004340 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004341 let Inst{19-16} = addr;
4342 let Inst{15-12} = CRd;
4343 let Inst{11-8} = cop;
4344 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004345 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004346 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004347 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004348 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004349 coproc_option_imm:$option),
4350 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004351 bits<8> option;
4352 bits<4> addr;
4353 bits<4> cop;
4354 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004355 let Inst{24} = 0; // P = 0
4356 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004357 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004358 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004359 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004360 let Inst{19-16} = addr;
4361 let Inst{15-12} = CRd;
4362 let Inst{11-8} = cop;
4363 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004364 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004365 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004366}
4367multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4368 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4369 asm, "\t$cop, $CRd, $addr"> {
4370 bits<13> addr;
4371 bits<4> cop;
4372 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004373 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004374 let Inst{23} = addr{8};
4375 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004376 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004377 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004378 let Inst{19-16} = addr{12-9};
4379 let Inst{15-12} = CRd;
4380 let Inst{11-8} = cop;
4381 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004382 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004383 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004384 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4385 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4386 bits<13> addr;
4387 bits<4> cop;
4388 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004389 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004390 let Inst{23} = addr{8};
4391 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004392 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004393 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004394 let Inst{19-16} = addr{12-9};
4395 let Inst{15-12} = CRd;
4396 let Inst{11-8} = cop;
4397 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004398 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004399 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004400 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4401 postidx_imm8s4:$offset),
4402 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4403 bits<9> offset;
4404 bits<4> addr;
4405 bits<4> cop;
4406 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004407 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004408 let Inst{23} = offset{8};
4409 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004410 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004411 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004412 let Inst{19-16} = addr;
4413 let Inst{15-12} = CRd;
4414 let Inst{11-8} = cop;
4415 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004416 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004417 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004418 def _OPTION : ACInoP<(outs),
4419 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004420 coproc_option_imm:$option),
4421 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004422 bits<8> option;
4423 bits<4> addr;
4424 bits<4> cop;
4425 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004426 let Inst{24} = 0; // P = 0
4427 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004428 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004429 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004430 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004431 let Inst{19-16} = addr;
4432 let Inst{15-12} = CRd;
4433 let Inst{11-8} = cop;
4434 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004435 let DecoderMethod = "DecodeCopMemInstruction";
4436 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004437}
4438
Jim Grosbach2bd01182011-10-11 21:55:36 +00004439defm LDC : LdStCop <1, 0, "ldc">;
4440defm LDCL : LdStCop <1, 1, "ldcl">;
4441defm STC : LdStCop <0, 0, "stc">;
4442defm STCL : LdStCop <0, 1, "stcl">;
4443defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4444defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4445defm STC2 : LdSt2Cop<0, 0, "stc2">;
4446defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004447
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004448//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004449// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004450//
4451
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004452class MovRCopro<string opc, bit direction, dag oops, dag iops,
4453 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004454 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004455 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004456 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004457 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004458
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004459 bits<4> Rt;
4460 bits<4> cop;
4461 bits<3> opc1;
4462 bits<3> opc2;
4463 bits<4> CRm;
4464 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004465
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004466 let Inst{15-12} = Rt;
4467 let Inst{11-8} = cop;
4468 let Inst{23-21} = opc1;
4469 let Inst{7-5} = opc2;
4470 let Inst{3-0} = CRm;
4471 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004472}
4473
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004474def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004475 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004476 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4477 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004478 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4479 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004480def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4481 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4482 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004483def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004484 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004485 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4486 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004487def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4488 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4489 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004490
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004491def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4492 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4493
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004494class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4495 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004496 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004497 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004498 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004499 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004500 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004501
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004502 bits<4> Rt;
4503 bits<4> cop;
4504 bits<3> opc1;
4505 bits<3> opc2;
4506 bits<4> CRm;
4507 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004508
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004509 let Inst{15-12} = Rt;
4510 let Inst{11-8} = cop;
4511 let Inst{23-21} = opc1;
4512 let Inst{7-5} = opc2;
4513 let Inst{3-0} = CRm;
4514 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004515}
4516
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004517def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004518 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004519 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4520 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004521 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4522 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004523def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4524 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4525 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004526def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004527 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004528 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4529 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004530def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4531 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4532 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004533
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004534def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4535 imm:$CRm, imm:$opc2),
4536 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4537
Jim Grosbachd30970f2011-08-11 22:30:30 +00004538class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004539 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004540 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004541 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004542 let Inst{23-21} = 0b010;
4543 let Inst{20} = direction;
4544
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004545 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004546 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004547 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004548 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004549 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004550
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004551 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004552 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004553 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004554 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004555 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004556}
4557
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004558def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004559 [(int_arm_mcrr imm:$cop, imm:$opc1, GPRnopc:$Rt,
4560 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004561def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4562
Jim Grosbachd30970f2011-08-11 22:30:30 +00004563class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004564 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004565 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm), NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004566 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004567 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004568 let Inst{23-21} = 0b010;
4569 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004570
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004571 bits<4> Rt;
4572 bits<4> Rt2;
4573 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004574 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004575 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004576
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004577 let Inst{15-12} = Rt;
4578 let Inst{19-16} = Rt2;
4579 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004580 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004581 let Inst{3-0} = CRm;
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004582
4583 let DecoderMethod = "DecodeMRRC2";
Johnny Chen906d57f2010-02-12 01:44:23 +00004584}
4585
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004586def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004587 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPRnopc:$Rt,
4588 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004589def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004590
Johnny Chenb98e1602010-02-12 18:55:33 +00004591//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004592// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004593//
4594
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004595// Move to ARM core register from Special Register
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004596def MRS : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004597 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004598 bits<4> Rd;
4599 let Inst{23-16} = 0b00001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004600 let Unpredictable{19-17} = 0b111;
4601
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004602 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004603
4604 let Inst{11-0} = 0b000000000000;
4605 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004606}
4607
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004608def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPRnopc:$Rd, pred:$p)>,
4609 Requires<[IsARM]>;
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004610
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004611// The MRSsys instruction is the MRS instruction from the ARM ARM,
4612// section B9.3.9, with the R bit set to 1.
4613def MRSsys : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004614 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004615 bits<4> Rd;
4616 let Inst{23-16} = 0b01001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004617 let Unpredictable{19-16} = 0b1111;
4618
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004619 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004620
4621 let Inst{11-0} = 0b000000000000;
4622 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004623}
4624
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004625// Move from ARM core register to Special Register
4626//
4627// No need to have both system and application versions, the encodings are the
4628// same and the assembly parser has no way to distinguish between them. The mask
4629// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4630// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004631def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4632 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004633 bits<5> mask;
4634 bits<4> Rn;
4635
4636 let Inst{23} = 0;
4637 let Inst{22} = mask{4}; // R bit
4638 let Inst{21-20} = 0b10;
4639 let Inst{19-16} = mask{3-0};
4640 let Inst{15-12} = 0b1111;
4641 let Inst{11-4} = 0b00000000;
4642 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004643}
4644
Owen Andersoncd20c582011-10-20 22:23:58 +00004645def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4646 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004647 bits<5> mask;
4648 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004649
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004650 let Inst{23} = 0;
4651 let Inst{22} = mask{4}; // R bit
4652 let Inst{21-20} = 0b10;
4653 let Inst{19-16} = mask{3-0};
4654 let Inst{15-12} = 0b1111;
4655 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004656}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004657
4658//===----------------------------------------------------------------------===//
4659// TLS Instructions
4660//
4661
4662// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004663// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004664// complete with fixup for the aeabi_read_tp function.
4665let isCall = 1,
4666 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4667 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4668 [(set R0, ARMthread_pointer)]>;
4669}
4670
4671//===----------------------------------------------------------------------===//
4672// SJLJ Exception handling intrinsics
4673// eh_sjlj_setjmp() is an instruction sequence to store the return
4674// address and save #0 in R0 for the non-longjmp case.
4675// Since by its nature we may be coming from some other function to get
4676// here, and we're using the stack frame for the containing function to
4677// save/restore registers, we can't keep anything live in regs across
4678// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004679// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004680// except for our own input by listing the relevant registers in Defs. By
4681// doing so, we also cause the prologue/epilogue code to actively preserve
4682// all of the callee-saved resgisters, which is exactly what we want.
4683// A constant value is passed in $val, and we use the location as a scratch.
4684//
4685// These are pseudo-instructions and are lowered to individual MC-insts, so
4686// no encoding information is necessary.
4687let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004688 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004689 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4690 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004691 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4692 NoItinerary,
4693 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4694 Requires<[IsARM, HasVFP2]>;
4695}
4696
4697let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004698 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004699 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004700 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4701 NoItinerary,
4702 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4703 Requires<[IsARM, NoVFP]>;
4704}
4705
Evan Chengafff9412011-12-20 18:26:50 +00004706// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004707let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4708 Defs = [ R7, LR, SP ] in {
4709def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4710 NoItinerary,
4711 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004712 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004713}
4714
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004715// eh.sjlj.dispatchsetup pseudo-instructions.
4716// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004717// handled when the pseudo is expanded (which happens before any passes
4718// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004719let Defs =
4720 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004721 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4722 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004723def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4724
4725let Defs =
4726 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4727 isBarrier = 1 in
4728def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4729
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004730
4731//===----------------------------------------------------------------------===//
4732// Non-Instruction Patterns
4733//
4734
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004735// ARMv4 indirect branch using (MOVr PC, dst)
4736let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4737 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004738 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004739 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4740 Requires<[IsARM, NoV4T]>;
4741
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004742// Large immediate handling.
4743
4744// 32-bit immediate using two piece so_imms or movw + movt.
4745// This is a single pseudo instruction, the benefit is that it can be remat'd
4746// as a single unit instead of having to handle reg inputs.
4747// FIXME: Remove this when we can do generalized remat.
4748let isReMaterializable = 1, isMoveImm = 1 in
4749def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4750 [(set GPR:$dst, (arm_i32imm:$src))]>,
4751 Requires<[IsARM]>;
4752
4753// Pseudo instruction that combines movw + movt + add pc (if PIC).
4754// It also makes it possible to rematerialize the instructions.
4755// FIXME: Remove this when we can do generalized remat and when machine licm
4756// can properly the instructions.
4757let isReMaterializable = 1 in {
4758def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4759 IIC_iMOVix2addpc,
4760 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4761 Requires<[IsARM, UseMovt]>;
4762
4763def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4764 IIC_iMOVix2,
4765 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4766 Requires<[IsARM, UseMovt]>;
4767
4768let AddedComplexity = 10 in
4769def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4770 IIC_iMOVix2ld,
4771 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4772 Requires<[IsARM, UseMovt]>;
4773} // isReMaterializable
4774
4775// ConstantPool, GlobalAddress, and JumpTable
4776def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4777 Requires<[IsARM, DontUseMovt]>;
4778def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4779def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4780 Requires<[IsARM, UseMovt]>;
4781def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4782 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4783
4784// TODO: add,sub,and, 3-instr forms?
4785
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00004786// Tail calls. These patterns also apply to Thumb mode.
4787def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
4788def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
4789def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004790
4791// Direct calls
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004792def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004793def : ARMPat<(ARMcall_nolink texternalsym:$func),
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004794 (BMOVPCB_CALL texternalsym:$func)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004795
4796// zextload i1 -> zextload i8
4797def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4798def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4799
4800// extload -> zextload
4801def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4802def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4803def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4804def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4805
4806def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4807
4808def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4809def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4810
4811// smul* and smla*
4812def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4813 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4814 (SMULBB GPR:$a, GPR:$b)>;
4815def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4816 (SMULBB GPR:$a, GPR:$b)>;
4817def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4818 (sra GPR:$b, (i32 16))),
4819 (SMULBT GPR:$a, GPR:$b)>;
4820def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4821 (SMULBT GPR:$a, GPR:$b)>;
4822def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4823 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4824 (SMULTB GPR:$a, GPR:$b)>;
4825def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4826 (SMULTB GPR:$a, GPR:$b)>;
4827def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4828 (i32 16)),
4829 (SMULWB GPR:$a, GPR:$b)>;
4830def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4831 (SMULWB GPR:$a, GPR:$b)>;
4832
4833def : ARMV5TEPat<(add GPR:$acc,
4834 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4835 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4836 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4837def : ARMV5TEPat<(add GPR:$acc,
4838 (mul sext_16_node:$a, sext_16_node:$b)),
4839 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4840def : ARMV5TEPat<(add GPR:$acc,
4841 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4842 (sra GPR:$b, (i32 16)))),
4843 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4844def : ARMV5TEPat<(add GPR:$acc,
4845 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4846 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4847def : ARMV5TEPat<(add GPR:$acc,
4848 (mul (sra GPR:$a, (i32 16)),
4849 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4850 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4851def : ARMV5TEPat<(add GPR:$acc,
4852 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4853 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4854def : ARMV5TEPat<(add GPR:$acc,
4855 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4856 (i32 16))),
4857 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4858def : ARMV5TEPat<(add GPR:$acc,
4859 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4860 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4861
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004862
4863// Pre-v7 uses MCR for synchronization barriers.
4864def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4865 Requires<[IsARM, HasV6]>;
4866
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004867// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004868let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004869def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4870def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004871def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004872def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4873 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4874def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4875 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4876}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004877
4878def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4879def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004880
Owen Anderson33e57512011-08-10 00:03:03 +00004881def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4882 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4883def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4884 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004885
Eli Friedman069e2ed2011-08-26 02:59:24 +00004886// Atomic load/store patterns
4887def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4888 (LDRBrs ldst_so_reg:$src)>;
4889def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4890 (LDRBi12 addrmode_imm12:$src)>;
4891def : ARMPat<(atomic_load_16 addrmode3:$src),
4892 (LDRH addrmode3:$src)>;
4893def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4894 (LDRrs ldst_so_reg:$src)>;
4895def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4896 (LDRi12 addrmode_imm12:$src)>;
4897def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4898 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4899def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4900 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4901def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4902 (STRH GPR:$val, addrmode3:$ptr)>;
4903def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4904 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4905def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4906 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4907
4908
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004909//===----------------------------------------------------------------------===//
4910// Thumb Support
4911//
4912
4913include "ARMInstrThumb.td"
4914
4915//===----------------------------------------------------------------------===//
4916// Thumb2 Support
4917//
4918
4919include "ARMInstrThumb2.td"
4920
4921//===----------------------------------------------------------------------===//
4922// Floating Point Support
4923//
4924
4925include "ARMInstrVFP.td"
4926
4927//===----------------------------------------------------------------------===//
4928// Advanced SIMD (NEON) Support
4929//
4930
4931include "ARMInstrNEON.td"
4932
Jim Grosbachc83d5042011-07-14 19:47:47 +00004933//===----------------------------------------------------------------------===//
4934// Assembler aliases
4935//
4936
4937// Memory barriers
4938def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4939def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4940def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4941
4942// System instructions
4943def : MnemonicAlias<"swi", "svc">;
4944
4945// Load / Store Multiple
4946def : MnemonicAlias<"ldmfd", "ldm">;
4947def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004948def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004949def : MnemonicAlias<"stmfd", "stmdb">;
4950def : MnemonicAlias<"stmia", "stm">;
4951def : MnemonicAlias<"stmea", "stm">;
4952
Jim Grosbachf6c05252011-07-21 17:23:04 +00004953// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4954// shift amount is zero (i.e., unspecified).
4955def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004956 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004957 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004958def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004959 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004960 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004961
4962// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004963def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4964def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004965
Jim Grosbachaddec772011-07-27 22:34:17 +00004966// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004967def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004968 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004969def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004970 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004971
4972
4973// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004974def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004975 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004976def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004977 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004978def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004979 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004980def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004981 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004982def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004983 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004984def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004985 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004986
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004987def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004988 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004989def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004990 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004991def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004992 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004993def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004994 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004995def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004996 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004997def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004998 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004999
5000
5001// RFE aliases
5002def : MnemonicAlias<"rfefa", "rfeda">;
5003def : MnemonicAlias<"rfeea", "rfedb">;
5004def : MnemonicAlias<"rfefd", "rfeia">;
5005def : MnemonicAlias<"rfeed", "rfeib">;
5006def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005007
5008// SRS aliases
5009def : MnemonicAlias<"srsfa", "srsda">;
5010def : MnemonicAlias<"srsea", "srsdb">;
5011def : MnemonicAlias<"srsfd", "srsia">;
5012def : MnemonicAlias<"srsed", "srsib">;
5013def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005014
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005015// QSAX == QSUBADDX
5016def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005017// SASX == SADDSUBX
5018def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005019// SHASX == SHADDSUBX
5020def : MnemonicAlias<"shaddsubx", "shasx">;
5021// SHSAX == SHSUBADDX
5022def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005023// SSAX == SSUBADDX
5024def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005025// UASX == UADDSUBX
5026def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005027// UHASX == UHADDSUBX
5028def : MnemonicAlias<"uhaddsubx", "uhasx">;
5029// UHSAX == UHSUBADDX
5030def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005031// UQASX == UQADDSUBX
5032def : MnemonicAlias<"uqaddsubx", "uqasx">;
5033// UQSAX == UQSUBADDX
5034def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005035// USAX == USUBADDX
5036def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005037
Jim Grosbache70ec842011-10-28 22:50:54 +00005038// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5039// for isel.
5040def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5041 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005042def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5043 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005044// Same for AND <--> BIC
5045def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5046 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5047 pred:$p, cc_out:$s)>;
5048def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5049 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5050 pred:$p, cc_out:$s)>;
5051def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5052 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5053 pred:$p, cc_out:$s)>;
5054def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5055 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5056 pred:$p, cc_out:$s)>;
5057
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005058// Likewise, "add Rd, so_imm_neg" -> sub
5059def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5060 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5061def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5062 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005063// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005064def : ARMInstAlias<"cmp${p} $Rd, $imm",
Bill Wendlingad5c8802012-06-11 08:07:26 +00005065 (CMNri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005066def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005067 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005068
5069// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5070// LSR, ROR, and RRX instructions.
5071// FIXME: We need C++ parser hooks to map the alias to the MOV
5072// encoding. It seems we should be able to do that sort of thing
5073// in tblgen, but it could get ugly.
Jim Grosbach2a22b692012-04-19 23:59:26 +00005074let TwoOperandAliasConstraint = "$Rm = $Rd" in {
Jim Grosbach71810ab2011-11-10 16:44:55 +00005075def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005076 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5077 cc_out:$s)>;
5078def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5079 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5080 cc_out:$s)>;
5081def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5082 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5083 cc_out:$s)>;
5084def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5085 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005086 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005087}
Jim Grosbach48b368b2011-11-16 19:05:59 +00005088def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5089 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005090let TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbach23f22072011-11-16 18:31:45 +00005091def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5092 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5093 cc_out:$s)>;
5094def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5095 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5096 cc_out:$s)>;
5097def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5098 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5099 cc_out:$s)>;
5100def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5101 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5102 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005103}
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005104
5105// "neg" is and alias for "rsb rd, rn, #0"
5106def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5107 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005108
Jim Grosbach0104dd32012-03-07 00:52:41 +00005109// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5110def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5111 Requires<[IsARM, NoV6]>;
5112
Jim Grosbach05d88f42012-03-07 01:09:17 +00005113// UMULL/SMULL are available on all arches, but the instruction definitions
5114// need difference constraints pre-v6. Use these aliases for the assembly
5115// parsing on pre-v6.
5116def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5117 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5118 Requires<[IsARM, NoV6]>;
5119def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5120 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5121 Requires<[IsARM, NoV6]>;
5122
Jim Grosbach74423e32012-01-25 19:52:01 +00005123// 'it' blocks in ARM mode just validate the predicates. The IT itself
5124// is discarded.
5125def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;