blob: ec092ea2f5a1895084a56eb5baf31be3c78e4536 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Manman Ren68f25572012-06-01 19:33:18 +000021def SDT_ARMStructByVal : SDTypeProfile<0, 4,
Manman Ren763a75d2012-06-01 02:44:42 +000022 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
Manman Ren68f25572012-06-01 19:33:18 +000023 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000024
Evan Chenga8e29892007-01-19 07:51:42 +000025def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000026
Chris Lattnerd10a53d2010-03-08 18:51:21 +000027def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000028
Evan Chenga8e29892007-01-19 07:51:42 +000029def SDT_ARMCMov : SDTypeProfile<1, 3,
30 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
31 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000032
Evan Chenga8e29892007-01-19 07:51:42 +000033def SDT_ARMBrcond : SDTypeProfile<0, 2,
34 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
35
36def SDT_ARMBrJT : SDTypeProfile<0, 3,
37 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
38 SDTCisVT<2, i32>]>;
39
Evan Cheng5657c012009-07-29 02:18:14 +000040def SDT_ARMBr2JT : SDTypeProfile<0, 4,
41 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
42 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
43
Evan Cheng218977b2010-07-13 19:27:42 +000044def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
45 [SDTCisVT<0, i32>,
46 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
47 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
48 SDTCisVT<5, OtherVT>]>;
49
Bill Wendlingac3b9352010-08-29 03:02:28 +000050def SDT_ARMAnd : SDTypeProfile<1, 2,
51 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
52 SDTCisVT<2, i32>]>;
53
Evan Chenga8e29892007-01-19 07:51:42 +000054def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
55
56def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
57 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
58
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000059def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000060def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
61 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000062def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000063
Bob Wilsonf74a4292010-10-30 00:54:37 +000064def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000066def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
67 SDTCisInt<1>]>;
68
Dale Johannesen51e28e62010-06-03 21:09:53 +000069def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
70
Jim Grosbach469bbdb2010-07-16 23:05:05 +000071def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
72 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
73
Evan Cheng342e3162011-08-30 01:34:54 +000074def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
75 [SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>,
77 SDTCisInt<0>, SDTCisVT<1, i32>]>;
78
79// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
80def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
81 [SDTCisSameAs<0, 2>,
82 SDTCisSameAs<0, 3>,
83 SDTCisInt<0>,
84 SDTCisVT<1, i32>,
85 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086// Node definitions.
87def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000088def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000089def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000090def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Bill Wendlingc69107c2007-11-13 09:19:02 +000092def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000093 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000094def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Manman Ren763a75d2012-06-01 02:44:42 +000096def ARMcopystructbyval : SDNode<"ARMISD::COPY_STRUCT_BYVAL" ,
97 SDT_ARMStructByVal,
98 [SDNPHasChain, SDNPInGlue, SDNPOutGlue,
99 SDNPMayStore, SDNPMayLoad]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100
101def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000102 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000103 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000104def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000106 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000109 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
Chris Lattner48be23c2008-01-15 22:02:54 +0000111def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
114def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000116
117def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000118 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
120def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
121 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000122def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
123 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000124
Evan Cheng218977b2010-07-13 19:27:42 +0000125def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
126 [SDNPHasChain]>;
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000129 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000130
Bill Wendlingad5c8802012-06-11 08:07:26 +0000131def ARMcmn : SDNode<"ARMISD::CMN", SDT_ARMCmp,
132 [SDNPOutGlue]>;
133
David Goodwinc0309b42009-06-29 15:33:01 +0000134def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000135 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000136
Evan Chenga8e29892007-01-19 07:51:42 +0000137def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
138
Chris Lattner036609b2010-12-23 18:28:41 +0000139def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
140def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
141def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000142
Evan Cheng342e3162011-08-30 01:34:54 +0000143def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
144 [SDNPCommutative]>;
145def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
146def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
147def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000150def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
151 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000152def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000153 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000154
Evan Cheng11db0682010-08-11 06:22:01 +0000155def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
156 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000157def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000158 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000159def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000160 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000161
Evan Chengf609bb82010-01-19 00:44:15 +0000162def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
163
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000164def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000165 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000166
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000167
168def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
169
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000170//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000171// ARM Instruction Predicate Definitions.
172//
Evan Chengebdeeab2011-07-08 01:53:10 +0000173def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000174 AssemblerPredicate<"HasV4TOps", "armv4t">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
176def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000178 AssemblerPredicate<"HasV5TEOps", "armv5te">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000179def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000180 AssemblerPredicate<"HasV6Ops", "armv6">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000181def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000182def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000183 AssemblerPredicate<"HasV6T2Ops", "armv6t2">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000184def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000186 AssemblerPredicate<"HasV7Ops", "armv7">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000189 AssemblerPredicate<"FeatureVFP2", "VFP2">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000190def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000191 AssemblerPredicate<"FeatureVFP3", "VFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000192def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000193 AssemblerPredicate<"FeatureVFP4", "VFP4">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000194def HasNEON : Predicate<"Subtarget->hasNEON()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000195 AssemblerPredicate<"FeatureNEON", "NEON">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000196def HasFP16 : Predicate<"Subtarget->hasFP16()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000197 AssemblerPredicate<"FeatureFP16","half-float">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000198def HasDivide : Predicate<"Subtarget->hasDivide()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000199 AssemblerPredicate<"FeatureHWDiv", "divide">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000200def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000201 AssemblerPredicate<"FeatureT2XtPk",
202 "pack/extract">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000203def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000204 AssemblerPredicate<"FeatureDSPThumb2",
205 "thumb2-dsp">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000206def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000207 AssemblerPredicate<"FeatureDB",
208 "data-barriers">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000209def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000210 AssemblerPredicate<"FeatureMP",
211 "mp-extensions">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000212def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000213def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000214def IsThumb : Predicate<"Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000215 AssemblerPredicate<"ModeThumb", "thumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000217def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000218 AssemblerPredicate<"ModeThumb,FeatureThumb2",
219 "thumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000220def IsMClass : Predicate<"Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000221 AssemblerPredicate<"FeatureMClass", "armv7m">;
James Molloyacad68d2011-09-28 14:21:38 +0000222def IsARClass : Predicate<"!Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000223 AssemblerPredicate<"!FeatureMClass",
224 "armv7a/r">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000225def IsARM : Predicate<"!Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000226 AssemblerPredicate<"!ModeThumb", "arm-mode">;
Evan Chengafff9412011-12-20 18:26:50 +0000227def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
228def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000229def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000231// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000232def UseMovt : Predicate<"Subtarget->useMovt()">;
233def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000234def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000235
Evan Chengbee78fe2012-04-11 05:33:07 +0000236// Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available.
237// But only select them if more precision in FP computation is allowed.
Evan Cheng7ece9532012-04-13 18:59:28 +0000238// Do not use them for Darwin platforms.
Lang Hamese0231412012-06-22 01:09:09 +0000239def UseFusedMAC : Predicate<"(TM.Options.AllowFPOpFusion =="
240 " FPOpFusion::Fast) && "
Evan Cheng7ece9532012-04-13 18:59:28 +0000241 "!Subtarget->isTargetDarwin()">;
242def DontUseFusedMAC : Predicate<"!Subtarget->hasVFP4() || "
243 "Subtarget->isTargetDarwin()">;
Evan Cheng82509e52012-04-11 00:13:00 +0000244
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000245//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000246// ARM Flag Definitions.
247
248class RegConstraint<string C> {
249 string Constraints = C;
250}
251
252//===----------------------------------------------------------------------===//
253// ARM specific transformation functions and pattern fragments.
254//
255
Evan Chengfc472532012-06-23 00:29:06 +0000256// imm_neg_XFORM - Return a imm value packed into the format described for
257// imm_neg defs below.
258def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000260}]>;
261
262// so_imm_not_XFORM - Return a so_imm value packed into the format described for
263// so_imm_not def below.
264def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000266}]>;
267
Evan Chenga8e29892007-01-19 07:51:42 +0000268/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000269def imm16_31 : ImmLeaf<i32, [{
270 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000271}]>;
272
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000273def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
274def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000275 int64_t Value = -(int)N->getZExtValue();
276 return Value && ARM_AM::getSOImmVal(Value) != -1;
Evan Chengfc472532012-06-23 00:29:06 +0000277 }], imm_neg_XFORM> {
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000278 let ParserMatchClass = so_imm_neg_asmoperand;
279}
Evan Chenga8e29892007-01-19 07:51:42 +0000280
Jim Grosbache70ec842011-10-28 22:50:54 +0000281// Note: this pattern doesn't require an encoder method and such, as it's
282// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000283// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000284def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000285def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000286 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000287 }], so_imm_not_XFORM> {
288 let ParserMatchClass = so_imm_not_asmoperand;
289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
291// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
292def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000293 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000294}]>;
295
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000296/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000297def hi16 : SDNodeXForm<imm, [{
298 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
299}]>;
300
301def lo16AllZero : PatLeaf<(i32 imm), [{
302 // Returns true if all low 16-bits are 0.
303 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000304}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000305
Evan Cheng342e3162011-08-30 01:34:54 +0000306class BinOpWithFlagFrag<dag res> :
307 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000308class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
309class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000310
Evan Chengc4af4632010-11-17 20:13:28 +0000311// An 'and' node with a single use.
312def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
313 return N->hasOneUse();
314}]>;
315
316// An 'xor' node with a single use.
317def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
318 return N->hasOneUse();
319}]>;
320
Evan Cheng48575f62010-12-05 22:04:16 +0000321// An 'fmul' node with a single use.
322def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
323 return N->hasOneUse();
324}]>;
325
326// An 'fadd' node which checks for single non-hazardous use.
327def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
328 return hasNoVMLxHazardUse(N);
329}]>;
330
331// An 'fsub' node which checks for single non-hazardous use.
332def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
333 return hasNoVMLxHazardUse(N);
334}]>;
335
Evan Chenga8e29892007-01-19 07:51:42 +0000336//===----------------------------------------------------------------------===//
337// Operand Definitions.
338//
339
Jim Grosbach9588c102011-11-12 00:58:43 +0000340// Immediate operands with a shared generic asm render method.
341class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
342
Evan Chenga8e29892007-01-19 07:51:42 +0000343// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000344// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000345def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000346 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000347 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000348 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000349}
Evan Chenga8e29892007-01-19 07:51:42 +0000350
Jason W Kim685c3502011-02-04 19:47:15 +0000351// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000352def uncondbrtarget : Operand<OtherVT> {
353 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000354 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000355}
356
Jason W Kim685c3502011-02-04 19:47:15 +0000357// Branch target for ARM. Handles conditional/unconditional
358def br_target : Operand<OtherVT> {
359 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000360 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000361}
362
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000363// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000364// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000365def bltarget : Operand<i32> {
366 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000367 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000368 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000369}
370
Jason W Kim685c3502011-02-04 19:47:15 +0000371// Call target for ARM. Handles conditional/unconditional
372// FIXME: rename bl_target to t2_bltarget?
373def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000374 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000375 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000376}
377
Owen Andersonf1eab592011-08-26 23:32:08 +0000378def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000379 let EncoderMethod = "getARMBLXTargetOpValue";
380 let OperandType = "OPERAND_PCREL";
381}
Jason W Kim685c3502011-02-04 19:47:15 +0000382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000384def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000385def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000386 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000387 let ParserMatchClass = RegListAsmOperand;
388 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000389 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000390}
391
Jim Grosbach1610a702011-07-25 20:06:30 +0000392def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000393def dpr_reglist : Operand<i32> {
394 let EncoderMethod = "getRegisterListOpValue";
395 let ParserMatchClass = DPRRegListAsmOperand;
396 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000397 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000398}
399
Jim Grosbach1610a702011-07-25 20:06:30 +0000400def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000401def spr_reglist : Operand<i32> {
402 let EncoderMethod = "getRegisterListOpValue";
403 let ParserMatchClass = SPRRegListAsmOperand;
404 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000405 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000406}
407
Evan Chenga8e29892007-01-19 07:51:42 +0000408// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
409def cpinst_operand : Operand<i32> {
410 let PrintMethod = "printCPInstOperand";
411}
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413// Local PC labels.
414def pclabel : Operand<i32> {
415 let PrintMethod = "printPCLabel";
416}
417
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000418// ADR instruction labels.
419def adrlabel : Operand<i32> {
420 let EncoderMethod = "getAdrLabelOpValue";
421}
422
Owen Anderson498ec202010-10-27 22:49:00 +0000423def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000424 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000426}
427
Jim Grosbachb35ad412010-10-13 19:56:10 +0000428// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000429def rot_imm_XFORM: SDNodeXForm<imm, [{
430 switch (N->getZExtValue()){
431 default: assert(0);
432 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
433 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
434 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
435 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
436 }
437}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000438def RotImmAsmOperand : AsmOperandClass {
439 let Name = "RotImm";
440 let ParserMethod = "parseRotImm";
441}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000442def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
443 int32_t v = N->getZExtValue();
444 return v == 8 || v == 16 || v == 24; }],
445 rot_imm_XFORM> {
446 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000447 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000448}
449
Bob Wilson22f5dc72010-08-16 18:27:34 +0000450// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000451// (asr or lsl). The 6-bit immediate encodes as:
452// {5} 0 ==> lsl
453// 1 asr
454// {4-0} imm5 shift amount.
455// asr #32 encoded as imm5 == 0.
456def ShifterImmAsmOperand : AsmOperandClass {
457 let Name = "ShifterImm";
458 let ParserMethod = "parseShifterImm";
459}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000460def shift_imm : Operand<i32> {
461 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000462 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000463}
464
Owen Anderson92a20222011-07-21 18:54:16 +0000465// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000466def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000467def so_reg_reg : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 3, "SelectRegShifterOperand",
469 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegRegOpValue";
471 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000473 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000474 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
Owen Anderson92a20222011-07-21 18:54:16 +0000476
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000477def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000478def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000479 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000480 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000481 let EncoderMethod = "getSORegImmOpValue";
482 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000484 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000485 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000486}
487
488// FIXME: Does this need to be distinct from so_reg?
489def shift_so_reg_reg : Operand<i32>, // reg reg imm
490 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
491 [shl,srl,sra,rotr]> {
492 let EncoderMethod = "getSORegRegOpValue";
493 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000494 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000495 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000496 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000497}
498
Jim Grosbache8606dc2011-07-13 17:50:29 +0000499// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000500def shift_so_reg_imm : Operand<i32>, // reg reg imm
501 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000502 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000503 let EncoderMethod = "getSORegImmOpValue";
504 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000505 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000506 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000507 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000508}
Evan Chenga8e29892007-01-19 07:51:42 +0000509
Owen Anderson152d4a42011-07-21 23:38:37 +0000510
Evan Chenga8e29892007-01-19 07:51:42 +0000511// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000512// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000513def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000514def so_imm : Operand<i32>, ImmLeaf<i32, [{
515 return ARM_AM::getSOImmVal(Imm) != -1;
516 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000517 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000518 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000519 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000520}
521
Evan Chengc70d1842007-03-20 08:11:30 +0000522// Break so_imm's up into two pieces. This handles immediates with up to 16
523// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
524// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000525def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000526 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000527}]>;
528
529/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
530///
531def arm_i32imm : PatLeaf<(imm), [{
532 if (Subtarget->hasV6T2Ops())
533 return true;
534 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
535}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000536
Jim Grosbach587f5062011-12-02 23:34:39 +0000537/// imm0_1 predicate - Immediate in the range [0,1].
538def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
539def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
540
541/// imm0_3 predicate - Immediate in the range [0,3].
542def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
543def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
544
Jim Grosbachb2756af2011-08-01 21:55:12 +0000545/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000546def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000547def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
548 return Imm >= 0 && Imm < 8;
549}]> {
550 let ParserMatchClass = Imm0_7AsmOperand;
551}
552
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000553/// imm8 predicate - Immediate is exactly 8.
554def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
555def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
556 let ParserMatchClass = Imm8AsmOperand;
557}
558
559/// imm16 predicate - Immediate is exactly 16.
560def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
561def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
562 let ParserMatchClass = Imm16AsmOperand;
563}
564
565/// imm32 predicate - Immediate is exactly 32.
566def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
567def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
568 let ParserMatchClass = Imm32AsmOperand;
569}
570
571/// imm1_7 predicate - Immediate in the range [1,7].
572def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
573def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
574 let ParserMatchClass = Imm1_7AsmOperand;
575}
576
577/// imm1_15 predicate - Immediate in the range [1,15].
578def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
579def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
580 let ParserMatchClass = Imm1_15AsmOperand;
581}
582
583/// imm1_31 predicate - Immediate in the range [1,31].
584def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
585def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
586 let ParserMatchClass = Imm1_31AsmOperand;
587}
588
Jim Grosbachb2756af2011-08-01 21:55:12 +0000589/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach70c9bf32012-06-22 23:56:48 +0000590def Imm0_15AsmOperand: ImmAsmOperand {
591 let Name = "Imm0_15";
592 let DiagnosticType = "ImmRange0_15";
593}
Jim Grosbach83ab0702011-07-13 22:01:08 +0000594def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
595 return Imm >= 0 && Imm < 16;
596}]> {
597 let ParserMatchClass = Imm0_15AsmOperand;
598}
599
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000600/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000601def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000602def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
603 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000604}]> {
605 let ParserMatchClass = Imm0_31AsmOperand;
606}
Evan Chenga8e29892007-01-19 07:51:42 +0000607
Jim Grosbachee10ff82011-11-10 19:18:01 +0000608/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000609def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000610def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
611 return Imm >= 0 && Imm < 32;
612}]> {
613 let ParserMatchClass = Imm0_32AsmOperand;
614}
615
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000616/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
617def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
618def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
619 return Imm >= 0 && Imm < 64;
620}]> {
621 let ParserMatchClass = Imm0_63AsmOperand;
622}
623
Jim Grosbach02c84602011-08-01 22:02:20 +0000624/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000625def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000626def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
627 let ParserMatchClass = Imm0_255AsmOperand;
628}
629
Jim Grosbach9588c102011-11-12 00:58:43 +0000630/// imm0_65535 - An immediate is in the range [0.65535].
631def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
632def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
633 return Imm >= 0 && Imm < 65536;
634}]> {
635 let ParserMatchClass = Imm0_65535AsmOperand;
636}
637
Evan Chengfc472532012-06-23 00:29:06 +0000638// imm0_65535_neg - An immediate whose negative value is in the range [0.65535].
639def imm0_65535_neg : Operand<i32>, ImmLeaf<i32, [{
640 return -Imm >= 0 && -Imm < 65536;
641}]>;
642
Jim Grosbachffa32252011-07-19 19:13:28 +0000643// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
644// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000645//
Jim Grosbachffa32252011-07-19 19:13:28 +0000646// FIXME: This really needs a Thumb version separate from the ARM version.
647// While the range is the same, and can thus use the same match class,
648// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000649def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000650def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000651 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000652 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000653}
654
Jim Grosbached838482011-07-26 16:24:27 +0000655/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000656def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000657def imm24b : Operand<i32>, ImmLeaf<i32, [{
658 return Imm >= 0 && Imm <= 0xffffff;
659}]> {
660 let ParserMatchClass = Imm24bitAsmOperand;
661}
662
663
Evan Chenga9688c42010-12-11 04:11:38 +0000664/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
665/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000666def BitfieldAsmOperand : AsmOperandClass {
667 let Name = "Bitfield";
668 let ParserMethod = "parseBitfield";
669}
Richard Bartondb9ca592012-03-20 10:50:35 +0000670
Evan Chenga9688c42010-12-11 04:11:38 +0000671def bf_inv_mask_imm : Operand<i32>,
672 PatLeaf<(imm), [{
673 return ARM::isBitFieldInvertedMask(N->getZExtValue());
674}] > {
675 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
676 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000677 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000678 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000679}
680
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000681def imm1_32_XFORM: SDNodeXForm<imm, [{
682 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
683}]>;
684def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000685def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
686 uint64_t Imm = N->getZExtValue();
687 return Imm > 0 && Imm <= 32;
688 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000689 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000690 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000691 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000692}
693
Jim Grosbachf4943352011-07-25 23:09:14 +0000694def imm1_16_XFORM: SDNodeXForm<imm, [{
695 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
696}]>;
697def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
698def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
699 imm1_16_XFORM> {
700 let PrintMethod = "printImmPlusOneOperand";
701 let ParserMatchClass = Imm1_16AsmOperand;
702}
703
Evan Chenga8e29892007-01-19 07:51:42 +0000704// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000705// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000706//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000707def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000708def addrmode_imm12 : Operand<i32>,
709 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000710 // 12-bit immediate operand. Note that instructions using this encode
711 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
712 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000713
Chris Lattner2ac19022010-11-15 05:19:05 +0000714 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000715 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000716 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000717 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000718 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000719}
Jim Grosbach3e556122010-10-26 22:37:02 +0000720// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000721//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000722def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000723def ldst_so_reg : Operand<i32>,
724 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000725 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000726 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000727 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000728 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000729 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000730 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000731}
732
Jim Grosbach7ce05792011-08-03 23:50:40 +0000733// postidx_imm8 := +/- [0,255]
734//
735// 9 bit value:
736// {8} 1 is imm8 is non-negative. 0 otherwise.
737// {7-0} [0,255] imm8 value.
738def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
739def postidx_imm8 : Operand<i32> {
740 let PrintMethod = "printPostIdxImm8Operand";
741 let ParserMatchClass = PostIdxImm8AsmOperand;
742 let MIOperandInfo = (ops i32imm);
743}
744
Owen Anderson154c41d2011-08-04 18:24:14 +0000745// postidx_imm8s4 := +/- [0,1020]
746//
747// 9 bit value:
748// {8} 1 is imm8 is non-negative. 0 otherwise.
749// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000750def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000751def postidx_imm8s4 : Operand<i32> {
752 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000753 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000754 let MIOperandInfo = (ops i32imm);
755}
756
757
Jim Grosbach7ce05792011-08-03 23:50:40 +0000758// postidx_reg := +/- reg
759//
760def PostIdxRegAsmOperand : AsmOperandClass {
761 let Name = "PostIdxReg";
762 let ParserMethod = "parsePostIdxReg";
763}
764def postidx_reg : Operand<i32> {
765 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000766 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000767 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000768 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000769 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000770}
771
772
Jim Grosbach3e556122010-10-26 22:37:02 +0000773// addrmode2 := reg +/- imm12
774// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000775//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000776// FIXME: addrmode2 should be refactored the rest of the way to always
777// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
778def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000779def addrmode2 : Operand<i32>,
780 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000781 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000782 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000783 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000784 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
785}
786
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000787def PostIdxRegShiftedAsmOperand : AsmOperandClass {
788 let Name = "PostIdxRegShifted";
789 let ParserMethod = "parsePostIdxReg";
790}
Owen Anderson793e7962011-07-26 20:54:26 +0000791def am2offset_reg : Operand<i32>,
792 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000793 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000794 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000795 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000796 // When using this for assembly, it's always as a post-index offset.
797 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000798 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000799}
800
Jim Grosbach039c2e12011-08-04 23:01:30 +0000801// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
802// the GPR is purely vestigal at this point.
803def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000804def am2offset_imm : Operand<i32>,
805 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
806 [], [SDNPWantRoot]> {
807 let EncoderMethod = "getAddrMode2OffsetOpValue";
808 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000809 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000810 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000811}
812
813
Evan Chenga8e29892007-01-19 07:51:42 +0000814// addrmode3 := reg +/- reg
815// addrmode3 := reg +/- imm8
816//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000817// FIXME: split into imm vs. reg versions.
818def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000819def addrmode3 : Operand<i32>,
820 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000821 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000822 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000823 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000824 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
825}
826
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000827// FIXME: split into imm vs. reg versions.
828// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000829def AM3OffsetAsmOperand : AsmOperandClass {
830 let Name = "AM3Offset";
831 let ParserMethod = "parseAM3Offset";
832}
Evan Chenga8e29892007-01-19 07:51:42 +0000833def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000834 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
835 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000836 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000837 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000838 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000839 let MIOperandInfo = (ops GPR, i32imm);
840}
841
Jim Grosbache6913602010-11-03 01:01:43 +0000842// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000843//
Jim Grosbache6913602010-11-03 01:01:43 +0000844def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000845 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000846 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000847}
848
849// addrmode5 := reg +/- imm8*4
850//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000851def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000852def addrmode5 : Operand<i32>,
853 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
854 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000855 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000856 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000857 let ParserMatchClass = AddrMode5AsmOperand;
858 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000859}
860
Bob Wilsond3a07652011-02-07 17:43:09 +0000861// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000862//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000863def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000864def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000865 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000866 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000867 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000868 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000869 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000870 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000871}
872
Bob Wilsonda525062011-02-25 06:42:42 +0000873def am6offset : Operand<i32>,
874 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
875 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000876 let PrintMethod = "printAddrMode6OffsetOperand";
877 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000878 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000879 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000880}
881
Mon P Wang183c6272011-05-09 17:47:27 +0000882// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
883// (single element from one lane) for size 32.
884def addrmode6oneL32 : Operand<i32>,
885 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
886 let PrintMethod = "printAddrMode6Operand";
887 let MIOperandInfo = (ops GPR:$addr, i32imm);
888 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
889}
890
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000891// Special version of addrmode6 to handle alignment encoding for VLD-dup
892// instructions, specifically VLD4-dup.
893def addrmode6dup : Operand<i32>,
894 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
895 let PrintMethod = "printAddrMode6Operand";
896 let MIOperandInfo = (ops GPR:$addr, i32imm);
897 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000898 // FIXME: This is close, but not quite right. The alignment specifier is
899 // different.
900 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000901}
902
Evan Chenga8e29892007-01-19 07:51:42 +0000903// addrmodepc := pc + reg
904//
905def addrmodepc : Operand<i32>,
906 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
907 let PrintMethod = "printAddrModePCOperand";
908 let MIOperandInfo = (ops GPR, i32imm);
909}
910
Jim Grosbache39389a2011-08-02 18:07:32 +0000911// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000912//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000913def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000914def addr_offset_none : Operand<i32>,
915 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000916 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000917 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000918 let ParserMatchClass = MemNoOffsetAsmOperand;
919 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000920}
921
Bob Wilson4f38b382009-08-21 21:58:55 +0000922def nohash_imm : Operand<i32> {
923 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000924}
925
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000926def CoprocNumAsmOperand : AsmOperandClass {
927 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000928 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000929}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000930def p_imm : Operand<i32> {
931 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000932 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000933 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000934}
935
Silviu Barangae546c4c2012-04-18 13:02:55 +0000936def pf_imm : Operand<i32> {
937 let PrintMethod = "printPImmediate";
938 let ParserMatchClass = CoprocNumAsmOperand;
939}
940
Jim Grosbach1610a702011-07-25 20:06:30 +0000941def CoprocRegAsmOperand : AsmOperandClass {
942 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000943 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000944}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000945def c_imm : Operand<i32> {
946 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000947 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000948}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000949def CoprocOptionAsmOperand : AsmOperandClass {
950 let Name = "CoprocOption";
951 let ParserMethod = "parseCoprocOptionOperand";
952}
953def coproc_option_imm : Operand<i32> {
954 let PrintMethod = "printCoprocOptionImm";
955 let ParserMatchClass = CoprocOptionAsmOperand;
956}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000957
Evan Chenga8e29892007-01-19 07:51:42 +0000958//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000959
Evan Cheng37f25d92008-08-28 23:39:26 +0000960include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000961
962//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000963// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000964//
965
Evan Cheng3924f782008-08-29 07:36:24 +0000966/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000967/// binop that produces a value.
Jim Grosbach2a22b692012-04-19 23:59:26 +0000968let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000969multiclass AsI1_bin_irs<bits<4> opcod, string opc,
970 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000971 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000972 // The register-immediate version is re-materializable. This is useful
973 // in particular for taking the address of a local.
974 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000975 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
976 iii, opc, "\t$Rd, $Rn, $imm",
977 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
978 bits<4> Rd;
979 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000980 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000981 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000982 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000983 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000984 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000985 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000986 }
Jim Grosbach62547262010-10-11 18:51:51 +0000987 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
988 iir, opc, "\t$Rd, $Rn, $Rm",
989 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000990 bits<4> Rd;
991 bits<4> Rn;
992 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000993 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000994 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000995 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000996 let Inst{15-12} = Rd;
997 let Inst{11-4} = 0b00000000;
998 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000999 }
Owen Anderson92a20222011-07-21 18:54:16 +00001000
1001 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001002 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +00001003 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001004 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +00001005 bits<4> Rd;
1006 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +00001007 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001008 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +00001009 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001010 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00001011 let Inst{11-5} = shift{11-5};
1012 let Inst{4} = 0;
1013 let Inst{3-0} = shift{3-0};
1014 }
1015
1016 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001017 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001018 iis, opc, "\t$Rd, $Rn, $shift",
1019 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
1020 bits<4> Rd;
1021 bits<4> Rn;
1022 bits<12> shift;
1023 let Inst{25} = 0;
1024 let Inst{19-16} = Rn;
1025 let Inst{15-12} = Rd;
1026 let Inst{11-8} = shift{11-8};
1027 let Inst{7} = 0;
1028 let Inst{6-5} = shift{6-5};
1029 let Inst{4} = 1;
1030 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001031 }
Evan Chenga8e29892007-01-19 07:51:42 +00001032}
1033
Evan Cheng342e3162011-08-30 01:34:54 +00001034/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1035/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1036/// it is equivalent to the AsI1_bin_irs counterpart.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001037let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001038multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1039 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1040 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1041 // The register-immediate version is re-materializable. This is useful
1042 // in particular for taking the address of a local.
1043 let isReMaterializable = 1 in {
1044 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1045 iii, opc, "\t$Rd, $Rn, $imm",
1046 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1047 bits<4> Rd;
1048 bits<4> Rn;
1049 bits<12> imm;
1050 let Inst{25} = 1;
1051 let Inst{19-16} = Rn;
1052 let Inst{15-12} = Rd;
1053 let Inst{11-0} = imm;
1054 }
1055 }
1056 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1057 iir, opc, "\t$Rd, $Rn, $Rm",
1058 [/* pattern left blank */]> {
1059 bits<4> Rd;
1060 bits<4> Rn;
1061 bits<4> Rm;
1062 let Inst{11-4} = 0b00000000;
1063 let Inst{25} = 0;
1064 let Inst{3-0} = Rm;
1065 let Inst{15-12} = Rd;
1066 let Inst{19-16} = Rn;
1067 }
1068
1069 def rsi : AsI1<opcod, (outs GPR:$Rd),
1070 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1071 iis, opc, "\t$Rd, $Rn, $shift",
1072 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1073 bits<4> Rd;
1074 bits<4> Rn;
1075 bits<12> shift;
1076 let Inst{25} = 0;
1077 let Inst{19-16} = Rn;
1078 let Inst{15-12} = Rd;
1079 let Inst{11-5} = shift{11-5};
1080 let Inst{4} = 0;
1081 let Inst{3-0} = shift{3-0};
1082 }
1083
1084 def rsr : AsI1<opcod, (outs GPR:$Rd),
1085 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1086 iis, opc, "\t$Rd, $Rn, $shift",
1087 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1088 bits<4> Rd;
1089 bits<4> Rn;
1090 bits<12> shift;
1091 let Inst{25} = 0;
1092 let Inst{19-16} = Rn;
1093 let Inst{15-12} = Rd;
1094 let Inst{11-8} = shift{11-8};
1095 let Inst{7} = 0;
1096 let Inst{6-5} = shift{6-5};
1097 let Inst{4} = 1;
1098 let Inst{3-0} = shift{3-0};
1099 }
Evan Cheng342e3162011-08-30 01:34:54 +00001100}
1101
Evan Cheng4a517082011-09-06 18:52:20 +00001102/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001103///
1104/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001105/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1106let hasPostISelHook = 1, Defs = [CPSR] in {
1107multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1108 InstrItinClass iis, PatFrag opnode,
1109 bit Commutable = 0> {
1110 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1111 4, iii,
1112 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001113
Andrew Trick90b7b122011-10-18 19:18:52 +00001114 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1115 4, iir,
1116 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1117 let isCommutable = Commutable;
1118 }
1119 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1120 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1121 4, iis,
1122 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1123 so_reg_imm:$shift))]>;
1124
1125 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1126 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1127 4, iis,
1128 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1129 so_reg_reg:$shift))]>;
1130}
1131}
1132
1133/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1134/// operands are reversed.
1135let hasPostISelHook = 1, Defs = [CPSR] in {
1136multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1137 InstrItinClass iis, PatFrag opnode,
1138 bit Commutable = 0> {
1139 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1140 4, iii,
1141 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1142
1143 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1144 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1145 4, iis,
1146 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1147 GPR:$Rn))]>;
1148
1149 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1150 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1151 4, iis,
1152 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1153 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001154}
Evan Chengc85e8322007-07-05 07:13:32 +00001155}
1156
1157/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001158/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001159/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001160let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001161multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1162 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1163 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001164 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1165 opc, "\t$Rn, $imm",
1166 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001167 bits<4> Rn;
1168 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001169 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001170 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001171 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001172 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001173 let Inst{11-0} = imm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001174
1175 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001176 }
1177 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1178 opc, "\t$Rn, $Rm",
1179 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001180 bits<4> Rn;
1181 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001182 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001183 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001184 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001185 let Inst{19-16} = Rn;
1186 let Inst{15-12} = 0b0000;
1187 let Inst{11-4} = 0b00000000;
1188 let Inst{3-0} = Rm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001189
1190 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001191 }
Owen Anderson92a20222011-07-21 18:54:16 +00001192 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001193 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001194 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001195 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001196 bits<4> Rn;
1197 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001198 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001199 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001200 let Inst{19-16} = Rn;
1201 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001202 let Inst{11-5} = shift{11-5};
1203 let Inst{4} = 0;
1204 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001205
1206 let Unpredictable{15-12} = 0b1111;
Evan Chengbc8a9452009-07-07 23:40:25 +00001207 }
Owen Anderson92a20222011-07-21 18:54:16 +00001208 def rsr : AI1<opcod, (outs),
Silviu Baranga9e712312012-04-18 12:48:43 +00001209 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001210 opc, "\t$Rn, $shift",
Silviu Baranga9e712312012-04-18 12:48:43 +00001211 [(opnode GPRnopc:$Rn, so_reg_reg:$shift)]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001212 bits<4> Rn;
1213 bits<12> shift;
1214 let Inst{25} = 0;
1215 let Inst{20} = 1;
1216 let Inst{19-16} = Rn;
1217 let Inst{15-12} = 0b0000;
1218 let Inst{11-8} = shift{11-8};
1219 let Inst{7} = 0;
1220 let Inst{6-5} = shift{6-5};
1221 let Inst{4} = 1;
1222 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001223
1224 let Unpredictable{15-12} = 0b1111;
Owen Anderson92a20222011-07-21 18:54:16 +00001225 }
1226
Evan Cheng071a2792007-09-11 19:55:27 +00001227}
Evan Chenga8e29892007-01-19 07:51:42 +00001228}
1229
Evan Cheng576a3962010-09-25 00:49:35 +00001230/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001231/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001232/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001233class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001234 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001235 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001236 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001237 Requires<[IsARM, HasV6]> {
1238 bits<4> Rd;
1239 bits<4> Rm;
1240 bits<2> rot;
1241 let Inst{19-16} = 0b1111;
1242 let Inst{15-12} = Rd;
1243 let Inst{11-10} = rot;
1244 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001245}
1246
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001247class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001248 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001249 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1250 Requires<[IsARM, HasV6]> {
1251 bits<2> rot;
1252 let Inst{19-16} = 0b1111;
1253 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001254}
1255
Evan Cheng576a3962010-09-25 00:49:35 +00001256/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001257/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001258class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001259 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001260 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001261 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1262 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001263 Requires<[IsARM, HasV6]> {
1264 bits<4> Rd;
1265 bits<4> Rm;
1266 bits<4> Rn;
1267 bits<2> rot;
1268 let Inst{19-16} = Rn;
1269 let Inst{15-12} = Rd;
1270 let Inst{11-10} = rot;
1271 let Inst{9-4} = 0b000111;
1272 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001273}
1274
Jim Grosbach70327412011-07-27 17:48:13 +00001275class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001276 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001277 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1278 Requires<[IsARM, HasV6]> {
1279 bits<4> Rn;
1280 bits<2> rot;
1281 let Inst{19-16} = Rn;
1282 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001283}
1284
Evan Cheng62674222009-06-25 23:34:10 +00001285/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001286let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng8de898a2009-06-26 00:19:44 +00001287multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001288 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001289 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001290 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1291 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001292 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001293 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001294 bits<4> Rd;
1295 bits<4> Rn;
1296 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001297 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001298 let Inst{15-12} = Rd;
1299 let Inst{19-16} = Rn;
1300 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001301 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001302 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1303 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001304 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001305 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001306 bits<4> Rd;
1307 bits<4> Rn;
1308 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001309 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001310 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001311 let isCommutable = Commutable;
1312 let Inst{3-0} = Rm;
1313 let Inst{15-12} = Rd;
1314 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001315 }
Owen Anderson92a20222011-07-21 18:54:16 +00001316 def rsi : AsI1<opcod, (outs GPR:$Rd),
1317 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001318 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001319 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001320 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001321 bits<4> Rd;
1322 bits<4> Rn;
1323 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001324 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001325 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001326 let Inst{15-12} = Rd;
1327 let Inst{11-5} = shift{11-5};
1328 let Inst{4} = 0;
1329 let Inst{3-0} = shift{3-0};
1330 }
Silviu Baranga1c012492012-04-05 16:19:29 +00001331 def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1332 (ins GPRnopc:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001333 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001334 [(set GPRnopc:$Rd, CPSR,
1335 (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001336 Requires<[IsARM]> {
1337 bits<4> Rd;
1338 bits<4> Rn;
1339 bits<12> shift;
1340 let Inst{25} = 0;
1341 let Inst{19-16} = Rn;
1342 let Inst{15-12} = Rd;
1343 let Inst{11-8} = shift{11-8};
1344 let Inst{7} = 0;
1345 let Inst{6-5} = shift{6-5};
1346 let Inst{4} = 1;
1347 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001348 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001349 }
Owen Anderson78a54692011-04-11 20:12:19 +00001350}
1351
Evan Cheng342e3162011-08-30 01:34:54 +00001352/// AI1_rsc_irs - Define instructions and patterns for rsc
Jim Grosbach2a22b692012-04-19 23:59:26 +00001353let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001354multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1355 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001356 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001357 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1358 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1359 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1360 Requires<[IsARM]> {
1361 bits<4> Rd;
1362 bits<4> Rn;
1363 bits<12> imm;
1364 let Inst{25} = 1;
1365 let Inst{15-12} = Rd;
1366 let Inst{19-16} = Rn;
1367 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001368 }
Evan Cheng342e3162011-08-30 01:34:54 +00001369 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1370 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1371 [/* pattern left blank */]> {
1372 bits<4> Rd;
1373 bits<4> Rn;
1374 bits<4> Rm;
1375 let Inst{11-4} = 0b00000000;
1376 let Inst{25} = 0;
1377 let Inst{3-0} = Rm;
1378 let Inst{15-12} = Rd;
1379 let Inst{19-16} = Rn;
1380 }
1381 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1382 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1383 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1384 Requires<[IsARM]> {
1385 bits<4> Rd;
1386 bits<4> Rn;
1387 bits<12> shift;
1388 let Inst{25} = 0;
1389 let Inst{19-16} = Rn;
1390 let Inst{15-12} = Rd;
1391 let Inst{11-5} = shift{11-5};
1392 let Inst{4} = 0;
1393 let Inst{3-0} = shift{3-0};
1394 }
1395 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1396 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1397 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1398 Requires<[IsARM]> {
1399 bits<4> Rd;
1400 bits<4> Rn;
1401 bits<12> shift;
1402 let Inst{25} = 0;
1403 let Inst{19-16} = Rn;
1404 let Inst{15-12} = Rd;
1405 let Inst{11-8} = shift{11-8};
1406 let Inst{7} = 0;
1407 let Inst{6-5} = shift{6-5};
1408 let Inst{4} = 1;
1409 let Inst{3-0} = shift{3-0};
1410 }
1411 }
Evan Chengc85e8322007-07-05 07:13:32 +00001412}
1413
Jim Grosbach3e556122010-10-26 22:37:02 +00001414let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001415multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001416 InstrItinClass iir, PatFrag opnode> {
1417 // Note: We use the complex addrmode_imm12 rather than just an input
1418 // GPR and a constrained immediate so that we can use this to match
1419 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001420 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001421 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1422 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001423 bits<4> Rt;
1424 bits<17> addr;
1425 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1426 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001427 let Inst{15-12} = Rt;
1428 let Inst{11-0} = addr{11-0}; // imm12
1429 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001430 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001431 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1432 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001433 bits<4> Rt;
1434 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001435 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001436 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1437 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001438 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001439 let Inst{11-0} = shift{11-0};
1440 }
1441}
1442}
1443
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001444let canFoldAsLoad = 1, isReMaterializable = 1 in {
1445multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1446 InstrItinClass iir, PatFrag opnode> {
1447 // Note: We use the complex addrmode_imm12 rather than just an input
1448 // GPR and a constrained immediate so that we can use this to match
1449 // frame index references and avoid matching constant pool references.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001450 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt),
1451 (ins addrmode_imm12:$addr),
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001452 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001453 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001454 bits<4> Rt;
1455 bits<17> addr;
1456 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1457 let Inst{19-16} = addr{16-13}; // Rn
1458 let Inst{15-12} = Rt;
1459 let Inst{11-0} = addr{11-0}; // imm12
1460 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001461 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt),
1462 (ins ldst_so_reg:$shift),
1463 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1464 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001465 bits<4> Rt;
1466 bits<17> shift;
1467 let shift{4} = 0; // Inst{4} = 0
1468 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1469 let Inst{19-16} = shift{16-13}; // Rn
1470 let Inst{15-12} = Rt;
1471 let Inst{11-0} = shift{11-0};
1472 }
1473}
1474}
1475
1476
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001477multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001478 InstrItinClass iir, PatFrag opnode> {
1479 // Note: We use the complex addrmode_imm12 rather than just an input
1480 // GPR and a constrained immediate so that we can use this to match
1481 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001482 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001483 (ins GPR:$Rt, addrmode_imm12:$addr),
1484 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1485 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1486 bits<4> Rt;
1487 bits<17> addr;
1488 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1489 let Inst{19-16} = addr{16-13}; // Rn
1490 let Inst{15-12} = Rt;
1491 let Inst{11-0} = addr{11-0}; // imm12
1492 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001493 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001494 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1495 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1496 bits<4> Rt;
1497 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001498 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001499 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1500 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001501 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001502 let Inst{11-0} = shift{11-0};
1503 }
1504}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001505
1506multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1507 InstrItinClass iir, PatFrag opnode> {
1508 // Note: We use the complex addrmode_imm12 rather than just an input
1509 // GPR and a constrained immediate so that we can use this to match
1510 // frame index references and avoid matching constant pool references.
1511 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1512 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1513 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1514 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1515 bits<4> Rt;
1516 bits<17> addr;
1517 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1518 let Inst{19-16} = addr{16-13}; // Rn
1519 let Inst{15-12} = Rt;
1520 let Inst{11-0} = addr{11-0}; // imm12
1521 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001522 def rs : AI2ldst<0b011, 0, isByte, (outs),
1523 (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1524 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1525 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001526 bits<4> Rt;
1527 bits<17> shift;
1528 let shift{4} = 0; // Inst{4} = 0
1529 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1530 let Inst{19-16} = shift{16-13}; // Rn
1531 let Inst{15-12} = Rt;
1532 let Inst{11-0} = shift{11-0};
1533 }
1534}
1535
1536
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001537//===----------------------------------------------------------------------===//
1538// Instructions
1539//===----------------------------------------------------------------------===//
1540
Evan Chenga8e29892007-01-19 07:51:42 +00001541//===----------------------------------------------------------------------===//
1542// Miscellaneous Instructions.
1543//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001544
Evan Chenga8e29892007-01-19 07:51:42 +00001545/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1546/// the function. The first operand is the ID# for this instruction, the second
1547/// is the index into the MachineConstantPool that this is, the third is the
1548/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001549let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001550def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001551PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001552 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001553
Jim Grosbach4642ad32010-02-22 23:10:38 +00001554// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1555// from removing one half of the matched pairs. That breaks PEI, which assumes
1556// these will always be in pairs, and asserts if it finds otherwise. Better way?
1557let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001558def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001559PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001560 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001561
Jim Grosbach64171712010-02-16 21:07:46 +00001562def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001563PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001564 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001565}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001566
Eli Friedman2bdffe42011-08-31 00:31:29 +00001567// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001568// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001569let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001570def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1571 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1572 NoItinerary, []>;
1573def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1574 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1575 NoItinerary, []>;
1576def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1577 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1578 NoItinerary, []>;
1579def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1580 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1581 NoItinerary, []>;
1582def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1583 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1584 NoItinerary, []>;
1585def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1586 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1587 NoItinerary, []>;
1588def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1589 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1590 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001591def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1592 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1593 GPR:$set1, GPR:$set2),
1594 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001595}
1596
Jim Grosbach7e99a602012-06-18 19:45:50 +00001597def HINT : AI<(outs), (ins imm0_255:$imm), MiscFrm, NoItinerary,
1598 "hint", "\t$imm", []>, Requires<[IsARM, HasV6]> {
1599 bits<8> imm;
1600 let Inst{27-8} = 0b00110010000011110000;
1601 let Inst{7-0} = imm;
Johnny Chen85d5a892010-02-10 18:02:25 +00001602}
1603
Jim Grosbach7e99a602012-06-18 19:45:50 +00001604def : InstAlias<"nop$p", (HINT 0, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1605def : InstAlias<"yield$p", (HINT 1, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1606def : InstAlias<"wfe$p", (HINT 2, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1607def : InstAlias<"wfi$p", (HINT 3, pred:$p)>, Requires<[IsARM, HasV6T2]>;
1608def : InstAlias<"sev$p", (HINT 4, pred:$p)>, Requires<[IsARM, HasV6T2]>;
Johnny Chenf4d81052010-02-12 22:53:19 +00001609
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001610def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1611 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001612 bits<4> Rd;
1613 bits<4> Rn;
1614 bits<4> Rm;
1615 let Inst{3-0} = Rm;
1616 let Inst{15-12} = Rd;
1617 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001618 let Inst{27-20} = 0b01101000;
1619 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001620 let Inst{11-8} = 0b1111;
Silviu Baranga169e9ba2012-05-11 09:28:27 +00001621 let Unpredictable{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001622}
1623
Jim Grosbach7e99a602012-06-18 19:45:50 +00001624// The 16-bit operand $val can be used by a debugger to store more information
Johnny Chenc6f7b272010-02-11 18:12:29 +00001625// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001626def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1627 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001628 bits<16> val;
1629 let Inst{3-0} = val{3-0};
1630 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001631 let Inst{27-20} = 0b00010010;
1632 let Inst{7-4} = 0b0111;
1633}
1634
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001635// Change Processor State
1636// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001637class CPS<dag iops, string asm_ops>
1638 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001639 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001640 bits<2> imod;
1641 bits<3> iflags;
1642 bits<5> mode;
1643 bit M;
1644
Johnny Chenb98e1602010-02-12 18:55:33 +00001645 let Inst{31-28} = 0b1111;
1646 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001647 let Inst{19-18} = imod;
1648 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001649 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001650 let Inst{8-6} = iflags;
1651 let Inst{5} = 0;
1652 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001653}
1654
Owen Anderson35008c22011-08-09 23:05:39 +00001655let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001656let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001657 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001658 "$imod\t$iflags, $mode">;
1659let mode = 0, M = 0 in
1660 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1661
1662let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001663 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001664}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001665
Johnny Chenb92a23f2010-02-21 04:42:01 +00001666// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001667multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001668
Evan Chengdfed19f2010-11-03 06:34:55 +00001669 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001670 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001671 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001672 bits<4> Rt;
1673 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001674 let Inst{31-26} = 0b111101;
1675 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001676 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001677 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001678 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001679 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001680 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001681 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001682 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001683 }
1684
Evan Chengdfed19f2010-11-03 06:34:55 +00001685 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001686 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001687 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001688 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001689 let Inst{31-26} = 0b111101;
1690 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001691 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001692 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001693 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001694 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001695 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001696 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001697 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001698 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001699 }
1700}
1701
Evan Cheng416941d2010-11-04 05:19:35 +00001702defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1703defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1704defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001705
Jim Grosbach53a89d62011-07-22 17:46:13 +00001706def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001707 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001708 bits<1> end;
1709 let Inst{31-10} = 0b1111000100000001000000;
1710 let Inst{9} = end;
1711 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001712}
1713
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001714def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1715 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001716 bits<4> opt;
1717 let Inst{27-4} = 0b001100100000111100001111;
1718 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001719}
1720
Johnny Chenba6e0332010-02-11 17:14:31 +00001721// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001722let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001723def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001724 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001725 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001726 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001727}
1728
Evan Cheng12c3a532008-11-06 17:48:05 +00001729// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001730let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001731def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001732 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001733 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001734
Evan Cheng325474e2008-01-07 23:56:57 +00001735let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001736def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001737 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001738 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001739
Jim Grosbach53694262010-11-18 01:15:56 +00001740def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001741 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001742 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001743
Jim Grosbach53694262010-11-18 01:15:56 +00001744def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001745 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001746 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001747
Jim Grosbach53694262010-11-18 01:15:56 +00001748def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001749 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001750 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001751
Jim Grosbach53694262010-11-18 01:15:56 +00001752def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001753 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001754 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001755}
Chris Lattner13c63102008-01-06 05:55:01 +00001756let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001757def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001758 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001759
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001760def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001761 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001762 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001763
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001764def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001765 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001766}
Evan Cheng12c3a532008-11-06 17:48:05 +00001767} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001768
Evan Chenge07715c2009-06-23 05:25:29 +00001769
1770// LEApcrel - Load a pc-relative address into a register without offending the
1771// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001772let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001773// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001774// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1775// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001776def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001777 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001778 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001779 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001780 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001781 let Inst{24} = 0;
1782 let Inst{23-22} = label{13-12};
1783 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001784 let Inst{20} = 0;
1785 let Inst{19-16} = 0b1111;
1786 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001787 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001788}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001789def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001790 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001791
1792def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1793 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001794 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001795
Evan Chenga8e29892007-01-19 07:51:42 +00001796//===----------------------------------------------------------------------===//
1797// Control Flow Instructions.
1798//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001799
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001800let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1801 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001802 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001803 "bx", "\tlr", [(ARMretflag)]>,
1804 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001805 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001806 }
1807
1808 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001809 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001810 "mov", "\tpc, lr", [(ARMretflag)]>,
1811 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001812 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001813 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001814}
Rafael Espindola27185192006-09-29 21:20:16 +00001815
Bob Wilson04ea6e52009-10-28 00:37:03 +00001816// Indirect branches
1817let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001818 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001819 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001820 [(brind GPR:$dst)]>,
1821 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001822 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001823 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001824 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001825 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001826
Jim Grosbachd447ac62011-07-13 20:21:31 +00001827 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1828 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001829 Requires<[IsARM, HasV4T]> {
1830 bits<4> dst;
1831 let Inst{27-4} = 0b000100101111111111110001;
1832 let Inst{3-0} = dst;
1833 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001834}
1835
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001836// SP is marked as a use to prevent stack-pointer assignments that appear
1837// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001838let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001839 // FIXME: Do we really need a non-predicated version? If so, it should
1840 // at least be a pseudo instruction expanding to the predicated version
1841 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001842 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001843 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001844 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001845 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001846 Requires<[IsARM]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001847 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001848 bits<24> func;
1849 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001850 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001851 }
Evan Cheng277f0742007-06-19 21:05:09 +00001852
Jason W Kim685c3502011-02-04 19:47:15 +00001853 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001854 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001855 [(ARMcall_pred tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001856 Requires<[IsARM]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001857 bits<24> func;
1858 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001859 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001860 }
Evan Cheng277f0742007-06-19 21:05:09 +00001861
Evan Chenga8e29892007-01-19 07:51:42 +00001862 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001863 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001864 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001865 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001866 Requires<[IsARM, HasV5T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001867 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001868 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001869 let Inst{3-0} = func;
1870 }
1871
1872 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1873 IIC_Br, "blx", "\t$func",
1874 [(ARMcall_pred GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001875 Requires<[IsARM, HasV5T]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001876 bits<4> func;
1877 let Inst{27-4} = 0b000100101111111111110011;
1878 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001879 }
1880
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001881 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001882 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001883 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001884 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001885 Requires<[IsARM, HasV4T]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001886
1887 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001888 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001889 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001890 Requires<[IsARM, NoV4T]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001891
1892 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1893 // return stack predictor.
1894 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1895 (ins bl_target:$func, variable_ops),
1896 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001897 Requires<[IsARM]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001898}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001899
David Goodwin1a8f36e2009-08-12 18:31:53 +00001900let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001901 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1902 // a two-value operand where a dag node expects two operands. :(
1903 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1904 IIC_Br, "b", "\t$target",
1905 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1906 bits<24> target;
1907 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001908 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001909 }
1910
Evan Chengaeafca02007-05-16 07:45:54 +00001911 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001912 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001913 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001914 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1915 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001916 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001917 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001918 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001919
Jim Grosbach2dc77682010-11-29 18:37:44 +00001920 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1921 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001922 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001923 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001924 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001925 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1926 // into i12 and rs suffixed versions.
1927 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001928 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001929 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001930 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001931 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001932 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001933 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001934 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001935 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001936 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001937 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001938 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001939
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001940}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001941
Jim Grosbachcf121c32011-07-28 21:57:55 +00001942// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001943def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001944 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001945 Requires<[IsARM, HasV5T]> {
1946 let Inst{31-25} = 0b1111101;
1947 bits<25> target;
1948 let Inst{23-0} = target{24-1};
1949 let Inst{24} = target{0};
1950}
1951
Jim Grosbach898e7e22011-07-13 20:25:01 +00001952// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001953def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001954 [/* pattern left blank */]> {
1955 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001956 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001957 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001958 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001959 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001960}
1961
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001962// Tail calls.
1963
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001964let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
1965 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1966 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001967
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001968 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1969 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001970
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001971 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1972 4, IIC_Br, [],
1973 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1974 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001975
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001976 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1977 4, IIC_Br, [],
1978 (BX GPR:$dst)>,
1979 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001980}
1981
Jim Grosbachd30970f2011-08-11 22:30:30 +00001982// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001983def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1984 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001985 bits<4> opt;
1986 let Inst{23-4} = 0b01100000000000000111;
1987 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001988}
1989
Jim Grosbached838482011-07-26 16:24:27 +00001990// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001991let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001992def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001993 bits<24> svc;
1994 let Inst{23-0} = svc;
1995}
Johnny Chen85d5a892010-02-10 18:02:25 +00001996}
1997
Jim Grosbach5a287482011-07-29 17:51:39 +00001998// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001999class SRSI<bit wb, string asm>
2000 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2001 NoItinerary, asm, "", []> {
2002 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002003 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002004 let Inst{27-25} = 0b100;
2005 let Inst{22} = 1;
2006 let Inst{21} = wb;
2007 let Inst{20} = 0;
2008 let Inst{19-16} = 0b1101; // SP
2009 let Inst{15-5} = 0b00000101000;
2010 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002011}
2012
Jim Grosbache1cf5902011-07-29 20:26:09 +00002013def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2014 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002015}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002016def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2017 let Inst{24-23} = 0;
2018}
2019def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2020 let Inst{24-23} = 0b10;
2021}
2022def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2023 let Inst{24-23} = 0b10;
2024}
2025def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2026 let Inst{24-23} = 0b01;
2027}
2028def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2029 let Inst{24-23} = 0b01;
2030}
2031def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2032 let Inst{24-23} = 0b11;
2033}
2034def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2035 let Inst{24-23} = 0b11;
2036}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002037
Jim Grosbach5a287482011-07-29 17:51:39 +00002038// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002039class RFEI<bit wb, string asm>
2040 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2041 NoItinerary, asm, "", []> {
2042 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002043 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002044 let Inst{27-25} = 0b100;
2045 let Inst{22} = 0;
2046 let Inst{21} = wb;
2047 let Inst{20} = 1;
2048 let Inst{19-16} = Rn;
2049 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002050}
2051
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002052def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2053 let Inst{24-23} = 0;
2054}
2055def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2056 let Inst{24-23} = 0;
2057}
2058def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2059 let Inst{24-23} = 0b10;
2060}
2061def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2062 let Inst{24-23} = 0b10;
2063}
2064def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2065 let Inst{24-23} = 0b01;
2066}
2067def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2068 let Inst{24-23} = 0b01;
2069}
2070def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2071 let Inst{24-23} = 0b11;
2072}
2073def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2074 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002075}
2076
Evan Chenga8e29892007-01-19 07:51:42 +00002077//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002078// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002079//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002080
Evan Chenga8e29892007-01-19 07:51:42 +00002081// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002082
2083
Evan Cheng7e2fe912010-10-28 06:47:08 +00002084defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002085 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002086defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002087 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002088defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002089 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002090defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002091 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002092
Evan Chengfa775d02007-03-19 07:20:03 +00002093// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002094let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002095 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002096def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002097 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2098 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002099 bits<4> Rt;
2100 bits<17> addr;
2101 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2102 let Inst{19-16} = 0b1111;
2103 let Inst{15-12} = Rt;
2104 let Inst{11-0} = addr{11-0}; // imm12
2105}
Evan Chengfa775d02007-03-19 07:20:03 +00002106
Evan Chenga8e29892007-01-19 07:51:42 +00002107// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002108def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002109 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2110 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002111
Evan Chenga8e29892007-01-19 07:51:42 +00002112// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002113def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002114 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2115 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002116
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002117def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002118 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2119 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002120
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002121let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002122// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002123def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2124 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002125 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002126 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002127}
Rafael Espindolac391d162006-10-23 20:34:27 +00002128
Evan Chenga8e29892007-01-19 07:51:42 +00002129// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002130multiclass AI2_ldridx<bit isByte, string opc,
2131 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002132 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002133 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002134 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002135 bits<17> addr;
2136 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002137 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002138 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002139 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002140 let DecoderMethod = "DecodeLDRPreImm";
2141 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2142 }
2143
2144 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002145 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002146 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2147 bits<17> addr;
2148 let Inst{25} = 1;
2149 let Inst{23} = addr{12};
2150 let Inst{19-16} = addr{16-13};
2151 let Inst{11-0} = addr{11-0};
2152 let Inst{4} = 0;
2153 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002154 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002155 }
Owen Anderson793e7962011-07-26 20:54:26 +00002156
2157 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002158 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002159 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002160 opc, "\t$Rt, $addr, $offset",
2161 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002162 // {12} isAdd
2163 // {11-0} imm12/Rm
2164 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002165 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002166 let Inst{25} = 1;
2167 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002168 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002169 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002170
2171 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002172 }
2173
2174 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002175 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002176 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002177 opc, "\t$Rt, $addr, $offset",
2178 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002179 // {12} isAdd
2180 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002181 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002182 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002183 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002184 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002185 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002186 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002187
2188 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002189 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002190
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002191}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002192
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002193let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002194// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2195// IIC_iLoad_siu depending on whether it the offset register is shifted.
2196defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2197defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002198}
Rafael Espindola450856d2006-12-12 00:37:38 +00002199
Jim Grosbach45251b32011-08-11 20:41:13 +00002200multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2201 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002202 (ins addrmode3:$addr), IndexModePre,
2203 LdMiscFrm, itin,
2204 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2205 bits<14> addr;
2206 let Inst{23} = addr{8}; // U bit
2207 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2208 let Inst{19-16} = addr{12-9}; // Rn
2209 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2210 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002211 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002212 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002213 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002214 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002215 (ins addr_offset_none:$addr, am3offset:$offset),
2216 IndexModePost, LdMiscFrm, itin,
2217 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2218 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002219 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002220 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002221 let Inst{23} = offset{8}; // U bit
2222 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002223 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002224 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2225 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002226 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002227 }
2228}
Rafael Espindola4e307642006-09-08 16:59:47 +00002229
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002230let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002231defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2232defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2233defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002234let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002235def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002236 (ins addrmode3:$addr), IndexModePre,
2237 LdMiscFrm, IIC_iLoad_d_ru,
2238 "ldrd", "\t$Rt, $Rt2, $addr!",
2239 "$addr.base = $Rn_wb", []> {
2240 bits<14> addr;
2241 let Inst{23} = addr{8}; // U bit
2242 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2243 let Inst{19-16} = addr{12-9}; // Rn
2244 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2245 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002246 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002247 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002248}
Jim Grosbach45251b32011-08-11 20:41:13 +00002249def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002250 (ins addr_offset_none:$addr, am3offset:$offset),
2251 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2252 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2253 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002254 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002255 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002256 let Inst{23} = offset{8}; // U bit
2257 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002258 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002259 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2260 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002261 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002262}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002263} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002264} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002265
Jim Grosbach89958d52011-08-11 21:41:59 +00002266// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002267let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002268def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2269 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2270 IndexModePost, LdFrm, IIC_iLoad_ru,
2271 "ldrt", "\t$Rt, $addr, $offset",
2272 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002273 // {12} isAdd
2274 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002275 bits<14> offset;
2276 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002277 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002278 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002279 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002280 let Inst{19-16} = addr;
2281 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002282 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002283 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002284 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2285}
Jim Grosbach59999262011-08-10 23:43:54 +00002286
2287def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2288 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002289 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002290 "ldrt", "\t$Rt, $addr, $offset",
2291 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002292 // {12} isAdd
2293 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002294 bits<14> offset;
2295 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002296 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002297 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002298 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002299 let Inst{19-16} = addr;
2300 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002301 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002302}
Jim Grosbach3148a652011-08-08 23:28:47 +00002303
2304def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2305 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2306 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2307 "ldrbt", "\t$Rt, $addr, $offset",
2308 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002309 // {12} isAdd
2310 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002311 bits<14> offset;
2312 bits<4> addr;
2313 let Inst{25} = 1;
2314 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002315 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002316 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002317 let Inst{11-5} = offset{11-5};
2318 let Inst{4} = 0;
2319 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002320 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002321}
2322
2323def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2324 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2325 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2326 "ldrbt", "\t$Rt, $addr, $offset",
2327 "$addr.base = $Rn_wb", []> {
2328 // {12} isAdd
2329 // {11-0} imm12/Rm
2330 bits<14> offset;
2331 bits<4> addr;
2332 let Inst{25} = 0;
2333 let Inst{23} = offset{12};
2334 let Inst{21} = 1; // overwrite
2335 let Inst{19-16} = addr;
2336 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002337 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002338}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002339
2340multiclass AI3ldrT<bits<4> op, string opc> {
2341 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2342 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2343 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2344 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2345 bits<9> offset;
2346 let Inst{23} = offset{8};
2347 let Inst{22} = 1;
2348 let Inst{11-8} = offset{7-4};
2349 let Inst{3-0} = offset{3-0};
2350 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2351 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002352 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002353 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2354 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2355 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2356 bits<5> Rm;
2357 let Inst{23} = Rm{4};
2358 let Inst{22} = 0;
2359 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002360 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002361 let Inst{3-0} = Rm{3-0};
2362 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002363 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002364 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002365}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002366
2367defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2368defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2369defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002370}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002371
Evan Chenga8e29892007-01-19 07:51:42 +00002372// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002373
2374// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002375def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002376 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2377 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002378
Evan Chenga8e29892007-01-19 07:51:42 +00002379// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002380let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2381def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002382 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002383 "strd", "\t$Rt, $src2, $addr", []>,
2384 Requires<[IsARM, HasV5TE]> {
2385 let Inst{21} = 0;
2386}
Evan Chenga8e29892007-01-19 07:51:42 +00002387
2388// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002389multiclass AI2_stridx<bit isByte, string opc,
2390 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002391 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2392 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002393 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002394 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2395 bits<17> addr;
2396 let Inst{25} = 0;
2397 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2398 let Inst{19-16} = addr{16-13}; // Rn
2399 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002400 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002401 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002402 }
Evan Chenga8e29892007-01-19 07:51:42 +00002403
Jim Grosbach19dec202011-08-05 20:35:44 +00002404 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002405 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002406 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002407 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2408 bits<17> addr;
2409 let Inst{25} = 1;
2410 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2411 let Inst{19-16} = addr{16-13}; // Rn
2412 let Inst{11-0} = addr{11-0};
2413 let Inst{4} = 0; // Inst{4} = 0
2414 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002415 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002416 }
2417 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2418 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002419 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002420 opc, "\t$Rt, $addr, $offset",
2421 "$addr.base = $Rn_wb", []> {
2422 // {12} isAdd
2423 // {11-0} imm12/Rm
2424 bits<14> offset;
2425 bits<4> addr;
2426 let Inst{25} = 1;
2427 let Inst{23} = offset{12};
2428 let Inst{19-16} = addr;
2429 let Inst{11-0} = offset{11-0};
Silviu Baranga169e9ba2012-05-11 09:28:27 +00002430 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002431
2432 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002433 }
Owen Anderson793e7962011-07-26 20:54:26 +00002434
Jim Grosbach19dec202011-08-05 20:35:44 +00002435 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2436 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002437 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002438 opc, "\t$Rt, $addr, $offset",
2439 "$addr.base = $Rn_wb", []> {
2440 // {12} isAdd
2441 // {11-0} imm12/Rm
2442 bits<14> offset;
2443 bits<4> addr;
2444 let Inst{25} = 0;
2445 let Inst{23} = offset{12};
2446 let Inst{19-16} = addr;
2447 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002448
2449 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002450 }
2451}
Owen Anderson793e7962011-07-26 20:54:26 +00002452
Jim Grosbach19dec202011-08-05 20:35:44 +00002453let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002454// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2455// IIC_iStore_siu depending on whether it the offset register is shifted.
2456defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2457defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002458}
Evan Chenga8e29892007-01-19 07:51:42 +00002459
Jim Grosbach19dec202011-08-05 20:35:44 +00002460def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2461 am2offset_reg:$offset),
2462 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2463 am2offset_reg:$offset)>;
2464def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2465 am2offset_imm:$offset),
2466 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2467 am2offset_imm:$offset)>;
2468def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2469 am2offset_reg:$offset),
2470 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2471 am2offset_reg:$offset)>;
2472def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2473 am2offset_imm:$offset),
2474 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2475 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002476
Jim Grosbach19dec202011-08-05 20:35:44 +00002477// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2478// put the patterns on the instruction definitions directly as ISel wants
2479// the address base and offset to be separate operands, not a single
2480// complex operand like we represent the instructions themselves. The
2481// pseudos map between the two.
2482let usesCustomInserter = 1,
2483 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2484def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2485 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2486 4, IIC_iStore_ru,
2487 [(set GPR:$Rn_wb,
2488 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2489def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2490 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2491 4, IIC_iStore_ru,
2492 [(set GPR:$Rn_wb,
2493 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2494def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2495 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2496 4, IIC_iStore_ru,
2497 [(set GPR:$Rn_wb,
2498 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2499def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2500 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2501 4, IIC_iStore_ru,
2502 [(set GPR:$Rn_wb,
2503 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002504def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2505 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2506 4, IIC_iStore_ru,
2507 [(set GPR:$Rn_wb,
2508 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002509}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002510
Evan Chenga8e29892007-01-19 07:51:42 +00002511
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002512
2513def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2514 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2515 StMiscFrm, IIC_iStore_bh_ru,
2516 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2517 bits<14> addr;
2518 let Inst{23} = addr{8}; // U bit
2519 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2520 let Inst{19-16} = addr{12-9}; // Rn
2521 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2522 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2523 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002524 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002525}
2526
2527def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2528 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2529 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2530 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2531 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2532 addr_offset_none:$addr,
2533 am3offset:$offset))]> {
2534 bits<10> offset;
2535 bits<4> addr;
2536 let Inst{23} = offset{8}; // U bit
2537 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2538 let Inst{19-16} = addr;
2539 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2540 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002541 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002542}
Evan Chenga8e29892007-01-19 07:51:42 +00002543
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002544let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002545def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002546 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2547 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2548 "strd", "\t$Rt, $Rt2, $addr!",
2549 "$addr.base = $Rn_wb", []> {
2550 bits<14> addr;
2551 let Inst{23} = addr{8}; // U bit
2552 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2553 let Inst{19-16} = addr{12-9}; // Rn
2554 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2555 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002556 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002557 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002558}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002559
Jim Grosbach45251b32011-08-11 20:41:13 +00002560def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002561 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2562 am3offset:$offset),
2563 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2564 "strd", "\t$Rt, $Rt2, $addr, $offset",
2565 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002566 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002567 bits<4> addr;
2568 let Inst{23} = offset{8}; // U bit
2569 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2570 let Inst{19-16} = addr;
2571 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2572 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002573 let DecoderMethod = "DecodeAddrMode3Instruction";
2574}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002575} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002576
Jim Grosbach7ce05792011-08-03 23:50:40 +00002577// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002578
Jim Grosbach10348e72011-08-11 20:04:56 +00002579def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2580 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2581 IndexModePost, StFrm, IIC_iStore_bh_ru,
2582 "strbt", "\t$Rt, $addr, $offset",
2583 "$addr.base = $Rn_wb", []> {
2584 // {12} isAdd
2585 // {11-0} imm12/Rm
2586 bits<14> offset;
2587 bits<4> addr;
2588 let Inst{25} = 1;
2589 let Inst{23} = offset{12};
2590 let Inst{21} = 1; // overwrite
2591 let Inst{19-16} = addr;
2592 let Inst{11-5} = offset{11-5};
2593 let Inst{4} = 0;
2594 let Inst{3-0} = offset{3-0};
2595 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2596}
2597
2598def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2599 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2600 IndexModePost, StFrm, IIC_iStore_bh_ru,
2601 "strbt", "\t$Rt, $addr, $offset",
2602 "$addr.base = $Rn_wb", []> {
2603 // {12} isAdd
2604 // {11-0} imm12/Rm
2605 bits<14> offset;
2606 bits<4> addr;
2607 let Inst{25} = 0;
2608 let Inst{23} = offset{12};
2609 let Inst{21} = 1; // overwrite
2610 let Inst{19-16} = addr;
2611 let Inst{11-0} = offset{11-0};
2612 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2613}
2614
Jim Grosbach342ebd52011-08-11 22:18:00 +00002615let mayStore = 1, neverHasSideEffects = 1 in {
2616def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2617 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2618 IndexModePost, StFrm, IIC_iStore_ru,
2619 "strt", "\t$Rt, $addr, $offset",
2620 "$addr.base = $Rn_wb", []> {
2621 // {12} isAdd
2622 // {11-0} imm12/Rm
2623 bits<14> offset;
2624 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002625 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002626 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002627 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002628 let Inst{19-16} = addr;
2629 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002630 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002631 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002632 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002633}
2634
Jim Grosbach342ebd52011-08-11 22:18:00 +00002635def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2636 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2637 IndexModePost, StFrm, IIC_iStore_ru,
2638 "strt", "\t$Rt, $addr, $offset",
2639 "$addr.base = $Rn_wb", []> {
2640 // {12} isAdd
2641 // {11-0} imm12/Rm
2642 bits<14> offset;
2643 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002644 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002645 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002646 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002647 let Inst{19-16} = addr;
2648 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002649 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002650}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002651}
2652
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002653
Jim Grosbach7ce05792011-08-03 23:50:40 +00002654multiclass AI3strT<bits<4> op, string opc> {
2655 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2656 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2657 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2658 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2659 bits<9> offset;
2660 let Inst{23} = offset{8};
2661 let Inst{22} = 1;
2662 let Inst{11-8} = offset{7-4};
2663 let Inst{3-0} = offset{3-0};
2664 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2665 }
2666 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2667 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2668 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2669 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2670 bits<5> Rm;
2671 let Inst{23} = Rm{4};
2672 let Inst{22} = 0;
2673 let Inst{11-8} = 0;
2674 let Inst{3-0} = Rm{3-0};
2675 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2676 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002677}
2678
Jim Grosbach7ce05792011-08-03 23:50:40 +00002679
2680defm STRHT : AI3strT<0b1011, "strht">;
2681
2682
Evan Chenga8e29892007-01-19 07:51:42 +00002683//===----------------------------------------------------------------------===//
2684// Load / store multiple Instructions.
2685//
2686
Jim Grosbach27debd62011-12-13 21:48:29 +00002687multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002688 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002689 // IA is the default, so no need for an explicit suffix on the
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002690 // mnemonic here. Without it is the canonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002691 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002692 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2693 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002694 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002695 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002696 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002697 let Inst{21} = 0; // No writeback
2698 let Inst{20} = L_bit;
2699 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002700 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002701 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2702 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002703 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002704 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002705 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002706 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002707 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002708
2709 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002710 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002711 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002712 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2713 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002714 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002715 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002716 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002717 let Inst{21} = 0; // No writeback
2718 let Inst{20} = L_bit;
2719 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002720 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002721 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2722 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002723 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002724 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002725 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002726 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002727 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002728
2729 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002730 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002731 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002732 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2733 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002734 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002735 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002736 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002737 let Inst{21} = 0; // No writeback
2738 let Inst{20} = L_bit;
2739 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002740 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002741 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2742 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002743 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002744 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002745 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002746 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002747 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002748
2749 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002750 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002751 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002752 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2753 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002754 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002755 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002756 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002757 let Inst{21} = 0; // No writeback
2758 let Inst{20} = L_bit;
2759 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002760 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002761 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2762 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002763 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002764 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002765 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002766 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002767 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002768
2769 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002770 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002771}
Bill Wendling6c470b82010-11-13 09:09:38 +00002772
Bill Wendlingc93989a2010-11-13 11:20:05 +00002773let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002774
2775let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002776defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2777 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002778
2779let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002780defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2781 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002782
2783} // neverHasSideEffects
2784
Bill Wendling73fe34a2010-11-16 01:16:36 +00002785// FIXME: remove when we have a way to marking a MI with these properties.
2786// FIXME: Should pc be an implicit operand like PICADD, etc?
2787let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2788 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002789def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2790 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002791 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002792 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002793 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002794
Jim Grosbach27debd62011-12-13 21:48:29 +00002795let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2796defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2797 IIC_iLoad_mu>;
2798
2799let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2800defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2801 IIC_iStore_mu>;
2802
2803
2804
Evan Chenga8e29892007-01-19 07:51:42 +00002805//===----------------------------------------------------------------------===//
2806// Move Instructions.
2807//
2808
Evan Chengcd799b92009-06-12 20:46:18 +00002809let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002810def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2811 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2812 bits<4> Rd;
2813 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002814
Johnny Chen103bf952011-04-01 23:30:25 +00002815 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002816 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002817 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002818 let Inst{3-0} = Rm;
2819 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002820}
2821
Andrew Trick90b7b122011-10-18 19:18:52 +00002822def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002823 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2824
Dale Johannesen38d5f042010-06-15 22:24:08 +00002825// A version for the smaller set of tail call registers.
2826let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002827def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002828 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2829 bits<4> Rd;
2830 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002831
Dale Johannesen38d5f042010-06-15 22:24:08 +00002832 let Inst{11-4} = 0b00000000;
2833 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002834 let Inst{3-0} = Rm;
2835 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002836}
2837
Owen Andersonde317f42011-08-09 23:33:27 +00002838def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002839 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002840 "mov", "\t$Rd, $src",
2841 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002842 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002843 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002844 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002845 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002846 let Inst{11-8} = src{11-8};
2847 let Inst{7} = 0;
2848 let Inst{6-5} = src{6-5};
2849 let Inst{4} = 1;
2850 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002851 let Inst{25} = 0;
2852}
Evan Chenga2515702007-03-19 07:09:02 +00002853
Owen Anderson152d4a42011-07-21 23:38:37 +00002854def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2855 DPSoRegImmFrm, IIC_iMOVsr,
2856 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2857 UnaryDP {
2858 bits<4> Rd;
2859 bits<12> src;
2860 let Inst{15-12} = Rd;
2861 let Inst{19-16} = 0b0000;
2862 let Inst{11-5} = src{11-5};
2863 let Inst{4} = 0;
2864 let Inst{3-0} = src{3-0};
2865 let Inst{25} = 0;
2866}
2867
Evan Chengc4af4632010-11-17 20:13:28 +00002868let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002869def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2870 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002871 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002872 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002873 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002874 let Inst{15-12} = Rd;
2875 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002876 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002877}
2878
Evan Chengc4af4632010-11-17 20:13:28 +00002879let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002880def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002881 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002882 "movw", "\t$Rd, $imm",
2883 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002884 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002885 bits<4> Rd;
2886 bits<16> imm;
2887 let Inst{15-12} = Rd;
2888 let Inst{11-0} = imm{11-0};
2889 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002890 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002891 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002892 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002893}
2894
Jim Grosbachffa32252011-07-19 19:13:28 +00002895def : InstAlias<"mov${p} $Rd, $imm",
2896 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2897 Requires<[IsARM]>;
2898
Evan Cheng53519f02011-01-21 18:55:51 +00002899def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2900 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002901
2902let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002903def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2904 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002905 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002906 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002907 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002908 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002909 lo16AllZero:$imm))]>, UnaryDP,
2910 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002911 bits<4> Rd;
2912 bits<16> imm;
2913 let Inst{15-12} = Rd;
2914 let Inst{11-0} = imm{11-0};
2915 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002916 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002917 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002918 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002919}
Evan Cheng13ab0202007-07-10 18:08:01 +00002920
Evan Cheng53519f02011-01-21 18:55:51 +00002921def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2922 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002923
2924} // Constraints
2925
Evan Cheng20956592009-10-21 08:15:52 +00002926def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2927 Requires<[IsARM, HasV6T2]>;
2928
David Goodwinca01a8d2009-09-01 18:32:09 +00002929let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002930def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002931 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2932 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002933
2934// These aren't really mov instructions, but we have to define them this way
2935// due to flag operands.
2936
Evan Cheng071a2792007-09-11 19:55:27 +00002937let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002938def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002939 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2940 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002941def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002942 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2943 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002944}
Evan Chenga8e29892007-01-19 07:51:42 +00002945
Evan Chenga8e29892007-01-19 07:51:42 +00002946//===----------------------------------------------------------------------===//
2947// Extend Instructions.
2948//
2949
2950// Sign extenders
2951
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002952def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002953 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002954def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002955 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002956
Jim Grosbach70327412011-07-27 17:48:13 +00002957def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002958 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002959def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002960 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002961
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002962def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002963
Jim Grosbach70327412011-07-27 17:48:13 +00002964def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002965
2966// Zero extenders
2967
2968let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002969def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002970 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002971def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002972 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002973def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002974 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002975
Jim Grosbach542f6422010-07-28 23:25:44 +00002976// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2977// The transformation should probably be done as a combiner action
2978// instead so we can include a check for masking back in the upper
2979// eight bits of the source into the lower eight bits of the result.
2980//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002981// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002982def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002983 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002984
Jim Grosbach70327412011-07-27 17:48:13 +00002985def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002986 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002987def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002988 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002989}
2990
Evan Chenga8e29892007-01-19 07:51:42 +00002991// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002992def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002993
Evan Chenga8e29892007-01-19 07:51:42 +00002994
Owen Anderson33e57512011-08-10 00:03:03 +00002995def SBFX : I<(outs GPRnopc:$Rd),
2996 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002997 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002998 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002999 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003000 bits<4> Rd;
3001 bits<4> Rn;
3002 bits<5> lsb;
3003 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003004 let Inst{27-21} = 0b0111101;
3005 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003006 let Inst{20-16} = width;
3007 let Inst{15-12} = Rd;
3008 let Inst{11-7} = lsb;
3009 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003010}
3011
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003012def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003013 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003014 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003015 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003016 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003017 bits<4> Rd;
3018 bits<4> Rn;
3019 bits<5> lsb;
3020 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003021 let Inst{27-21} = 0b0111111;
3022 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003023 let Inst{20-16} = width;
3024 let Inst{15-12} = Rd;
3025 let Inst{11-7} = lsb;
3026 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003027}
3028
Evan Chenga8e29892007-01-19 07:51:42 +00003029//===----------------------------------------------------------------------===//
3030// Arithmetic Instructions.
3031//
3032
Jim Grosbach26421962008-10-14 20:36:24 +00003033defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003034 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003035 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003036defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003037 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003038 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003039
Evan Chengc85e8322007-07-05 07:13:32 +00003040// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003041//
Andrew Trick90b7b122011-10-18 19:18:52 +00003042// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3043// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003044// AdjustInstrPostInstrSelection where we determine whether or not to
3045// set the "s" bit based on CPSR liveness.
3046//
Andrew Trick90b7b122011-10-18 19:18:52 +00003047// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003048// support for an optional CPSR definition that corresponds to the DAG
3049// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003050defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3051 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3052defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3053 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003054
Evan Cheng62674222009-06-25 23:34:10 +00003055defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003056 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003057 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003058defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003059 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003060 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003061
Evan Cheng342e3162011-08-30 01:34:54 +00003062defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3063 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3064 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003065
3066// FIXME: Eliminate them if we can write def : Pat patterns which defines
3067// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003068defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3069 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003070
Evan Cheng342e3162011-08-30 01:34:54 +00003071defm RSC : AI1_rsc_irs<0b0111, "rsc",
3072 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3073 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003074
Evan Chenga8e29892007-01-19 07:51:42 +00003075// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003076// The assume-no-carry-in form uses the negation of the input since add/sub
3077// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3078// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3079// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003080def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3081 (SUBri GPR:$src, so_imm_neg:$imm)>;
3082def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3083 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3084
Evan Chengfc472532012-06-23 00:29:06 +00003085def : ARMPat<(add GPR:$src, imm0_65535_neg:$imm),
3086 (SUBrr GPR:$src, (MOVi16 (imm_neg_XFORM imm:$imm)))>;
3087def : ARMPat<(ARMaddc GPR:$src, imm0_65535_neg:$imm),
3088 (SUBSrr GPR:$src, (MOVi16 (imm_neg_XFORM imm:$imm)))>;
3089
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003090// The with-carry-in form matches bitwise not instead of the negation.
3091// Effectively, the inverse interpretation of the carry flag already accounts
3092// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003093def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3094 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003095
3096// Note: These are implemented in C++ code, because they have to generate
3097// ADD/SUBrs instructions, which use a complex pattern that a xform function
3098// cannot produce.
3099// (mul X, 2^n+1) -> (add (X << n), X)
3100// (mul X, 2^n-1) -> (rsb X, (X << n))
3101
Jim Grosbach7931df32011-07-22 18:06:01 +00003102// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003103// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003104class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003105 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003106 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3107 string asm = "\t$Rd, $Rn, $Rm">
3108 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003109 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003110 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003111 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003112 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003113 let Inst{11-4} = op11_4;
3114 let Inst{19-16} = Rn;
3115 let Inst{15-12} = Rd;
3116 let Inst{3-0} = Rm;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003117
Silviu Baranga82e1bba2012-04-05 16:13:15 +00003118 let Unpredictable{11-8} = 0b1111;
Johnny Chen08b85f32010-02-13 01:21:01 +00003119}
3120
Jim Grosbach7931df32011-07-22 18:06:01 +00003121// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003122
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003123def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003124 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3125 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003126def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003127 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3128 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3129def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3130 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003131 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003132def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3133 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003134 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003135
3136def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3137def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3138def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3139def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3140def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3141def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3142def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3143def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3144def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3145def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3146def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3147def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003148
Jim Grosbach7931df32011-07-22 18:06:01 +00003149// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003150
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003151def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3152def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3153def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3154def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3155def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3156def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3157def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3158def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3159def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3160def USAX : AAI<0b01100101, 0b11110101, "usax">;
3161def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3162def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003163
Jim Grosbach7931df32011-07-22 18:06:01 +00003164// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003165
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003166def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3167def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3168def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3169def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3170def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3171def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3172def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3173def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3174def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3175def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3176def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3177def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003178
Jim Grosbachd30970f2011-08-11 22:30:30 +00003179// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003180
Jim Grosbach70987fb2010-10-18 23:35:38 +00003181def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003182 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003183 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003184 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003185 bits<4> Rd;
3186 bits<4> Rn;
3187 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003188 let Inst{27-20} = 0b01111000;
3189 let Inst{15-12} = 0b1111;
3190 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003191 let Inst{19-16} = Rd;
3192 let Inst{11-8} = Rm;
3193 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003194}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003195def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003196 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003197 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003198 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003199 bits<4> Rd;
3200 bits<4> Rn;
3201 bits<4> Rm;
3202 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003203 let Inst{27-20} = 0b01111000;
3204 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003205 let Inst{19-16} = Rd;
3206 let Inst{15-12} = Ra;
3207 let Inst{11-8} = Rm;
3208 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003209}
3210
Jim Grosbachd30970f2011-08-11 22:30:30 +00003211// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003212
Owen Anderson33e57512011-08-10 00:03:03 +00003213def SSAT : AI<(outs GPRnopc:$Rd),
3214 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003215 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003216 bits<4> Rd;
3217 bits<5> sat_imm;
3218 bits<4> Rn;
3219 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003220 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003221 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003222 let Inst{20-16} = sat_imm;
3223 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003224 let Inst{11-7} = sh{4-0};
3225 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003226 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003227}
3228
Owen Anderson33e57512011-08-10 00:03:03 +00003229def SSAT16 : AI<(outs GPRnopc:$Rd),
3230 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003231 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003232 bits<4> Rd;
3233 bits<4> sat_imm;
3234 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003235 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003236 let Inst{11-4} = 0b11110011;
3237 let Inst{15-12} = Rd;
3238 let Inst{19-16} = sat_imm;
3239 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003240}
3241
Owen Anderson33e57512011-08-10 00:03:03 +00003242def USAT : AI<(outs GPRnopc:$Rd),
3243 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003244 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003245 bits<4> Rd;
3246 bits<5> sat_imm;
3247 bits<4> Rn;
3248 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003249 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003250 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003251 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003252 let Inst{11-7} = sh{4-0};
3253 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003254 let Inst{20-16} = sat_imm;
3255 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003256}
3257
Owen Anderson33e57512011-08-10 00:03:03 +00003258def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003259 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003260 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003261 bits<4> Rd;
3262 bits<4> sat_imm;
3263 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003264 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003265 let Inst{11-4} = 0b11110011;
3266 let Inst{15-12} = Rd;
3267 let Inst{19-16} = sat_imm;
3268 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003269}
Evan Chenga8e29892007-01-19 07:51:42 +00003270
Owen Anderson33e57512011-08-10 00:03:03 +00003271def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3272 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3273def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3274 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003275
Evan Chenga8e29892007-01-19 07:51:42 +00003276//===----------------------------------------------------------------------===//
3277// Bitwise Instructions.
3278//
3279
Jim Grosbach26421962008-10-14 20:36:24 +00003280defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003281 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003282 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003283defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003284 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003285 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003286defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003287 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003288 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003289defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003290 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003291 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003292
Jim Grosbachc29769b2011-07-28 19:46:12 +00003293// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3294// like in the actual instruction encoding. The complexity of mapping the mask
3295// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3296// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003297def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003298 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003299 "bfc", "\t$Rd, $imm", "$src = $Rd",
3300 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003301 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003302 bits<4> Rd;
3303 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003304 let Inst{27-21} = 0b0111110;
3305 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003306 let Inst{15-12} = Rd;
3307 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003308 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003309}
3310
Johnny Chenb2503c02010-02-17 06:31:48 +00003311// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003312def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3313 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3314 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3315 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3316 bf_inv_mask_imm:$imm))]>,
3317 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003318 bits<4> Rd;
3319 bits<4> Rn;
3320 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003321 let Inst{27-21} = 0b0111110;
3322 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003323 let Inst{15-12} = Rd;
3324 let Inst{11-7} = imm{4-0}; // lsb
3325 let Inst{20-16} = imm{9-5}; // width
3326 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003327}
3328
Jim Grosbach36860462010-10-21 22:19:32 +00003329def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3330 "mvn", "\t$Rd, $Rm",
3331 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3332 bits<4> Rd;
3333 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003334 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003335 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003336 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003337 let Inst{15-12} = Rd;
3338 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003339}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003340def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3341 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003342 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003343 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003344 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003345 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003346 let Inst{19-16} = 0b0000;
3347 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003348 let Inst{11-5} = shift{11-5};
3349 let Inst{4} = 0;
3350 let Inst{3-0} = shift{3-0};
3351}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003352def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3353 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003354 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3355 bits<4> Rd;
3356 bits<12> shift;
3357 let Inst{25} = 0;
3358 let Inst{19-16} = 0b0000;
3359 let Inst{15-12} = Rd;
3360 let Inst{11-8} = shift{11-8};
3361 let Inst{7} = 0;
3362 let Inst{6-5} = shift{6-5};
3363 let Inst{4} = 1;
3364 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003365}
Evan Chengc4af4632010-11-17 20:13:28 +00003366let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003367def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3368 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3369 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3370 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003371 bits<12> imm;
3372 let Inst{25} = 1;
3373 let Inst{19-16} = 0b0000;
3374 let Inst{15-12} = Rd;
3375 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003376}
Evan Chenga8e29892007-01-19 07:51:42 +00003377
3378def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3379 (BICri GPR:$src, so_imm_not:$imm)>;
3380
3381//===----------------------------------------------------------------------===//
3382// Multiply Instructions.
3383//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003384class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3385 string opc, string asm, list<dag> pattern>
3386 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3387 bits<4> Rd;
3388 bits<4> Rm;
3389 bits<4> Rn;
3390 let Inst{19-16} = Rd;
3391 let Inst{11-8} = Rm;
3392 let Inst{3-0} = Rn;
3393}
3394class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3395 string opc, string asm, list<dag> pattern>
3396 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3397 bits<4> RdLo;
3398 bits<4> RdHi;
3399 bits<4> Rm;
3400 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003401 let Inst{19-16} = RdHi;
3402 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003403 let Inst{11-8} = Rm;
3404 let Inst{3-0} = Rn;
3405}
Evan Chenga8e29892007-01-19 07:51:42 +00003406
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003407// FIXME: The v5 pseudos are only necessary for the additional Constraint
3408// property. Remove them when it's possible to add those properties
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003409// on an individual MachineInstr, not just an instruction description.
Jim Grosbach2a22b692012-04-19 23:59:26 +00003410let isCommutable = 1, TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003411def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd),
3412 (ins GPRnopc:$Rn, GPRnopc:$Rm),
3413 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
3414 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
3415 Requires<[IsARM, HasV6]> {
Johnny Chen597028c2011-04-04 23:57:05 +00003416 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003417 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003418}
Evan Chenga8e29892007-01-19 07:51:42 +00003419
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003420let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003421def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003422 pred:$p, cc_out:$s),
3423 4, IIC_iMUL32,
3424 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3425 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
3426 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003427}
3428
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003429def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003430 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003431 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3432 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003433 bits<4> Ra;
3434 let Inst{15-12} = Ra;
3435}
Evan Chenga8e29892007-01-19 07:51:42 +00003436
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003437let Constraints = "@earlyclobber $Rd" in
3438def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003439 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
3440 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003441 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3442 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3443 Requires<[IsARM, NoV6]>;
3444
Jim Grosbach65711012010-11-19 22:22:37 +00003445def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3446 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3447 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003448 Requires<[IsARM, HasV6T2]> {
3449 bits<4> Rd;
3450 bits<4> Rm;
3451 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003452 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003453 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003454 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003455 let Inst{11-8} = Rm;
3456 let Inst{3-0} = Rn;
3457}
Evan Chengedcbada2009-07-06 22:05:45 +00003458
Evan Chenga8e29892007-01-19 07:51:42 +00003459// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003460let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003461let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003462def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003463 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003464 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3465 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003466
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003467def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003468 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003469 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3470 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003471
3472let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3473def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3474 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003475 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003476 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3477 Requires<[IsARM, NoV6]>;
3478
3479def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3480 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003481 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003482 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3483 Requires<[IsARM, NoV6]>;
3484}
Evan Cheng8de898a2009-06-26 00:19:44 +00003485}
Evan Chenga8e29892007-01-19 07:51:42 +00003486
3487// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003488def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3489 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003490 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3491 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003492def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3493 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003494 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3495 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003496
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003497def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3498 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3499 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3500 Requires<[IsARM, HasV6]> {
3501 bits<4> RdLo;
3502 bits<4> RdHi;
3503 bits<4> Rm;
3504 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003505 let Inst{19-16} = RdHi;
3506 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003507 let Inst{11-8} = Rm;
3508 let Inst{3-0} = Rn;
3509}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003510
3511let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3512def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3513 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003514 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003515 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3516 Requires<[IsARM, NoV6]>;
3517def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3518 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003519 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003520 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3521 Requires<[IsARM, NoV6]>;
3522def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3523 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003524 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003525 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3526 Requires<[IsARM, NoV6]>;
3527}
3528
Evan Chengcd799b92009-06-12 20:46:18 +00003529} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003530
3531// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003532def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3533 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3534 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003535 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003536 let Inst{15-12} = 0b1111;
3537}
Evan Cheng13ab0202007-07-10 18:08:01 +00003538
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003539def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003540 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003541 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003542 let Inst{15-12} = 0b1111;
3543}
3544
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003545def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3546 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3547 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3548 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3549 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003550
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003551def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3552 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003553 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003554 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003555
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003556def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3557 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Tim Northover44600d72012-05-17 13:12:13 +00003558 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003559 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003560
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003561def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3562 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003563 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003564 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003565
Raul Herbster37fb5b12007-08-30 23:25:47 +00003566multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003567 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3568 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3569 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3570 (sext_inreg GPR:$Rm, i16)))]>,
3571 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003572
Jim Grosbach3870b752010-10-22 18:35:16 +00003573 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3574 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3575 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3576 (sra GPR:$Rm, (i32 16))))]>,
3577 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003578
Jim Grosbach3870b752010-10-22 18:35:16 +00003579 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3580 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3581 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3582 (sext_inreg GPR:$Rm, i16)))]>,
3583 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003584
Jim Grosbach3870b752010-10-22 18:35:16 +00003585 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3586 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3587 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3588 (sra GPR:$Rm, (i32 16))))]>,
3589 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003590
Jim Grosbach3870b752010-10-22 18:35:16 +00003591 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3592 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3593 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3594 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3595 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003596
Jim Grosbach3870b752010-10-22 18:35:16 +00003597 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3598 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3599 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3600 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3601 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003602}
3603
Raul Herbster37fb5b12007-08-30 23:25:47 +00003604
3605multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003606 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003607 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3608 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003609 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003610 [(set GPRnopc:$Rd, (add GPR:$Ra,
3611 (opnode (sext_inreg GPRnopc:$Rn, i16),
3612 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003613 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003614
Owen Anderson33e57512011-08-10 00:03:03 +00003615 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3616 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003617 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003618 [(set GPRnopc:$Rd,
3619 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3620 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003621 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003622
Owen Anderson33e57512011-08-10 00:03:03 +00003623 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3624 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003625 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003626 [(set GPRnopc:$Rd,
3627 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3628 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003629 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003630
Owen Anderson33e57512011-08-10 00:03:03 +00003631 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3632 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003633 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003634 [(set GPRnopc:$Rd,
3635 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3636 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003637 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003638
Owen Anderson33e57512011-08-10 00:03:03 +00003639 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3640 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003641 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003642 [(set GPRnopc:$Rd,
3643 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3644 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003645 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003646
Owen Anderson33e57512011-08-10 00:03:03 +00003647 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3648 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003649 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003650 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003651 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3652 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003653 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003654 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003655}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003656
Raul Herbster37fb5b12007-08-30 23:25:47 +00003657defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3658defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003659
Jim Grosbachd30970f2011-08-11 22:30:30 +00003660// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003661def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3662 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003663 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003664 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003665
Owen Anderson33e57512011-08-10 00:03:03 +00003666def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3667 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003668 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003669 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003670
Owen Anderson33e57512011-08-10 00:03:03 +00003671def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3672 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003673 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003674 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003675
Owen Anderson33e57512011-08-10 00:03:03 +00003676def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3677 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003678 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003679 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003680
Jim Grosbachd30970f2011-08-11 22:30:30 +00003681// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003682class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3683 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003684 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003685 bits<4> Rn;
3686 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003687 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003688 let Inst{22} = long;
3689 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003690 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003691 let Inst{7} = 0;
3692 let Inst{6} = sub;
3693 let Inst{5} = swap;
3694 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003695 let Inst{3-0} = Rn;
3696}
3697class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3698 InstrItinClass itin, string opc, string asm>
3699 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3700 bits<4> Rd;
3701 let Inst{15-12} = 0b1111;
3702 let Inst{19-16} = Rd;
3703}
3704class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3705 InstrItinClass itin, string opc, string asm>
3706 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3707 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003708 bits<4> Rd;
3709 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003710 let Inst{15-12} = Ra;
3711}
3712class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3713 InstrItinClass itin, string opc, string asm>
3714 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3715 bits<4> RdLo;
3716 bits<4> RdHi;
3717 let Inst{19-16} = RdHi;
3718 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003719}
3720
3721multiclass AI_smld<bit sub, string opc> {
3722
Owen Anderson33e57512011-08-10 00:03:03 +00003723 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3724 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003725 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003726
Owen Anderson33e57512011-08-10 00:03:03 +00003727 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3728 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003729 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003730
Owen Anderson33e57512011-08-10 00:03:03 +00003731 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3732 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003733 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003734
Owen Anderson33e57512011-08-10 00:03:03 +00003735 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3736 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003737 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003738
3739}
3740
3741defm SMLA : AI_smld<0, "smla">;
3742defm SMLS : AI_smld<1, "smls">;
3743
Johnny Chen2ec5e492010-02-22 21:50:40 +00003744multiclass AI_sdml<bit sub, string opc> {
3745
Jim Grosbache15defc2011-08-10 23:23:47 +00003746 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3747 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3748 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3749 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003750}
3751
3752defm SMUA : AI_sdml<0, "smua">;
3753defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003754
Evan Chenga8e29892007-01-19 07:51:42 +00003755//===----------------------------------------------------------------------===//
3756// Misc. Arithmetic Instructions.
3757//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003758
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003759def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3760 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3761 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003762
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003763def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3764 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3765 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3766 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003767
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003768def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3769 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3770 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003771
Evan Cheng9568e5c2011-06-21 06:01:08 +00003772let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003773def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3774 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003775 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003776 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003777
Evan Cheng9568e5c2011-06-21 06:01:08 +00003778let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003779def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3780 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003781 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003782 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003783
Evan Chengf60ceac2011-06-15 17:17:48 +00003784def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3785 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3786 (REVSH GPR:$Rm)>;
3787
Jim Grosbache1d58a62011-09-14 22:52:14 +00003788def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3789 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003790 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003791 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3792 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3793 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003794 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003795
Evan Chenga8e29892007-01-19 07:51:42 +00003796// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003797def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3798 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3799def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3800 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003801
Bob Wilsondc66eda2010-08-16 22:26:55 +00003802// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3803// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003804def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3805 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003806 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003807 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3808 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3809 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003810 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003811
Evan Chenga8e29892007-01-19 07:51:42 +00003812// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3813// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003814def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3815 (srl GPRnopc:$src2, imm16_31:$sh)),
3816 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3817def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3818 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3819 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003820
Evan Chenga8e29892007-01-19 07:51:42 +00003821//===----------------------------------------------------------------------===//
3822// Comparison Instructions...
3823//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003824
Jim Grosbach26421962008-10-14 20:36:24 +00003825defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003826 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003827 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003828
Jim Grosbach97a884d2010-12-07 20:41:06 +00003829// ARMcmpZ can re-use the above instruction definitions.
3830def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3831 (CMPri GPR:$src, so_imm:$imm)>;
3832def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3833 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003834def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3835 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3836def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3837 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003838
Bill Wendlingad5c8802012-06-11 08:07:26 +00003839// CMN register-integer
3840let isCompare = 1, Defs = [CPSR] in {
3841def CMNri : AI1<0b1011, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, IIC_iCMPi,
3842 "cmn", "\t$Rn, $imm",
3843 [(ARMcmn GPR:$Rn, so_imm:$imm)]> {
3844 bits<4> Rn;
3845 bits<12> imm;
3846 let Inst{25} = 1;
3847 let Inst{20} = 1;
3848 let Inst{19-16} = Rn;
3849 let Inst{15-12} = 0b0000;
3850 let Inst{11-0} = imm;
3851
3852 let Unpredictable{15-12} = 0b1111;
3853}
3854
3855// CMN register-register/shift
3856def CMNzrr : AI1<0b1011, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iCMPr,
3857 "cmn", "\t$Rn, $Rm",
3858 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3859 GPR:$Rn, GPR:$Rm)]> {
3860 bits<4> Rn;
3861 bits<4> Rm;
3862 let isCommutable = 1;
3863 let Inst{25} = 0;
3864 let Inst{20} = 1;
3865 let Inst{19-16} = Rn;
3866 let Inst{15-12} = 0b0000;
3867 let Inst{11-4} = 0b00000000;
3868 let Inst{3-0} = Rm;
3869
3870 let Unpredictable{15-12} = 0b1111;
3871}
3872
3873def CMNzrsi : AI1<0b1011, (outs),
3874 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, IIC_iCMPsr,
3875 "cmn", "\t$Rn, $shift",
3876 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3877 GPR:$Rn, so_reg_imm:$shift)]> {
3878 bits<4> Rn;
3879 bits<12> shift;
3880 let Inst{25} = 0;
3881 let Inst{20} = 1;
3882 let Inst{19-16} = Rn;
3883 let Inst{15-12} = 0b0000;
3884 let Inst{11-5} = shift{11-5};
3885 let Inst{4} = 0;
3886 let Inst{3-0} = shift{3-0};
3887
3888 let Unpredictable{15-12} = 0b1111;
3889}
3890
3891def CMNzrsr : AI1<0b1011, (outs),
3892 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, IIC_iCMPsr,
3893 "cmn", "\t$Rn, $shift",
3894 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3895 GPRnopc:$Rn, so_reg_reg:$shift)]> {
3896 bits<4> Rn;
3897 bits<12> shift;
3898 let Inst{25} = 0;
3899 let Inst{20} = 1;
3900 let Inst{19-16} = Rn;
3901 let Inst{15-12} = 0b0000;
3902 let Inst{11-8} = shift{11-8};
3903 let Inst{7} = 0;
3904 let Inst{6-5} = shift{6-5};
3905 let Inst{4} = 1;
3906 let Inst{3-0} = shift{3-0};
3907
3908 let Unpredictable{15-12} = 0b1111;
3909}
3910
3911}
3912
3913def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3914 (CMNri GPR:$src, so_imm_neg:$imm)>;
3915
3916def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
3917 (CMNri GPR:$src, so_imm_neg:$imm)>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003918
Evan Chenga8e29892007-01-19 07:51:42 +00003919// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003920defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003921 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003922 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003923defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003924 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003925 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003926
Evan Cheng218977b2010-07-13 19:27:42 +00003927// Pseudo i64 compares for some floating point compares.
3928let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3929 Defs = [CPSR] in {
3930def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003931 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003932 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003933 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3934
3935def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003936 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003937 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3938} // usesCustomInserter
3939
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003940
Evan Chenga8e29892007-01-19 07:51:42 +00003941// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003942// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003943// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003944let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003945
3946let isCommutable = 1 in
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003947def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003948 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003949 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3950 RegConstraint<"$false = $Rd">;
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003951
Owen Anderson92a20222011-07-21 18:54:16 +00003952def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3953 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003954 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003955 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3956 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003957 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003958def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3959 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3960 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003961 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3962 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003963 RegConstraint<"$false = $Rd">;
3964
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003965
Evan Chengc4af4632010-11-17 20:13:28 +00003966let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003967def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003968 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003969 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003970 []>,
3971 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003972
Evan Chengc4af4632010-11-17 20:13:28 +00003973let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003974def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3975 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003976 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003977 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003978 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003979
Evan Cheng63f35442010-11-13 02:25:14 +00003980// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003981let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003982def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3983 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003984 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003985
Evan Chengc4af4632010-11-17 20:13:28 +00003986let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003987def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3988 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003989 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003990 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003991 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00003992
Evan Chengc892aeb2012-02-23 01:19:06 +00003993// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00003994multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
3995 Instruction irsr,
3996 InstrItinClass iii, InstrItinClass iir,
3997 InstrItinClass iis> {
3998 def ri : ARMPseudoExpand<(outs GPR:$Rd),
3999 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
4000 4, iii, [],
4001 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
4002 RegConstraint<"$Rn = $Rd">;
4003 def rr : ARMPseudoExpand<(outs GPR:$Rd),
4004 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
4005 4, iir, [],
4006 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
4007 RegConstraint<"$Rn = $Rd">;
4008 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
4009 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
4010 4, iis, [],
4011 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
4012 RegConstraint<"$Rn = $Rd">;
4013 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
4014 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
4015 4, iis, [],
4016 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
4017 RegConstraint<"$Rn = $Rd">;
4018}
Evan Chengc892aeb2012-02-23 01:19:06 +00004019
Evan Cheng03a18522012-03-20 21:28:05 +00004020defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
4021 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4022defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
4023 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4024defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
4025 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00004026
Owen Andersonf523e472010-09-23 23:45:25 +00004027} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004028
Evan Cheng03a18522012-03-20 21:28:05 +00004029
Jim Grosbach3728e962009-12-10 00:11:09 +00004030//===----------------------------------------------------------------------===//
4031// Atomic operations intrinsics
4032//
4033
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004034def MemBarrierOptOperand : AsmOperandClass {
4035 let Name = "MemBarrierOpt";
4036 let ParserMethod = "parseMemBarrierOptOperand";
4037}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004038def memb_opt : Operand<i32> {
4039 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004040 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004041 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004042}
Jim Grosbach3728e962009-12-10 00:11:09 +00004043
Bob Wilsonf74a4292010-10-30 00:54:37 +00004044// memory barriers protect the atomic sequences
4045let hasSideEffects = 1 in {
4046def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4047 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4048 Requires<[IsARM, HasDB]> {
4049 bits<4> opt;
4050 let Inst{31-4} = 0xf57ff05;
4051 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004052}
Jim Grosbach3728e962009-12-10 00:11:09 +00004053}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004054
Bob Wilsonf74a4292010-10-30 00:54:37 +00004055def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004056 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004057 Requires<[IsARM, HasDB]> {
4058 bits<4> opt;
4059 let Inst{31-4} = 0xf57ff04;
4060 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004061}
4062
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004063// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004064def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4065 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004066 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004067 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004068 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004069 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004070}
4071
Chad Rosier3f5966b2012-04-17 21:48:36 +00004072// Pseudo instruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004073// to implement integer ABS
4074let usesCustomInserter = 1, Defs = [CPSR] in {
4075def ABS : ARMPseudoInst<
4076 (outs GPR:$dst), (ins GPR:$src),
4077 8, NoItinerary, []>;
4078}
4079
Jim Grosbach66869102009-12-11 18:52:41 +00004080let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004081 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004082 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004083 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004084 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4085 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004086 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004087 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4088 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004089 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004090 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4091 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004092 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004093 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4094 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004095 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004096 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4097 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004098 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004099 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004100 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4101 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4102 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4103 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4104 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4105 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4106 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4107 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004108 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004109 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4110 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004111 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004112 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004113 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004114 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4115 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004117 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4118 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004120 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4121 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004123 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4124 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004126 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4127 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004129 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004130 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4132 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4133 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4135 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4136 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004138 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004139 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004141 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004142 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004144 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4145 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004147 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4148 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004150 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4151 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004153 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4154 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004156 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4157 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004159 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004160 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4162 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4163 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4165 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4166 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004168 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004169 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004171 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004172
4173 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004175 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4176 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004178 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4179 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004181 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4182
Jim Grosbache801dc42009-12-12 01:40:06 +00004183 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004184 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004185 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4186 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004187 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004188 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4189 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004190 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004191 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4192}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004193}
4194
Manman Ren763a75d2012-06-01 02:44:42 +00004195let usesCustomInserter = 1 in {
4196 def COPY_STRUCT_BYVAL_I32 : PseudoInst<
Manman Ren68f25572012-06-01 19:33:18 +00004197 (outs), (ins GPR:$dst, GPR:$src, i32imm:$size, i32imm:$alignment),
Manman Ren763a75d2012-06-01 02:44:42 +00004198 NoItinerary,
Manman Ren68f25572012-06-01 19:33:18 +00004199 [(ARMcopystructbyval GPR:$dst, GPR:$src, imm:$size, imm:$alignment)]>;
Manman Ren763a75d2012-06-01 02:44:42 +00004200}
4201
Jim Grosbach5278eb82009-12-11 01:42:04 +00004202let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004203def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4204 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004205 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004206def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4207 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004208def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4209 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004210let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004211def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004212 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004213 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004214}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004215}
4216
Jim Grosbach86875a22010-10-29 19:58:57 +00004217let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004218def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004219 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004220def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004221 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004222def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004223 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004224let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004225def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004226 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004227 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004228 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004229}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004230}
4231
Jim Grosbach5278eb82009-12-11 01:42:04 +00004232
Jim Grosbachd30970f2011-08-11 22:30:30 +00004233def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004234 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004235 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004236}
4237
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004238// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004239let mayLoad = 1, mayStore = 1 in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004240def SWP : AIswp<0, (outs GPRnopc:$Rt),
4241 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swp", []>;
4242def SWPB: AIswp<1, (outs GPRnopc:$Rt),
4243 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004244}
4245
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004246//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004247// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004248//
4249
Jim Grosbach83ab0702011-07-13 22:01:08 +00004250def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4251 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004252 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004253 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4254 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004255 bits<4> opc1;
4256 bits<4> CRn;
4257 bits<4> CRd;
4258 bits<4> cop;
4259 bits<3> opc2;
4260 bits<4> CRm;
4261
4262 let Inst{3-0} = CRm;
4263 let Inst{4} = 0;
4264 let Inst{7-5} = opc2;
4265 let Inst{11-8} = cop;
4266 let Inst{15-12} = CRd;
4267 let Inst{19-16} = CRn;
4268 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004269}
4270
Silviu Barangae546c4c2012-04-18 13:02:55 +00004271def CDP2 : ABXI<0b1110, (outs), (ins pf_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00004272 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004273 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004274 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4275 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004276 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004277 bits<4> opc1;
4278 bits<4> CRn;
4279 bits<4> CRd;
4280 bits<4> cop;
4281 bits<3> opc2;
4282 bits<4> CRm;
4283
4284 let Inst{3-0} = CRm;
4285 let Inst{4} = 0;
4286 let Inst{7-5} = opc2;
4287 let Inst{11-8} = cop;
4288 let Inst{15-12} = CRd;
4289 let Inst{19-16} = CRn;
4290 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004291}
4292
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004293class ACI<dag oops, dag iops, string opc, string asm,
4294 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004295 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4296 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004297 let Inst{27-25} = 0b110;
4298}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004299class ACInoP<dag oops, dag iops, string opc, string asm,
4300 IndexMode im = IndexModeNone>
4301 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4302 opc, asm, "", []> {
4303 let Inst{31-28} = 0b1111;
4304 let Inst{27-25} = 0b110;
4305}
4306multiclass LdStCop<bit load, bit Dbit, string asm> {
4307 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4308 asm, "\t$cop, $CRd, $addr"> {
4309 bits<13> addr;
4310 bits<4> cop;
4311 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004312 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004313 let Inst{23} = addr{8};
4314 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004315 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004316 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004317 let Inst{19-16} = addr{12-9};
4318 let Inst{15-12} = CRd;
4319 let Inst{11-8} = cop;
4320 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004321 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004322 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004323 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4324 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4325 bits<13> addr;
4326 bits<4> cop;
4327 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004328 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004329 let Inst{23} = addr{8};
4330 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004331 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004332 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004333 let Inst{19-16} = addr{12-9};
4334 let Inst{15-12} = CRd;
4335 let Inst{11-8} = cop;
4336 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004337 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004338 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004339 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4340 postidx_imm8s4:$offset),
4341 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4342 bits<9> offset;
4343 bits<4> addr;
4344 bits<4> cop;
4345 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004346 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004347 let Inst{23} = offset{8};
4348 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004349 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004350 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004351 let Inst{19-16} = addr;
4352 let Inst{15-12} = CRd;
4353 let Inst{11-8} = cop;
4354 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004355 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004356 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004357 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004358 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004359 coproc_option_imm:$option),
4360 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004361 bits<8> option;
4362 bits<4> addr;
4363 bits<4> cop;
4364 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004365 let Inst{24} = 0; // P = 0
4366 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004367 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004368 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004369 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004370 let Inst{19-16} = addr;
4371 let Inst{15-12} = CRd;
4372 let Inst{11-8} = cop;
4373 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004374 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004375 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004376}
4377multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4378 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4379 asm, "\t$cop, $CRd, $addr"> {
4380 bits<13> addr;
4381 bits<4> cop;
4382 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004383 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004384 let Inst{23} = addr{8};
4385 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004386 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004387 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004388 let Inst{19-16} = addr{12-9};
4389 let Inst{15-12} = CRd;
4390 let Inst{11-8} = cop;
4391 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004392 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004393 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004394 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4395 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4396 bits<13> addr;
4397 bits<4> cop;
4398 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004399 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004400 let Inst{23} = addr{8};
4401 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004402 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004403 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004404 let Inst{19-16} = addr{12-9};
4405 let Inst{15-12} = CRd;
4406 let Inst{11-8} = cop;
4407 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004408 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004409 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004410 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4411 postidx_imm8s4:$offset),
4412 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4413 bits<9> offset;
4414 bits<4> addr;
4415 bits<4> cop;
4416 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004417 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004418 let Inst{23} = offset{8};
4419 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004420 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004421 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004422 let Inst{19-16} = addr;
4423 let Inst{15-12} = CRd;
4424 let Inst{11-8} = cop;
4425 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004426 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004427 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004428 def _OPTION : ACInoP<(outs),
4429 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004430 coproc_option_imm:$option),
4431 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004432 bits<8> option;
4433 bits<4> addr;
4434 bits<4> cop;
4435 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004436 let Inst{24} = 0; // P = 0
4437 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004438 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004439 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004440 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004441 let Inst{19-16} = addr;
4442 let Inst{15-12} = CRd;
4443 let Inst{11-8} = cop;
4444 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004445 let DecoderMethod = "DecodeCopMemInstruction";
4446 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004447}
4448
Jim Grosbach2bd01182011-10-11 21:55:36 +00004449defm LDC : LdStCop <1, 0, "ldc">;
4450defm LDCL : LdStCop <1, 1, "ldcl">;
4451defm STC : LdStCop <0, 0, "stc">;
4452defm STCL : LdStCop <0, 1, "stcl">;
4453defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4454defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4455defm STC2 : LdSt2Cop<0, 0, "stc2">;
4456defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004457
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004458//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004459// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004460//
4461
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004462class MovRCopro<string opc, bit direction, dag oops, dag iops,
4463 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004464 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004465 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004466 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004467 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004468
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004469 bits<4> Rt;
4470 bits<4> cop;
4471 bits<3> opc1;
4472 bits<3> opc2;
4473 bits<4> CRm;
4474 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004475
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004476 let Inst{15-12} = Rt;
4477 let Inst{11-8} = cop;
4478 let Inst{23-21} = opc1;
4479 let Inst{7-5} = opc2;
4480 let Inst{3-0} = CRm;
4481 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004482}
4483
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004484def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004485 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004486 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4487 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004488 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4489 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004490def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4491 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4492 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004493def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004494 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004495 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4496 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004497def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4498 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4499 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004500
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004501def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4502 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4503
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004504class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4505 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004506 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004507 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004508 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004509 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004510 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004511
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004512 bits<4> Rt;
4513 bits<4> cop;
4514 bits<3> opc1;
4515 bits<3> opc2;
4516 bits<4> CRm;
4517 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004518
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004519 let Inst{15-12} = Rt;
4520 let Inst{11-8} = cop;
4521 let Inst{23-21} = opc1;
4522 let Inst{7-5} = opc2;
4523 let Inst{3-0} = CRm;
4524 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004525}
4526
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004527def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004528 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004529 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4530 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004531 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4532 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004533def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4534 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4535 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004536def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004537 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004538 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4539 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004540def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4541 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4542 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004543
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004544def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4545 imm:$CRm, imm:$opc2),
4546 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4547
Jim Grosbachd30970f2011-08-11 22:30:30 +00004548class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004549 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004550 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004551 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004552 let Inst{23-21} = 0b010;
4553 let Inst{20} = direction;
4554
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004555 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004556 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004557 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004558 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004559 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004560
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004561 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004562 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004563 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004564 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004565 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004566}
4567
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004568def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004569 [(int_arm_mcrr imm:$cop, imm:$opc1, GPRnopc:$Rt,
4570 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004571def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4572
Jim Grosbachd30970f2011-08-11 22:30:30 +00004573class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004574 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004575 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm), NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004576 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004577 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004578 let Inst{23-21} = 0b010;
4579 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004580
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004581 bits<4> Rt;
4582 bits<4> Rt2;
4583 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004584 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004585 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004586
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004587 let Inst{15-12} = Rt;
4588 let Inst{19-16} = Rt2;
4589 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004590 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004591 let Inst{3-0} = CRm;
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004592
4593 let DecoderMethod = "DecodeMRRC2";
Johnny Chen906d57f2010-02-12 01:44:23 +00004594}
4595
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004596def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004597 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPRnopc:$Rt,
4598 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004599def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004600
Johnny Chenb98e1602010-02-12 18:55:33 +00004601//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004602// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004603//
4604
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004605// Move to ARM core register from Special Register
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004606def MRS : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004607 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004608 bits<4> Rd;
4609 let Inst{23-16} = 0b00001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004610 let Unpredictable{19-17} = 0b111;
4611
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004612 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004613
4614 let Inst{11-0} = 0b000000000000;
4615 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004616}
4617
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004618def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPRnopc:$Rd, pred:$p)>,
4619 Requires<[IsARM]>;
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004620
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004621// The MRSsys instruction is the MRS instruction from the ARM ARM,
4622// section B9.3.9, with the R bit set to 1.
4623def MRSsys : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004624 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004625 bits<4> Rd;
4626 let Inst{23-16} = 0b01001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004627 let Unpredictable{19-16} = 0b1111;
4628
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004629 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004630
4631 let Inst{11-0} = 0b000000000000;
4632 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004633}
4634
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004635// Move from ARM core register to Special Register
4636//
4637// No need to have both system and application versions, the encodings are the
4638// same and the assembly parser has no way to distinguish between them. The mask
4639// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4640// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004641def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4642 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004643 bits<5> mask;
4644 bits<4> Rn;
4645
4646 let Inst{23} = 0;
4647 let Inst{22} = mask{4}; // R bit
4648 let Inst{21-20} = 0b10;
4649 let Inst{19-16} = mask{3-0};
4650 let Inst{15-12} = 0b1111;
4651 let Inst{11-4} = 0b00000000;
4652 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004653}
4654
Owen Andersoncd20c582011-10-20 22:23:58 +00004655def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4656 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004657 bits<5> mask;
4658 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004659
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004660 let Inst{23} = 0;
4661 let Inst{22} = mask{4}; // R bit
4662 let Inst{21-20} = 0b10;
4663 let Inst{19-16} = mask{3-0};
4664 let Inst{15-12} = 0b1111;
4665 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004666}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004667
4668//===----------------------------------------------------------------------===//
4669// TLS Instructions
4670//
4671
4672// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004673// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004674// complete with fixup for the aeabi_read_tp function.
4675let isCall = 1,
4676 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4677 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4678 [(set R0, ARMthread_pointer)]>;
4679}
4680
4681//===----------------------------------------------------------------------===//
4682// SJLJ Exception handling intrinsics
4683// eh_sjlj_setjmp() is an instruction sequence to store the return
4684// address and save #0 in R0 for the non-longjmp case.
4685// Since by its nature we may be coming from some other function to get
4686// here, and we're using the stack frame for the containing function to
4687// save/restore registers, we can't keep anything live in regs across
4688// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004689// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004690// except for our own input by listing the relevant registers in Defs. By
4691// doing so, we also cause the prologue/epilogue code to actively preserve
4692// all of the callee-saved resgisters, which is exactly what we want.
4693// A constant value is passed in $val, and we use the location as a scratch.
4694//
4695// These are pseudo-instructions and are lowered to individual MC-insts, so
4696// no encoding information is necessary.
4697let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004698 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004699 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4700 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004701 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4702 NoItinerary,
4703 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4704 Requires<[IsARM, HasVFP2]>;
4705}
4706
4707let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004708 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004709 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004710 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4711 NoItinerary,
4712 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4713 Requires<[IsARM, NoVFP]>;
4714}
4715
Evan Chengafff9412011-12-20 18:26:50 +00004716// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004717let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4718 Defs = [ R7, LR, SP ] in {
4719def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4720 NoItinerary,
4721 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004722 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004723}
4724
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004725// eh.sjlj.dispatchsetup pseudo-instructions.
4726// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004727// handled when the pseudo is expanded (which happens before any passes
4728// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004729let Defs =
4730 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004731 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4732 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004733def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4734
4735let Defs =
4736 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4737 isBarrier = 1 in
4738def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4739
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004740
4741//===----------------------------------------------------------------------===//
4742// Non-Instruction Patterns
4743//
4744
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004745// ARMv4 indirect branch using (MOVr PC, dst)
4746let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4747 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004748 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004749 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4750 Requires<[IsARM, NoV4T]>;
4751
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004752// Large immediate handling.
4753
4754// 32-bit immediate using two piece so_imms or movw + movt.
4755// This is a single pseudo instruction, the benefit is that it can be remat'd
4756// as a single unit instead of having to handle reg inputs.
4757// FIXME: Remove this when we can do generalized remat.
4758let isReMaterializable = 1, isMoveImm = 1 in
4759def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4760 [(set GPR:$dst, (arm_i32imm:$src))]>,
4761 Requires<[IsARM]>;
4762
4763// Pseudo instruction that combines movw + movt + add pc (if PIC).
4764// It also makes it possible to rematerialize the instructions.
4765// FIXME: Remove this when we can do generalized remat and when machine licm
4766// can properly the instructions.
4767let isReMaterializable = 1 in {
4768def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4769 IIC_iMOVix2addpc,
4770 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4771 Requires<[IsARM, UseMovt]>;
4772
4773def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4774 IIC_iMOVix2,
4775 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4776 Requires<[IsARM, UseMovt]>;
4777
4778let AddedComplexity = 10 in
4779def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4780 IIC_iMOVix2ld,
4781 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4782 Requires<[IsARM, UseMovt]>;
4783} // isReMaterializable
4784
4785// ConstantPool, GlobalAddress, and JumpTable
4786def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4787 Requires<[IsARM, DontUseMovt]>;
4788def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4789def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4790 Requires<[IsARM, UseMovt]>;
4791def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4792 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4793
4794// TODO: add,sub,and, 3-instr forms?
4795
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00004796// Tail calls. These patterns also apply to Thumb mode.
4797def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
4798def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
4799def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004800
4801// Direct calls
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004802def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004803def : ARMPat<(ARMcall_nolink texternalsym:$func),
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004804 (BMOVPCB_CALL texternalsym:$func)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004805
4806// zextload i1 -> zextload i8
4807def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4808def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4809
4810// extload -> zextload
4811def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4812def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4813def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4814def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4815
4816def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4817
4818def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4819def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4820
4821// smul* and smla*
4822def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4823 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4824 (SMULBB GPR:$a, GPR:$b)>;
4825def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4826 (SMULBB GPR:$a, GPR:$b)>;
4827def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4828 (sra GPR:$b, (i32 16))),
4829 (SMULBT GPR:$a, GPR:$b)>;
4830def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4831 (SMULBT GPR:$a, GPR:$b)>;
4832def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4833 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4834 (SMULTB GPR:$a, GPR:$b)>;
4835def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4836 (SMULTB GPR:$a, GPR:$b)>;
4837def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4838 (i32 16)),
4839 (SMULWB GPR:$a, GPR:$b)>;
4840def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4841 (SMULWB GPR:$a, GPR:$b)>;
4842
4843def : ARMV5TEPat<(add GPR:$acc,
4844 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4845 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4846 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4847def : ARMV5TEPat<(add GPR:$acc,
4848 (mul sext_16_node:$a, sext_16_node:$b)),
4849 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4850def : ARMV5TEPat<(add GPR:$acc,
4851 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4852 (sra GPR:$b, (i32 16)))),
4853 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4854def : ARMV5TEPat<(add GPR:$acc,
4855 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4856 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4857def : ARMV5TEPat<(add GPR:$acc,
4858 (mul (sra GPR:$a, (i32 16)),
4859 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4860 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4861def : ARMV5TEPat<(add GPR:$acc,
4862 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4863 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4864def : ARMV5TEPat<(add GPR:$acc,
4865 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4866 (i32 16))),
4867 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4868def : ARMV5TEPat<(add GPR:$acc,
4869 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4870 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4871
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004872
4873// Pre-v7 uses MCR for synchronization barriers.
4874def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4875 Requires<[IsARM, HasV6]>;
4876
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004877// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004878let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004879def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4880def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004881def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004882def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4883 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4884def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4885 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4886}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004887
4888def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4889def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004890
Owen Anderson33e57512011-08-10 00:03:03 +00004891def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4892 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4893def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4894 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004895
Eli Friedman069e2ed2011-08-26 02:59:24 +00004896// Atomic load/store patterns
4897def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4898 (LDRBrs ldst_so_reg:$src)>;
4899def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4900 (LDRBi12 addrmode_imm12:$src)>;
4901def : ARMPat<(atomic_load_16 addrmode3:$src),
4902 (LDRH addrmode3:$src)>;
4903def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4904 (LDRrs ldst_so_reg:$src)>;
4905def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4906 (LDRi12 addrmode_imm12:$src)>;
4907def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4908 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4909def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4910 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4911def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4912 (STRH GPR:$val, addrmode3:$ptr)>;
4913def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4914 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4915def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4916 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4917
4918
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004919//===----------------------------------------------------------------------===//
4920// Thumb Support
4921//
4922
4923include "ARMInstrThumb.td"
4924
4925//===----------------------------------------------------------------------===//
4926// Thumb2 Support
4927//
4928
4929include "ARMInstrThumb2.td"
4930
4931//===----------------------------------------------------------------------===//
4932// Floating Point Support
4933//
4934
4935include "ARMInstrVFP.td"
4936
4937//===----------------------------------------------------------------------===//
4938// Advanced SIMD (NEON) Support
4939//
4940
4941include "ARMInstrNEON.td"
4942
Jim Grosbachc83d5042011-07-14 19:47:47 +00004943//===----------------------------------------------------------------------===//
4944// Assembler aliases
4945//
4946
4947// Memory barriers
4948def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4949def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4950def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4951
4952// System instructions
4953def : MnemonicAlias<"swi", "svc">;
4954
4955// Load / Store Multiple
4956def : MnemonicAlias<"ldmfd", "ldm">;
4957def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004958def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004959def : MnemonicAlias<"stmfd", "stmdb">;
4960def : MnemonicAlias<"stmia", "stm">;
4961def : MnemonicAlias<"stmea", "stm">;
4962
Jim Grosbachf6c05252011-07-21 17:23:04 +00004963// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4964// shift amount is zero (i.e., unspecified).
4965def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004966 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004967 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004968def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004969 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004970 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004971
4972// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004973def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4974def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004975
Jim Grosbachaddec772011-07-27 22:34:17 +00004976// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004977def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004978 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004979def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004980 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004981
4982
4983// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004984def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004985 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004986def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004987 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004988def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004989 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004990def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004991 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004992def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004993 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004994def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004995 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004996
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004997def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004998 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004999def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005000 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005001def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005002 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005003def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005004 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005005def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005006 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005007def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005008 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00005009
5010
5011// RFE aliases
5012def : MnemonicAlias<"rfefa", "rfeda">;
5013def : MnemonicAlias<"rfeea", "rfedb">;
5014def : MnemonicAlias<"rfefd", "rfeia">;
5015def : MnemonicAlias<"rfeed", "rfeib">;
5016def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005017
5018// SRS aliases
5019def : MnemonicAlias<"srsfa", "srsda">;
5020def : MnemonicAlias<"srsea", "srsdb">;
5021def : MnemonicAlias<"srsfd", "srsia">;
5022def : MnemonicAlias<"srsed", "srsib">;
5023def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005024
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005025// QSAX == QSUBADDX
5026def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005027// SASX == SADDSUBX
5028def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005029// SHASX == SHADDSUBX
5030def : MnemonicAlias<"shaddsubx", "shasx">;
5031// SHSAX == SHSUBADDX
5032def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005033// SSAX == SSUBADDX
5034def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005035// UASX == UADDSUBX
5036def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005037// UHASX == UHADDSUBX
5038def : MnemonicAlias<"uhaddsubx", "uhasx">;
5039// UHSAX == UHSUBADDX
5040def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005041// UQASX == UQADDSUBX
5042def : MnemonicAlias<"uqaddsubx", "uqasx">;
5043// UQSAX == UQSUBADDX
5044def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005045// USAX == USUBADDX
5046def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005047
Jim Grosbache70ec842011-10-28 22:50:54 +00005048// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5049// for isel.
5050def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5051 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005052def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5053 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005054// Same for AND <--> BIC
5055def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5056 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5057 pred:$p, cc_out:$s)>;
5058def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5059 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5060 pred:$p, cc_out:$s)>;
5061def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5062 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5063 pred:$p, cc_out:$s)>;
5064def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5065 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5066 pred:$p, cc_out:$s)>;
5067
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005068// Likewise, "add Rd, so_imm_neg" -> sub
5069def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5070 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5071def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5072 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005073// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005074def : ARMInstAlias<"cmp${p} $Rd, $imm",
Bill Wendlingad5c8802012-06-11 08:07:26 +00005075 (CMNri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005076def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005077 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005078
5079// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5080// LSR, ROR, and RRX instructions.
5081// FIXME: We need C++ parser hooks to map the alias to the MOV
5082// encoding. It seems we should be able to do that sort of thing
5083// in tblgen, but it could get ugly.
Jim Grosbach2a22b692012-04-19 23:59:26 +00005084let TwoOperandAliasConstraint = "$Rm = $Rd" in {
Jim Grosbach71810ab2011-11-10 16:44:55 +00005085def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005086 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5087 cc_out:$s)>;
5088def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5089 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5090 cc_out:$s)>;
5091def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5092 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5093 cc_out:$s)>;
5094def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5095 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005096 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005097}
Jim Grosbach48b368b2011-11-16 19:05:59 +00005098def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5099 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005100let TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbach23f22072011-11-16 18:31:45 +00005101def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5102 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5103 cc_out:$s)>;
5104def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5105 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5106 cc_out:$s)>;
5107def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5108 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5109 cc_out:$s)>;
5110def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5111 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5112 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005113}
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005114
5115// "neg" is and alias for "rsb rd, rn, #0"
5116def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5117 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005118
Jim Grosbach0104dd32012-03-07 00:52:41 +00005119// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5120def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5121 Requires<[IsARM, NoV6]>;
5122
Jim Grosbach05d88f42012-03-07 01:09:17 +00005123// UMULL/SMULL are available on all arches, but the instruction definitions
5124// need difference constraints pre-v6. Use these aliases for the assembly
5125// parsing on pre-v6.
5126def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5127 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5128 Requires<[IsARM, NoV6]>;
5129def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5130 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5131 Requires<[IsARM, NoV6]>;
5132
Jim Grosbach74423e32012-01-25 19:52:01 +00005133// 'it' blocks in ARM mode just validate the predicates. The IT itself
5134// is discarded.
5135def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;